US4896121A - Current mirror for depletion-mode field effect transistor technology - Google Patents
Current mirror for depletion-mode field effect transistor technology Download PDFInfo
- Publication number
- US4896121A US4896121A US07/264,410 US26441088A US4896121A US 4896121 A US4896121 A US 4896121A US 26441088 A US26441088 A US 26441088A US 4896121 A US4896121 A US 4896121A
- Authority
- US
- United States
- Prior art keywords
- current
- circuit
- fet
- gate
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 230000005669 field effect Effects 0.000 title claims abstract description 17
- 238000005516 engineering process Methods 0.000 title abstract description 8
- 238000000034 method Methods 0.000 abstract description 5
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 15
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 14
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 229920006395 saturated elastomer Polymers 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 3
- 238000012360 testing method Methods 0.000 description 3
- 239000008186 active pharmaceutical agent Substances 0.000 description 2
- 238000013459 approach Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000003278 mimic effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F3/00—Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
- G05F3/02—Regulating voltage or current
- G05F3/08—Regulating voltage or current wherein the variable is dc
- G05F3/10—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
- G05F3/16—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
- G05F3/20—Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
- G05F3/26—Current mirrors
- G05F3/262—Current mirrors using field-effect transistors only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/34—DC amplifiers in which all stages are DC-coupled
- H03F3/343—DC amplifiers in which all stages are DC-coupled with semiconductor devices only
- H03F3/345—DC amplifiers in which all stages are DC-coupled with semiconductor devices only with field-effect devices
Definitions
- This invention relates to current mirrors, and more particulary to current mirrors for depletion-mode silicon or gallium arsenide (GaAs) field effect transistor (FET) circuits.
- GaAs gallium arsenide
- a current mirror is a circuit in which the output current tracks the input current, and the output current is either equal to or a fixed multiple of the input current.
- a current mirror is a standard building-block in the design of analog circuits. It functions essentially as a current amplifier, with a low input impedance and a high output impedance.
- All current mirrors work by forcing an input current through the drain of the transistor, and measuring the resulting gate potential. That gate potential is used to control the gate potential of another transistor to create an output current. There is no precise, known technique for forcing current through the drain of a depletion-mode FET and still keeping its gate potential lower than that of the drain.
- the standard current mirroring techniques are described in Sedra Adel S. et al, Microelectronic Circuits, (1982), Holt, Rinehart and Winston, San Francisco, pages 433-437.
- a current mirror for depletion-mode gallium arsenide devices is desirable because of the advantages of GaAs over silicon in semiconductor devices.
- a gallium arsenide MESFET can switch about twice as much current as a silicon MESFET with a comparable geometry. Since the gate-source capacitances for gallium arsenide and silicon MESFETs are comparable, the gallium arsenide switch is about twice as fast as the silicon device.
- the turn-on and turn-off times are two to three times lower (faster) or gallium arsenide MESFETs than for comparable silicon MESFETs. See Nowogrodzki, M. (editor), Advanced III-V Semiconductor Materials Technology Assessment (1984), Noyes Publications, Park Ridge, N.J., pages 95-113. A good introduction to gallium arsenide technology is Ferry, David K., Gallium Arsenide Technology (1985), Howard W. Sams and Company, Inc., Indianapolis.
- FIG. 1 A basic current mirror using enhancement-mode MOSFET devices is shown in FIG. 1.
- an enhancement-mode MOSFET T1 has its drain connected to mirror input 10.
- the drain of transistor T1 is connected to its gate via line 12.
- the gate of transistor T1 is connected to the gate of transistor T2 via line 14.
- the drain of transistor T2 is connected to mirror output 16. Since the gate of transistor T2 is connected to the gate of transistor T1, the current through transistor T2 and output at mirror output 16 will be equal to or "mirror" the current through transistor T1 and input at mirror input 10 if transistors T1 and T2 are identical.
- drain current for a FET--both gallium arsenide and silicon-- may be approximated by the following equations: ##EQU1## where: I D is the drain current;
- k is the current gain factor, which is proportional to the width of the transistor
- V GS is the gate-source voltage
- V T is the threshold voltage
- V DS is the drain-source voltage
- ⁇ is the channel length modulation parameter.
- the current flowing through the drain of transistor T1 will be the circuit's input current, I in . If we assume that ⁇ is small, then the gate to source voltage V GS of transistor T1 is (I in /k 1 ) 1/2 +V T , where k 1 is the current gain factor for transistor T1. The gate to source voltage of transistor T2 is the same as for transistor T1 Thus, V GS of transistor T2 will be (k 2 /k 1 )I in , which is equal to the output current I out .
- This equation gives the basic principle behind most existing current mirrors and amplifiers. Unfortunately, this current mirroring technique will not work for depletion-mode FET technology, because it assumes that transistor T2 is in the saturation mode (e.g. V DS >V GS -V T ) when the gate of transistor T1 is connected to its drain. This not true for depletion-mode technology, where the threshold voltage V T is negative.
- FIG. 2 depicts a so-called "Wilson" current mirror that is more precise than the typical current mirror depicted in FIG. 1.
- an additional FET T3 is connected to the mirror output 16.
- the gate of transistor T3 is connected to mirror input 10 via line 20.
- the drain of transistor T2 is connected to its gate via line 18.
- the purpose of transistor T3 is to increase the linearity of the current mirror output by increasing the mirror's output impedance.
- the Wilson current mirror depicted in FIG. 2 still may not be used with depletion-mode FET devices for the reasons discussed above.
- a diode level-shifting circuit employing Schottky diodes and a transistor is used to maintain a first depletion-mode FET in its active or linear mode.
- the level-shifting circuit is connected between the drain and the gate of a first FET, forcing its gate voltage to be lower than its drain voltage for alternating current signals, while at the same time keeping the transistor at its direct current (dc) saturation point.
- the gate of the first depletion-mode FET is connected to the gate of a second depletion-mode FET.
- the level-shifting circuit draws current and thus reduces the current available at the mirror's output.
- a current compensation source is used to compensate for the current drawn by the level-shifting circuit by adding current that is proportional to the drawn current so that the output current of the current mirror is equal to a fixed multiple of the input current.
- the ratio between the current provided by the current compensation source and the current drawn by the level-shifting circuit is equal to the ratio between the output current and the input current.
- the current source preferably includes a FET and at least one Schottky diode.
- the level-shifting circuit is connected between the drain and the gate of the second depletion-mode FET.
- the drain and the gate of the second depletion-mode FET are connected in circuit to the drain and the gate respectively of the first depletion-mode FET such that the drain voltage and the gate voltage of the second FET are reflected to the first FET.
- Another FET, whose gate is connected to the mirror's input, is also connected to the mirror's output to increase the output impedance and the linearity of the current mirror.
- FIG. 1 is a typical prior art current mirror using enhancement-mode transistors.
- FIG. 2 is a schematic of a prior art "Wilson" current mirror employing enhancement-mode transistors.
- FIG. 3 is an improved depletion-mode FET current mirror according to the present invention.
- FIG. 4 is another embodiment of the improved depletion-mode FET current mirror according to the present invention.
- FIG. 5 is a combined graph of test results of the input current I in versus the output current I out for the circuits depicted in FIG. 3 and FIG. 4.
- FIG. 3 depicts a current mirror according to the present invention.
- depletion-mode Field Effect Transistors (FETs) T1, T2 and T4 are used along with two Schottky diodes D1 and D2.
- Transistors T1 and T2 in FIG. 3 are comparable to transistors T1 and T2 in FIGS. 1 and 2 except that transistors T1 and T2 in FIG. 3 are depletion-mode field effect transistors.
- the input current I in enters the current mirror at input 10.
- the drain of transistor T1 is connected to input 10, and its source is connected to a power supply, which could be ground.
- the drain of transistor T1 is connected to its gate via line 12, Schottky diodes D1 and D2, and line 17.
- Transistor T4 has its drain connected to Schottky diode D2 via line 13. Transistor T4 has its gate connected to its source via line 15. Transistor T4 controls the current flow through diodes D1 and D2. The gate oftransistor T1 is connected to the gate of transistor T2 via line 14. The drain of transistor T2 is connected to the current mirror output 16.
- Level-shifting diodes D1 and D2 force transistor T1 to remain in its saturation mode. However, transistor T2 is not forced to remain in its saturation mode. Transistor T2 is allowed to enter its non-saturated mode when the voltage fluctuations at the mirror's output are unusually high.
- the gate currents for transistors T1 and T2 are so small that they may be ignored.
- the gate voltage of transistor T1 is level-shifted two diode drops below its drain voltage by Schottky diodes D1 and D2 and transistor T4. Diodes D1 and D2 along with transistor T4 act essentially like a battery.
- the voltage at point 17 is equal to the gate voltage V G of transistor T1, so that most of the input current I in passes through transistor T1.
- Connecting the voltage at point 17 to the gate of transistor T2 via line 14 makes the output current I out equal to the current through transistor T1 if transistors T1 and T2 are identical devices. If transistors T1 and T2 are not identical, then the ratio of I in to I out is equal to the ratio of the dimensions of the gates of the two transistors T1 and T2. In other words,
- k n the width, w n , of the gate divided by the length, l n , of the gate for the transistor Tn;
- I Tn the current passing through transistor Tn.
- the circuit depicted in FIG. 3 includes a current source to compensate for the current drawn by the level-shifting circuit away from transistor T1.
- the current source is comprised of Schottky diodes D3 and D4 and a depletion-mode FET T5, whose gate is connected to its source via line 19. Diodes D3 and D4 are used to mimic the series resistance of diodes D1 and D2 to yield a more predictable response for the current mirror.
- the current source is connected to a current mirror output 16 to provide current to the output.
- the current source depicted in FIG. 3 is comprised Schottky diodes and a FET transistor, any other suitable current source may be used to provide the requisite compensating current.
- any silicon or gallium arsenide enhancement or depletion-mode transistors could be used in place of transistor T5 to comprise the current source, with or without diodes.
- the current source could be a single transistor whose drain is tied to the current mirror output 16. If more than one Schottky diode is used, the values of the diodes would be approximately equal to each other.
- the ultimate number of diodes to be used in the current sources in FIG. 3 is determined by the threshold voltage V T of transistor T5. The more negative the threshold voltage, the more diodes that should be used.
- the addition of current by the current source proportional to I T4 compensates for the current drawn through transistor T4 and enables the output current I out at output 16 to be equal to the input current I in at input 10 as long as the value of k 2 for transistor T2 equals the value k 1 of transistor T1.
- the current source comprising Schottky diodes D3 and D4 and transistor T5 compensates for the current drawn by diodes D1 and D2 if
- the amount of current provided by the current source is proportional to and compensates for the current drawn by the level-shifting circuit comprising diodes D1 and D2 and transistor T4. Also, the ratio between the current provided by the current source and the current drawn by the level-shifting circuit is proportional to the ratio between the output current I out and the input current I in .
- FIG. 4 is another embodiment of the present invention.
- a "Wilson" current mirror is provided with level-shifting and current compensation circuits as discussed above in connection with FIG. 3, and also with a transistor T3 whose drain is connected to the current mirror output 16.
- the gate of transistor T3 is connected via line 20 to the current mirror input 10.
- the source of transistor T3 is connected to the drain of transistor T2 as depicted in FIG. 4.
- FIG. 4 is otherwise identical to FIG. 3, except that the level-shifting circuit is connected via line 18 to the drain of the transistor T2 instead of to the drain of transistor T1 as depicted in FIG. 3.
- the current source in FIG. 4 comprising diodes D3 and D4 and transistor T5 provides current on the input side of the current mirror as opposed to the output side as depicted in FIG. 3.
- the level-shifting circuit is connected between the drain and gate of transistor T2 to maintain transistor T2 in its saturated mode, the level-shifting circuit also maintains transistor T1 in its saturated mode.
- the drain voltage and the gate voltage of transistor T2 are reflected so that the drain voltage of transistor T1 approximately equals the drain voltage of transistor T2, and the gate voltage of transistor T1 equals the gate voltage of transistor T2.
- Transistor T1 is chosen so that at a specified nominal dc current level its gate to source volage V GS1 equals zero. Since transistor T1 is the same as transistor T2, the gate to source voltage V GS2 of transistor T2 also equals zero.
- transistor T3 is selected so that it is also the same as transistor T1.
- the gate to source voltage V GS3 of transistor T3 also equals zero.
- the gates of transistors T1 and T2 are tied together so that their respective gate voltages, V G1 and V G2 , are equal.
- transistors T1 and T2 are the same.
- V D1 V D2 .
- the gate voltage of transistor T2 is level-shifted two diode drops below its drain voltage V D2 by diodes D1 and D2. Therefore, the gate voltage V G1 of transistor T1 is also level-shifted two diode drops below its drain voltage V D1 so that transistor T1 is maintained in its saturated mode by the reflected drain and gate voltages of transistor T2.
- the current compensation circuit of FIG. 4 adds current that is proportional to the current drawn by the level-shifting diode circuit.
- the current drawn by the level-shifting diode circuit effectively reduces the current available for output by output 16.
- the current source comprising Schottky diodes D3 and D4 and transistor T5 compensates for the current drawn by diodes D1 and D2 if
- the improved current mirror in FIG. 4 has a higher output impedance than the current mirror depicted in FIG. 3.
- the higher output impedance is due to the addition of transistor T3, which increases the linearity of the current output of the current mirror by making it less susceptible to fluctuation caused by varying voltages present at mirror output 16.
- Transistor T3 may be any type of field effect transistor.
- FIG. 5 is a combined graph depicting tests results of the input current I in versus the output current I out for the circuits depicted in FIGS. 3 and 4.
- the solid line represents the circuit in FIG. 3; the dashed line represents the circuit in FIG. 4.
- FIG. 5 shows that the current mirror of FIG. 4 is a more accurate circuit than the one depicted in FIG. 3.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
- Control Of Electrical Variables (AREA)
Abstract
Description
I.sub.out =k.sub.2 /k.sub.1 (I.sub.in),
k.sub.2 /k.sub.1 =k.sub.5 /k.sub.4.
I.sub.out =(k.sub.2 /k.sub.1)I.sub.in.
V.sub.G3 =V.sub.D1
and
V.sub.S3 =V.sub.D2 =V.sub.G3.
k.sub.2 /k.sub.1 =k.sub.4 /k.sub.5.
I.sub.out =(k.sub.2 /k.sub.1) I.sub.in.
Claims (13)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/264,410 US4896121A (en) | 1988-10-31 | 1988-10-31 | Current mirror for depletion-mode field effect transistor technology |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/264,410 US4896121A (en) | 1988-10-31 | 1988-10-31 | Current mirror for depletion-mode field effect transistor technology |
Publications (1)
Publication Number | Publication Date |
---|---|
US4896121A true US4896121A (en) | 1990-01-23 |
Family
ID=23005959
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/264,410 Expired - Lifetime US4896121A (en) | 1988-10-31 | 1988-10-31 | Current mirror for depletion-mode field effect transistor technology |
Country Status (1)
Country | Link |
---|---|
US (1) | US4896121A (en) |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2713857A1 (en) * | 1993-12-13 | 1995-06-16 | Motorola Inc | Amplifier suitable for use in a radiotelephone. |
US5446413A (en) * | 1994-05-20 | 1995-08-29 | Knowles Electronics, Inc. | Impedance circuit for a miniature hearing aid |
US5473467A (en) * | 1994-07-08 | 1995-12-05 | At&T Corp. | Linear optical amplifier |
EP0692873A1 (en) | 1994-07-08 | 1996-01-17 | AT&T Corp. | Apparatus for converting optical bipolar signals to optical unipolir signals |
EP0818878A1 (en) * | 1996-07-10 | 1998-01-14 | Motorola, Inc. | Current sense circuit |
US5880582A (en) * | 1996-09-04 | 1999-03-09 | Sumitomo Electric Industries, Ltd. | Current mirror circuit and reference voltage generating and light emitting element driving circuits using the same |
US6621333B1 (en) * | 2001-12-11 | 2003-09-16 | National Semiconductor Corporation | Circuit and method to counter offset voltage induced by load changes |
EP1926012A1 (en) * | 2006-11-23 | 2008-05-28 | ATMEL Germany GmbH | Current mirror connection |
WO2008155084A1 (en) * | 2007-06-18 | 2008-12-24 | Microgan Gmbh | Current mirror with a self-conducting transistor |
US20120132965A1 (en) * | 2007-07-25 | 2012-05-31 | Semiconductor Energy Laboratory Co., Ltd. | Photoelectric Conversion Device And Electronic Device Having The Same |
WO2014099218A1 (en) | 2012-12-19 | 2014-06-26 | Raytheon Company | Current mirror with saturated semiconductor resistor |
US9819316B2 (en) | 2015-04-20 | 2017-11-14 | Lockheed Martin Corporation | Apparatus and method for gallium nitride (GaN) amplifiers |
US10277176B2 (en) | 2015-06-18 | 2019-04-30 | Raytheon Company | Bias circuitry for depletion mode amplifiers |
US10447208B2 (en) | 2017-12-15 | 2019-10-15 | Raytheon Company | Amplifier having a switchable current bias circuit |
WO2023129314A1 (en) | 2021-12-28 | 2023-07-06 | Raytheon Company | Amplifier bias circuit |
US20240021604A1 (en) * | 2019-06-19 | 2024-01-18 | Stmicroelectronics Application Gmbh | Monolithic component comprising a gallium nitride power transistor |
WO2024196451A1 (en) | 2023-03-17 | 2024-09-26 | Raytheon Company | Improved off-state isolation bias circuit for d-mode amplifiers |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3953807A (en) * | 1973-08-09 | 1976-04-27 | Rca Corporation | Current amplifier |
US4525682A (en) * | 1984-02-07 | 1985-06-25 | Zenith Electronics Corporation | Biased current mirror having minimum switching delay |
-
1988
- 1988-10-31 US US07/264,410 patent/US4896121A/en not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3953807A (en) * | 1973-08-09 | 1976-04-27 | Rca Corporation | Current amplifier |
US4525682A (en) * | 1984-02-07 | 1985-06-25 | Zenith Electronics Corporation | Biased current mirror having minimum switching delay |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2713857A1 (en) * | 1993-12-13 | 1995-06-16 | Motorola Inc | Amplifier suitable for use in a radiotelephone. |
US5446413A (en) * | 1994-05-20 | 1995-08-29 | Knowles Electronics, Inc. | Impedance circuit for a miniature hearing aid |
US5861779A (en) * | 1994-05-20 | 1999-01-19 | Knowles Electronics, Inc. | Impedance circuit for a miniature hearing aid |
US5473467A (en) * | 1994-07-08 | 1995-12-05 | At&T Corp. | Linear optical amplifier |
EP0692873A1 (en) | 1994-07-08 | 1996-01-17 | AT&T Corp. | Apparatus for converting optical bipolar signals to optical unipolir signals |
EP0692868A1 (en) | 1994-07-08 | 1996-01-17 | AT&T Corp. | Linear optical amplifier |
US5508508A (en) * | 1994-07-08 | 1996-04-16 | At&T Corp. | Apparatus for converting optical bipolar signals to optical unipolar signals |
EP0818878A1 (en) * | 1996-07-10 | 1998-01-14 | Motorola, Inc. | Current sense circuit |
US5900776A (en) * | 1996-07-10 | 1999-05-04 | Motorola, Inc. | Current sense circuit |
US5880582A (en) * | 1996-09-04 | 1999-03-09 | Sumitomo Electric Industries, Ltd. | Current mirror circuit and reference voltage generating and light emitting element driving circuits using the same |
US6621333B1 (en) * | 2001-12-11 | 2003-09-16 | National Semiconductor Corporation | Circuit and method to counter offset voltage induced by load changes |
EP1926012A1 (en) * | 2006-11-23 | 2008-05-28 | ATMEL Germany GmbH | Current mirror connection |
WO2008155084A1 (en) * | 2007-06-18 | 2008-12-24 | Microgan Gmbh | Current mirror with a self-conducting transistor |
US20120132965A1 (en) * | 2007-07-25 | 2012-05-31 | Semiconductor Energy Laboratory Co., Ltd. | Photoelectric Conversion Device And Electronic Device Having The Same |
US8913050B2 (en) * | 2007-07-25 | 2014-12-16 | Semiconductor Energy Laboratory Co., Ltd. | Photoelectric conversion device and electronic device having the same |
WO2014099218A1 (en) | 2012-12-19 | 2014-06-26 | Raytheon Company | Current mirror with saturated semiconductor resistor |
US9819316B2 (en) | 2015-04-20 | 2017-11-14 | Lockheed Martin Corporation | Apparatus and method for gallium nitride (GaN) amplifiers |
US10277176B2 (en) | 2015-06-18 | 2019-04-30 | Raytheon Company | Bias circuitry for depletion mode amplifiers |
US10447208B2 (en) | 2017-12-15 | 2019-10-15 | Raytheon Company | Amplifier having a switchable current bias circuit |
US20240021604A1 (en) * | 2019-06-19 | 2024-01-18 | Stmicroelectronics Application Gmbh | Monolithic component comprising a gallium nitride power transistor |
WO2023129314A1 (en) | 2021-12-28 | 2023-07-06 | Raytheon Company | Amplifier bias circuit |
WO2024196451A1 (en) | 2023-03-17 | 2024-09-26 | Raytheon Company | Improved off-state isolation bias circuit for d-mode amplifiers |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4896121A (en) | Current mirror for depletion-mode field effect transistor technology | |
US4550284A (en) | MOS Cascode current mirror | |
US5525897A (en) | Transistor circuit for use in a voltage to current converter circuit | |
US5311115A (en) | Enhancement-depletion mode cascode current mirror | |
US4616189A (en) | Gallium arsenide differential amplifier with closed loop bias stabilization | |
US5594381A (en) | Reverse current prevention method and apparatus and reverse current guarded low dropout circuits | |
US5422563A (en) | Bootstrapped current and voltage reference circuits utilizing an N-type negative resistance device | |
US4847518A (en) | CMOS voltage divider circuits | |
US4574233A (en) | High impedance current source | |
US5166553A (en) | Current mirror circuit employing depletion mode FETs | |
US4686449A (en) | JFET current source with high power supply rejection | |
EP0268345B1 (en) | Matching current source | |
JPH0479002B2 (en) | ||
US4883985A (en) | Mesfet latch circuit | |
US4004245A (en) | Wide common mode range differential amplifier | |
US5051626A (en) | Buffer circuit for logic level conversion | |
US4618813A (en) | High efficiency series regulator | |
US7432696B1 (en) | Apparatus and method for low input voltage current mirror circuit | |
EP0953891A1 (en) | Current mirrors | |
US5864228A (en) | Current mirror current source with current shunting circuit | |
US5065043A (en) | Biasing circuits for field effect transistors using GaAs FETS | |
JP2570185B2 (en) | Sample hold circuit | |
US4333047A (en) | Starting circuit with precise turn-off | |
US5304870A (en) | Source electrode-connected type buffer circuit having LDD structure and breakdown voltage protection | |
US4736126A (en) | Trimmable current source |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HUGHES AIRCRAFT COMPANY, LOS ANGELES, CA A CORP. O Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:LARSON, LAWRENCE;REEL/FRAME:004975/0364 Effective date: 19881021 Owner name: HUGHES AIRCRAFT COMPANY, A CORP. OF DE, CALIFORNI Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LARSON, LAWRENCE;REEL/FRAME:004975/0364 Effective date: 19881021 |
|
AS | Assignment |
Owner name: HUGHES AIRCRAFT COMPANY, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:LARSON, LAWRENCE;REEL/FRAME:005138/0195 Effective date: 19890622 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
CC | Certificate of correction | ||
REFU | Refund |
Free format text: REFUND PROCESSED. MAINTENANCE FEE HAS ALREADY BEEN PAID (ORIGINAL EVENT CODE: R160); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment | ||
AS | Assignment |
Owner name: HUGHES ELECTRONICS CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HE HOLDINGS INC., HUGHES ELECTRONICS FORMERLY KNOWN AS HUGHES AIRCRAFT COMPANY;REEL/FRAME:009350/0366 Effective date: 19971217 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 12 |