US4843263A - Clock timing controller for a plurality of LSI chips - Google Patents
Clock timing controller for a plurality of LSI chips Download PDFInfo
- Publication number
- US4843263A US4843263A US07/172,879 US17287988A US4843263A US 4843263 A US4843263 A US 4843263A US 17287988 A US17287988 A US 17287988A US 4843263 A US4843263 A US 4843263A
- Authority
- US
- United States
- Prior art keywords
- output
- chip
- chips
- phase difference
- selector
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/06—Clock generators producing several clock signals
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/12—Synchronisation of different clock signals provided by a plurality of clock generators
Definitions
- the present invention relates to a clock timing controller for operating a plurality of LSI (large-scale integration) chips.
- each LSI chip is so configured that it provides a particular single function and a plurality of LSI chips of different functions are combined to achieve an intended purpose.
- digital satellite communications systems require highly sophisticated error coding techniques using high-speed, error coding and decoding circuits. These circuits are divided into functional blocks of different functions and implemented by different LSI chips. Since LSI chips are constructed of CMOS circuitry, they are operated in a parallel fashion to compensate for the inherent low-speed capability of the CMOS circuits.
- the integrated circuit chips are divided into a first chip and a plurality of second chips, and each of the first and second chips has a frequency divider for deriving a lower-frequency output clock signal from a higher-frequency input clock signal.
- a higher-frequency input clock signal is supplied to the first chip from an external clock source to produce a lower-frequency output clock signal.
- One of the second chips is selected by a chip selector and the output clock signal of the selected chip is applied to a phase comparator for comparison with the output clock signal of the first chip for generating a phase difference signal in response to a phase difference between the compared output clock signals.
- a plurality of gates, associated respectively with the second chips have inputs connected to the external clock source and outputs connected respectively to inputs of the second chips.
- a gate control circuit is responsive to the phase comparator for enabling all of the gates in the absence of the phase difference signal to supply the higher-frequency input clock signal to all of the second chips and disabling the one of the gates which is associated with the selected chip in the presence of the phase difference signal.
- the chip selector is shifted to the next one of the second chips in response to a chip selection signal supplied from a selector control circuit.
- FIG. 1 is a block diagram of an embodiment of the present invention
- FIG. 2 is a waveform diagram associated with the FIG. 1 embodiment
- FIG. 3 is a block diagram of a simplified embodiment of the invention.
- FIG. 4 is a waveform diagram associated with the FIG. 3 embodiment.
- a clock timing controller 1 is provided for a plurality of LSI (large-scale integration) chips 2-0 through 2-n.
- Each LSI chip includes a frequency divider for deriving a lower-frequency clock signal from an input clock signal. These clock signals are used in each LSI chip to drive its internal circuitry.
- the input clock signal a for LSI chip 2-0 is supplied from an external source, not shown, and input clock signals j-1 through j-n for LSI chips 2-1 through 2-n are supplied from the clock timing controller 1 which derives the clock signals j-1 through j-n from the input clock signal a and from clock signals from the outputs of LSI chips 2-1 through 2-n.
- the clock timing controller 1 includes a phase comparator 22 formed by an inverter 11 and an AND gate 12.
- a clock signal b from the output of LSI chip 2-0 is passed through the inverter 11 and the output c of inverter 11 is applied to one input of the AND gate 12.
- the second input of AND gate 12 is connected from the output of a first chip selector 10 to which the outputs of LSI chips 2-1 through 2-n are connected.
- One of the outputs of LSI chips 2-1 through 2-n is selected in response to a 4-bit chip selection signal supplied on bus 24 from a 4-bit chip select counter 18 and applied as a clock input d for phase comparison by AND gate 12 with the clock signal b.
- a signal e representative of the difference in phase between clock pulse signals b and d is derived from AND gate 12 and supplied to the delay input of D flip-flop 14.
- the input clock pulse a is passed through an inverter 13 and applied as an inverted clock pulse f to the clock input of D flip-flops 14 and 15 and to the clock input of a 4-bit clock interrupt counter 17 and chip select counter 18.
- D flip-flop 14 has a true Q output which is coupled to the delay input of D flip-flop 15 and to one input of an AND gate 16.
- D flip-flop 15 and AND gate 16 constitute a one-shot multivibrator circuit 23 to generate a pulse i having a duration equal to the interval between the leading edges of successive clock pulses f, or twice the duration of a clock pulse.
- the logic level of input i to the chip selector 19 is at 0 and all the output terminals of chip selector 19 are brought to logic-0 states, which are inverted by inverters 20-k, enabling all the AND gates 20-m to pass the input clock pulse a to LSI chips 2-1 through 2-n.
- the logic state of the input i switches to 1, and the one of the output terminals of chip selector 19 which is specified by the chip selection signal, switches to logic 1.
- This logic-1 state is inverted to logic 0, disabling the associated AND gate 21 to interrupt the application of the clock pulse a to the associated LSI chip.
- the complementary Q output of flip-flop 14 is supplied as a reset pulse h to the reset port of the clock interrupt counter 17.
- the clock interrupt counter 17 In the absence of a reset pulse h, the clock interrupt counter 17 is continuously incremented in response to the clock pulse f and supplies a carry output to the chip select counter 18 when a full count is reached so that the chip selection signal is incremented at periodic intervals. Therefore, in the presence of a reset pulse h, the clock interrupt counter 17 is reset to zero and prevented from incrementing its count and hence the value of the chip selection signal remains unchanged.
- FIG. 2 various waveforms are indicated by the same characters as those used to designate signals in FIG. 1.
- LSI chip 2-1 is being selected by chip selector 10.
- the frequency-divided clock pulse of LSI chip 2-1 is delivered as a pulse d to AND gate 12. If there is a phase match between pulses b and d, the logic level at the input i of chip selector 19 is 0 and AND gates 21 are all enabled, applying the input clock pulse a to LSI chips 2-1 through 2-n, and clock interrupt counter 17 is counting inverted clock pulses f. If phase difference occurs between pulses b and d, the output of AND gate 12 goes high, producing a positive-going pulse e 1 .
- flip-flop 14 With the delay input of flip-flop 14 being switched to logic 1, the true output of flip-flop 14 switches to logic 1, producing a positive-going pulse g 1 and a negative-going pulse h 1 , resetting clock interrupt counter 17.
- One-shot multivibrator 23 responds to pulse g 1 by presenting a constant-duration, positive-going pulse i 1 to the input of chip selector 19.
- the output of chip selector 19 to the inverter 20-1 switches to logic 1.
- AND gate 21-1 is disabled, removing a clock pulse j 1 from the pulse train j-1 to the LSI chip 2-1.
- phase difference still exists, a full count is not reached in the clock interrupt counter 17 and a second pulse e 2 will be generated, causing pulses g 2 , h 2 and i 2 to be generated by the phase detector 22, removing a clock pulse j 2 from the pulse train j-1.
- the process is repeated until the timing of the clock output LSI chip 2-1 matches the timing of the clock output of LSI chip 2-0, whereupon a carry signal is supplied to the chip select counter 18 to shift the point of selection to the next LSI chip, i.e., LSI chip 2-2.
- FIG. 1 can be simplified as shown in FIG. 3 in which parts corresponding to those in FIG. 1 are marked with primed numerals and characters.
- FIG. 3 the one-shot multivibrator 23 of FIG. 1 is removed and the true output of D flip-flop 14 is directly connected to the chip selector 19' as an input g'.
- the operation of the FIG. 3 embodiment is as follows. If phase difference exists between clock pulses b' and d', AND gate 12' produces a pulse e' 1 (see FIG. 4) and the true output of flip-flop 14' goes high, producing a positive-going pulse g' 1 and the complementary output of this flip-flop goes low, producing a negative-going pulse h' 1 to reset the clock interrupt counter 17'.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Manipulation Of Pulses (AREA)
Abstract
Description
Claims (8)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP61001975A JPS62160519A (en) | 1986-01-10 | 1986-01-10 | Clock phase control circuit |
JP61-1975 | 1986-01-10 | ||
JP62-72809 | 1987-03-26 | ||
JP62072809A JPS63238612A (en) | 1987-03-26 | 1987-03-26 | Clock phase control circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
US4843263A true US4843263A (en) | 1989-06-27 |
Family
ID=26335280
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/172,879 Expired - Fee Related US4843263A (en) | 1986-01-10 | 1988-03-25 | Clock timing controller for a plurality of LSI chips |
Country Status (1)
Country | Link |
---|---|
US (1) | US4843263A (en) |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4970418A (en) * | 1989-09-26 | 1990-11-13 | Apple Computer, Inc. | Programmable memory state machine for providing variable clocking to a multimode memory |
US5378950A (en) * | 1992-02-03 | 1995-01-03 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit for producing activation signals at different cycle times |
US5465347A (en) * | 1990-09-05 | 1995-11-07 | International Business Machines Corporation | System for reducing phase difference between clock signals of integrated circuit chips by comparing clock signal from one chip to clock signal from another chip |
US5487092A (en) * | 1994-12-22 | 1996-01-23 | International Business Machines Corporation | System for high-speed synchronization across clock domains |
US6033441A (en) * | 1997-12-23 | 2000-03-07 | Lsi Logic Corporation | Method and apparatus for synchronizing data transfer |
US6470458B1 (en) * | 1999-07-29 | 2002-10-22 | International Business Machines Corporation | Method and system for data processing system self-synchronization |
US20050177695A1 (en) * | 2004-02-05 | 2005-08-11 | Larson Douglas A. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US20050177677A1 (en) * | 2004-02-05 | 2005-08-11 | Jeddeloh Joseph M. | Arbitration system having a packet memory and method for memory responses in a hub-based memory system |
US20050213611A1 (en) * | 2004-03-29 | 2005-09-29 | Ralph James | Method and system for synchronizing communications links in a hub-based memory system |
US20060066375A1 (en) * | 2004-04-05 | 2006-03-30 | Laberge Paul A | Delay line synchronizer apparatus and method |
US20060136683A1 (en) * | 2003-10-20 | 2006-06-22 | Meyer James W | Arbitration system and method for memory responses in a hub-based memory system |
US20070180171A1 (en) * | 2004-03-24 | 2007-08-02 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US20070300023A1 (en) * | 2004-05-28 | 2007-12-27 | Micron Technology, Inc. | Method and system for terminating write commands in a hub-based memory system |
US7415567B2 (en) | 2002-08-16 | 2008-08-19 | Micron Technology, Inc. | Memory hub bypass circuit and method |
US20090282182A1 (en) * | 2003-08-28 | 2009-11-12 | Micron Technology, Inc. | Multiple processor system and method including multiple memory hub modules |
US20170047913A1 (en) * | 2014-05-27 | 2017-02-16 | Purdue Research Foundation | Electronic comparison systems |
US20230073160A1 (en) * | 2021-09-09 | 2023-03-09 | SK Hynix Inc. | Clock generating device, controller, and storage device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4137563A (en) * | 1976-06-30 | 1979-01-30 | Canon Kabushiki Kaisha | Circuitry for reducing power dissipation in equipment which operates in synchronism with clock pulses |
US4613775A (en) * | 1984-06-08 | 1986-09-23 | International Business Machines Corporation | Apparatus or method for stabilizing the frequency of a clock signal generated from an on-chip clock generator |
US4691124A (en) * | 1986-05-16 | 1987-09-01 | Motorola, Inc. | Self-compensating, maximum speed integrated circuit |
-
1988
- 1988-03-25 US US07/172,879 patent/US4843263A/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4137563A (en) * | 1976-06-30 | 1979-01-30 | Canon Kabushiki Kaisha | Circuitry for reducing power dissipation in equipment which operates in synchronism with clock pulses |
US4613775A (en) * | 1984-06-08 | 1986-09-23 | International Business Machines Corporation | Apparatus or method for stabilizing the frequency of a clock signal generated from an on-chip clock generator |
US4691124A (en) * | 1986-05-16 | 1987-09-01 | Motorola, Inc. | Self-compensating, maximum speed integrated circuit |
Cited By (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4970418A (en) * | 1989-09-26 | 1990-11-13 | Apple Computer, Inc. | Programmable memory state machine for providing variable clocking to a multimode memory |
US5465347A (en) * | 1990-09-05 | 1995-11-07 | International Business Machines Corporation | System for reducing phase difference between clock signals of integrated circuit chips by comparing clock signal from one chip to clock signal from another chip |
US5378950A (en) * | 1992-02-03 | 1995-01-03 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit for producing activation signals at different cycle times |
US5487092A (en) * | 1994-12-22 | 1996-01-23 | International Business Machines Corporation | System for high-speed synchronization across clock domains |
US6033441A (en) * | 1997-12-23 | 2000-03-07 | Lsi Logic Corporation | Method and apparatus for synchronizing data transfer |
US6470458B1 (en) * | 1999-07-29 | 2002-10-22 | International Business Machines Corporation | Method and system for data processing system self-synchronization |
US7415567B2 (en) | 2002-08-16 | 2008-08-19 | Micron Technology, Inc. | Memory hub bypass circuit and method |
US7873775B2 (en) | 2003-08-28 | 2011-01-18 | Round Rock Research, Llc | Multiple processor system and method including multiple memory hub modules |
US20090282182A1 (en) * | 2003-08-28 | 2009-11-12 | Micron Technology, Inc. | Multiple processor system and method including multiple memory hub modules |
US8589643B2 (en) | 2003-10-20 | 2013-11-19 | Round Rock Research, Llc | Arbitration system and method for memory responses in a hub-based memory system |
US20060136683A1 (en) * | 2003-10-20 | 2006-06-22 | Meyer James W | Arbitration system and method for memory responses in a hub-based memory system |
US9164937B2 (en) | 2004-02-05 | 2015-10-20 | Micron Technology, Inc. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US8291173B2 (en) | 2004-02-05 | 2012-10-16 | Micron Technology, Inc. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US8694735B2 (en) | 2004-02-05 | 2014-04-08 | Micron Technology, Inc. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US7412574B2 (en) | 2004-02-05 | 2008-08-12 | Micron Technology, Inc. | System and method for arbitration of memory responses in a hub-based memory system |
US20050177677A1 (en) * | 2004-02-05 | 2005-08-11 | Jeddeloh Joseph M. | Arbitration system having a packet memory and method for memory responses in a hub-based memory system |
US20050177695A1 (en) * | 2004-02-05 | 2005-08-11 | Larson Douglas A. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US7788451B2 (en) | 2004-02-05 | 2010-08-31 | Micron Technology, Inc. | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
US20080294862A1 (en) * | 2004-02-05 | 2008-11-27 | Micron Technology, Inc. | Arbitration system having a packet memory and method for memory responses in a hub-based memory system |
US8082404B2 (en) | 2004-03-24 | 2011-12-20 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US20070180171A1 (en) * | 2004-03-24 | 2007-08-02 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US20080294856A1 (en) * | 2004-03-24 | 2008-11-27 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US9032166B2 (en) | 2004-03-24 | 2015-05-12 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US7412571B2 (en) | 2004-03-24 | 2008-08-12 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US8555006B2 (en) | 2004-03-24 | 2013-10-08 | Micron Technology, Inc. | Memory arbitration system and method having an arbitration packet protocol |
US20050213611A1 (en) * | 2004-03-29 | 2005-09-29 | Ralph James | Method and system for synchronizing communications links in a hub-based memory system |
US7529273B2 (en) | 2004-03-29 | 2009-05-05 | Micron Technology, Inc. | Method and system for synchronizing communications links in a hub-based memory system |
US7447240B2 (en) | 2004-03-29 | 2008-11-04 | Micron Technology, Inc. | Method and system for synchronizing communications links in a hub-based memory system |
US20060218318A1 (en) * | 2004-03-29 | 2006-09-28 | Ralph James | Method and system for synchronizing communications links in a hub-based memory system |
US20060066375A1 (en) * | 2004-04-05 | 2006-03-30 | Laberge Paul A | Delay line synchronizer apparatus and method |
US8164375B2 (en) | 2004-04-05 | 2012-04-24 | Round Rock Research, Llc | Delay line synchronizer apparatus and method |
US20100019822A1 (en) * | 2004-04-05 | 2010-01-28 | Laberge Paul A | Delay line synchronizer apparatus and method |
US7605631B2 (en) * | 2004-04-05 | 2009-10-20 | Micron Technology, Inc. | Delay line synchronizer apparatus and method |
US20070300023A1 (en) * | 2004-05-28 | 2007-12-27 | Micron Technology, Inc. | Method and system for terminating write commands in a hub-based memory system |
US7774559B2 (en) | 2004-05-28 | 2010-08-10 | Micron Technology, Inc. | Method and system for terminating write commands in a hub-based memory system |
US20170047913A1 (en) * | 2014-05-27 | 2017-02-16 | Purdue Research Foundation | Electronic comparison systems |
US9813048B2 (en) * | 2014-05-27 | 2017-11-07 | Purdue Research Foundation | Electronic comparison systems |
US10476487B2 (en) | 2014-05-27 | 2019-11-12 | Purdue Research Foundation | Electronic comparison systems |
US20230073160A1 (en) * | 2021-09-09 | 2023-03-09 | SK Hynix Inc. | Clock generating device, controller, and storage device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4843263A (en) | Clock timing controller for a plurality of LSI chips | |
US4229699A (en) | Multiple clock selection system | |
US5155380A (en) | Clock switching circuit and method for preventing glitch during switching | |
US4021784A (en) | Clock synchronization system | |
US5600824A (en) | Clock generating means for generating bus clock and chip clock synchronously having frequency ratio of N-1/N responsive to synchronization signal for inhibiting data transfer | |
US5036528A (en) | Self-calibrating clock synchronization system | |
US4835728A (en) | Deterministic clock control apparatus for a data processing system | |
US4419629A (en) | Automatic synchronous switch for a plurality of asynchronous oscillators | |
US5359630A (en) | Method and apparatus for realignment of synchronous data | |
US4560939A (en) | Synchronized selectable rate clocking system | |
US6107841A (en) | Synchronous clock switching circuit for multiple asynchronous clock source | |
US5459855A (en) | Frequency ratio detector for determining fixed frequency ratios in a computer system | |
JPH0713926A (en) | Buffer control circuit and its operating method | |
US5335337A (en) | Programmable data transfer timing | |
US4870299A (en) | Dynamic switching circuit for multiple asynchronous clock sources | |
US4608706A (en) | High-speed programmable timing generator | |
US5117443A (en) | Method and apparatus for operating at fractional speeds in synchronous systems | |
US4703495A (en) | High speed frequency divide-by-5 circuit | |
CN115242224A (en) | Multi-clock glitch-free switching circuit and switching method | |
KR100245077B1 (en) | Delay loop lock circuit of semiconductor memory device | |
US3029389A (en) | Frequency shifting self-synchronizing clock | |
US4823365A (en) | Synchronization method and elastic buffer circuit | |
US4691121A (en) | Digital free-running clock synchronizer | |
EP0527780B1 (en) | Scaler for synchronous digital clock | |
US4789789A (en) | Event distribution and combination system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:ANDO, MITSUGU;REEL/FRAME:005044/0208 Effective date: 19880310 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20010627 |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |