US4525866A - Stack memory tuning - Google Patents
Stack memory tuning Download PDFInfo
- Publication number
- US4525866A US4525866A US06/549,695 US54969583A US4525866A US 4525866 A US4525866 A US 4525866A US 54969583 A US54969583 A US 54969583A US 4525866 A US4525866 A US 4525866A
- Authority
- US
- United States
- Prior art keywords
- channel number
- channel
- tuning
- memory means
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03J—TUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
- H03J5/00—Discontinuous tuning; Selecting predetermined frequencies; Selecting frequency bands with or without continuous tuning in one or more of the bands, e.g. push-button tuning, turret tuner
- H03J5/02—Discontinuous tuning; Selecting predetermined frequencies; Selecting frequency bands with or without continuous tuning in one or more of the bands, e.g. push-button tuning, turret tuner with variable tuning element having a number of predetermined settings and adjustable to a desired one of these settings
- H03J5/0245—Discontinuous tuning using an electrical variable impedance element, e.g. a voltage variable reactive diode, in which no corresponding analogue value either exists or is preset, i.e. the tuning information is only available in a digital form
- H03J5/0272—Discontinuous tuning using an electrical variable impedance element, e.g. a voltage variable reactive diode, in which no corresponding analogue value either exists or is preset, i.e. the tuning information is only available in a digital form the digital values being used to preset a counter or a frequency divider in a phase locked loop, e.g. frequency synthesizer
- H03J5/0281—Discontinuous tuning using an electrical variable impedance element, e.g. a voltage variable reactive diode, in which no corresponding analogue value either exists or is preset, i.e. the tuning information is only available in a digital form the digital values being used to preset a counter or a frequency divider in a phase locked loop, e.g. frequency synthesizer the digital values being held in an auxiliary non erasable memory
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03J—TUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
- H03J7/00—Automatic frequency control; Automatic scanning over a band of frequencies
- H03J7/18—Automatic scanning over a band of frequencies
- H03J7/20—Automatic scanning over a band of frequencies where the scanning is accomplished by varying the electrical characteristics of a non-mechanically adjustable element
- H03J7/28—Automatic scanning over a band of frequencies where the scanning is accomplished by varying the electrical characteristics of a non-mechanically adjustable element using counters or frequency dividers
- H03J7/285—Automatic scanning over a band of frequencies where the scanning is accomplished by varying the electrical characteristics of a non-mechanically adjustable element using counters or frequency dividers the counter or frequency divider being used in a phase locked loop
Definitions
- This invention relates in general to television tuning systems and is particularly directed to a microcomputer-controlled television tuning system having a limited RAM and ROM for storing tuning information for a limited number of preferred channels.
- Tuning systems having memory locations for the storage and recall of channel tuning information are now commonly available in television receivers.
- binary signals stored in the memory are "read out”, converted to tuning information for controlling the frequency of the television receiver's local oscillator in tuning to the carrier frequency of the desired channel, and used to display the selected channel number on a digital display.
- the generation of the tuning and display information is generally accomplished by means of a microcomputer in combination with a Random Access Memory (RAM) which store the channel tuning and display information.
- RAM Random Access Memory
- each memory bit location within the RAM corresponds to a designated channel number, or tuning frequency.
- the microcomputer also includes a Read Only Memory (ROM) in which is stored the microcomputer's operating program for synthesizing the channel number tuning and display signals.
- ROM Read Only Memory
- tuning information for all channels may be stored in memory with "skip” and "stop” commands associated with respective non-preferred and preferred channels.
- the "skip" and “stop” features are replaced by an " all channel” tuning operation in which the television receiver stops at all channels during sequential channel scan tuning. No video display will be presented for those channels not having an associated signal, in which case noisy video and audio signals will be presented. This arrangement, in combination with the time consuming stops, presents an irritating inconvenience for the viewer.
- a compromise intended to limit the size of the memory required in a television tuning system involves the storage therein of a limited number of preferred channels.
- the rationale behind this compromise is that even though there are a large number of available television channels, most viewers typically watch only a relatively small number of preferred channels.
- the storage of tuning data for only a limited number of channels to which the television receiver may be rapidly and automatically tuned reduces the size of the memory and the cost of the associated tuning system.
- two memories are utilized, one for storing tuning information and a second, separate memory in which is stored information for identifying those channels which are to be either skipped or saved. All of the aforementioned tuning system approaches make inefficient use of the information storage portion of the tuning system.
- Prior art memory tuning systems also typically require relatively involved procedures in the storage and recall of tuning data from the memory. For example, entry of preferred channel tuning data in the memory requires conversion of the preferred channel number to a bit address location for storage in RAM. Thus, each channel number corresponds to a predetermined bit location in RAM.
- the recall of preferred channel data upon selection of a preferred channel number may require not only scanning of the entire RAM array, but also converting of the RAM address of the preferred channel to tuning data necessary for tuning to the desired channel.
- an intermediate step is involved in the storage and recall of tuning data in the memory. This intermediate step requires additional microcomputer programming available only in more complex and expensive microcomputer chips.
- U.S. Pat. Nos. 4,138,647 and 4,158,816 to Wine disclose memory type tuning systems for storing tuning information for a limited number of preferred channels.
- the former patent includes a memory for the storage of tuning information corresponding to a limited number of preferred tuning positions and decoder means for locating an unused memory location containing undesired information into which new information corresponding to a desired tuning position may be entered and comparison means for locating a duplicate memory location containing information corresponding to the same tuning position as the new information.
- a counter is sequenced through the addresses for all the memory locations to search for a match between the contents of a display counter and the display memory portion of one of the memory locations in tuning to a preferred channel.
- the latter patent discloses a tuning system having a memory with a plurality of memory locations for storing tuning information associated with various channels a viewer may select.
- An input complementor is provided for generating, in response to viewer control, the complement of a binary word stored in memory so as to identify the associated channel as a nonpreferred channel. This causes memory locations containing binary signals representing illegal channel numbers to be skipped during the normal channel selection mode of operation of the tuning system.
- U.S. Pat. No. 4,187,469 to Tanaka discloses a television receiver having two modes of operation in which, in a first programmed channel mode, each entered channel number is automatically searched for among the limited locations of a memory with the system stopping only at programmed channels. In a second, skipped channel mode, only unprogrammed channel numbers are produced and displayed to the viewer in order to indicate to the viewer the unused memory locations in which program tuning information may be stored.
- the present invention is intended to overcome the aforementioned limitations of the prior art by providing stack memory tuning for a television receiver in which a limited number of preferred channel numbers are stored in sequence in a stack memory and are recalled therefrom in numerical order during rapid channel scanning selection. This approach results in as much as a 75% reduction in required memory capacity and program length over currently available memory type television receiver tuning systems.
- Another object of the present invention is to reduce the cost of microcomputer-controlled television tuning systems by providing a system requiring limited RAM and ROM and yet is capable of automatically tuning to selected channels.
- Yet another object of the present invention is to provide a television tuning system capable of storing tuning data for a limited number of preferred channels for rapidly tuning thereto, wherein the list of preferred channels may be easily and continuously updated.
- a further object of the present invention is to provide a television tuning system having up/down channel selection scan wherein only a limited number of preferred channels are scanned for more rapid channel tuning.
- a still further object of the present invention is to provide a channel selection and tuning system for a television receiver which facilitates the identification and selection of a limited number of preferred channels stored in a programmable memory under the control of a microcomputer.
- FIG. 1 is a generalized block diagram of a television tuning system incorporating the stack memory tuning features of the present invention
- FIG. 2 shows the arrangement of selectable controls on a channel selection keyboard for use in combination with the present invention
- FIG. 3 is a simplified flow chart showing the user initiated steps involved in selecting a new channel number as well as entering a channel number in the stack memory;
- FIG. 4 is a simplified flow chart showing the steps involved in entering the channel numbers of a limited number of preferred channels in memory under the control of a microcomputer in accordance with the present invention
- FIGS. 5A, 5B and 5C represent a simplified flow chart showing the various steps involved in preferred channel selection using a stack memory in which is stored channel tuning information in accordance with the present invention
- FIGS. 6 and 7 show the storage and shifting of channel tuning information in programming a stack memory device with preferred channel numbers in accordance with the present invention.
- FIGS. 8 and 9 show the storage and shifting of channel tuning information in a stack memory device during channel selection by channel number scanning.
- a stack memory tuning system 30 in accordance with the present invention is shown.
- Channel selection is made by keyboard 34 or by remote control 36 entry via a remote control receiver 88.
- Touch pads 38 on the front panel of the keyboard 34 and on the remote controller 36 (not shown) provide direct entry of the channel number digits to a microcomputer 40.
- a microcomputer output signal to an LED drive/decoder 42 activates the proper segments of a seven segment LED display 44 in displaying the channel number selected;
- the microcomputer 40 loads the correct divide ratio for the selected channel into the reference divider 46 and the variable divider 48 of a phase lock loop (PLL) 50 which alters the input frequencies to a phase comparator 52;
- the microcomputer 40 determines the band in which the selected channel is, i.e., LOW VHF, HIGH VHF, UHF or CATV and applies the proper bandswitch signal to a bandswitch circuit 54 via a tuner/local oscillator 62; and (4) the microcomputer 40 activates an audio mute switch 56 during channel switching to provide silent channel switching for user comfort.
- Sensory circuits 58 receive several inputs such as system clocking information, vertical synchronization data, "enter" key selection information, and AFC tuning voltage information from which the microcomputer 40 provides edge and window tuning information to the phase lock loop 50.
- Indirect frequency synthesis is accomplished by means of the phase lock loop (PLL) 50 as controlled by the microcomputer 40.
- PLL 50 a reference crystal oscillator 60 frequency is divided by a twelve stage divider network, the reference divider or counter 46, to provide a divided down signal to the phase comparator 52.
- the reference divider 46 includes four fixed and eight programmable divider stages.
- the output of a tuner/local oscillator 62 is divided by a fixed prescaler 64 in providing an input signal at a divided down frequency to the PLL chip 50. Additional frequency division of this signal is accomplished in the PLL chip 50 by means of a twelve stage divider 48 with two fixed stages and ten programmable stages, the output from which is transmitted to the phase comparator 52.
- the comparator output is zero.
- the phase comparator 52 will develop an output which, when passed through the PLL filter 66, provides a correction voltage to the tuner/local oscillator 62 to change the local oscillator frequency until the two signals have exactly the same frequency.
- the local oscillator 62 then assumes the stability of the crystal reference oscillator 60. This frequency comparison is done continually in order to compensate for tuner oscillator drift.
- PLL 50 and microcomputer 40 are shown in FIG. 1 as separate circuits, they could as easily be provided in a single integrated circuit in the present invention.
- the divided down local oscillator frequency should always be about equal to the other comparator input from the reference crystal oscillator 60 of about 1 KHz. Since the oscillator frequencies are different for each channel, a different divide ratio must be used for each selected channel in programming the reference divider 46 and the variable divider 48. Programming of these dividers is accomplished by the microcomputer 40 which establishes the correct divide ratio for tuning to the selected channel.
- Four inputs from the microcomputer 40 to the PLL 50 are data lines 68 which transmit serial data from the microcomputer 40 to the PLL 50 for controlling the various dividers.
- Three data steering lines 70 are also input to the PLL chip 50 for addressing the appropriate latch (not shown) in the PLL.
- the eighth input from the microcomputer 40 to the PLL 50 is an ENABLE line 71 which transmits a load data command to permit the PLL to receive only correct data and to exclude other information which may be present on the data line at various times.
- the output of the phase comparator 52 is a series of pulses the duty cycle of which is a function of the difference between the reference frequency of 1 KHz and the divided down local oscillator frequency. These pulses are filtered by the active PLL filter 66 resulting in a DC voltage with a negligible amount of 1 KHz ripple delivered to the tuner/local oscillator 62.
- Input pulses to the PLL filter 66 occur in the steady state due to leakage and drift in the PLL system. Negative-going pulses with respect to the tuner system's quiescent DC level occur when the system transitions from a lower oscillator frequency to a higher oscillator frequency. Positive-going pulses occur for changes from higher to lower frequencies or to compensate for leakage or drift conditions in turner circuitry.
- the microcomputer 40 is a four bit, E/D MOS integrated circuit with a ROM 72, a RAM 74, a clock 80, an accumulator 77 and a controller 76.
- the microcomputer stores instructions and data, periodically updates the stored data, compares both stored and real-time data and makes decisions based upon these comparisons by means of logic instructions in providing system control.
- the ROM 72 is mask-generated, nonvolatile, factory produced memory matrix which includes a plurality of memory locations or "bytes" of 8 bits each. Program instructions and data are stored in ROM 72. Hexadecimal notation is used by the ROM from which instructions and data are sequentially removed by the microcomputer controller 76 in carrying out program functions.
- Information stored in the RAM 74 which is a volatile memory, is lost when the receiver is turned off. However, information stored in the ROM 72 is not lost either when the receiver is turned off or when power is removed from the receiver.
- the microcomputer program initializes the RAM data from the ROM 72 which causes the binary signals representing the first instruction stored in the ROM 72 to be coupled to the microcomputer controller 76 and causes various other portions of the microcomputer chip 40 to be initialized for proper future operation when power is applied to the microcomputer 40.
- An arithmetic and logic unit (ALU) 78 receives binary control signals from the microcomputer controller 76 and performs the required arithmetic or logic operation.
- Microcomputer chip timing is provided by means of an oscillator circuit 82 on the microcomputer chip 40 which generates the clock signal necessary to perform a given operation.
- the microcomuter's clock generator 80 is driven by the oscillator circuit 82, portions of which are located internal to and external to the microcomputer chip 40.
- the channel number selector keyboard 34 utilized in a preferred embodiment of the present invention is shown in greater detail in FIG. 2. It includes a plurality of pressure actuated switches for initiating various functions in the present invention.
- a pressure sensitive ON selector switch 86 provides for turning the receiver on and off.
- Pressure sensitive VOLUME UP and VOLUME DOWN switches, 96 and 98 respectively, provide incremental stepping of receiver volume by the viewer.
- Channel number memory entry and channel selection is made by means of digital selector keys 94 which are numbered 0 through 9.
- Three output scan lines (not shown) are arranged in such a way as to represent the vertical X-axis of the keyboard 34 (three vertical rows of keys).
- the horizontal Y-axis of the keyboard is represented by six output lines.
- microcomputer 40 Prior to entering this routine, microcomputer 40 executes various input jobs at step 101 which include such tasks as keyboard scanning and key code generation.
- step 103 user selection of a digit key, or keys, is detected which initiates a software countdown.
- microcomputer 40 determines whether the ENTER key 32 has been selected within 2.5 seconds of digit key entry as detected at step 103. If the 2.5 second period elapses without selection of the ENTER key 32, the program proceeds to step 107 and initiates an automatic system TIMED ENTER routine.
- This routine involves the transfer of the selected channel number to the appropriate location in RAM 74 for initiating tuning to this channel number at step 113. If the ENTER key 32 is selected within the aforementioned predetermined period of channel number entry as determined at step 105, the program branches to step 109 for detecting ENTER key 32 selection. This causes the selected channel number to be stored in stack memory 74 at step 111. The program also stores the thus selected channel number in the current memory location in the stack memory 74 for initiating tuning of the television receiver to the selected channel number at step 113. A detailed description of the operation of microcomputer 40 in tuning to and storing in RAM 74 a selected channel number is provided below. In addition, details regarding the entry of individual channel numbers as contemplated by the present invention may be found in U.S. Pat. No. 4,279,035 to Skerlos, which is incorporated herein by reference. However, any of the more conventional means and methods for entering channel numbers by means of a keyboard matrix could be used equally as well in the present invention.
- Channel selection may also be accomplished sequentially in an up or down fashion by means of either channel UP or channel DOWN selectors 90, 92.
- Selection of the channel UP selector 90 results in the sequencing of the tuning system of the present invention in an upward direction through a selected number of predetermined channels stored in a stack memory in RAM 74.
- selection of the channel DOWN selector 92 causes the tuning system of the present invention to sequentially scan through the available channel numbers, stopping only at those preferred channels which have been stored in the RAM's stack memory.
- the present invention contemplates the entry of a limited number of preferred channel numbers in memory by means of the combination of digit keys 94 and the ENTER key 116 and the selection of the channel numbers thus entered into memory for viewing by means of either channel UP or channel DOWN selectors 90, 92. While the details of the apparatus for controlling various functions of the television receiver are shown with respect to keyboard 34 which typically would be integrated with or located on the television receiver, the configuration and operation of keyboard 34 as described herein is equally applicable to the remote controller 36 which could include similar controls for remotely implementing the same control functions in the television receiver.
- FIG. 4 shows the steps involved in storing a preferred channel number in the RAM in accordance with the present invention.
- FIGS. 5A, 5B and 5C show the steps involved in tuning to a channel number which has been stored as a preferred channel in the RAM in accordance with the present invention.
- FIGS. 5A, 5B and 5C show the steps involved in tuning to a channel number which has been stored as a preferred channel in the RAM in accordance with the present invention.
- an oval symbol indicates the start of an operational sequence
- a rectangle indicates an instruction or set of instructions resulting in the performance of a control function
- a diamond indicates a decision point based upon the comparison of binary signal inputs.
- Table I a computer listing for carrying out stack memory tuning in accordance with the present invention as shown in FIGS. 4 and 5A, 5B and 5C is presented in Table I. Contained in this program assembly listing is such information as memory addresses, object code, statement number and additional source statement information including commonly used mnemonics relating to various steps carried out in accordance with the present invention.
- FIGS. 6 through 9 Shown in FIGS. 6 through 9 are the contents of two rows of a RAM map during various stages of the programming of and tuning to a selected channel number.
- the Y coordinate is shown beneath each row.
- a stack memory capable of storing six channel numbers is considered.
- the present invention is not limited to the storage of this specific number of channels, but is described in terms of this number of preferred channels which are considered representative of the number of most frequently tuned to channels by a typical viewer.
- FIG. 4 there is shown the steps carried out under the control of microcomputer 40 in storing preferred channel numbers in the stack memory.
- the program for storing preferred channel numbers in the stack memory is initiated.
- MSD most significant digit
- a start loop to shift channel numbers currently in the stack to the left is then initiated at block 104.
- the program next determines whether the last number of a given channel number has thus been shifted at block 108 and if the last number has not yet been shifted the program proceeds to the next, lower Y address at block 110.
- the program determines whether the last address in the stack memory has been reached and if not, branches back up to the start of the loop to shift channel numbers currently in the stack to the left. This routine continues until each of the numbers stored in the stack memory is shifted to the left one position. This shifting process is done in sequence starting from the left and proceeding to the right, with the most significant digit (MSD) of each channel number being shifted first, followed by the shifting the least significant digit (LSD) of each channel number.
- MSD most significant digit
- LSD least significant digit
- the channel number shift loop proceeds to block 114, sets the last digit flag, and proceeds back to the start of the shift channel number routine for executing a final channel number shift loop.
- the stack tuning operation is initiated in block 120 in response to selection of either the channel UP or DOWN selector 90, 92.
- FIGS. 8 and 9 show the contents of the temporary memory and stack memory during the channel number selection and channel tuning operations.
- This channel is tuned to by selection of either the channel UP or DOWN selector 96, 98 and represents a channel number stored in the stack memory, in this example, in channel memory location #3.
- the program shown in FIGS. 5A, 5B and 5C executes a search routine in order to find and tune to the next higher channel number stored in the stack memory.
- channel 11 being the currently tuned to channel, it can be seen from FIG. 8 that the next higher channel stored in the stack memory is channel number 14 in channel storage location #4.
- the next higher channel number i.e., 14 is read from the stack memory and written into the current memory location as shown in FIG. 9. During this process, the contents of the stack memory does not change.
- the search routine described below in terms of FIGS. 5A, 5B and 5C involves the selection of the channel UP selector in determining and tuning to the next higher channel number stored in the stack memory.
- the routine involved in selection of the channel DOWN selector 92 is not provided in detail herein as its implementation would be similar to the described channel UP search routine and could easily be implemented in view of the detailed program description provided below by one skilled in the art.
- the stack memory tuning system is currently tuned to channel 11.
- the system has detected a channel UP key input with the program then searching through the stack memory to find the next higher channel number which is then placed in the "current" location in the stack memory to initiate tuning of the system to the new channel. If there is no channel number greater than the currently tuned to channel number, the program searches for the lowest channel number and places this number in the "current" location to initiate tuning to this channel.
- the program begins at step 120 by starting to search for, in the present example, the next higher channel number.
- the microcomputer is initialized with the program status flag reset and various operating parameters set to an initial condition.
- the contents of the temporary memory location at (0,0) and (0,1) is set to 9.
- the program points to (1,11) in the stack memory.
- the program compares to see if the channel number in stack memory location #6 is greater than or equal to the channel number in current use as shown in current memory location (0,2) and (0,3).
- a hit flag FF is set when the next higher channel has been found and the channel number thus selected in the stack memory is moved to the aforementioned temporary location in the memory.
- the comparison between the channel number stored in location #6 in the stack memory and the currently tuned to channel number in the current memory location initially involves a comparison of the most significant digits (MSDs) of these channel numbers in block 126. If the MSD of the channel number in the stack memory is not greater than or equal to the MSD of the currently tuned to channel, the program branches to END 1 at block 170. If the stack memory channel number MSD is greater than or equal to the MSD of the currently tuned to channel, the program then determines whether this MSD is equal to the MSD of the currently tuned to channel at block 130. If the MSD of the stack memory channel number is not equal to the MSD of the currently tuned to channel, the program branches to HIT CHK at block 148 for executing a check in order to determine whether a higher channel number has been found.
- MSDs most significant digits
- the program branches at block 130 and points to the next lower address at block 132 and determines whether the next address thus advanced to is the last address in the stack memory at block 134. If it is determined that the next address is not the last address, the program then branches to a COMPG1 routine at block 138 where the least significant digits (LSDs) of these channel numbers are compared. If it is determined at block 134 that the next address is the last address, the program sets a last loop flag in the microcomputer and initiates the comparison of LSD's of the respective channel numbers at block 138.
- LSDs least significant digits
- the program compares the LSD's of the stack memory and current channel numbers and if the stack memory LSD is not greater than or equal to the current channel LSD, the program branches to an END 2 routine at block 146. If at block 140 it is determined that the LSD of the stack memory channel number is greater than or equal to the LSD of the current channel number, the program branches to block 142 where it determines if the stack memory channel number LSD is equal to the current channel LSD. If the LSD's of the respective channel numbers are equal, the program branches to the END 2 block 146. If it is determined at block 142 that the respective LSD's are not equal, the program points back to the MSD of the stack memory channel number at block 144.
- the program branches to END 1 at block 170. If it is determined that the stack memory channel number LSD is less than the temporary memory channel number LSD, the program points back to the MSD of the stack memory channel number at block 64 and proceeds to SHIFT at block 152. The program then shifts the stack memory channel number to the temporary memory location at (0,0) and (0,1) and sets the HIT flag at block 168.
- the program branches to TEMCUR at block 192 for moving the contents of the temporary memory location to the current memory location at block 232. If at block 188 it is determined that a HIT has not yet occurred, the program branches to MIN at block 190 and begins a search for the lowest numbered channel in the stack and, once found, places this channel number in the current memory location. This search for the lowest numbered channel in the stack memory is initiated at block 190 where the contents of stack memory location #6 is moved into the temporary memory location for comparison with the contents in stack memory channel location #5.
- the comparison between the stack channel #5 location and the contents of the temporary memory location is initiated by a comparison of the MSD's of the respective channel numbers at block 198. If the MSD's of the respective channel numbers are not equal, the program branches to MIN 2 at block 202. If it is determined at block 198 that the MSD's of the respective channel numbers are not equal, the program branches to block 200 where it is determined if the MSD of the channel number located in position #5 in the stack memory is less than the MSD of the temporary channel number. If the MSD of the channel number in stack memory location #5 is found to be not less than the MSD of the temporary channel number, the program branches to MIN 5 at block 224 for comparison of the next MSD at block 226.
- the program at block 212 compares the LSD's of the channel numbers in stack memory location #5 and the temporary memory location. If it is determined that the channel number in stack memory location #5 is not less than the LSD of the channel number in the temporary memory location, the program branches to MIN 5 at block 224 for comparison of the next MSD at block 226. If it is determined that the LSD of the channel number in stack memory location #5 is less than the LSD of the channel number in the temporary memory location at block 212, the program branches to block 214 and moves the stack memory channel number to the temporary memory location and proceeds to MIN 4 at block 216 and points to the next LSD at block 218.
- the program points to the next MSD at block 224 and makes a decision as to whether or not to continue the search at block 228. If the program decides to continue the search, it proceeds to MIN 1 at block 196 for again comparing the contents of stack memory location #5 with that in the temporary memory.
- the program proceeds to TEMCUR at 192 for loading the contents of the temporary memory into the current memory location.
- the program initiates a routine for moving the contents of the temporary location to the current memory location at block 192. This involves shifting the MSD and LSD contents of the temporary memory location to the current memory location at block 232. After the contents of the temporary memory location are thus transferred to the current memory location, the program exits the stack memory tuning routine at step 234.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Channel Selection Circuits, Automatic Tuning Circuits (AREA)
Abstract
Description
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/549,695 US4525866A (en) | 1983-11-07 | 1983-11-07 | Stack memory tuning |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/549,695 US4525866A (en) | 1983-11-07 | 1983-11-07 | Stack memory tuning |
Publications (1)
Publication Number | Publication Date |
---|---|
US4525866A true US4525866A (en) | 1985-06-25 |
Family
ID=24194041
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/549,695 Expired - Lifetime US4525866A (en) | 1983-11-07 | 1983-11-07 | Stack memory tuning |
Country Status (1)
Country | Link |
---|---|
US (1) | US4525866A (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1987007794A1 (en) * | 1986-06-03 | 1987-12-17 | Information Resources, Inc. | Characterized fast tuning control for a television system |
US4748684A (en) * | 1986-06-03 | 1988-05-31 | Information Resources, Inc. | Fast tuning control for a television system |
EP0303715A1 (en) * | 1987-02-26 | 1989-02-22 | Sony Corporation | Receiver |
US4833728A (en) * | 1986-09-30 | 1989-05-23 | Pioneer Electronic Corporation | Automatic station searcher |
US4888819A (en) * | 1987-05-28 | 1989-12-19 | Sony Corporation | Television on channel selecting apparatus with sequential selection of auxiliary signal source |
FR2639499A1 (en) * | 1988-11-23 | 1990-05-25 | Oceanic Sa | programme selection control device (remote control), especially for a television set and television programme playback units containing such devices |
US4984295A (en) * | 1987-01-07 | 1991-01-08 | Motorola, Inc. | Programmable electronic device |
US5014348A (en) * | 1988-04-01 | 1991-05-07 | Uniden America Corporation | Self-programming scanning radio receiver |
EP0580366A2 (en) * | 1992-07-17 | 1994-01-26 | Kabushiki Kaisha Toshiba | Channel selecting apparatus |
EP0592975A2 (en) * | 1992-10-14 | 1994-04-20 | SELECO S.p.A. | Voltage synthesis tuning method for television signal receivers with direct channel call |
US5465402A (en) * | 1994-03-23 | 1995-11-07 | Uniden America Corp. | Automatic frequency transfer and storage method |
US5483684A (en) * | 1994-03-03 | 1996-01-09 | Uniden America Corporation | Automatic frequency search and storage method |
US5551071A (en) * | 1994-02-15 | 1996-08-27 | Uniden Corp. | Channel sorting scanning receiver |
US5608389A (en) * | 1993-12-20 | 1997-03-04 | Casio Computer Co., Ltd. | Remote control devices for electronic appliances |
US5701599A (en) * | 1991-07-30 | 1997-12-23 | Casio Computer Co., Ltd. | Broadcast receiving apparatus having selection function of good reception condition in designated program item |
EP1126608A2 (en) * | 1993-11-29 | 2001-08-22 | Universal Electronics, Inc. | Direct entry remote control with channel scan |
US6995809B1 (en) * | 1999-01-22 | 2006-02-07 | Samsung Electronics Co., Ltd. | Automatic channel memory device |
US20080096502A1 (en) * | 2006-10-18 | 2008-04-24 | Interoperable Technologies Llc | Radio preset key assignment method and apparatus |
JP2014116796A (en) * | 2012-12-10 | 2014-06-26 | Icom Inc | Receiver |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3979680A (en) * | 1973-11-15 | 1976-09-07 | Matsushita Electric Industrial Co., Ltd. | Channel selector |
US3990027A (en) * | 1974-05-20 | 1976-11-02 | Matsushita Electric Industrial Co., Ltd. | Channel selector for electronic tuner having channel voltages stored in memory |
US4061982A (en) * | 1975-02-06 | 1977-12-06 | Matsushita Electric Industrial Co., Ltd. | Channel selection apparatus provided with memory for digitalizing and storing channel selection voltage |
US4075567A (en) * | 1975-12-22 | 1978-02-21 | Licentia Patent-Verwaltungs-G.M.B.H. | Broadcast receiver tuning circuit with station memory |
US4138647A (en) * | 1977-06-28 | 1979-02-06 | Rca Corporation | Memory type tuning system for storing information for a limited number of preferred tuning positions |
US4158816A (en) * | 1977-12-23 | 1979-06-19 | Rca Corporation | Memory type tuning system with provisions for skipping nonpreferred tuning positions |
US4187469A (en) * | 1977-10-07 | 1980-02-05 | Zenith Radio Corporation | Limited channel television receiver with organized memory |
US4279035A (en) * | 1979-12-27 | 1981-07-14 | Zenith Radio Corporation | Channel number entry system |
US4298851A (en) * | 1979-06-22 | 1981-11-03 | Sony Corporation | Presettable tuning apparatus |
US4367559A (en) * | 1981-02-06 | 1983-01-04 | Rca Corporation | Arrangement for both channel swapping and favorite channel features |
-
1983
- 1983-11-07 US US06/549,695 patent/US4525866A/en not_active Expired - Lifetime
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3979680A (en) * | 1973-11-15 | 1976-09-07 | Matsushita Electric Industrial Co., Ltd. | Channel selector |
US3990027A (en) * | 1974-05-20 | 1976-11-02 | Matsushita Electric Industrial Co., Ltd. | Channel selector for electronic tuner having channel voltages stored in memory |
US4061982A (en) * | 1975-02-06 | 1977-12-06 | Matsushita Electric Industrial Co., Ltd. | Channel selection apparatus provided with memory for digitalizing and storing channel selection voltage |
US4075567A (en) * | 1975-12-22 | 1978-02-21 | Licentia Patent-Verwaltungs-G.M.B.H. | Broadcast receiver tuning circuit with station memory |
US4138647A (en) * | 1977-06-28 | 1979-02-06 | Rca Corporation | Memory type tuning system for storing information for a limited number of preferred tuning positions |
US4187469A (en) * | 1977-10-07 | 1980-02-05 | Zenith Radio Corporation | Limited channel television receiver with organized memory |
US4158816A (en) * | 1977-12-23 | 1979-06-19 | Rca Corporation | Memory type tuning system with provisions for skipping nonpreferred tuning positions |
US4298851A (en) * | 1979-06-22 | 1981-11-03 | Sony Corporation | Presettable tuning apparatus |
US4279035A (en) * | 1979-12-27 | 1981-07-14 | Zenith Radio Corporation | Channel number entry system |
US4367559A (en) * | 1981-02-06 | 1983-01-04 | Rca Corporation | Arrangement for both channel swapping and favorite channel features |
Non-Patent Citations (2)
Title |
---|
"Microcomputers/Microprocessors: Hardware, Software, and Applications" by Hilburn et al., pp. 96-97, 1976, Prentice-Hall, Inc. |
Microcomputers/Microprocessors: Hardware, Software, and Applications by Hilburn et al., pp. 96 97, 1976, Prentice Hall, Inc. * |
Cited By (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4748684A (en) * | 1986-06-03 | 1988-05-31 | Information Resources, Inc. | Fast tuning control for a television system |
WO1987007794A1 (en) * | 1986-06-03 | 1987-12-17 | Information Resources, Inc. | Characterized fast tuning control for a television system |
US4833728A (en) * | 1986-09-30 | 1989-05-23 | Pioneer Electronic Corporation | Automatic station searcher |
US4984295A (en) * | 1987-01-07 | 1991-01-08 | Motorola, Inc. | Programmable electronic device |
EP0303715A4 (en) * | 1987-02-26 | 1990-09-05 | Sony Corporation | Receiver |
EP0303715A1 (en) * | 1987-02-26 | 1989-02-22 | Sony Corporation | Receiver |
US4888819A (en) * | 1987-05-28 | 1989-12-19 | Sony Corporation | Television on channel selecting apparatus with sequential selection of auxiliary signal source |
US5014348A (en) * | 1988-04-01 | 1991-05-07 | Uniden America Corporation | Self-programming scanning radio receiver |
FR2639499A1 (en) * | 1988-11-23 | 1990-05-25 | Oceanic Sa | programme selection control device (remote control), especially for a television set and television programme playback units containing such devices |
US5701599A (en) * | 1991-07-30 | 1997-12-23 | Casio Computer Co., Ltd. | Broadcast receiving apparatus having selection function of good reception condition in designated program item |
US5422682A (en) * | 1992-07-17 | 1995-06-06 | Kabushiki Kaisha Toshiba | Configurable channel selecting apparatus with channel increasing key |
EP0580366A2 (en) * | 1992-07-17 | 1994-01-26 | Kabushiki Kaisha Toshiba | Channel selecting apparatus |
EP0580366A3 (en) * | 1992-07-17 | 1995-01-04 | Tokyo Shibaura Electric Co | Channel selecting apparatus. |
EP0592975A2 (en) * | 1992-10-14 | 1994-04-20 | SELECO S.p.A. | Voltage synthesis tuning method for television signal receivers with direct channel call |
EP0592975A3 (en) * | 1992-10-14 | 1994-07-13 | Seleco Spa | Voltage synthesis tuning method for television signal receivers with direct channel call |
EP1126608A3 (en) * | 1993-11-29 | 2003-05-07 | Universal Electronics, Inc. | Direct entry remote control with channel scan |
EP1126608A2 (en) * | 1993-11-29 | 2001-08-22 | Universal Electronics, Inc. | Direct entry remote control with channel scan |
US5608389A (en) * | 1993-12-20 | 1997-03-04 | Casio Computer Co., Ltd. | Remote control devices for electronic appliances |
US5551071A (en) * | 1994-02-15 | 1996-08-27 | Uniden Corp. | Channel sorting scanning receiver |
US5483684A (en) * | 1994-03-03 | 1996-01-09 | Uniden America Corporation | Automatic frequency search and storage method |
US5465402A (en) * | 1994-03-23 | 1995-11-07 | Uniden America Corp. | Automatic frequency transfer and storage method |
US6995809B1 (en) * | 1999-01-22 | 2006-02-07 | Samsung Electronics Co., Ltd. | Automatic channel memory device |
USRE43664E1 (en) | 1999-01-22 | 2012-09-18 | Samsung Electronics Co., Ltd. | Automatic channel memory device |
USRE45257E1 (en) * | 1999-01-22 | 2014-11-25 | Samsung Electronics Co., Ltd. | Automatic channel memory device |
US20080096502A1 (en) * | 2006-10-18 | 2008-04-24 | Interoperable Technologies Llc | Radio preset key assignment method and apparatus |
US8355686B2 (en) | 2006-10-18 | 2013-01-15 | Sirius Xm Radio Inc. | Radio preset key assignment method and apparatus |
US9231563B2 (en) | 2006-10-18 | 2016-01-05 | Sirius Xm Radio Inc. | Radio preset key assignment method and apparatus |
JP2014116796A (en) * | 2012-12-10 | 2014-06-26 | Icom Inc | Receiver |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4525866A (en) | Stack memory tuning | |
US4279035A (en) | Channel number entry system | |
US3962644A (en) | Crystalless scanning radio receiver controlled by processing means | |
US4123724A (en) | Communication equipment | |
US4527194A (en) | Channel assignment for CATV system | |
US4375651A (en) | Selective video reception control system | |
US3968440A (en) | Solid state television channel selection system | |
US4355415A (en) | Tuning mode arrangement useful for restricting channel selection to certain channels | |
EP0391657A2 (en) | Tuner control apparatus having tune-by-label capability | |
KR940000937B1 (en) | Reception control apparatus for a television receiver | |
US4048570A (en) | Multiple-band digital frequency synthesizer receiver | |
GB1521898A (en) | Broadcast receiver channel selection system | |
US4123713A (en) | Memory type tuning system with provisions to facilitate setup | |
US4164711A (en) | Tuning system including a memory for storing tuning information with user controls arranged to facilitate its programming | |
US4138647A (en) | Memory type tuning system for storing information for a limited number of preferred tuning positions | |
US4516170A (en) | Dual mode UHF tuning system | |
US4261055A (en) | Electronic tuning circuit arrangement for direct and indirect station selection using a memory circuit | |
US4023107A (en) | Sequential channel tuning system with a memory | |
US4298851A (en) | Presettable tuning apparatus | |
US4603438A (en) | Tuning system with provisions for skipping nonpreferred tuning positions | |
US4525740A (en) | TV Receiver with multiplexed microprocessor keyboard scanning and channel number display | |
US4158815A (en) | System for reducing the number of binary signals representing channel numbers | |
US4241449A (en) | Memory saving all-channel digital television receiver | |
KR200149137Y1 (en) | Channel return apparatus | |
US4060768A (en) | Memory tuning system with dual speed programming |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ZENITH ELECTRONICS CORPORATION 1000 MILWAUKEE AVE. Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:TEMPLIN, FRANK C.;REEL/FRAME:004388/0368 Effective date: 19850412 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: FIRST NATIONAL BANK OF CHICAGO, THE Free format text: SECURITY INTEREST;ASSIGNOR:ZENITH ELECTRONICS CORPORATION A CORP. OF DELAWARE;REEL/FRAME:006187/0650 Effective date: 19920619 |
|
AS | Assignment |
Owner name: ZENITH ELECTRONICS CORPORATION Free format text: RELEASED BY SECURED PARTY;ASSIGNOR:FIRST NATIONAL BANK OF CHICAGO, THE (AS COLLATERAL AGENT).;REEL/FRAME:006243/0013 Effective date: 19920827 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |