US4486716A - Digital FM demodulator using delay circuits - Google Patents

Digital FM demodulator using delay circuits Download PDF

Info

Publication number
US4486716A
US4486716A US06/388,386 US38838682A US4486716A US 4486716 A US4486716 A US 4486716A US 38838682 A US38838682 A US 38838682A US 4486716 A US4486716 A US 4486716A
Authority
US
United States
Prior art keywords
circuit
signal
delay circuits
digital
digital value
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US06/388,386
Inventor
Gerard Le Floch
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Philips Corp
Original Assignee
US Philips Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by US Philips Corp filed Critical US Philips Corp
Assigned to U.S. PHILIPS CORPORATION reassignment U.S. PHILIPS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: LE FLOCH, GERARD
Application granted granted Critical
Publication of US4486716A publication Critical patent/US4486716A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N11/00Colour television systems
    • H04N11/06Transmission systems characterised by the manner in which the individual colour picture signal components are combined
    • H04N11/18Transmission systems characterised by the manner in which the individual colour picture signal components are combined using simultaneous and sequential signals, e.g. SECAM-system
    • H04N11/186Decoding means therefor
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D3/00Demodulation of angle-, frequency- or phase- modulated oscillations
    • H03D3/007Demodulation of angle-, frequency- or phase- modulated oscillations by converting the oscillations into two quadrature related signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D2200/00Indexing scheme relating to details of demodulation or transference of modulation from one carrier to another covered by H03D
    • H03D2200/0041Functional aspects of demodulators
    • H03D2200/005Analog to digital conversion
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D2200/00Indexing scheme relating to details of demodulation or transference of modulation from one carrier to another covered by H03D
    • H03D2200/0041Functional aspects of demodulators
    • H03D2200/006Signal sampling
    • H03D2200/0062Computation of input samples, e.g. successive samples
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D3/00Demodulation of angle-, frequency- or phase- modulated oscillations
    • H03D3/006Demodulation of angle-, frequency- or phase- modulated oscillations by sampling the oscillations and further processing the samples, e.g. by computing techniques

Definitions

  • the present invention relates to a digital circuit for demodulating a frequency-modulated signal, as well as to the use of such a circuit in a chrominance signal demodulation stage of a television receiver; it should be understood that the invention also relates to all other types of television receivers incorporating such a demodulation stage.
  • the invention has for its object to provide a circuit comprising original demodulation means operating by recovering a signal which is proportional to the instantaneous frequency of the modulated input signal, on the basis of the derivative of this input signal.
  • the invention relates to a digital circuit for demodulating a signal, which signal was modulated in accordance with the relation ##EQU3## wherein ⁇ o is the carrier, f(t) the modulating signal, and A and ⁇ o are constants, and then analog-to-digitally converted, characterized in that the digital circuit comprises:
  • (C) a clock circuit which determines the rate of operation of the first and second digital value determining stages and the multiplying circuit.
  • the recovery aimed at is thus obtained with the aid of a structure which, in view of the general expression of the derivative of a function and the possibility to isolate in such an expression the expression which gives the instantaneous frequency of the modulated input signal, renders it possible to determine separately, at a predetermined rate which controls the precision of the demodulation, the consecutive instantaneous digital values of the components of this expression of the instantaneous frequency.
  • the circuit in accordance with the invention comprises an analog-to-digital converter 10, which receives the frequency-modulated input signal, and, at the output of said converter 10 and arranged in parallel with each other, two distinct paths formed by two digital value determining stages 20 and 30, a circuit 40 ensuring multiplication of the corresponding signals supplied by these two stages and thus recovering a digital output signal which is proportional to the instantaneous frequency of the frequency-modulated input signal.
  • the modulated input signal has the form: ##EQU5## (or a similar form obtained with a cosine), the derivative of this function is of the form: ##EQU6##
  • the first stage (20), intended to determine the digital value of the function M comprises a plurality of shift registers R d , which have for their object to delay the input signal of the stage 20 by a period of time which is specified hereinafter, and a digital store M o which, for each specific value of the input signal resulting from the sampling action effected by the converter 10, contains a corresponding specific value of the function M (this store M o thus actually contains a table of the values of M, the addresses of these value being supplied by the sinusoidal input function).
  • the second stage 30, intended to determine the digital value of the derivative of the input signal for these same specific values of the input signal is a transversal linear filter having N delay circuits, N being even.
  • N the unit delay T of the delay circuits of the transversal filter
  • the present invention is of course not limited to these embodiments on the basis of which other variations may be proposed without departing from the framework or the scope of the invention. It is in particular possible to use the circuit in accordance with the invention to realize a digital demodulation stage of the (frequency-modulated) chrominance signal of a television receiver; so the invention also relates to any type of television provided with such a demodulation stage. It is however obvious that the invention does not only relate to television but in a very general way relates to all frequency demodulation problems.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
  • Filters That Use Time-Delay Elements (AREA)
  • Signal Processing For Digital Recording And Reproducing (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

A digital circuit for demodulating a signal which was modulated in accordance with the relation ##EQU1## wherein ωo is the carrier and f(t) the modulating signal. This circuit comprises first of all two distinct paths which are arranged in parallel and are formed by two digital value determining stages (20) and (30), the first stage being intended to determine the values of the function ##EQU2## which correspond to the values of the input signal of the two paths and the second stage (30) being intended to determine the derivative of the input signal for said same values of the input signal. The circuit also comprises, at the output of these two paths, a multiplying circuit (40) for corresponding signals supplied by the first and second stages (20) and (30), intended to recover a digital signal which is proportional to the instantaneous frequency of the input signal. A clock circuit (50) determines the rate of operation of the first and second stages (20) and (30) and of the multiplying circuit (40).

Description

BACKGROUND OF THE INVENTION
The present invention relates to a digital circuit for demodulating a frequency-modulated signal, as well as to the use of such a circuit in a chrominance signal demodulation stage of a television receiver; it should be understood that the invention also relates to all other types of television receivers incorporating such a demodulation stage.
SUMMARY OF THE INVENTION
More specifically, the invention has for its object to provide a circuit comprising original demodulation means operating by recovering a signal which is proportional to the instantaneous frequency of the modulated input signal, on the basis of the derivative of this input signal. To this effect, the invention relates to a digital circuit for demodulating a signal, which signal was modulated in accordance with the relation ##EQU3## wherein ωo is the carrier, f(t) the modulating signal, and A and φo are constants, and then analog-to-digitally converted, characterized in that the digital circuit comprises:
(A) at the input, arranged in parallel with each other, two distinct paths formed by two digital value determining stages, the first stage being intended to determine the values of the function ##EQU4## which correspond to the value of the input signal which is common to the two paths and the second stage being intended to determine the derivative of the input signal for said same values of the input signal;
(B) at the output of these two paths a multiplying circuit multiplying corresponding signals supplied by the first and second digital value determining stages, intended to recover a digital signal which is proportional to the instantaneous frequency of the frequency-modulated input signal; and
(C) a clock circuit which determines the rate of operation of the first and second digital value determining stages and the multiplying circuit.
The recovery aimed at is thus obtained with the aid of a structure which, in view of the general expression of the derivative of a function and the possibility to isolate in such an expression the expression which gives the instantaneous frequency of the modulated input signal, renders it possible to determine separately, at a predetermined rate which controls the precision of the demodulation, the consecutive instantaneous digital values of the components of this expression of the instantaneous frequency.
DESCRIPTION OF THE DRAWING
Further particulars and advantages of the invention will become apparent in a more detailed manner from the following description which is given by way of non-limitative example with reference to the accompanying drawing, which shows an embodiment of the circuit in accordance with the invention.
DESCRIPTION OF THE PREFERRED EMBODIMENT
In a first embodiment, the embodiment shown in the FIGURE, the circuit in accordance with the invention comprises an analog-to-digital converter 10, which receives the frequency-modulated input signal, and, at the output of said converter 10 and arranged in parallel with each other, two distinct paths formed by two digital value determining stages 20 and 30, a circuit 40 ensuring multiplication of the corresponding signals supplied by these two stages and thus recovering a digital output signal which is proportional to the instantaneous frequency of the frequency-modulated input signal.
Actually, if, ωo being the carrier frequency, f(t) the modulation signal, and A and φo constants, the modulated input signal has the form: ##EQU5## (or a similar form obtained with a cosine), the derivative of this function is of the form: ##EQU6##
Determining the derivative X' and the function ##EQU7## renders it possible to obtain the expression of the modulation signal:
f(t)=(X'.M)-ω.sub.o                                  (3)
In the described embodiment, the first stage (20), intended to determine the digital value of the function M, comprises a plurality of shift registers Rd, which have for their object to delay the input signal of the stage 20 by a period of time which is specified hereinafter, and a digital store Mo which, for each specific value of the input signal resulting from the sampling action effected by the converter 10, contains a corresponding specific value of the function M (this store Mo thus actually contains a table of the values of M, the addresses of these value being supplied by the sinusoidal input function). The second stage 30, intended to determine the digital value of the derivative of the input signal for these same specific values of the input signal, is a transversal linear filter having N delay circuits, N being even.
In order to ensure synchronization of the corresponding results of the determinations of the function M and of the derivative of the input signal effected by the first and second stages 20 and 30, the overall delay of the signal during its path through the stage 20 must be equal to (N-1)/2 times the delay T of each delay circuit of the transversal filter of stage 30. If, for example, N=6, this delay is equal to 2.5 times the unit delay T of the delay circuits of the transversal filter (which are shift registers). This implies that, if the rate at which the stages 20 and 30 operate is given by the frequency F=1/T, these identical rates must however be shifted through one half-cycle with respect to each other to render it possible to obtain the delay 2.5 T, and consequently that the sampling rate of the converter 10 is given by the frequency 2F which is twice the frequency of the stages 20 and 30.
In a second embodiment, not shown, the number N of the delay circuits of the transversal filter may this time be chosen to be an odd number; the overall delay given to the signal flowing through the first digital value determining stage 20 is then equal, when the same formula as mentioned above is used, to an integral number of times the unit delay T of the delay circuits of the transversal filter (wherein, for example, N=11, five times this unit delay). This implies that this time the rates at which the stages 20 and 30 operate are not only identical but also synchronous and that the rate of operation may be the same for the converter 10 and for the first and second stages 20 and 30. An advantage of this second embodiment is now very obvious: for a same unit delay T the sampling frequency F=1/T determined by the clock circuit 50 is twice as low as in the case of the first embodiment. The second embodiment requires however a number of shift registers which is significantly higher than the number required in the first embodiment, but in contrast therewith this number may be reduced if the delay circuits of the first stage 20 are formed by the first delay circuit of the second stage 30.
The present invention is of course not limited to these embodiments on the basis of which other variations may be proposed without departing from the framework or the scope of the invention. It is in particular possible to use the circuit in accordance with the invention to realize a digital demodulation stage of the (frequency-modulated) chrominance signal of a television receiver; so the invention also relates to any type of television provided with such a demodulation stage. It is however obvious that the invention does not only relate to television but in a very general way relates to all frequency demodulation problems.
In the case of the embodiments described here it is possible to include in the clock circuit 50 an inhibiting circuit intended to enhance the cancellation, at the output of the multiplying circuit 40, of signal values which correspond to the asymptotic values of the function M and which give rise to considerable demodulation faults.

Claims (7)

What is claimed is:
1. A digital circuit for demodulating a signal, which signal was modulated in accordance with the relation ##EQU8## wherein ωo is the carrier, f(t) the modulating signal, and A and φo are constants, and then analogue-to-digitally converted, characterized in that said digital circuit comprises:
(A) an input, to which said digitally converted signal is applied, two distinct paths arranged in parallel with each other and coupled to said input, said paths being formed by two digital value determining stages, the first stage determining the values of the function ##EQU9## which correspond to the values of the input signal which are common to the two paths, and the second stage determining the derivative of the input signal for said same values of the input signal;
(B) a multiplying circuit coupled to an output of each of said paths for multiplying corresponding signals supplied by the first and second digital value determining stages, said multiplying circuit recovering a digital signal which is proportional to the instantaneous frequency of the frequency-modulated input signal; and
(C) a clock circuit for determining the rates of operation of the first and second digital value determining stages and the multiplying circuit.
2. A circuit as claimed in claim 1, characterized in that the second digital value determining stage is a linear transversal filter having N delay circuits and that the first digital value determining stage comprises delay circuits and a digital memory, these delay circuits producing in the signal flowing through this first stage a delay which is equal to (N-1)/2 times the delay of each delay circuit of the transversal filter and to conveying to the digital memory the address in which there is the value of the function M which corresponds to the value of the derivative present at the output of the transversal filter.
3. A circuit as claimed in claim 1 or 2, characterized in that the control effected by the clock circuit is provided to cancel at the output of the multiplying circuit the signal values which would correspond to the asymptotic values of the function M.
4. A circuit as claimed in claim 2, characterized in that the number N of the delay circuits of the transversal filter is even, and in that the clock circuit imposes on the delay circuits of the first and second digital value determining stages rates of operation which are identical but shifted by one half-cycle with respect to each other.
5. A circuit as claimed in claim 2, characterized in that the number N of the delay circuits of the transversal filter is odd, and in that the clock circuit imposes on the delay circuits of the first and second digital value determining stages rates of operation which are identical and synchronous.
6. A circuit as claimed in claim 3, characterized in that the number N of the delay circuits of the transversal filter is even, and in that the clock circuit imposes on the delay circuits of the first and second digital value determining stages rates of operation which are identical but shifted by one half-cycle with respect to each other.
7. A circuit as claimed in claim 3, characterized in that the number N of the delay circuits of the transversal filter is odd, and in that the clock circuit imposes on the delay circuits of the first and second digital value determining stages rates of operation which are identical and synchronous.
US06/388,386 1981-06-24 1982-06-14 Digital FM demodulator using delay circuits Expired - Fee Related US4486716A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR8112412 1981-06-24
FR8112412A FR2508739B1 (en) 1981-06-24 1981-06-24 DIGITAL CIRCUIT FOR DEMODULATION OF A FREQUENCY MODULATED SIGNAL, APPLICATION OF THIS CIRCUIT TO THE PRODUCTION OF A STAGE OF DEMODULATION OF THE CHROMINANCE SIGNAL OF A TELEVISION RECEIVER, AND TELEVISION RECEIVER EQUIPPED WITH SUCH A STAGE

Publications (1)

Publication Number Publication Date
US4486716A true US4486716A (en) 1984-12-04

Family

ID=9259836

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/388,386 Expired - Fee Related US4486716A (en) 1981-06-24 1982-06-14 Digital FM demodulator using delay circuits

Country Status (5)

Country Link
US (1) US4486716A (en)
EP (1) EP0068571B1 (en)
JP (1) JPS583403A (en)
DE (1) DE3266917D1 (en)
FR (1) FR2508739B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5040192A (en) * 1990-02-06 1991-08-13 Hayes Microcomputer Products, Inc. Method and apparatus for optimally autocorrelating an FSK signal
US5333150A (en) * 1991-05-22 1994-07-26 Robert Bosch Gmbh Demodulation and synchronization method and system for digitally modulated signals
US6031418A (en) * 1998-11-19 2000-02-29 Lockheed Martin Corporation Method and apparatus for demodulating digital frequency modulation (FM) signals

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3124963A1 (en) * 1981-06-25 1983-01-20 Philips Patentverwaltung Gmbh, 2000 Hamburg ARRANGEMENT FOR DEMODULATING A FREQUENCY-MODULATED INPUT SIGNAL
DE3275448D1 (en) * 1982-11-26 1987-03-19 Itt Ind Gmbh Deutsche Digital fm demodulation circuit
US4547737A (en) * 1983-07-29 1985-10-15 Rca Corporation Demodulator of sampled data FM signals from sets of four successive samples
FR2552598B1 (en) * 1983-09-23 1985-10-31 Labo Electronique Physique METHOD AND CIRCUIT FOR DIGITAL DEMODULATION OF AN AMPLITUDE MODULATED SIGNAL AND TELEVISION RECEIVER PROVIDED WITH SUCH A CIRCUIT
FR2595895B1 (en) * 1986-03-13 1988-05-13 France Etat DUAL DIGITAL DEMODULATOR
US4910469A (en) * 1989-05-02 1990-03-20 Rca Licensing Corporation Demodulator for sampled data FM signals

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3387220A (en) * 1965-02-23 1968-06-04 Automatic Elect Lab Apparatus and method for synchronously demodulating frequency modulated differentially coherent duobinary signals
US3778727A (en) * 1972-05-11 1973-12-11 Singer Co Crystal controlled frequency discriminator

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4090145A (en) * 1969-03-24 1978-05-16 Webb Joseph A Digital quadrature demodulator
FR2219570B1 (en) * 1973-02-22 1976-09-10 Dassault Electronique
FR2469824A1 (en) * 1979-11-14 1981-05-22 Thomson Csf METHOD FOR DEMODULATING A FREQUENCY MODULATED SIGNAL AND DEMODULATORS IMPLEMENTING THIS METHOD

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3387220A (en) * 1965-02-23 1968-06-04 Automatic Elect Lab Apparatus and method for synchronously demodulating frequency modulated differentially coherent duobinary signals
US3778727A (en) * 1972-05-11 1973-12-11 Singer Co Crystal controlled frequency discriminator

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5040192A (en) * 1990-02-06 1991-08-13 Hayes Microcomputer Products, Inc. Method and apparatus for optimally autocorrelating an FSK signal
US5333150A (en) * 1991-05-22 1994-07-26 Robert Bosch Gmbh Demodulation and synchronization method and system for digitally modulated signals
US6031418A (en) * 1998-11-19 2000-02-29 Lockheed Martin Corporation Method and apparatus for demodulating digital frequency modulation (FM) signals

Also Published As

Publication number Publication date
DE3266917D1 (en) 1985-11-21
EP0068571B1 (en) 1985-10-16
JPS583403A (en) 1983-01-10
JPH0320923B2 (en) 1991-03-20
EP0068571A1 (en) 1983-01-05
FR2508739A1 (en) 1982-12-31
FR2508739B1 (en) 1986-01-03

Similar Documents

Publication Publication Date Title
US6067329A (en) VSB demodulator
US4254503A (en) Radio receiver for tone modulated signals
US4642573A (en) Phase locked loop circuit for demodulating suppressed carrier signals
GB1502253A (en) Spreadspectrum-multiple-access modulation system receiver
US4404430A (en) FM Stereo demodulation circuit with voltage dividing and multiplexing techniques
US4486716A (en) Digital FM demodulator using delay circuits
US4242641A (en) Methods and apparatus for demodulating a differentially phase-modulated signal
GB2148669A (en) Data receiver
KR920022930A (en) Discrete time stereo receiver
KR950035440A (en) Digital Residual Sideband Detector with Bandpass Phase Tracker Using Radar Filter for High Quality Television Receivers
US4234852A (en) Coherent frequency shift key demodulator
US4631485A (en) Synchronous demodulator for amplitude modulated signals
CA1137573A (en) Band pass filter circuit
US4499427A (en) Digital FM demodulator using a filter having a linearly sloping frequency-amplitude characteristic
US3411092A (en) Automatic phase control system for establishing a reference carrier
EP0134600B1 (en) Fm demodulation circuit
KR860002923A (en) Synchronous Video Signal Detection Circuit
US6088401A (en) QAM signal receiver
JPH0779363B2 (en) Delay detection circuit
GB1311745A (en) Quadrature-modulated carrier decoder arrangement
US4644388A (en) Process and circuit for the demodulation of chrominance signals
US5119199A (en) Fm demodulator for video tape recorder
US4547751A (en) System for frequency modulation
US4580284A (en) Pilot tone cancelling circuit for AM stereo decoder
US6563887B1 (en) Direct conversion receiver for frequency-shift keying modulated signals

Legal Events

Date Code Title Description
AS Assignment

Owner name: U.S. PHILIPS CORPORATION 100 EAST 42ND STREET, NEW

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:LE FLOCH, GERARD;REEL/FRAME:004258/0338

Effective date: 19820623

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 19961204

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362