US3810160A - Switching matrix - Google Patents

Switching matrix Download PDF

Info

Publication number
US3810160A
US3810160A US00305061A US30506172A US3810160A US 3810160 A US3810160 A US 3810160A US 00305061 A US00305061 A US 00305061A US 30506172 A US30506172 A US 30506172A US 3810160 A US3810160 A US 3810160A
Authority
US
United States
Prior art keywords
circuit
input
circuits
matrix
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US00305061A
Inventor
J Hedde
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Emhart Enterprises Corp
Original Assignee
J Hedde
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by J Hedde filed Critical J Hedde
Application granted granted Critical
Publication of US3810160A publication Critical patent/US3810160A/en
Assigned to EMHART ENTERPRISES CORP. reassignment EMHART ENTERPRISES CORP. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). EFFECTIVE DATE: MAY 8, 1987 Assignors: USM CORPORATION
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17736Structural details of routing resources
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/1778Structural details for adapting physical parameters

Definitions

  • Inventor. Jean Hedde 1 rue des Platenes 9l delay between different binary variables comprises an Orsay array of identical switching circuits disposed in the form of a matrix table having n lines and m columns.
  • Each circuit comprises an input terminal C, an input Appl. No.: 305,061
  • Ziems ABSTRACT A switching matrix for realizing at least one or more terminal E of said applied binary variable, an output terminal L and an auxiliary output terminal S which supplies the complemented value of the value which appears at the output terminal L.
  • Each succeeding circuit on a line has an input C coupled to the output L of the preceeding circuit which is located on the same line and each preceeding circuit on a line has an output L coupled to the input C of the following circuit which is located on the same line.
  • the inputs C of the circuits of the first column are all connected to ground.
  • Means for provide selected connections between different circuits through the intermediary of the terminals L, E and S and means are provided for applying said binary variables to said terminals E.
  • each circuit is such as to have the following relations between the input and output values .
  • a switching matrix is a device in which the components are each equivalent to a switch and disposed in the form ofa matrix; this device serves to realize a transcoding function, that is to say to produce at the output binary values which are dependent on input binary variables applied in each case at one of the inputs of the matrix.
  • This matrix can advantageously be employed for the automation of industrial processes such as the control and regulation of physical quantities (temperature, pressure, flow rate and the like), opening and closure of valves, switching-on of apparatus, and so forth.
  • the binary switching matrices of the prior art make use of Boolean algebra.
  • These devices are logic circuits formed from elementary circuits which arise from the application of Boolean algebra (for example AND and OR circuits) and a single device which usually serves to realize a single transcoding function.
  • the different elements are connected to a printed circuit which is specially designed for the realization of said transcoding function.
  • the realization of another function by means of this apparatus entails the need to modify the printed circuit and it is more advantageous in that case to provide a new device.
  • the replacement of one elementary circuit by another calls for a further study of the connections between elements and complete rewiring is therefore necessary.
  • Boolean algebra is written in a linear manner and the study of the location of the different elementary circuits in order to form a logic circuit does not readily lend itself to this type of linear writing.
  • the simplifications which can be made in the realization of logical functions are not evident.
  • the present invention proposes a switching matrix and a switching circuit which corresponds to practical requirements more effectively than those of the prior art, especially insofar as the matrix permits a simpler design of the logic circuits, ready modification of these circuits and the use of a single elementary circuit, this being achieved by employing a formalism of writing of a binary analysis which is different from Boolean algebra.
  • the invention proposes a switching matrix for realizing at least one transcoding function having a constant switching time-delay between different binary variables, characterized in that it comprises an array of switching circuits which are all identical and disposed in a matrix table having n lines and m columns, each circuit comprising an input terminal C proper of said circuit and an input terminal E of said applied binary variable, an output terminal L proper of said circuit and an auxiliary output terminal S which supplies the complemented value of the value which appears at said output terminal L proper, a circuit having an input C proper coupled to the output L proper of the aforesaid circuit which is located on the same line and an output L proper coupled to the input C proper of the following circuit which is located on the same line, the inputs C proper of the circuits of the first column being all connected to ground, means for providing connections between different circuits through the intermediary of the terminals L, E and S and means for applying said binary variables to said terminals E, the structure of each circuit being such as to have the following relations between the input and output values 5 BAND-C and
  • a second transistor having a grounded emitter, a collector which is coupled to the auxiliary output S and a base which is connected through a Zener diode to the collector of said first transistor, and by a second biasing resistor connected between said voltage source and the collector of said first transistor.
  • FIG. 1 is an electrical diagram of said switching circuit
  • FIG. 2 shows diagrammatically one form of construc tion of the switching matrix
  • FIGS. 3 to 7 show by way of example the realization of different transcoding functions by means of said matrix.
  • This function which is designated by the author of this binary analysis as Produel and usually known as the OR" function at the time ofits applications is zero when all all its terms a, [2,0, are simultaneously zero and equal to unity if only one of these terms is equal to unity. It is said that the terms a, b, c, are in dual factor.
  • Produel 7T function by grouping together the terms which compose this latter in a vertical column by analogy with the horizontal writing ofthe product P and in order to represent in this new symbolism the property of duality the main properties which are common to the product P and to the produel rrarc commutativity, associativity, idempotence (or in other words a" a) and reciprocal distributivity.
  • the circuit A comprises a first transistor 2, the base of which is coupled to the input E through a Zener diode 4.
  • the emitter of said transistor is coupled directly and solely to the input C and its collector is connector to the output terminal L without any load resistance connected to the potential V, the resistor 9 being solely intended to apply a bias voltage to the base ofa second transistor 7.
  • a bias resistor 6 is connected between the input E of the binary variable and the source of bias voltage V.
  • the base of the second transistor 7 is connected to the collector of the transistor 2 through a Zener diode 8.
  • the collector of the transistor 7 is connected directly to the auxiliary output S and the emitter of said transistor is connected to ground.
  • a bias resistor 9 is connected between said voltage source V and the collector of the transistor 2.
  • Each base of the two transistors 2 and 7 can be connected to ground through a bias resistor which is not shown in the drawings, but this resistor is not essential.
  • the transistor 2 operates in the same manner as a contact having a non-zero residual resistance which is compensated by the Zenerdiode 4.
  • the Zener voltage of the diode 8 must be considerably higher than the collector-emitter saturation voltage of the transistor 2.
  • the transistor 7 complements and regenerates the signal which is applied to its base. This transistor can be chosen so as to permit, if necessary, the passage of a saturation current of sufficiently high value to drive directly an external element of medium power.
  • the switching circuit can advantageously be employed for the construction of a switching matrix which utilizes the formalism of the binary analysis as explained in the foregoing.
  • This matrix is shown diagrammatically in FIG. 2. It comprises an array of elementary circuits A as shown in FIG. 1, these circuits being arranged in the form ofa matrix table having m lines and n columns. The connections between the emitters of the transistors 7 and ground as well as the connections between the resistors 6 and 9 and the source of bias voltage V are not shown.
  • the circuits A of any one line are connected in series; in other words, the input terminal C of each circuit A is connected to the terminal L of the preceding circuit and the terminal L of the circuit considered is connected to the input terminal C of the following circuit.
  • the inputs C of-all the circuits A of the first column are connected to ground.
  • the Zener voltage of each diode 4 and 8 must be higher than the sum of the collector-emitter saturation voltages of the series-connected transistors 2.
  • the transistor 2 of said circuit remains in the cut-off or non-conducting state as long as the voltage of its base is lower than the Zener voltage of the diode 4, namely as long as said resistance remains lower than a fairly substantial predetermined value (a few kilohms): this resistance corresponds to the sum of residual resistances of a large number of series-connected transistors 2 in the saturated state.
  • each circuit A can be compared with an open or closed contact and each line of the matrix can be considered as a se ries of unidirectional contacts each controlled by its input E.
  • Two series-connected elementary circuits A with the input C of the first circuit being connected to ground, deliver at the output S of the second circuit the logical AND function between the binary .variables which are each applied to the two inputs E of the two circuits in series.
  • the matrix comprises means for establishing vertical and oblique connections corresponding to connections of the elementary circuits in parallel. Said vertical and oblique connections can be established between the terminals L, E and S of the different circuits.
  • the two circuits 11 and 12 realize the AND function between the two binary variables a and b. The function ab is therefore obtained at the output L of the circuit 12.
  • the realization of the function F 1 abcd is obtained simply by applying the binary variables a, b, c, and d to the input terminals E of the circuits respectively 11, 12, 13 and 14, the series connection of the four circuits ll, 12, 13 and 14 being already performed since all the elementary circuits of any one line of the matrix are connected in series.
  • the transcoding function F is obtained at the output S of the circuit 14.
  • the logical OR function between the two binary variables e and fis obtained by placing the outputs L of the two circuits 23 and 33 in parallel, the binary variables e and f being applied to the input terminals E of said circuits.
  • the logi cal AND operation between the two binary variables g and h is carried out by the circuits 24 and 25 which are placed in series tfe same applies to the i l operation performed by the circuits 34 and 35.
  • a circuit whose input E is at the logical level 1 (and isolated from ground) serves as a connection from the left-hand side towards the right-hand side between two circuits (circuit 35 in FIG. 3).
  • the logical OR operation between g, h, and i' is obtained by connecting the outputs L of the two circuits 25 and 35 in parallel.
  • the transcoding function F is thus obtained at the terminal S of the switching circuit 35.
  • the input E of the two circuits 22 and 32 is placed at the logical level 0 (by connecting to ground).
  • the transcoding function F is obtained in accordance with the same wiring process by connecting in parallel the outputs L of the circuits 21, 31 and 41 to which are applied respectively the binary variables i; k, l, and also by applying the binary variables m, n and p to the inputs E of the circuits 42, 43 and 44 respectively, the three circuits just mentioned being pre-wired in series.
  • the function F is obtained at the output S of the elementary circuit 44.
  • FIG. 4 shows the realization of the exclusive-OR" function having two variables a and b.
  • This function F (a, b,) entails the need to obtain the variables 5 and 5; these latter designate the complemented values of the variables a and b.
  • the complemented values are obtained directly at the outputs L of the elementary circuits.
  • the inputs E of the circuits 12 and 22 therefore receive the complemented variables 1'1 and 1
  • the function F (a, b) is realized by connecting the outputs L of the circuits 12 and 22 in parallel, the
  • FIG. shows the realization of the transcoding function F (abcd), namely the exclusive-OR" function with four variables.
  • This function is a generalization of the preceding function F (uh).
  • the writing of this function having four variables by means of the formalism of the binary analysis is shown in FIG. 5.
  • attention is drawn to the manner in which the complemented variables are obtained.
  • the function F (a,h,c,d,) is obtained at the terminal S of theelementary circuit 33 or 23.
  • FIGS. 4 and 5 clearly show the manner in which the complemented variables are obtained from direct variables by means of connections L,- E,- between the terminals L and E of two circuits 1' and j.
  • any terminal L,- which is connected to an input E,- transmits to this latter the binary value S this being the complemented value ofthe binary value which appears at the output S,- whereas, in the case of any other connection L,--+L no complementation need be taken into consideration.
  • a connection between an output S,- and an output L,- is equivalent to a vertical connection between L; and L,- after complementation of the value S; of the elementary circuit 1'. This lastmentioned characteristic is brought out by means of the example given in FIG. 6.
  • connection S-L is not essential for the purpose of realizing transcoding functions, these connections being simply very practical insofar as they permit a reduction in the number of connections necessary and increase the performance potentialities of the matrix but at the expense of the total switching time.
  • connections L- E ensure the complementation of the variables, the connections L- L (parallel connection of circuits) serve to write OR functions and the series connections L- C which are pre-wired in the matrix in the case of any one line serve to write the AND function; the two last-mentioned types of connections are an accurate reproduction of the symbolism of writing of the binary analysis already mentioned and ensure a total switching time which is independent of the function to be realized.
  • FIG. 7 shows by way of example the realization of the transcoding functions of wherein S has priority These functions are known as memory functions.
  • the realization of these memory functions by means of the matrix in accordance with the invention shows that this latter permits the realization of so-called reflex" functions and the construction of sequential systems.
  • the elementary circuits A can be constructed in different ways: by means of discrete elements, printed circuits or integrated circuits. For example, it is possible to construct a module in an integrated circuit in which a plurality of series-connected elementary switching circuits are grouped together.
  • the matrix location of elementary switching circuits provides total freedom to modify a completed project at any moment, this flexibility being obtained neither at the expense of rapidity nor at the expense of reliability of operation. Furthermore, the dimensions of matrix are always adaptable to the users requirements by extension or subdivision. its use is not limited to the combinatorial system (transcoding function) and its constructional design serves to carry out sequential operations while taking transient information into account; it also serves to produce time-delays whenever these latter prove necessary for a correct arrangement of sequences.
  • the overall cost price and the time of construction of an assembly can be accurately determined at the actual design stage since there is no expenditure or additional studying time to be added to the conditions of supply of the elementary switching circuits employed. Moreover, the simplicity of the matrix structure is a guarantee both of economy and reliability of operation.
  • a switching matrix for realizing at least one transcoding function having a constant switching time-delay between different binary variables comprising an array of switching circuits which are all identical and disposed in the form of a matrix table having n lines and m columns, each circuit comprising an input terminal C proper of said circuit and an input terminal E of said applied binary variable, an output terminal L proper of said circuit and an auxiliary output terminal S which supplies the complemented value of the value which appears at said output terminal L proper, each succeeding circuit on a line of said matrix having an input C proper coupled to the output L proper of the preceeding circuit which is located on the same line and each preceeding circuit on a line of said matrix having an output L proper coupled to the input C proper of the succeeding circuit which is located on the same line, the inputs C proper of the circuits of the first column of said matrix being all connected to ground, means for providing selected connections between the different circuits through the intermediary of the terminals L, E and S, and means for applying said binary variables to said terminals E, the structure of each circuit being such
  • each circuit is constituted by a first transistor having a base coupled to the input E of the binary variable through a Zener diode, an emitter coupled to the output L proper, a first biasing resistor connected between said binary variable input E and a bias voltage source, a second transistor having a grounded emitter, a collector coupled to the auxiliary output S and a base connected through a Zener diode to the collector of said first transistor, and a second biasing resistor connected between said voltage source and the collector of said first transistor.

Abstract

A switching matrix for realizing at least one or more transcoding function having a constant switching time-delay between different binary variables comprises an array of identical switching circuits disposed in the form of a matrix table having n lines and m columns. Each circuit comprises an input terminal C, an input terminal E of said applied binary variable, an output terminal L and an auxiliary output terminal S which supplies the complemented value of the value which appears at the output terminal L. Each succeeding circuit on a line has an input C coupled to the output L of the preceeding circuit which is located on the same line and each preceeding circuit on a line has an output L coupled to the input C of the following circuit which is located on the same line. The inputs C of the circuits of the first column are all connected to ground. Means for provide selected connections between different circuits through the intermediary of the terminals L, E and S and means are provided for applying said binary variables to said terminals E. The structure of each circuit is such as to have the following relations between the input and output values :

Description

Unite States Patent [111 3,810,160 Hedde May 7, 1974 SWITCHING MATRIX transcoding function having a constant switching time- [76] Inventor. Jean Hedde 1 rue des Platenes 9l delay between different binary variables comprises an Orsay array of identical switching circuits disposed in the form of a matrix table having n lines and m columns.
[22] Fil d 1972 Each circuit comprises an input terminal C, an input Appl. No.: 305,061
Primary ExaminerHarold l. Pitts Attorney, Agent, or Firm-Lane, Aitken, Dunner &
Ziems ABSTRACT A switching matrix for realizing at least one or more terminal E of said applied binary variable, an output terminal L and an auxiliary output terminal S which supplies the complemented value of the value which appears at the output terminal L. Each succeeding circuit on a line has an input C coupled to the output L of the preceeding circuit which is located on the same line and each preceeding circuit on a line has an output L coupled to the input C of the following circuit which is located on the same line. The inputs C of the circuits of the first column are all connected to ground. Means for provide selected connections between different circuits through the intermediary of the terminals L, E and S and means are provided for applying said binary variables to said terminals E. The structure of each circuit is such as to have the following relations between the input and output values .S E-AND'C and Z S 2 Claims, 7 Drawing Figures Rama-1L PAFENTEB W 7 SHEET 3 If 3 SWITCHING MATRIX BACKGROUND OF THE INVENTION This invention relates to a switching matrix which is formed from switching circuits having two states depending on the values (logical level or 1) which are applied to the two inputs of said circuits. A switching matrix is a device in which the components are each equivalent to a switch and disposed in the form ofa matrix; this device serves to realize a transcoding function, that is to say to produce at the output binary values which are dependent on input binary variables applied in each case at one of the inputs of the matrix. This matrix can advantageously be employed for the automation of industrial processes such as the control and regulation of physical quantities (temperature, pressure, flow rate and the like), opening and closure of valves, switching-on of apparatus, and so forth.
The binary switching matrices of the prior art make use of Boolean algebra. These devices are logic circuits formed from elementary circuits which arise from the application of Boolean algebra (for example AND and OR circuits) and a single device which usually serves to realize a single transcoding function. The different elements are connected to a printed circuit which is specially designed for the realization of said transcoding function. The realization of another function by means of this apparatus entails the need to modify the printed circuit and it is more advantageous in that case to provide a new device. Similarly, the replacement of one elementary circuit by another calls for a further study of the connections between elements and complete rewiring is therefore necessary. Moreover, Boolean algebra is written in a linear manner and the study of the location of the different elementary circuits in order to form a logic circuit does not readily lend itself to this type of linear writing. When the number ofinput binary variables is large, the simplifications which can be made in the realization of logical functions are not evident.
SUMMARY OF THE lNVENTlON The present invention proposes a switching matrix and a switching circuit which corresponds to practical requirements more effectively than those of the prior art, especially insofar as the matrix permits a simpler design of the logic circuits, ready modification of these circuits and the use of a single elementary circuit, this being achieved by employing a formalism of writing of a binary analysis which is different from Boolean algebra.
To this end, the invention proposes a switching matrix for realizing at least one transcoding function having a constant switching time-delay between different binary variables, characterized in that it comprises an array of switching circuits which are all identical and disposed in a matrix table having n lines and m columns, each circuit comprising an input terminal C proper of said circuit and an input terminal E of said applied binary variable, an output terminal L proper of said circuit and an auxiliary output terminal S which supplies the complemented value of the value which appears at said output terminal L proper, a circuit having an input C proper coupled to the output L proper of the aforesaid circuit which is located on the same line and an output L proper coupled to the input C proper of the following circuit which is located on the same line, the inputs C proper of the circuits of the first column being all connected to ground, means for providing connections between different circuits through the intermediary of the terminals L, E and S and means for applying said binary variables to said terminals E, the structure of each circuit being such as to have the following relations between the input and output values 5 BAND-C and L S In accordance with a further characteristic feature, the matrix is characterized in that each circuit is constituted by a first transistor in which the base is coupled to the input E of the binary variable through a Zener diode, an emitter which is coupled solely to the input C proper and a collector which is coupled to the output L proper, by a first biasing resistor connected between said binary variable input E and a bias voltage source. a second transistor having a grounded emitter, a collector which is coupled to the auxiliary output S and a base which is connected through a Zener diode to the collector of said first transistor, and by a second biasing resistor connected between said voltage source and the collector of said first transistor.
This invention will be more readily understood from a perusal of the following description in which embodiments of the inventionare given by way of explanatory example but without implying any limitation, reference being made to the accompanying drawings, wherein DESCRIPTION OF THE DRAWINGS FIG. 1 is an electrical diagram of said switching circuit; I
FIG. 2 shows diagrammatically one form of construc tion of the switching matrix;
FIGS. 3 to 7 show by way of example the realization of different transcoding functions by means of said matrix.
DESCRlPTlON 0F THE PREFERRED EMBODIMENTS The switching matrix is not based on the application of Boolean algebra but on a novel formalism of a binary analysis as devised by Andre Blanchard and described in the book entitled Elements de commutation generale ct leurs applications aux systemes de telephonie automatique" (General switching elements and their applications to automatic telephone systems) (published by Eyrolles, 1962). This formalism has been developed by R.L. Vallee in the book entitled Analyse binaire" (published by Masson, 1970). If we make use of n binary functions a, b, c, each of which can assume the algebraic value 0 or 1, the principal characteristics of this binary analysis are as follows the algebraic product P of these functions is also a binary function P a" b- 0 I The product P which is usually known as the AND" function at the time of its applications is equal to unity when all the functions in factor are simultaneously equal to unity and zero if only one of these functions is zero The term duality designates the relation which exists between a function and its complement, that is to say e-l a II II from this duality relation and from the product, it is possible to define another function which, withvrespect to the value (and the value 1), plays a part which is symmetrical with the part played by the product with respect to the value 1 (and the value 0). This new function 11 can be written 7r= (T- F' F- namely algebraically This function, which is designated by the author of this binary analysis as Produel and usually known as the OR" function at the time ofits applications is zero when all all its terms a, [2,0, are simultaneously zero and equal to unity if only one of these terms is equal to unity. It is said that the terms a, b, c, are in dual factor. It is proposed to represent the Produel 7T function by grouping together the terms which compose this latter in a vertical column by analogy with the horizontal writing ofthe product P and in order to represent in this new symbolism the property of duality the main properties which are common to the product P and to the produel rrarc commutativity, associativity, idempotence (or in other words a" a) and reciprocal distributivity.
Thus, the function (a AND [2) OR (0 AND d) is written u Ii l (I and the function (:1 OR 6) AND (/7 OR d) is written nect the elementary switching circuits by following exactly the result of the binary analysis.
Instead of the letters a, b, c, one imagines a series of switches connected in series and/or in parallel and supplied from a current source. The main difficulty consisted in changing-over from a switch to a single elementary switching circuit which makes use of transistors. The construction of the transcoding matrix in accordance with the present invention is carried out by 1 means ofa single switching circuit. This latter is shown l the circuit, an input terminal E of the binary variable in the switching circuit and finally an auxiliary output terminal S having values which are interrelated by the expressions S 56L The circuit A comprises a first transistor 2, the base of which is coupled to the input E through a Zener diode 4. The emitter of said transistor is coupled directly and solely to the input C and its collector is connector to the output terminal L without any load resistance connected to the potential V, the resistor 9 being solely intended to apply a bias voltage to the base ofa second transistor 7. A bias resistor 6 is connected between the input E of the binary variable and the source of bias voltage V. The base of the second transistor 7 is connected to the collector of the transistor 2 through a Zener diode 8. The collector of the transistor 7 is connected directly to the auxiliary output S and the emitter of said transistor is connected to ground. A bias resistor 9 is connected between said voltage source V and the collector of the transistor 2. Each base of the two transistors 2 and 7 can be connected to ground through a bias resistor which is not shown in the drawings, but this resistor is not essential. The transistor 2 operates in the same manner as a contact having a non-zero residual resistance which is compensated by the Zenerdiode 4. The Zener voltage of the diode 8 must be considerably higher than the collector-emitter saturation voltage of the transistor 2. The transistor 7 complements and regenerates the signal which is applied to its base. This transistor can be chosen so as to permit, if necessary, the passage of a saturation current of sufficiently high value to drive directly an external element of medium power. When the input C of the circuit is connected to ground (logical level 0), the logical values of the output L and of the output S can assume two different states according to the value of the binary variable which is applied to the input E. The circuit A therefore has two different states.
The switching circuit can advantageously be employed for the construction of a switching matrix which utilizes the formalism of the binary analysis as explained in the foregoing. This matrix is shown diagrammatically in FIG. 2. It comprises an array of elementary circuits A as shown in FIG. 1, these circuits being arranged in the form ofa matrix table having m lines and n columns. The connections between the emitters of the transistors 7 and ground as well as the connections between the resistors 6 and 9 and the source of bias voltage V are not shown. The circuits A of any one line are connected in series; in other words, the input terminal C of each circuit A is connected to the terminal L of the preceding circuit and the terminal L of the circuit considered is connected to the input terminal C of the following circuit. The inputs C of-all the circuits A of the first column are connected to ground. The Zener voltage of each diode 4 and 8 must be higher than the sum of the collector-emitter saturation voltages of the series-connected transistors 2. By way of example, if 5 there is connected between the input E of an elementary circuit and ground a resistor which is varied from 0 ohms, the transistor 2 of said circuit remains in the cut-off or non-conducting state as long as the voltage of its base is lower than the Zener voltage of the diode 4, namely as long as said resistance remains lower than a fairly substantial predetermined value (a few kilohms): this resistance corresponds to the sum of residual resistances of a large number of series-connected transistors 2 in the saturated state.
In order that the mode of operation of the transcoding matrix may be more readily understood, each circuit A can be compared with an open or closed contact and each line of the matrix can be considered as a se ries of unidirectional contacts each controlled by its input E. Two series-connected elementary circuits A with the input C of the first circuit being connected to ground, deliver at the output S of the second circuit the logical AND function between the binary .variables which are each applied to the two inputs E of the two circuits in series. The matrix comprises means for establishing vertical and oblique connections corresponding to connections of the elementary circuits in parallel. Said vertical and oblique connections can be established between the terminals L, E and S of the different circuits. Thus, if two switching circuits A are placed in parallel with their terminals C connected to ground and their output terminals L connected to each other, said two circuits in parallel will deliver at their output S the logical OR function between the two binary variables which are applied to their two inputs E. Any one line of the matrix can be employed partially for functions which are independent'of each other: to this end, it is only necessary to place between the two parts employed an elementary circuit A whose input E is placedat the logical level 0. The mode of operation and utilization of the switching matrix as well as the utility of the terminals of the auxiliary outputs S will become more readily apparent from a perusal of the following examples of realization of transcoding functions.
Any logical function which is realized in this matrix by means of vertical connections between terminals L to the exclusion of the oblique connections between terminals S and L or between terminals L and E has a very short and constant switching time-interval irrespective of the complexity of the function. It is practically impossible to achieve this constancy of switching interval by means of conventional circuits.
The switching matrix which is illustrated in FIG. 3 comprises by way of example four lines and five columns, the elementary switching circuits A being designated by the references 11 to 45. It is desired to realize by means of this matrix the transcoding functions F1= abcd and F2 ab and F3 mnp densed writing of the two functions F, and F is indicated. By means of a single wiring connection F and F will therefore be obtained simultaneously. The two circuits 11 and 12 realize the AND function between the two binary variables a and b. The function ab is therefore obtained at the output L of the circuit 12. The realization of the function F 1 abcd is obtained simply by applying the binary variables a, b, c, and d to the input terminals E of the circuits respectively 11, 12, 13 and 14, the series connection of the four circuits ll, 12, 13 and 14 being already performed since all the elementary circuits of any one line of the matrix are connected in series. The transcoding function F is obtained at the output S of the circuit 14. The logical OR function between the two binary variables e and fis obtained by placing the outputs L of the two circuits 23 and 33 in parallel, the binary variables e and f being applied to the input terminals E of said circuits. The logi cal AND operation between the two binary variables g and h is carried out by the circuits 24 and 25 which are placed in series tfe same applies to the i l operation performed by the circuits 34 and 35. A circuit whose input E is at the logical level 1 (and isolated from ground) serves as a connection from the left-hand side towards the right-hand side between two circuits (circuit 35 in FIG. 3). The logical OR operation between g, h, and i'is obtained by connecting the outputs L of the two circuits 25 and 35 in parallel. The transcoding function F is thus obtained at the terminal S of the switching circuit 35. In order to isolate the two elementary circuits 23 and 33 from the circuits 21 and 31, the input E of the two circuits 22 and 32 is placed at the logical level 0 (by connecting to ground).
The transcoding function F, is obtained in accordance with the same wiring process by connecting in parallel the outputs L of the circuits 21, 31 and 41 to which are applied respectively the binary variables i; k, l, and also by applying the binary variables m, n and p to the inputs E of the circuits 42, 43 and 44 respectively, the three circuits just mentioned being pre-wired in series. The function F is obtained at the output S of the elementary circuit 44. By means of a single transcoding matrix,. there have thus been obtained three functions F F and F the first two functions having a common portion and the third function F, being totally independent from the two others. This number of transcoding functions which it is possible to obtain by means of a single matrix is not limitative: it depends solely on the number of elementary circuits which make up the matrix and on the complexity of the transcoding functions to be written.
FIG. 4 shows the realization of the exclusive-OR" function having two variables a and b. The achievement of this function F (a, b,) entails the need to obtain the variables 5 and 5; these latter designate the complemented values of the variables a and b. It is worthy of note that the complemented values are obtained directly at the outputs L of the elementary circuits. Thus in FIG. 4, in complemented variable His obtained at the output L of the elementary circuit 11 which receives the variable a at its input E and the value Fis obtained at the output L of the elementary circuit 21 which receives the variable b. The inputs E of the circuits 12 and 22 therefore receive the complemented variables 1'1 and 1 The function F (a, b) is realized by connecting the outputs L of the circuits 12 and 22 in parallel, the
function F (a, 12) being obtained at the output S of the circuit 22 or 12.
FIG. shows the realization of the transcoding function F (abcd), namely the exclusive-OR" function with four variables. This function is a generalization of the preceding function F (uh). The writing of this function having four variables by means of the formalism of the binary analysis is shown in FIG. 5. In this figure, attention is drawn to the manner in which the complemented variables are obtained. The function F (a,h,c,d,) is obtained at the terminal S of theelementary circuit 33 or 23.
FIGS. 4 and 5 clearly show the manner in which the complemented variables are obtained from direct variables by means of connections L,- E,- between the terminals L and E of two circuits 1' and j. As a general rule, any terminal L,- which is connected to an input E,- transmits to this latter the binary value S this being the complemented value ofthe binary value which appears at the output S,- whereas, in the case of any other connection L,--+L no complementation need be taken into consideration. Similarly, a connection between an output S,- and an output L,- is equivalent to a vertical connection between L; and L,- after complementation of the value S; of the elementary circuit 1'. This lastmentioned characteristic is brought out by means of the example given in FIG. 6. I
In this example, it is desired to realize the function a I? T 5 F ef.
the complemented function F, of the function F is written At the terminals S of the circuits 21, 22, 23, 13 and 14, we obtain 6 It should be noted that the circuits 11 and 13 are 5 lated by representing the logical state 0 on the input terminal E of the elementary circuit 12.
The examples of realization of transcoding functions which are given'in FIGS. 3, 4, 5 and 6 demonstrate three types of connections 1 L--L, L E, and S L. thereby endowing the transcoding matrix with high flexibility of operation. It is worthy of note that the type of connection S-L is not essential for the purpose of realizing transcoding functions, these connections being simply very practical insofar as they permit a reduction in the number of connections necessary and increase the performance potentialities of the matrix but at the expense of the total switching time. The connections L- E ensure the complementation of the variables, the connections L- L (parallel connection of circuits) serve to write OR functions and the series connections L- C which are pre-wired in the matrix in the case of any one line serve to write the AND function; the two last-mentioned types of connections are an accurate reproduction of the symbolism of writing of the binary analysis already mentioned and ensure a total switching time which is independent of the function to be realized.
FIG. 7 shows by way of example the realization of the transcoding functions of wherein S has priority These functions are known as memory functions. The realization of these memory functions by means of the matrix in accordance with the invention shows that this latter permits the realization of so-called reflex" functions and the construction of sequential systems.
The elementary circuits A can be constructed in different ways: by means of discrete elements, printed circuits or integrated circuits. For example, it is possible to construct a module in an integrated circuit in which a plurality of series-connected elementary switching circuits are grouped together.
Numerous advantages arise from the development of a single switching circuitand also from the construction of a switching matrix which is constituted by an array of these circuits. In the first place, the matrix involves the use of only one type of switching circuit, the location of these circuits is standard and a function which is written in its optimum form can easily be realized by unskilled personnel. By virtue of its analogy with a network of electrical contacts, the writing symbolism employed (binary analysis) does not require any complicated initiation and visualizes with maximum clarity the different functions which are included in a much larger assembly: these functions are all available in the matrix which also makes it possible to produce meshed (or branched) forms, parametric and iterative forms. Accordingly, this frequently results in an appreciable economy of switching circuits.
The matrix location of elementary switching circuits provides total freedom to modify a completed project at any moment, this flexibility being obtained neither at the expense of rapidity nor at the expense of reliability of operation. Furthermore, the dimensions of matrix are always adaptable to the users requirements by extension or subdivision. its use is not limited to the combinatorial system (transcoding function) and its constructional design serves to carry out sequential operations while taking transient information into account; it also serves to produce time-delays whenever these latter prove necessary for a correct arrangement of sequences.
The overall cost price and the time of construction of an assembly can be accurately determined at the actual design stage since there is no expenditure or additional studying time to be added to the conditions of supply of the elementary switching circuits employed. Moreover, the simplicity of the matrix structure is a guarantee both of economy and reliability of operation.
The invention is not limited solely to the embodiments which have been illustrated and described by way of explanatory example but not inany limiting sense.
I claim:
1. A switching matrix for realizing at least one transcoding function having a constant switching time-delay between different binary variables, comprising an array of switching circuits which are all identical and disposed in the form of a matrix table having n lines and m columns, each circuit comprising an input terminal C proper of said circuit and an input terminal E of said applied binary variable, an output terminal L proper of said circuit and an auxiliary output terminal S which supplies the complemented value of the value which appears at said output terminal L proper, each succeeding circuit on a line of said matrix having an input C proper coupled to the output L proper of the preceeding circuit which is located on the same line and each preceeding circuit on a line of said matrix having an output L proper coupled to the input C proper of the succeeding circuit which is located on the same line, the inputs C proper of the circuits of the first column of said matrix being all connected to ground, means for providing selected connections between the different circuits through the intermediary of the terminals L, E and S, and means for applying said binary variables to said terminals E, the structure of each circuit being such as to have the following relations between the input and output values:
2. A switching matrix according to claim 1, wherein each circuit is constituted by a first transistor having a base coupled to the input E of the binary variable through a Zener diode, an emitter coupled to the output L proper, a first biasing resistor connected between said binary variable input E and a bias voltage source, a second transistor having a grounded emitter, a collector coupled to the auxiliary output S and a base connected through a Zener diode to the collector of said first transistor, and a second biasing resistor connected between said voltage source and the collector of said first transistor.

Claims (2)

1. A switching matrix for realizing at least one transcoding function having a constant switching time-delay between different binary variables, comprising an array of switching circuits which are all identical and disposed in the form of a matrix table having n lines and m columns, each circuit comprising an input terminal C proper of said circuit and an input terminal E of said applied binary variable, an output terminal L proper of said circuit and an auxiliary output terminal S which supplies the complemented value of the value which appears at said output terminal L proper, each succeeding circuit on a line of said matrix having an input C proper coupled to the output L proper of the preceeding circuit which is located on the same line and each preceeding circuit on a line of said matrix having an output L proper coupled to the input C proper of the succeeding circuit which is located on the same line, the inputs C proper of the circuits of the first column of said matrix being all connected to ground, means for providing selected connections between the different circuits through the intermediary of the terminals L, E and S, and means for applying said binary variables to said terminals E, the structure of each circuit being such as to have the following relations between the input and output values: S E.AND.C and L S.
2. A switching matrix according to claim 1, wherein each circuit is constituted by a first transistor having a base coupled to the input E of the binary variable through a Zener diode, an emitter coupled to the output L proper, a first biasing resistor connected between said binary variable input E and a bias voltage source, a second transistor having a grounded emitter, a collector coupled to the auxiliary output S and a base connected through a Zener diode to the collector of said first transistor, and a second biasing resistor connected between said voltage source and the collector of said first transistor.
US00305061A 1971-11-16 1972-11-09 Switching matrix Expired - Lifetime US3810160A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
FR7140895A FR2161159A5 (en) 1971-11-16 1971-11-16

Publications (1)

Publication Number Publication Date
US3810160A true US3810160A (en) 1974-05-07

Family

ID=9085811

Family Applications (1)

Application Number Title Priority Date Filing Date
US00305061A Expired - Lifetime US3810160A (en) 1971-11-16 1972-11-09 Switching matrix

Country Status (5)

Country Link
US (1) US3810160A (en)
JP (1) JPS4863654A (en)
DE (1) DE2256295B2 (en)
FR (1) FR2161159A5 (en)
GB (1) GB1390659A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3996560A (en) * 1974-05-16 1976-12-07 Case Western Reserve University Sequencing unit
US4821258A (en) * 1986-08-06 1989-04-11 American Telephone And Telegraph Company At&T Bell Laboratories Crosspoint circuitry for data packet space division switches

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3609546A (en) * 1968-04-10 1971-09-28 Ericsson Telefon Ab L M Arrangement for indicating leak currents in a diode matrix by means of current sensors in the conductors of the matrix

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3609546A (en) * 1968-04-10 1971-09-28 Ericsson Telefon Ab L M Arrangement for indicating leak currents in a diode matrix by means of current sensors in the conductors of the matrix

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3996560A (en) * 1974-05-16 1976-12-07 Case Western Reserve University Sequencing unit
US4821258A (en) * 1986-08-06 1989-04-11 American Telephone And Telegraph Company At&T Bell Laboratories Crosspoint circuitry for data packet space division switches

Also Published As

Publication number Publication date
GB1390659A (en) 1975-04-16
FR2161159A5 (en) 1973-07-06
JPS4863654A (en) 1973-09-04
DE2256295C3 (en) 1975-04-03
DE2256295A1 (en) 1973-05-24
DE2256295B2 (en) 1974-08-08

Similar Documents

Publication Publication Date Title
US2803401A (en) Arithmetic units for digital computers
US3217147A (en) Cumulative type decoder
US4041326A (en) High speed complementary output exclusive OR/NOR circuit
US4620188A (en) Multi-level logic circuit
US3178590A (en) Multistate memory circuit employing at least three logic elements
US3660678A (en) Basic ternary logic circuits
US3649844A (en) Parity circuit in ecl technique with short transit time
US4064421A (en) High speed modular arithmetic apparatus having a mask generator and a priority encoder
US3083305A (en) Signal storage and transfer apparatus
US4446436A (en) Circuit for generating analog signals
US3810160A (en) Switching matrix
US4292548A (en) Dynamically programmable logic circuits
US3628000A (en) Data handling devices for radix {37 n{30 2{38 {0 operation
US3156816A (en) Electrical circuits
US3430071A (en) Logic circuit
US2973437A (en) Transistor circuit
US3016466A (en) Logical circuit
US3054002A (en) Logic circuit
US3757139A (en) Solid state switcher for radio broadcast programming
US3590230A (en) Full adder employing exclusive-nor circuitry
US3094614A (en) Full adder and subtractor using nor logic
US3949209A (en) Multiple-generating register
US3502900A (en) Signal control circuit
US3267262A (en) Digital indicator
US3249762A (en) Binary logic modules

Legal Events

Date Code Title Description
AS Assignment

Owner name: EMHART ENTERPRISES CORP.

Free format text: CHANGE OF NAME;ASSIGNOR:USM CORPORATION;REEL/FRAME:004876/0901

Effective date: 19871104