US3694761A - Equalization circuit employing differential amplifier - Google Patents

Equalization circuit employing differential amplifier Download PDF

Info

Publication number
US3694761A
US3694761A US87264A US3694761DA US3694761A US 3694761 A US3694761 A US 3694761A US 87264 A US87264 A US 87264A US 3694761D A US3694761D A US 3694761DA US 3694761 A US3694761 A US 3694761A
Authority
US
United States
Prior art keywords
transistors
collector
equalization
transistor
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US87264A
Inventor
John Joseph Golembeski
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
Bell Telephone Laboratories Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Bell Telephone Laboratories Inc filed Critical Bell Telephone Laboratories Inc
Application granted granted Critical
Publication of US3694761A publication Critical patent/US3694761A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B3/00Line transmission systems
    • H04B3/02Details
    • H04B3/04Control of transmission; Equalising
    • H04B3/14Control of transmission; Equalising characterised by the equalising network used
    • H04B3/143Control of transmission; Equalising characterised by the equalising network used using amplitude-frequency equalisers
    • H04B3/145Control of transmission; Equalising characterised by the equalising network used using amplitude-frequency equalisers variable equalisers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45479Differential amplifiers with semiconductor devices only characterised by the way of common mode signal rejection
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/04Frequency selective two-port networks
    • H03H11/12Frequency selective two-port networks using amplifiers with feedback
    • H03H11/1213Frequency selective two-port networks using amplifiers with feedback using transistor amplifiers

Definitions

  • An equalizer for a communication circuit employs a transistor differential amplifier which combines the functions of amplification, gain magnitude equalization and frequency response equalization.
  • FIG. 6 A ATTENUATION GAIN
  • FIG. 7 A ATTENUATION GAIN
  • This invention relates to equalization circuits employed in communication networks, electrical testing equipment and electrical measuring equipment and particularly to such circuits that provide for the equalization of both gain and frequency.
  • the problem actually has two primary aspects.
  • the first concerns transmission losses or distortions that arise from differences in transmission path lengths, whether microwave or cable, between central offices; this part of the problem is conventionally met by the use of repeaters that boost or amplify and by the use of central office equalization networks that compensate either for differences in level or frequency attenuation, or both.
  • the second aspect of the problem concerns the need to compensate for differences in individual subscriber loop length, the transmission path between the subscriber and the central office.
  • this problem has been met by the inclusion of an equalizer circuit or circuits as W. D. a part of the voice network of telephone subscriber sets.
  • U.S. Pat. No. 2,645,681 issued to BL Green on July 14, 1953 is illustrative. Green discloses an equalizer arrangement that employs two negative temperature coefficient resistance elements, such as thermistors for example, one in shunt connection with the receiver and one in shunt connection with the transmitter of a telephone station set.
  • a broad object of the invention is to improve the equalization circuits in subscriber telephone set speech networks. A more specific object is to simplify equalization circuits.
  • the circuit in accordance with the invention employs first and second transistor-resistor-diode combinations connected in parallel across the line or other source of control voltage.
  • the use of a single common biasing transistor controlled by the voltage drop across a third resistor-diode combination ensures a current through the diodes of the first two combinations that varies with the control voltage. Both the threshold and rate of equalization are fixed by the number of diodes in the respective combinations.
  • FIG. 1 is a block diagram of a complete telephone speech network for an electronic telephone set of the type in which an equalizer circuit in accordance with the invention may be employed;
  • FIG. 2 is a schematic circuit diagram of a portion of an equalizer in accordance with the invention.
  • FIG. 3A and 3B are plots illustrating the characteristics of diodes utilized in a circuit in accordance with the invention.
  • FIG. 4 is a schematic circuit diagram of an equalizer in accordance with the invention, including the biasing arrangement
  • FIG. 5A is a plot illustrating typical loop attenuation with loop length and FIG. 5B is a plot illustrating the gain supplied by the circuit of FIG. 4 with increasing loop length;
  • FIG. 6 is a plot of typical station set voltage versus loop length
  • FIG. 7 is a plot of circuit gain versus supply voltage
  • FIG. 8 is a schematic circuit diagram of a portion of a preliminary frequency equalizer circuit in accordance with the invention.
  • FIG. 9 is a pole-zero pattern plot for a frequency equalizer circuit in accordance with the invention.
  • FIG. 10A, 10B and 10C illustrate the development of a final form of the frequency equalizing portion of the circuit shown in FIG. 8;
  • FIG. 11 is a schematic circuit diagram of a circuit in accordance with the invention with both gain and frequency response equalization.
  • the electronic telephone set illustrated in block form in FIG. 1 is similar to the circuit disclosed in the copending application of R. E. Holtz and J. A. Markevich, Ser. No. 883,073, filed Dec. 8. 1969.
  • the preamplifier 101, the transmission equalizer 102 and the equalizer control circuit 106 are indicated by separate and distinct function blocks and that the power supply 104, although not indicated as such, is required to be regulated in order to serve a conventional equalizer properly.
  • An important aspect of the invention however, combines the functions of preamplification, transmission equalization and equalization control in a single simple circuit which operates with a completely nonregulated power supply.
  • a differential amplifier circuit is employed as an equalizer.
  • the circuit includes a pair of transistors T and T together with equal load resistors R and equal resistors R, in the emitter circuits.
  • Input signal voltage V is applied to the base circuits across the terminals 21-22, and the output or differential collector voltage V, is taken from across the terminals 23-24.
  • the current through transistor T is designated as i and the current through transistor T is designated as
  • the differential amplifier of FIG. 2 has the property that the gain V,,/V is dependent upon circuit element values and independent of the control or line voltage V,. Common mode components are assumed to be rejected perfectly although actual rejection on the order of 80-l00 db is adequate and practical. It is for this reason that the powersupply V, need not be regulated or even filtered.
  • the low frequency differential gain A is assumed to be rejected perfectly although actual rejection on the order of 80-l00 db is adequate and practical. It is for this reason that the powersupply V, need not be regulated or even filtered.
  • V l V increases as the supply voltage V, is reduced.
  • Loop length variations may produce a range of values for V, from 15 volts (on short loops where low gain is satisfactory) down to 3 or 4 volts (on long loops where high gain is needed).
  • a.c. resistance of a diode varies inversely with the bias current applied thereto, as illustrated by the characteristic curves shown in FIG. 3A and 3B.
  • the diode voltage and current relation may be expressed as follows:
  • the a.c. diode resistance may exceed that predicted by using multiple series diodes d connected as shown in FIG. 4.
  • the source of bias current I is illustrated by specific current elements in FIG.4, namely, a transistor T with its base circuit connected to the diodes d, and through a biasing resistor R, to one side of the line. Connection to the other side of the line is by way of the bottom one of the three diodes d,.
  • each of the diodes d is provided by a bipolar NPN transistor with its collector and base shorted. This arrangement facilitates fabrication by integrated circuit techniques.
  • the total bias current in transistor T depends upon the difference between V,, the supply or line voltage, and V,,, the total voltage drop across the diodes d,, and upon the inverse of the magnitude of the resistor R,,
  • the current through the resistor R is substantially equal to the collector current of the biasing transistor T
  • the three diodes d, in the biasing circuit are the elements which determine the threshold of equalization, whereas the bottom or lowest one of these 11, diodes also operates to control current in transistor T forcing the current in the collector of transistor T to be the same as the current through the resistor R,
  • the bias current in each of the transistors T and T is half of the collector current of transistor T
  • the gain of the amplifier is essentially R Med R;,.
  • the resistance of the diodes d, of FIG. 4 is reduced as the current through these diodes increases.
  • the gain of the amplifier necessarily depends on the voltage level V More specifically, the
  • a feature of the invention is that the rate at which equalization varies with the line voltage V, may be changed by employing several diode in tandem in lieu of the pair of diodes d, shown in FIG. 4. The greater the number of d diodes employed, the more responsive the total resistance R becomes in relation to variations in V,.
  • the rate 'of equalization can be increased by the use of additional d c diodes, and the threshold above which equalization exists may be raised by increasing the number of d, diodes.
  • Loop length can be sensed at a telephone set by providing a measure of either line current or of the voltage across the set.
  • variations in loop length are detected automatically via the line voltage V which establishes the value of the collector currents i and 1' thereby changing the diode resistance component of R as described.
  • the circuit shown in FIG. 4 or the gain of a cascade of several similar stages can be matched to the requirements of both short and long loops and the gain of equalization will vary monotonically at intermediate points.
  • the voltage across a typical telephone set depends on loop length as illustrated in FIG. 6 where it is seen that the rate of voltage reduction with increasing loop length decreases on longer loops.
  • This nonlinear performance is accommodated by the features of the invention in that the resistance of the d diodes, illustrated in FIG. 38, changes more quickly for low currents (long loops) thereby providing grater sensitivity to variations at long loops.
  • both equalization and nonlinearity can be controlled further by properly selecting the number of 01 and d, diodes since it is found that a greater number of diodes improves overall equalization linearity with loop length.
  • control current I can be derived from line current or, in a different system environment, from some other suitable control signal.
  • Data derived from one illustrative embodiment of the invention can be combined to bandwidth design requirements for gain equalization, as shown in FIG. 7.
  • the circuit of FIG. 4 may be modified further in accordance with the invention to provide frequency response equalization simultaneously with gain equalization so that compensation is provided for the frequency response of a communication cable that typically changes with loop length.
  • transmission bandwidth varies inversely with frequency. It is therefore necessary to have the telephone frequency response vary with loop length in accordance with a specifically defined relation. This can be accomplished by utilizing the circuit combination illustrated in FIG.
  • the circuit of FIG. 9 can be realized by a balanced amplifier stage, utilizing the fact that the circuits shown in FIG. 10A, 10B and 10C are equivalents.
  • the final circuit which needs no regulated power supply and which performs both gain and frequency response equalization is illustrated in FIG. 11. Measured test results from the circuit of FIG. I] produce the gain (ratio) versus supply voltage curve shown in FIG. 12. It is noted that gain varies inversely with loop length and, by inspection of coordinates, it has been determined that this variation follows the predicted hyperbolic function.
  • a differential amplifier connected between said lines, said amplifier including first and second transistors having collector-emitter paths connected in parallel across said lines,
  • each of the collector electrodes of said transistors being connected to a common one of said lines by way of a respective series combination of a resistive element and at least one diode,
  • each of the emitter electrodes of said transistors being connected to the other of said lines by way of a respective resistor and the collector-emitter path of a third transistor
  • regulating means comprises at least one diode connected across said lines.
  • Apparatus in accordance with claim 1 including a capacitive element connected between the common terminals formed by each of said combination of a resistive element and of said diode.
  • An equalization circuit for a telephone speech network comprising, in combination,
  • a differential amplifier connected across a pair of line terminals, said amplifier including first and second transistors with the emitter-collector paths thereof in parallel relation, means for applying an common input signal across the base electrodes of said transistors, means for extracting a differential output signal from across the collectors of said transistors, at least one diode in transistors, collector circuit of each of said transistors, the rate of equalization being determined by the number of said diodes, and means for biasing said transistors 6.
  • said biasing means comprises a third transistor having the collector electrode thereof connected to the emitter electrodes of said first and second transistors by way of first and second resistors, respectively, the emitter electrode of said third transistor being connected to one of said terminals, and means connecting the base electrode of said third transistor to said terminals.
  • said connecting means comprises a plurality of diodes and a resistive element connected in series relation between said terminals and means connecting the base electrode of said third transistor to a terminal of one of said diodes, the number of said last named diodes being determinative of the threshold level of equalization.
  • Apparatus in accordance with claim 5 including capacitive means connected between the collector circuits of said first and second transistors thereby to provide frequency equalization.
  • Apparatus in accordance with claim 7 including a pair of resistive elements each connecting the collector circuit of a respective one of said transistors to one of said terminals and capacitive means connected across said last named collector circuits thereby to provide frequency equalization.
  • An equalization circuit for a telephone speech network comprising, in combination,
  • said amplifier including a pair of parallel amplifying paths connected across said terminals,
  • each of said paths including at least one respective asymmetrically conducting impedance device, the number of said last named device being determinative of the rate of equalization of said circuit,
  • means for biasing the transistors of said differential amplifier including means for establishing the threshold level of equalization
  • said threshold establishing means includes a plurality of asymmetrically conducting impedance devices, the number of said last named devices being determinative f 'dl el. 0
  • Agparatus in accordance with claim 10 including capacitive means connecting said parallel amplifying paths thereby to provide frequency equalization.
  • a combination equalizer-amplifier circuit in a telephone speech network which network includes a hybrid circuit for connecting to a telephone line and a transducer,
  • said circuit comprising a differential amplifier including first and second transistors having collector-emitter paths in parallel relation,
  • each of the collector electrodes of said transistors being connected to a common one of said conductors by way of a respective series combination of a resistive element and at least one diode,
  • each of the emitter electrodes of said transistors being connected to the other of said conductors by way of a respective resistor and the collector emitter path of a third transistor

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Power Engineering (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)

Abstract

An equalizer for a communication circuit employs a transistor differential amplifier which combines the functions of amplification, gain magnitude equalization and frequency response equalization.

Description

United States Patent Golembeski 1 Sept. 26, 1972 h [54] EQUALIZATION CIRCUIT 3,573,496 4/1971 Lake, Jr. et a1. ..330/30 X EMPLOYING DIFFERENTIAL 3,153,203 10/1964 Sem-Jacobsen et al..330/69 X AMPLIFIER 3,280,347 10/1966 Blokker et al. ..330/30 D 2 l 1 h [7 1 menu. g s izf g New Primary Examiner-Roy Lake Assistant Examiner-Lawrence J. Dahl [73] Assignee: Bell Telephone Laboratories, Incorporated, Murray Hill, NJ
Filed: Nov. 5, 1970 App]. No.: 87,264
References Cited UNITED STATES PATENTS Rao ..'.330/38 M Att0meyR. J. Guenther and Edwin B.'Case s7 ABSTRACT An equalizer for a communication circuit employs a transistor differential amplifier which combines the functions of amplification, gain magnitude equalization and frequency response equalization.
13 Claims, 16 Drawing Figures PATENTEDszrzsTan 3,694,761
SHEET 1 [IF 4 FIG.
PRIOR ART TRANS. {IOI |02 [I03 /|O4 TRANS. POWER EQFPRE-AMP EQUAL CLIPPER SUPPLY /|O7 [I06 {I05 T-T EQUAL. 05c. CONTROL HYBR'D A RCVR {I08 [I09 H01 RCVR. RCVR. TONE U AMP. EQUAL. 4 RINGER FIG. 2
\ L L cll 0 v0 2C4 l cz T, a E
AM AN e e /Nl/EN7 O1Q J. J. GOLEMBESK/ PATENTEDsmsmn 3.694.761
sum 3 0r 4 -70. 5A ATTENUATION GAIN FIG. 6 FIG. 7
SET VOLTAGE GAIN (volts) (db) (ratio) 5 34 so SUPPLY 32 4O ZViL 0 3O FIG. 8 F/G.9
Pmminsms 1912 3694.761
SHEET k 0F 4 FIG. IOA FIG. I08
F/G. IOC
6 2 1 6 E5 0 f2 SUPPLY VOLTAGE BACKGROUND OF THE INVENTION 1. Field of the Invention This invention relates to equalization circuits employed in communication networks, electrical testing equipment and electrical measuring equipment and particularly to such circuits that provide for the equalization of both gain and frequency. I
2. Description of the Prior Art Although equalization circuits in general and the equalization circuit in accordance with the invention in particular are found in a wide variety of communication and control systems, a telephone system provides a particularly useful example of a suitable environment for the invention. Accordingly, the disclosure of the invention presented herein is presented with particular attention to telephone system application.
In telephony it is obviously undesirable to permit the distance between a calling and a called subscriber to dictate the level and quality of transmission. The problem actually has two primary aspects. The first concerns transmission losses or distortions that arise from differences in transmission path lengths, whether microwave or cable, between central offices; this part of the problem is conventionally met by the use of repeaters that boost or amplify and by the use of central office equalization networks that compensate either for differences in level or frequency attenuation, or both.
The second aspect of the problem concerns the need to compensate for differences in individual subscriber loop length, the transmission path between the subscriber and the central office. In the prior art this problem has been met by the inclusion of an equalizer circuit or circuits as W. D. a part of the voice network of telephone subscriber sets. U.S. Pat. No. 2,645,681 issued to BL Green on July 14, 1953 is illustrative. Green discloses an equalizer arrangement that employs two negative temperature coefficient resistance elements, such as thermistors for example, one in shunt connection with the receiver and one in shunt connection with the transmitter of a telephone station set. Both of these elements are thermally coupled to circuit means, such as a filament, and the heat energy transfer to the shunt elements from the filament varies inversely with the resistance of the telephone loop. Variants of Greens equalizer are shown in U.S. Pat. No. 2,604,543 issued July 22, 1952 to W. D. Goodale, Jr., and in U.S. Pat. No. 2,732,436 issued Jan. 24, 1956 to A. J. Aikins, N. Botsford, A. P. Boysen, Jr., E. Dietze, W. D. Goodale, Jr., and A. H. Inglis.
Although prior art equalizers of the type indicated have proved to be adequate in many respects for their intended purpose, the equalization accomplished lacks flexibility and is therefore less than ideal in performance, particularly on loop lengths that are unusually short or exceptionally long. Moreover, prior art equalizers have been designed for compatibility with conventional telephone set components and networks, such as carbon microphones and inductance coil hybrids for example, rather than being designed for compatibility with electromagnetic transducers and solid-state-thin film hybrids. Additionally, prior art arrangements make no use of the increased scope and flexibility of equalizers potentially made available when ready means of amplification are at hand. Accordingly, a broad object of the invention is to improve the equalization circuits in subscriber telephone set speech networks. A more specific object is to simplify equalization circuits.
SUMMARY OF THE INVENTION permit operation directly from an unregulated source I of power thus eliminating the need for a regulated power supply.
The circuit in accordance with the invention employs first and second transistor-resistor-diode combinations connected in parallel across the line or other source of control voltage. The use of a single common biasing transistor controlled by the voltage drop across a third resistor-diode combination ensures a current through the diodes of the first two combinations that varies with the control voltage. Both the threshold and rate of equalization are fixed by the number of diodes in the respective combinations.
BRIEF DESCRIPTION OF THE DRAWING FIG. 1 is a block diagram of a complete telephone speech network for an electronic telephone set of the type in which an equalizer circuit in accordance with the invention may be employed;
FIG. 2 is a schematic circuit diagram of a portion of an equalizer in accordance with the invention;
FIG. 3A and 3B are plots illustrating the characteristics of diodes utilized in a circuit in accordance with the invention;
FIG. 4 is a schematic circuit diagram of an equalizer in accordance with the invention, including the biasing arrangement;
FIG. 5A is a plot illustrating typical loop attenuation with loop length and FIG. 5B is a plot illustrating the gain supplied by the circuit of FIG. 4 with increasing loop length;
FIG. 6 is a plot of typical station set voltage versus loop length;
FIG. 7 is a plot of circuit gain versus supply voltage;
FIG. 8 is a schematic circuit diagram of a portion of a preliminary frequency equalizer circuit in accordance with the invention;
FIG. 9 is a pole-zero pattern plot for a frequency equalizer circuit in accordance with the invention;
FIG. 10A, 10B and 10C illustrate the development of a final form of the frequency equalizing portion of the circuit shown in FIG. 8;
FIG. 11 is a schematic circuit diagram of a circuit in accordance with the invention with both gain and frequency response equalization; and
DETAILED DESCRIPTION The electronic telephone set illustrated in block form in FIG. 1 is similar to the circuit disclosed in the copending application of R. E. Holtz and J. A. Markevich, Ser. No. 883,073, filed Dec. 8. 1969. It will be noted that the preamplifier 101, the transmission equalizer 102 and the equalizer control circuit 106 are indicated by separate and distinct function blocks and that the power supply 104, although not indicated as such, is required to be regulated in order to serve a conventional equalizer properly. An important aspect of the invention, however, combines the functions of preamplification, transmission equalization and equalization control in a single simple circuit which operates with a completely nonregulated power supply.
In accordance with the invention, a differential amplifier circuit, modified as shown in FIG. 2, is employed as an equalizer. The circuit includes a pair of transistors T and T together with equal load resistors R and equal resistors R, in the emitter circuits. Input signal voltage V, is applied to the base circuits across the terminals 21-22, and the output or differential collector voltage V, is taken from across the terminals 23-24. The current through transistor T is designated as i and the current through transistor T is designated as The differential amplifier of FIG. 2 has the property that the gain V,,/V is dependent upon circuit element values and independent of the control or line voltage V,. Common mode components are assumed to be rejected perfectly although actual rejection on the order of 80-l00 db is adequate and practical. It is for this reason that the powersupply V, need not be regulated or even filtered. The low frequency differential gain A,
of the circuit of FIG. 2 may be defined as follows:
v L/ e)- (1) Suitable gain. equalization for the circuit of FIG. -2
requires that the gain V l V, increase as the supply voltage V, is reduced. Loop length variations may produce a range of values for V, from 15 volts (on short loops where low gain is satisfactory) down to 3 or 4 volts (on long loops where high gain is needed).
I Inasmuch as the circuit of FIG. 2 is essentially balanced, the two collector currents i and i remain equal and vary directly with V,. The a.c. gain V l V, is invariant, however, because it is nearly equal to the fixed ratio R /R, which is of course independent of the supply voltage V,. .Gain equalization is achieved by designing this resistance ratio to be dependent upon the supply voltage V, in some appropriate manner. This dependence is accomplished in accordance with the invention by employing one or more diodes 01 in series witheach of the resistors R as shown in FIG. 4. The
a.c. resistance of a diode varies inversely with the bias current applied thereto, as illustrated by the characteristic curves shown in FIG. 3A and 3B. The diode voltage and current relation may be expressed as follows:
4 i=I,[e''--1], (2) where I- and i are related as shown in FIG. 3A. The incremental slope of the i-v plot of FIG. 3B is the small signal conductance which may be expressed by the fol-- lowing:
l/r= i/ -L) q/KT, (a) where r is the diode a.c. resistance. The use of silicon diodes, even at very low values of current, permits the following approximation:
i z i 4 so that,
R K T/qi. This is the inverse relationship indicated by the plot of FIG. 3B.
In accordance with the invention, for a given range of bias currents, the a.c. diode resistance may exceed that predicted by using multiple series diodes d connected as shown in FIG. 4. It will also be noted that the source of bias current I,,, indicated only schematically in FIG. 2, is illustrated by specific current elements in FIG.4, namely, a transistor T with its base circuit connected to the diodes d, and through a biasing resistor R, to one side of the line. Connection to the other side of the line is by way of the bottom one of the three diodes d,. As indicated, each of the diodes d, is provided by a bipolar NPN transistor with its collector and base shorted. This arrangement facilitates fabrication by integrated circuit techniques.
The total bias current in transistor T depends upon the difference between V,, the supply or line voltage, and V,,, the total voltage drop across the diodes d,, and upon the inverse of the magnitude of the resistor R,,
which may be expressed as follows:
a d)/ x- When V, approaches the level of V the current is small and the amplification gain is relatively high since the value of the resistance R is relatively high. When the voltage V, exceeds the voltage V the current rises appreciably in the resistor R, and in transistor T The current through the resistors R and through the diodes d increases markedly also and the amplification gain decreases in the same way. Accordingly, it is evident that the, number of diodes d, determines the threshold for equalization.
The current through the resistor R, is substantially equal to the collector current of the biasing transistor T In the circuit as shown in FIG. 4, the three diodes d, in the biasing circuit are the elements which determine the threshold of equalization, whereas the bottom or lowest one of these 11, diodes also operates to control current in transistor T forcing the current in the collector of transistor T to be the same as the current through the resistor R,
Owing to the balanced nature of the circuit, the bias current in each of the transistors T and T is half of the collector current of transistor T As indicated above, the gain of the amplifier is essentially R Med R;,. In accordance with the diode characteristic indicated in FIG. 3B, the resistance of the diodes d, of FIG. 4 is reduced as the current through these diodes increases. As a result, the gain of the amplifier necessarily depends on the voltage level V More specifically, the
gain of the amplifier varies as the resistance of the diodes a changes. A feature of the invention is that the rate at which equalization varies with the line voltage V, may be changed by employing several diode in tandem in lieu of the pair of diodes d, shown in FIG. 4. The greater the number of d diodes employed, the more responsive the total resistance R becomes in relation to variations in V,. When only a very few d diodes are employed, the total value of the resistance R may approach the resistance of the fixed resistor R which of course does not vary at all with the level of V, Accordingly, it is evident that the rate 'of equalization can be increased by the use of additional d c diodes, and the threshold above which equalization exists may be raised by increasing the number of d, diodes.
An estimate of the range of gain needed for equalization in a given system can readily be computed. Assume first that cable attenuation varies with loop length as shown in FIG. 5A and that a nominal gain of 30 db is used in short loops. The circuit gain should then vary as shown in FIG. SE to maintain a given signal level at the central office.
Loop length can be sensed at a telephone set by providing a measure of either line current or of the voltage across the set. In the circuit of FIG. 4 variations in loop length are detected automatically via the line voltage V which establishes the value of the collector currents i and 1' thereby changing the diode resistance component of R as described. In accordance with the invention, the circuit shown in FIG. 4 or the gain of a cascade of several similar stages can be matched to the requirements of both short and long loops and the gain of equalization will vary monotonically at intermediate points.
The voltage across a typical telephone set depends on loop length as illustrated in FIG. 6 where it is seen that the rate of voltage reduction with increasing loop length decreases on longer loops. This nonlinear performance is accommodated by the features of the invention in that the resistance of the d diodes, illustrated in FIG. 38, changes more quickly for low currents (long loops) thereby providing grater sensitivity to variations at long loops. As indicated above, both equalization and nonlinearity can be controlled further by properly selecting the number of 01 and d, diodes since it is found that a greater number of diodes improves overall equalization linearity with loop length.
It may also be noted that the control current I can be derived from line current or, in a different system environment, from some other suitable control signal. Data derived from one illustrative embodiment of the invention can be combined to bandwidth design requirements for gain equalization, as shown in FIG. 7.
The circuit of FIG. 4 may be modified further in accordance with the invention to provide frequency response equalization simultaneously with gain equalization so that compensation is provided for the frequency response of a communication cable that typically changes with loop length. In general, transmission bandwidth varies inversely with frequency. It is therefore necessary to have the telephone frequency response vary with loop length in accordance with a specifically defined relation. This can be accomplished by utilizing the circuit combination illustrated in FIG.
1 +SC v which has the pole-zero constellation shown in FIG. 9. Since the resistor r may be taken as the diode resistance d of FIG. 4, it may be stated that by inspection the gain magnitude equalization may be designated Z (0, r).
Note that the fixed pole at m l/RC can be eliminated by a subsequent (or prior) transmission zero located at that frequency. The circuit of FIG. 9 can be realized by a balanced amplifier stage, utilizing the fact that the circuits shown in FIG. 10A, 10B and 10C are equivalents. The final circuit which needs no regulated power supply and which performs both gain and frequency response equalization is illustrated in FIG. 11. Measured test results from the circuit of FIG. I] produce the gain (ratio) versus supply voltage curve shown in FIG. 12. It is noted that gain varies inversely with loop length and, by inspection of coordinates, it has been determined that this variation follows the predicted hyperbolic function.
It is to be understood that the embodiment described herein is merely illustrative of the principles of the invention. Various modifications thereto may be effected by persons skilled in the art without departing from the spirit and scope of the invention.
What is claimed'is:
1. In a communication system,
a source of control voltage connected across first and second conducting lines,
a differential amplifier connected between said lines, said amplifier including first and second transistors having collector-emitter paths connected in parallel across said lines,
each of the collector electrodes of said transistors being connected to a common one of said lines by way of a respective series combination of a resistive element and at least one diode,
each of the emitter electrodes of said transistors being connected to the other of said lines by way of a respective resistor and the collector-emitter path of a third transistor,
means responsive to the level of said control voltage for regulating the bias current of said third transistor,
signal output means connected between the collector electrodes of said first and second transistors,
and signal input means connected between the base electrodes of said first and second transistors.
2. Apparatus in accordance with claim 1 wherein said regulating means comprises at least one diode connected across said lines.
3. Apparatus in accordance with claim 1 including a capacitive element connected between the common terminals formed by each of said combination of a resistive element and of said diode.
4. Apparatus in accordance with claim 2 wherein one terminal of said last named diode is connected to said first line and to the base of said third transistor and wherein the other terminal of said last named diode is connected to said second line.
5. An equalization circuit for a telephone speech network comprising, in combination,
a differential amplifier connected across a pair of line terminals, said amplifier including first and second transistors with the emitter-collector paths thereof in parallel relation, means for applying an common input signal across the base electrodes of said transistors, means for extracting a differential output signal from across the collectors of said transistors, at least one diode in transistors, collector circuit of each of said transistors, the rate of equalization being determined by the number of said diodes, and means for biasing said transistors 6. Apparatus in accordance with claim wherein said biasing means comprises a third transistor having the collector electrode thereof connected to the emitter electrodes of said first and second transistors by way of first and second resistors, respectively, the emitter electrode of said third transistor being connected to one of said terminals, and means connecting the base electrode of said third transistor to said terminals.
7. Apparatus in accordance with claim 6 wherein said connecting means comprises a plurality of diodes and a resistive element connected in series relation between said terminals and means connecting the base electrode of said third transistor to a terminal of one of said diodes, the number of said last named diodes being determinative of the threshold level of equalization.
8. Apparatus in accordance with claim 5 including capacitive means connected between the collector circuits of said first and second transistors thereby to provide frequency equalization.
9. Apparatus in accordance with claim 7 including a pair of resistive elements each connecting the collector circuit of a respective one of said transistors to one of said terminals and capacitive means connected across said last named collector circuits thereby to provide frequency equalization.
10. An equalization circuit for a telephone speech network comprising, in combination,
a pair of terminals connectable across a telephone line,
a transistor differential amplifier connected between said terminals,
said amplifier including a pair of parallel amplifying paths connected across said terminals,
each of said paths including at least one respective asymmetrically conducting impedance device, the number of said last named device being determinative of the rate of equalization of said circuit,
means for biasing the transistors of said differential amplifier including means for establishing the threshold level of equalization,
means for applying an input signal directly between the base electrodes of two of said transistors, and means for extracting an output signal from across the collector electrodes of said two transistors.
11. Apparatus in accordance with claim 10 wherein said threshold establishing means includes a plurality of asymmetrically conducting impedance devices, the number of said last named devices being determinative f 'dl el. 0 Agparatus in accordance with claim 10 including capacitive means connecting said parallel amplifying paths thereby to provide frequency equalization.
13. A combination equalizer-amplifier circuit in a telephone speech network which network includes a hybrid circuit for connecting to a telephone line and a transducer,
said circuit comprising a differential amplifier including first and second transistors having collector-emitter paths in parallel relation,
means including a pair of conductors for connecting said hybrid to said transducer,
each of the collector electrodes of said transistors being connected to a common one of said conductors by way of a respective series combination of a resistive element and at least one diode,
each of the emitter electrodes of said transistors being connected to the other of said conductors by way of a respective resistor and the collector emitter path of a third transistor,
means responsive to the level of an applied control

Claims (13)

1. In a communication system, a source of control voltage connected across first and second conducting lines, a differential amplifier connected between said lines, said amplifier including first and second transistors having collector-emitter paths connected in parallel across said lines, each of the collector electrodes of said transistors being connected to a common one of said lines by way oF a respective series combination of a resistive element and at least one diode, each of the emitter electrodes of said transistors being connected to the other of said lines by way of a respective resistor and the collector-emitter path of a third transistor, means responsive to the level of said control voltage for regulating the bias current of said third transistor, signal output means connected between the collector electrodes of said first and second transistors, and signal input means connected between the base electrodes of said first and second transistors.
2. Apparatus in accordance with claim 1 wherein said regulating means comprises at least one diode connected across said lines.
3. Apparatus in accordance with claim 1 including a capacitive element connected between the common terminals formed by each of said combination of a resistive element and of said diode.
4. Apparatus in accordance with claim 2 wherein one terminal of said last named diode is connected to said first line and to the base of said third transistor and wherein the other terminal of said last named diode is connected to said second line.
5. An equalization circuit for a telephone speech network comprising, in combination, a differential amplifier connected across a pair of line terminals, said amplifier including first and second transistors with the emitter-collector paths thereof in parallel relation, means for applying an common input signal across the base electrodes of said transistors, means for extracting a differential output signal from across the collectors of said transistors, at least one diode in transistors, collector circuit of each of said transistors, the rate of equalization being determined by the number of said diodes, and means for biasing said transistors
6. Apparatus in accordance with claim 5 wherein said biasing means comprises a third transistor having the collector electrode thereof connected to the emitter electrodes of said first and second transistors by way of first and second resistors, respectively, the emitter electrode of said third transistor being connected to one of said terminals, and means connecting the base electrode of said third transistor to said terminals.
7. Apparatus in accordance with claim 6 wherein said connecting means comprises a plurality of diodes and a resistive element connected in series relation between said terminals and means connecting the base electrode of said third transistor to a terminal of one of said diodes, the number of said last named diodes being determinative of the threshold level of equalization.
8. Apparatus in accordance with claim 5 including capacitive means connected between the collector circuits of said first and second transistors thereby to provide frequency equalization.
9. Apparatus in accordance with claim 7 including a pair of resistive elements each connecting the collector circuit of a respective one of said transistors to one of said terminals and capacitive means connected across said last named collector circuits thereby to provide frequency equalization.
10. An equalization circuit for a telephone speech network comprising, in combination, a pair of terminals connectable across a telephone line, a transistor differential amplifier connected between said terminals, said amplifier including a pair of parallel amplifying paths connected across said terminals, each of said paths including at least one respective asymmetrically conducting impedance device, the number of said last named device being determinative of the rate of equalization of said circuit, means for biasing the transistors of said differential amplifier including means for establishing the threshold level of equalization, means for applying an input signal directly between the base electrodes of two of said transistors, and means for extracting an output signal from across the collector electrodes of said two transistors.
11. Apparatus in accordance with claim 10 wherein said threshold establishing means includes a plurality of asymmetrically conducting impedance devices, the number of said last named devices being determinative of said level.
12. Apparatus in accordance with claim 10 including capacitive means connecting said parallel amplifying paths thereby to provide frequency equalization.
13. A combination equalizer-amplifier circuit in a telephone speech network which network includes a hybrid circuit for connecting to a telephone line and a transducer, said circuit comprising a differential amplifier including first and second transistors having collector-emitter paths in parallel relation, means including a pair of conductors for connecting said hybrid to said transducer, each of the collector electrodes of said transistors being connected to a common one of said conductors by way of a respective series combination of a resistive element and at least one diode, each of the emitter electrodes of said transistors being connected to the other of said conductors by way of a respective resistor and the collector-emitter path of a third transistor, means responsive to the level of an applied control voltage for regulating the bias current of said third transistor, means for extracting an output signal from across the collector electrodes of said first and second transistors, and means for applying a common input signal between the base electrodes of said first and second transistors.
US87264A 1970-11-05 1970-11-05 Equalization circuit employing differential amplifier Expired - Lifetime US3694761A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US8726470A 1970-11-05 1970-11-05

Publications (1)

Publication Number Publication Date
US3694761A true US3694761A (en) 1972-09-26

Family

ID=22204119

Family Applications (1)

Application Number Title Priority Date Filing Date
US87264A Expired - Lifetime US3694761A (en) 1970-11-05 1970-11-05 Equalization circuit employing differential amplifier

Country Status (1)

Country Link
US (1) US3694761A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3843935A (en) * 1972-03-21 1974-10-22 Hitachi Ltd Differential amplifier
EP0064126A2 (en) * 1981-04-27 1982-11-10 International Business Machines Corporation A differential amplifier
EP0322803A2 (en) * 1987-12-24 1989-07-05 Fujitsu Limited Automatic gain control amplifier for compensating cable loss

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3843935A (en) * 1972-03-21 1974-10-22 Hitachi Ltd Differential amplifier
EP0064126A2 (en) * 1981-04-27 1982-11-10 International Business Machines Corporation A differential amplifier
EP0064126A3 (en) * 1981-04-27 1983-01-26 International Business Machines Corporation A differential amplifier
EP0322803A2 (en) * 1987-12-24 1989-07-05 Fujitsu Limited Automatic gain control amplifier for compensating cable loss
EP0322803A3 (en) * 1987-12-24 1990-11-28 Fujitsu Limited Automatic gain control amplifier for compensating cable loss

Similar Documents

Publication Publication Date Title
US2550518A (en) Control of impedance of semiconductor amplifier circuits
US3899643A (en) Telephone subset circuit
US2838612A (en) Telephone subscriber's instruments
US4143247A (en) Automatic signal level adjusting circuits for use in telephone sets
US2870271A (en) Automatic transmission regulation
US2818470A (en) Compensated transistor circuit
US4233474A (en) Telephone transmitter amplifier
US3271528A (en) Adjustable input impedance amplifier
US3745261A (en) Telephone set speech network
US3694761A (en) Equalization circuit employing differential amplifier
US4394542A (en) Telephone transmission circuit
US3708630A (en) Telephone circuits utilizing active elements
GB1563658A (en) Interface circuits
US3823273A (en) Subscriber's telephone circuit
US2209955A (en) Wave translation system
US3867576A (en) Telephone transmitter circuit
JPS643387B2 (en)
US2844667A (en) Cascade transistor amplifiers
US3748400A (en) Circuit arrangement for attenuation compensation in telecommunication subscriber stations
US3742153A (en) Telephone circuit for sidetone balance and automatic transmission level adjustment
US3974344A (en) Electronic speech circuit for a central battery telephone set
US4332984A (en) Active speech network circuit for a telephone set
US3555188A (en) Speech network for a telephone set employing an electromagnetic transducer
US3086179A (en) Transmission regulator utilizing passive variable-losser which is controlled, via circuit having expansion network, by signal level
US3188577A (en) Automatic gain control circuit for an amplifier