US3579206A - Low inductance interconnection of cryoelectric memory system - Google Patents

Low inductance interconnection of cryoelectric memory system Download PDF

Info

Publication number
US3579206A
US3579206A US784019A US3579206DA US3579206A US 3579206 A US3579206 A US 3579206A US 784019 A US784019 A US 784019A US 3579206D A US3579206D A US 3579206DA US 3579206 A US3579206 A US 3579206A
Authority
US
United States
Prior art keywords
conductors
plane
lands
shielding
insulating material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US784019A
Inventor
Robert A Grange
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
RCA Corp
Original Assignee
RCA Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by RCA Corp filed Critical RCA Corp
Application granted granted Critical
Publication of US3579206A publication Critical patent/US3579206A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N60/00Superconducting devices
    • H10N60/80Constructional details
    • H10N60/81Containers; Mountings
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S505/00Superconductor technology: apparatus, material, process
    • Y10S505/825Apparatus per se, device per se, or process of making or operating same
    • Y10S505/872Magnetic field shield

Definitions

  • ABSTRACT A length of flexible insulating material such as Mylar or Kapton having parallel conductors on one surface and including a magnetic field shield insulated from the conductors.
  • the parallel conductors are connected at one end to lines at one edge of one cryoelectric memory plane and at the other end either to lines at the corresponding edge of the next adjacent plane, or to a terminal bar whose lines and shield are similar to that of the memory plane.
  • the adjacent plane in this case, is also connected to the tenninal bar but via a second connector such as described.
  • the shield comprises side-byside diescrete conductive sections insulated from one another, each section registering with, that is, lying under (or over) a pair of conductors. Each adjacent pair of conductors is driven in such manner that one carries current in one direction and the other simultaneously" carries an equal amount of current in the opposite direction.
  • the connector of the invention comprises a length of flexible insulating material having 2n parallel conductors and including also a magnetic field shield insulated from the conductors.
  • the magnetic field shield comprises n discrete sections, each registering with, that is, lying under (or over) a pair of adjacent conductors.
  • FIG. 1 is a broken-away perspective view of portions of two memory planes and a portion of a connector according to one form of the invention joining the two planes;
  • FIGS. 2a and 2b are top and bottom views, respectively, of the connector of FIG. 1;
  • FIG. 3 is a cross section taken at an edge of a memory plane showing how the connector is joined to the plane;
  • FIG. 4 is an exploded schematic showing of two stacks of memory planes with the planes of each stack interconnected in accordance with the present invention
  • FIG. 5 is a perspective showing to help explain how the interconnection means of the invention achieves a reduction of interconnection inductance
  • FIG. 6 is a cross section through a modified form of connecting structure according to the invention.
  • each memory plane comprises a glass substrate 10 on which a lead ground plane 12 is formed.
  • a layer of insulation 14, such as one formed of silicon monoxide, is over the ground plane and the sense lines s, two of which are shown at 16, are located over this layer.
  • the next layer 18 is also insulation and there are additional lines, b lines, two of which are shown at 20 on this insulation layer.
  • the final insulation layer is 22 and the a lines 24 are present on this layer.
  • the sequence of the a, b lines is somewhat arbitrary, and the order shown in FIG. 1 is chosen for reasons of clarity.
  • the b lines 20 are at all times orthogonal to the s lines; they appear as shown, however, for reasons of clarity.
  • the interconnection structure of the present invention is shown generally at 26. It comprises a length of flexible insulating material 28 such as Mylar or Kapton.
  • Mylar is a trade name for a polyethylene terephthalate insulating film and Kapton is a trade name for a polyimide insulating film. Both names are trademarks of Dupont and both products are commercially available.
  • Parallel conductors four of which, 29-1, 29-2, 29-3 and 29-4 are shown, are located on one surface of the insulating material 28.
  • a magnetic field shield comprising discrete conductive sections, two of which are shown in part at 30 and 32, are shown located on the opposite surface of the insulation material 28.
  • each shield section is insulated from the adjacent section and is of the shape of an elongated 0 that is, it is formed with a central opening.
  • the longer legs, such as 30a and 30b, of each shield section register with, that is, they lie directly beneath the corresponding conductors 29-1 and 29-2 on the opposite surface of the insulating member 28.
  • the conductors and shield are formed of a superconductor such as lead.
  • the parallel conductors 29 are connected at one end to the a conductors on one plane and are shown connected at the opposite end to the a conductors on the immediately adjacent plane.
  • conductor 29-1 is connected at one end to the a conductor 24-1 and is connected at its opposite end to the corresponding end of the a conductor 24-la, only the end of which is visible on the next adjacent plane 10a.
  • the adjacent plane may be replaced with a terminal bar which may serve as a convenient disconnect interface between two adjacent memory planes, the ends of which both connect to opposite sides of the terminal bar; the key requirement here is that the conductors and shield of the terminal bar appear as that of a memory plane to the flexible interconnecting structure.
  • FIGS. 2a and 2b The connecting structure is shown more clearly in FIGS. 2a and 2b.
  • the parallel conductive strips 29-1, 29-2... 29-n on one surface are shown in FIG. 2a.
  • the shielding means comprising sections 30, 32 and so on, on the opposite surface of the insulating material 28, are shown in FIG. 2b.
  • the a line 24-1 is located, for the major portion of its extent, over the ground plane 12. However, the 'end of each a line is terminated in a terminal 40 which is known as a landl
  • This land 40 is fabricated by depositing a metal layer each time a metal layer is deposited during fabrication of the memory array. For example, when the lead ground plane 12 is laid down, the lead region 40a of the land is deposited. When the next metal layer, namely the s lines 16 of FIG. I are laid down, the region 4017 of the layer is deposited. This region is made of tin, just as are the s lines.
  • region 40 (40a40b and so on) is protected by a polymerized photoresist so that it is not removed by the etching chemicals. in this manner the land 40 is built up in successive layers to form a sturdy columnar structure solidly secured to the glass substrate and capable of being soldered to.
  • the interconnecting structure-26 is shown only in part in FIG. 3.
  • the conductor 29-1 is soldered to the land 40, as shown.
  • the conductive shield section 30 preferably extends over the ground plane 12. 1
  • care is taken to insure that current flowsin oneia line at the same time that current of an equal amount flows in the opposite direction in the next adcurrents flow in opposite directions in two adjacent strips such as 29 and 29-(n-I) as shown in FIG. 5.
  • the insulating material 28 is not shown in FIG. 5 and the strips and shield are shown-to be flat rather than curved. 1
  • correspondingimage currents flow in the shield section 58.
  • These image currents flow substantially entirely .on the side of the shield section 58: facing the conductors 29 thereby providing a magnetic field distribution which corresponds to a minimum in the free-energy of the structure.
  • the return paths for these image curnents are relatively very short and are indicated by the dashed arrows 62 and 64.
  • the conductors 29 may be 2 mils in width and spaced 2 mils apart so that each return path is only 2 mils in length.
  • the shield section 58 acts'as a perfect magnetic field shield forthe magnetic energy of the conductors 29 and since these conductors are much longer (of the order of 500 to 1,000 mils) than the spacing between the conductors, the inductance they-exhibit is extremely low. It should be re: called here that a-current-carrying conductor whose magnetic field is completely shielded exhibits an extremely low inductance.
  • the end regions 66 and 68 of the shield sections be located over the ground planes ⁇ of the respective memory planes as is illustrated in FIG. 3.
  • sectioned magnetic field shield has an important mechanical advantage over the use of a continuous shield.
  • the latter is unduly stressed when cycled between room temperature and liquid helium temperature and this stress can result in crazing, cracking and/or other damage to the interconnection member.
  • the use of discrete, spaced shielding sections prevents this from occurring.
  • FIG. 4 A memory system including the invention is illustrated schematically in FIG. 4. Only two of the hundreds or thousands of a drive lines are shown. Further, while for purposes of illustration, the planes are shown relatively widely spaced from one another, in practice they lie adjacent to one another. The space between the planes is determined by packaging constraints andmay be of the order of 250 to 500 mils.
  • the planes may be arranged in two groups of 16 planes each.
  • the balanced driver 70 supplies current to' and draws current from the two sets of planes throughthe baluns 72 to insure that equal and opposite current waves propagate along the two lines on each plane.
  • the operation of one form of balanced driver (shown in FIG. 4) is discussed in detail in the copending application mentioned above. Terminating resistors are not shown for reasons of clarity and it is to be understood that many other driving arrangements are possible for obtaining drive currents such as discussed herein.
  • Each pair of adjacent planes is-connected by an interconnection element such as described in detail above.
  • Each pair of adjacent planes face in opposite directions. For example, the a lines on plane L-] are shown facing downwardly as viewed in FIG.
  • the bar may comprise a length of glass 83 on which is deposited a sectioned or even a continuous ground plane 85. Insulation 87 is located over the ground plane and a plurality of parallel conductors one of which is shown at 89, are located over the insulation. The ends of each conddctor are terminated by a land, two such lands, these for the conductor 89 are shown at 89a and 89b.
  • the ground plane ,and the parallel conductors 89 are preferably formed of superconductive material such as lead.
  • the terminal bar 81 acts just like a memory plane from an electrical viewpoint, although its only function is to join the two connectors 26a and 26b.
  • the conductors 29' connect at one end to the conductors 24 (not shown) of one memory plane and connect at their other end to the respective lands such as 8% of the parallel conductors of the terminal bar.
  • the shield elements, one of which is shown at 30', are identical to the shield elements already discussed and preferably extend over the ground plane 85-of the tenninal bar at one end and over the ground plane (not shown) of the memory plane (not shown) at their other end.
  • the connector 26b is connected between the terminal bar 83 and a second memory plane similarly to the connector 26a.
  • An interconnection element for the conductive strips on two memory planes comprising, in combination:
  • n discrete, spaced magnetic field shielding elements also on said strip and insulated from said conductors, each shielding'element registering with exactly one pair of adjacent conductors and insulated from the other shielding elements, where n is an integer greater than 1.
  • each shielding element is of O-Shape and is formed with a central opening lying beneath the space between the two conductors registered with said shielding element.
  • shielding elements and conductors are formed of superconductive material.
  • shielding elements and conductors are formed of 5 superconductive material.
  • an interconnection element for electrically connecting the two planes, said element comprising;
  • shielding elements insulated from one another, equal to half the number of lands on a plane, said shielding elements lying on the opposite surface of said insulating material and each shielding element lying beneath a pair of adjacent superconductive strips.
  • each shielding element being in the shape of an elongated 0, one element of the 0 being of the same width as and lying immediately under one strip and another element of the O beingof the same 6 width as and lying underan adjacentstrip.
  • each memory plane having a ground plane and the lands on each plane extending beyond the ground plane, and each end of each elongated O-shaped shielding element lying over and insulated from a ground plane.
  • each said element comprising:
  • a terminal bar comprising an insulator, parallel conductors equal in number to the number of lands on a plane on one surface of the insulator, and a magnetic field shield on the other surface of the insulator, the conductors on the respective interconnection elements being connected at one end to the conductors of the tenninal bar and at the other end to the lands of the respective memory planes.

Abstract

A length of flexible insulating material such as Mylar or Kapton having parallel conductors on one surface and including a magnetic field shield insulated from the conductors. The parallel conductors are connected at one end to lines at one edge of one cryoelectric memory plane and at the other end either to lines at the corresponding edge of the next adjacent plane, or to a terminal bar whose lines and shield are similar to that of the memory plane. The adjacent plane, in this case, is also connected to the terminal bar but via a second connector such as described. The shield comprises side-by-side diescrete conductive sections insulated from one another, each section registering with, that is, lying under (or over) a pair of conductors. Each adjacent pair of conductors is driven in such manner that one carries current in one direction and the other ''''simultaneously'''' carries an equal amount of current in the opposite direction.

Description

United States Patent [72] Inventor [21 Appl. No. [22] Filed [45] v Patented [73] Assignee Robert A. Grange Belle Mead, NJ. 784,019
Dec. 16, 1968 May 18, 1971 RCA Corporation [54] LOW INDUCTANCE INTERCONNECTION OF CRYOELECTRIC MEMORY SYSTEM 9 Claims, 7 Drawing Figs. 52 use: 340/1734, 339/17, 340/173,'340/174 51 110.01 Gllc5/06, H05k 7/06 501 FieldofSearch 340/1731.
174(MA); 339/(lnquired), 17 (F), 19, 143; l74/(lnquired), 36, 88, l 17.] l
CRYOGENIC ASSOCIATIVE PROCESSOR PLANES;
Technical Report No. RADC-TR-65-74; Rome Air Development Center, A.F.S.C., Griffis A.F.B., N.Y.; May 1965; pp. 27 35 (340/l73.1)
Kahan, SUPERCONDUCI'IVE INTERPLANE COUPLER, IBM Technical Disclsoure Bulletin, Vol. 3 No. 10; March 1961;p. 117 (340/l73.l)
Primary Examiner-Terrell W. Fears Attorney-H. Christoffersen ABSTRACT: A length of flexible insulating material such as Mylar or Kapton having parallel conductors on one surface and including a magnetic field shield insulated from the conductors. The parallel conductors are connected at one end to lines at one edge of one cryoelectric memory plane and at the other end either to lines at the corresponding edge of the next adjacent plane, or to a terminal bar whose lines and shield are similar to that of the memory plane. The adjacent plane, in this case, is also connected to the tenninal bar but via a second connector such as described. The shield comprises side-byside diescrete conductive sections insulated from one another, each section registering with, that is, lying under (or over) a pair of conductors. Each adjacent pair of conductors is driven in such manner that one carries current in one direction and the other simultaneously" carries an equal amount of current in the opposite direction.
LOW INDUCTANCE INTERCONNECTION OF CRYOELECTRIC MEMORY SYSTEM BACKGROUND OF THE INVENTION In the hybrid cryoelectric memory system described in articles by the present inventor, Taking Cryoelectric Memories out of Cold Storage, Electronics, Apr. 17, 1967, p. Ill, and Cryoelectric Hybrid System for Very Large Random Access Memory," Proceedings of the IEEE, Oct. 1968, p. 1967, the a lines and also the d (sometimes also known as s) lines are serially connected from plane to plane of a stack of planes. These lines are relatively long and the time delay they introduce is significant compared to the width of the pulses employed to drive the lines. This delay is equal to the line length divided by the velocity with which a signal propagates down the line. It is therefore clear that one way of achieving relatively low memory access and cycle times for a fixed electronics cost is to increase as much as possible the signal propagation velocity.
In many electrical signal transmission systems, the per unit length inductance and capacitance of the transmission line along which the signal propagates is a constant. This is not the case with the cryoelectric memory system dealt with in the present application. Here, the interconnections among the planes of the stack introduce periodic inductance and capacitance discontinuities. One researcher, Dr. A. R. Sass, formerly of RCA Laboratories, has calculated that the propagation velocity v along a line such as an a line of a cryoelectric memory is ive) ear" where It is clear from equations (1) and (3) above that if the magnitude of the ratio of interconnecting inductance to memory plane length is comparable to the per unit length inductance of the a strip which lies over the memory plane, the signal propagation velocity will decrease and the cycle time will increase correspondingly. While this problem has been recognized for a considerable period, there has been no practical solution to it up to the present time and the object of this invention is to provide such a solution.
so that SUMMARY OF THE INVENTION The connector of the invention comprises a length of flexible insulating material having 2n parallel conductors and including also a magnetic field shield insulated from the conductors. The magnetic field shield comprises n discrete sections, each registering with, that is, lying under (or over) a pair of adjacent conductors.
BRIEF DESCRIPTION OF THE DRAWING FIG. 1 is a broken-away perspective view of portions of two memory planes and a portion of a connector according to one form of the invention joining the two planes;
FIGS. 2a and 2b are top and bottom views, respectively, of the connector of FIG. 1;
FIG. 3 is a cross section taken at an edge of a memory plane showing how the connector is joined to the plane;
FIG. 4 is an exploded schematic showing of two stacks of memory planes with the planes of each stack interconnected in accordance with the present invention;
FIG. 5 is a perspective showing to help explain how the interconnection means of the invention achieves a reduction of interconnection inductance; and
FIG. 6 is a cross section through a modified form of connecting structure according to the invention.
DETAILED DESCRIPTION The memory system to be described is operated at a low temperature such as that of the order of liquid helium temperature. As the means for achieving such an environment is now well understood in the art, it is not illustrated or discussed further.
Two memory planes of a stack of such planes are shown, in part, in FIG. 1. Details of the planes are given in the articles mentioned above and in a copending application by the present inventor and Peter Hsieh, application Ser. No. 736,341 for Line Terminating Circuits, filed June 12, I968. In brief, each memory plane comprises a glass substrate 10 on which a lead ground plane 12 is formed. A layer of insulation 14, such as one formed of silicon monoxide, is over the ground plane and the sense lines s, two of which are shown at 16, are located over this layer. The next layer 18 is also insulation and there are additional lines, b lines, two of which are shown at 20 on this insulation layer. The final insulation layer is 22 and the a lines 24 are present on this layer. The sequence of the a, b lines is somewhat arbitrary, and the order shown in FIG. 1 is chosen for reasons of clarity. In addition, the b lines 20 are at all times orthogonal to the s lines; they appear as shown, however, for reasons of clarity.
The interconnection structure of the present invention is shown generally at 26. It comprises a length of flexible insulating material 28 such as Mylar or Kapton. Mylar is a trade name for a polyethylene terephthalate insulating film and Kapton is a trade name for a polyimide insulating film. Both names are trademarks of Dupont and both products are commercially available. Parallel conductors, four of which, 29-1, 29-2, 29-3 and 29-4 are shown, are located on one surface of the insulating material 28. A magnetic field shield comprising discrete conductive sections, two of which are shown in part at 30 and 32, are shown located on the opposite surface of the insulation material 28. However, they may also be located on the same side of 28, provided, of course, that the shield sections are insulated from the conductors. Each shield section is insulated from the adjacent section and is of the shape of an elongated 0 that is, it is formed with a central opening. The longer legs, such as 30a and 30b, of each shield section, register with, that is, they lie directly beneath the corresponding conductors 29-1 and 29-2 on the opposite surface of the insulating member 28. The conductors and shield are formed of a superconductor such as lead.
The parallel conductors 29 are connected at one end to the a conductors on one plane and are shown connected at the opposite end to the a conductors on the immediately adjacent plane. For example, conductor 29-1 is connected at one end to the a conductor 24-1 and is connected at its opposite end to the corresponding end of the a conductor 24-la, only the end of which is visible on the next adjacent plane 10a. Note that the adjacent plane may be replaced with a terminal bar which may serve as a convenient disconnect interface between two adjacent memory planes, the ends of which both connect to opposite sides of the terminal bar; the key requirement here is that the conductors and shield of the terminal bar appear as that of a memory plane to the flexible interconnecting structure.
The connecting structure is shown more clearly in FIGS. 2a and 2b. The parallel conductive strips 29-1, 29-2... 29-n on one surface are shown in FIG. 2a. The shielding means comprising sections 30, 32 and so on, on the opposite surface of the insulating material 28, are shown in FIG. 2b.
The more detailed showing of how the connection is made appears in FIG. 3. The a line 24-1 is located, for the major portion of its extent, over the ground plane 12. However, the 'end of each a line is terminated in a terminal 40 which is known as a landl This land 40 is fabricated by depositing a metal layer each time a metal layer is deposited during fabrication of the memory array. For example, when the lead ground plane 12 is laid down, the lead region 40a of the land is deposited. When the next metal layer, namely the s lines 16 of FIG. I are laid down, the region 4017 of the layer is deposited. This region is made of tin, just as are the s lines. During the chemical etching which takes place after each deposition, region 40 (40a40b and so on) is protected by a polymerized photoresist so that it is not removed by the etching chemicals. in this manner the land 40 is built up in successive layers to form a sturdy columnar structure solidly secured to the glass substrate and capable of being soldered to.
g The interconnecting structure-26 is shown only in part in FIG. 3. The conductor 29-1 is soldered to the land 40, as shown. The conductive shield section 30 preferably extends over the ground plane 12. 1 In the operation of'the memory, care is taken to insure that current flowsin oneia line at the same time that current of an equal amount flows in the opposite direction in the next adcurrents flow in opposite directions in two adjacent strips such as 29 and 29-(n-I) as shown in FIG. 5. For purposes of clarity of illustration, the insulating material 28 is not shown in FIG. 5 and the strips and shield are shown-to be flat rather than curved. 1
In response to the two drive current waves which propagate in the conductive strips 29 in the directions indicated by arrows 50 and 52 in FIG. 5, correspondingimage currents, indicated by arrows 54 and 56, flow in the shield section 58. These image currents flow substantially entirely .on the side of the shield section 58: facing the conductors 29 thereby providing a magnetic field distribution which corresponds to a minimum in the free-energy of the structure. The return paths for these image curnents are relatively very short and are indicated by the dashed arrows 62 and 64.. For example, the conductors 29 may be 2 mils in width and spaced 2 mils apart so that each return path is only 2 mils in length. 'Except for these return paths, the shield section 58 acts'as a perfect magnetic field shield forthe magnetic energy of the conductors 29 and since these conductors are much longer (of the order of 500 to 1,000 mils) than the spacing between the conductors, the inductance they-exhibit is extremely low. It should be re: called here that a-current-carrying conductor whose magnetic field is completely shielded exhibits an extremely low inductance.
While not essential, it is preferablethat the end regions 66 and 68 of the shield sections be located over the ground planes {of the respective memory planes as is illustrated in FIG. 3. The
reason is to provide additional magnetic field shielding for 'even these very small image return paths.
, The use of discrete shielding sections for the interconnection member 26 rather than a continuous shield has a number tion. In contrast, if a continuous magnetic field shield were employed for the interconnection member, there would be edge effects. The conductors close to the edges of the member would exhibit a somewhat different value of inductance than the conductors at the center of the member. This would be disadvantageous as it would mean that the propagation velocity of the memory drive currents would be address dependent," that is, the time required to access one memory location could be different than that required to access another memory location, especially since the efiect would be cumula V tive over many planes.
It has also been found that the sectioned magnetic field shield, as shown, has an important mechanical advantage over the use of a continuous shield. The latter is unduly stressed when cycled between room temperature and liquid helium temperature and this stress can result in crazing, cracking and/or other damage to the interconnection member. The use of discrete, spaced shielding sections prevents this from occurring.
A memory system including the invention is illustrated schematically in FIG. 4. Only two of the hundreds or thousands of a drive lines are shown. Further, while for purposes of illustration, the planes are shown relatively widely spaced from one another, in practice they lie adjacent to one another. The space between the planes is determined by packaging constraints andmay be of the order of 250 to 500 mils.
The planes may be arranged in two groups of 16 planes each. The balanced driver 70 supplies current to' and draws current from the two sets of planes throughthe baluns 72 to insure that equal and opposite current waves propagate along the two lines on each plane. The operation of one form of balanced driver (shown in FIG. 4) is discussed in detail in the copending application mentioned above. Terminating resistors are not shown for reasons of clarity and it is to be understood that many other driving arrangements are possible for obtaining drive currents such as discussed herein. Each pair of adjacent planes is-connected by an interconnection element such as described in detail above. Each pair of adjacent planes face in opposite directions. For example, the a lines on plane L-] are shown facing downwardly as viewed in FIG. 4, whereas the 0 lines on plane L-2 are shown facing upwardly as viewed in .FIG. 4. The a lines on the plane L-3 face downwardly, whereas the a lines on the plane L-2 face upwardly, and so on. FlG. 6 shows the arrangement mentioned briefly above employinga terminal bar 81. The bar may comprise a length of glass 83 on which is deposited a sectioned or even a continuous ground plane 85. Insulation 87 is located over the ground plane and a plurality of parallel conductors one of which is shown at 89, are located over the insulation. The ends of each conddctor are terminated by a land, two such lands, these for the conductor 89 are shown at 89a and 89b. The ground plane ,and the parallel conductors 89 are preferably formed of superconductive material such as lead.
The terminal bar 81 acts just like a memory plane from an electrical viewpoint, although its only function is to join the two connectors 26a and 26b. The conductors 29' connect at one end to the conductors 24 (not shown) of one memory plane and connect at their other end to the respective lands such as 8% of the parallel conductors of the terminal bar. The shield elements, one of which is shown at 30', are identical to the shield elements already discussed and preferably extend over the ground plane 85-of the tenninal bar at one end and over the ground plane (not shown) of the memory plane (not shown) at their other end. The connector 26b is connected between the terminal bar 83 and a second memory plane similarly to the connector 26a.
We claim:
1. An interconnection element for the conductive strips on two memory planes comprising, in combination:
a strip of flexible insulating material;
2n spaced, parallel. conductors on said strip; and
n discrete, spaced magnetic field shielding elements also on said strip and insulated from said conductors, each shielding'element registering with exactly one pair of adjacent conductors and insulated from the other shielding elements, where n is an integer greater than 1.
2. An interconnection element as set forth in claim I, wherein each shielding element is of O-Shape and is formed with a central opening lying beneath the space between the two conductors registered with said shielding element.
3. An interconnection element as set forth in claim 1,
wherein said shielding elements and conductors are formed of superconductive material.
4. An interconnectionelernent as set forth in claim 2,
wherein said shielding elements and conductors are formed of 5 superconductive material.
5. An interconnection element as set forth in claim I, wherein the spaced parallel conductors are on one surface of the strip of insulating material and the magnetic field shielding elements are on the opposite surface.
6. ln combination:
two superconductor memory planes stacked one over the other and facing in opposite directions, each having at one surface thereof conductors terminated at an edge of the plane by lands; and
an interconnection element for electrically connecting the two planes, said element comprising;
a length'of flexible insulating material;
a plurality, equal in number to the number of lands on a plane, of parallel superconductive strips, each joined at one end to a land on one plane and at the other end to a land on the other plane, said strips being located on one surface of said insulating material; and
a plurality of shielding elements, insulated from one another, equal to half the number of lands on a plane, said shielding elements lying on the opposite surface of said insulating material and each shielding element lying beneath a pair of adjacent superconductive strips.
7. In the combination set forth in claim 6, each shielding element being in the shape of an elongated 0, one element of the 0 being of the same width as and lying immediately under one strip and another element of the O beingof the same 6 width as and lying underan adjacentstrip.
8. In the combination set forth in claim 7, each memory plane having a ground plane and the lands on each plane extending beyond the ground plane, and each end of each elongated O-shaped shielding element lying over and insulated from a ground plane. 1
9. in combination:
two superconductor memory planes stacked one over the other and facing in opposite directions, each having at one surface thereof conductors terminated at an edge of the plane by lands;
two interconnection elements for electrically connecting the two planes, each said element comprising:
a length of flexible insulating material;
a plurality, equal in number to the number of lands on a plane, of parallel superconductive strips, said strips being located on one surface of said insulating material; and
a plurality of shielding elements, insulated from one. another, equal to half the number of lands on a plane, each such element on the opposite surface of said insulating material and beneath a pair of adjacent superconductor strips; and
a terminal bar comprising an insulator, parallel conductors equal in number to the number of lands on a plane on one surface of the insulator, and a magnetic field shield on the other surface of the insulator, the conductors on the respective interconnection elements being connected at one end to the conductors of the tenninal bar and at the other end to the lands of the respective memory planes.

Claims (9)

1. An interconnection element for the conductive strips on two memory planes comprising, in combination: a strip of flexible insulating material; 2n spaced, parallel conductors on said strip; and n discrete, spaced magnetic field shielding elements also on said strip and insulated from said conductors, each shielding element registering with exactly one pair of adjacent conductors and insulated from the other shielding elements, where n is an integer greater than 1.
2. An interconnection element as set forth in claim 1, wherein each shielding element is of O-shape and is formed with a central opening lying beneath the space between the two conductors registered with said shielding element.
3. An interconnection element as set forth in claim 1, wherein said shielding elements and conductors are formed of superconductive material.
4. An interconnection element as set forth in claim 2, wherein said shielding elements and conductors are formed of superconductive material.
5. An interconnection element as set forth in claim 1, wherein the spaced parallel conductors are on one surface of the strip of insulating material and the magnetic field shielding elements are on the opposite surface.
6. In combination: two superconductor memory planes stacked one over the other and facing in opposite directions, each having at one surface thereof conductors terminated at an edge of the plane by lands; and an interconnection element for electrically connecting the two planes, said element comprising; a length of flexible insulating material; a plurality, equal in number to the number of lands on a plane, of parallel superconductive strips, each joined at one end to a land on one plane and at the other end to a land on the other plane, said strips being located on one surface of said insulating material; and a plurality of shielding elements, insulated from one another, equal to half the number of lands on a plane, said shielding elements lying on the opposite surface of said insulating material and each shielding element lying beneAth a pair of adjacent superconductive strips.
7. In the combination set forth in claim 6, each shielding element being in the shape of an elongated O, one element of the O being of the same width as and lying immediately under one strip and another element of the O being of the same width as and lying under an adjacent strip.
8. In the combination set forth in claim 7, each memory plane having a ground plane and the lands on each plane extending beyond the ground plane, and each end of each elongated O-shaped shielding element lying over and insulated from a ground plane.
9. In combination: two superconductor memory planes stacked one over the other and facing in opposite directions, each having at one surface thereof conductors terminated at an edge of the plane by lands; two interconnection elements for electrically connecting the two planes, each said element comprising: a length of flexible insulating material; a plurality, equal in number to the number of lands on a plane, of parallel superconductive strips, said strips being located on one surface of said insulating material; and a plurality of shielding elements, insulated from one another, equal to half the number of lands on a plane, each such element on the opposite surface of said insulating material and beneath a pair of adjacent superconductor strips; and a terminal bar comprising an insulator, parallel conductors equal in number to the number of lands on a plane on one surface of the insulator, and a magnetic field shield on the other surface of the insulator, the conductors on the respective interconnection elements being connected at one end to the conductors of the terminal bar and at the other end to the lands of the respective memory planes.
US784019A 1968-12-16 1968-12-16 Low inductance interconnection of cryoelectric memory system Expired - Lifetime US3579206A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US78401968A 1968-12-16 1968-12-16

Publications (1)

Publication Number Publication Date
US3579206A true US3579206A (en) 1971-05-18

Family

ID=25131103

Family Applications (1)

Application Number Title Priority Date Filing Date
US784019A Expired - Lifetime US3579206A (en) 1968-12-16 1968-12-16 Low inductance interconnection of cryoelectric memory system

Country Status (1)

Country Link
US (1) US3579206A (en)

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS49102949U (en) * 1972-12-26 1974-09-04
US4008938A (en) * 1975-08-11 1977-02-22 International Telephone And Telegraph Corporation Electrical connector
US4026011A (en) * 1975-08-28 1977-05-31 Burroughs Corporation Flexible circuit assembly
US4145584A (en) * 1976-04-28 1979-03-20 Otterlei Jon L Flexible keyboard switch with integral spacer protrusions
US4404489A (en) * 1980-11-03 1983-09-13 Hewlett-Packard Company Acoustic transducer with flexible circuit board terminals
US4467237A (en) * 1980-06-25 1984-08-21 Commissariat A L'energie Atomique Multielement ultrasonic probe and its production process
US4531285A (en) * 1983-03-21 1985-07-30 The United States Of America As Represented By The Secretary Of The Navy Method for interconnecting close lead center integrated circuit packages to boards
US4771366A (en) * 1987-07-06 1988-09-13 International Business Machines Corporation Ceramic card assembly having enhanced power distribution and cooling
US4806892A (en) * 1987-11-09 1989-02-21 Trw Inc. Inclined RF connecting strip
US4901039A (en) * 1989-03-06 1990-02-13 The United States Of America As Represented By The Secretary Of The Navy Coupled strip line circuit
US4990724A (en) * 1989-12-04 1991-02-05 Motorola, Inc. Method and apparatus for electrically interconnecting opposite sides of a flex circuit
US5110298A (en) * 1990-07-26 1992-05-05 Motorola, Inc. Solderless interconnect
US5168430A (en) * 1988-04-22 1992-12-01 Robert Bosch Gmbh Flexible printed circuit connecting means for at least one hybrid circuit structure and a printed circuit board
US5198965A (en) * 1991-12-18 1993-03-30 International Business Machines Corporation Free form packaging of specific functions within a computer system
US5225633A (en) * 1991-10-04 1993-07-06 The United States Of America As Represented By The Secretary Of The Air Force Bridge chip interconnect system
US5267126A (en) * 1991-03-28 1993-11-30 The Whitaker, Corporation Electrical interconnection system
US5428891A (en) * 1992-06-02 1995-07-04 Digital Equipment Corporation Method of making an electrical interconnect device
US5500489A (en) * 1994-07-26 1996-03-19 The Whitaker Corporation Cable for electronic retailing applications
US5525760A (en) * 1993-03-30 1996-06-11 The United States Of America As Represented By The United States Department Of Energy Fan-fold shielded electrical leads
US5563619A (en) * 1993-03-22 1996-10-08 Ncr Corporation Liquid crystal display with integrated electronics
US5607793A (en) * 1990-11-27 1997-03-04 Alexandres; Richard B. Flexible welding board for battery pack
US5767623A (en) * 1995-09-11 1998-06-16 Planar Systems, Inc. Interconnection between an active matrix electroluminescent display and an electrical cable
US6027347A (en) * 1995-10-26 2000-02-22 Reichle + De Massari Ag Elektro-Ingenieure Process and arrangement for connecting a plurality of mutually remote electric contact points
US6344616B1 (en) * 1999-06-28 2002-02-05 Nec Corporation Cable capable of connecting between integrated circuit elements in a reduced space
US20020157865A1 (en) * 2001-04-26 2002-10-31 Atsuhito Noda Flexible flat circuitry with improved shielding
US6710256B2 (en) * 2000-12-06 2004-03-23 Agilent Technologies, Inc. Apparatus for connecting high-frequency circuit boards provided with connecting electrodes formed on bar-shaped member
US6784375B2 (en) * 1999-07-30 2004-08-31 Denso Corporation Interconnection structure for interconnecting printed circuit boards
US6867668B1 (en) * 2002-03-18 2005-03-15 Applied Micro Circuits Corporation High frequency signal transmission from the surface of a circuit substrate to a flexible interconnect cable
US20070040626A1 (en) * 2002-03-18 2007-02-22 Applied Micro Circuits Corporation Flexible interconnect cable with coplanar waveguide
US7348494B1 (en) * 2000-12-15 2008-03-25 Nortel Networks Limited Signal layer interconnects
US20090186496A1 (en) * 2008-01-17 2009-07-23 Hon Hai Precision Ind. Co., Ltd. Board-to-board connector assembly having pull tab
US20090279274A1 (en) * 2004-12-31 2009-11-12 Martin Joseph Agnew Circuit boards
EP2178354A1 (en) * 2008-10-16 2010-04-21 Osram Gesellschaft mit Beschränkter Haftung A method of connecting printed circuit boards and corresponding arrangement
US20110121922A1 (en) * 2002-03-18 2011-05-26 Qualcomm Incorporated Flexible interconnect cable for an electronic assembly

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3179904A (en) * 1962-12-05 1965-04-20 Ibm Flexible multiconductor transmission line utilizing alternate conductors as crosstalk shields
US3201767A (en) * 1960-09-23 1965-08-17 Int Computers & Tabulators Ltd Magnetic storage devices
US3221286A (en) * 1961-07-31 1965-11-30 Sperry Rand Corp Connector for printed circuit strip transmission line
US3459879A (en) * 1967-05-29 1969-08-05 Hughes Aircraft Co Flexible multiflat conductor characteristic impedance cable

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3201767A (en) * 1960-09-23 1965-08-17 Int Computers & Tabulators Ltd Magnetic storage devices
US3221286A (en) * 1961-07-31 1965-11-30 Sperry Rand Corp Connector for printed circuit strip transmission line
US3179904A (en) * 1962-12-05 1965-04-20 Ibm Flexible multiconductor transmission line utilizing alternate conductors as crosstalk shields
US3459879A (en) * 1967-05-29 1969-08-05 Hughes Aircraft Co Flexible multiflat conductor characteristic impedance cable

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Kahan, SUPERCONDUCTIVE INTERPLANE COUPLER, IBM Technical Disclsoure Bulletin, Vol. 3 No. 10; March 1961; p. 117 (340/173.1) *
Pritchard, FABRICATION AND TESTING OF CRYOGENIC ASSOCIATIVE PROCESSOR PLANES; Technical Report No. RADC-TR-65-74; Rome Air Development Center, A.F.S.C., Griffis A.F.B., N.Y.; May 1965; pp. 27 35 (340/173.1) *

Cited By (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS49102949U (en) * 1972-12-26 1974-09-04
US4008938A (en) * 1975-08-11 1977-02-22 International Telephone And Telegraph Corporation Electrical connector
US4026011A (en) * 1975-08-28 1977-05-31 Burroughs Corporation Flexible circuit assembly
US4145584A (en) * 1976-04-28 1979-03-20 Otterlei Jon L Flexible keyboard switch with integral spacer protrusions
US4467237A (en) * 1980-06-25 1984-08-21 Commissariat A L'energie Atomique Multielement ultrasonic probe and its production process
US4404489A (en) * 1980-11-03 1983-09-13 Hewlett-Packard Company Acoustic transducer with flexible circuit board terminals
US4531285A (en) * 1983-03-21 1985-07-30 The United States Of America As Represented By The Secretary Of The Navy Method for interconnecting close lead center integrated circuit packages to boards
US4771366A (en) * 1987-07-06 1988-09-13 International Business Machines Corporation Ceramic card assembly having enhanced power distribution and cooling
US4806892A (en) * 1987-11-09 1989-02-21 Trw Inc. Inclined RF connecting strip
US5168430A (en) * 1988-04-22 1992-12-01 Robert Bosch Gmbh Flexible printed circuit connecting means for at least one hybrid circuit structure and a printed circuit board
US4901039A (en) * 1989-03-06 1990-02-13 The United States Of America As Represented By The Secretary Of The Navy Coupled strip line circuit
US4990724A (en) * 1989-12-04 1991-02-05 Motorola, Inc. Method and apparatus for electrically interconnecting opposite sides of a flex circuit
US5110298A (en) * 1990-07-26 1992-05-05 Motorola, Inc. Solderless interconnect
US5607793A (en) * 1990-11-27 1997-03-04 Alexandres; Richard B. Flexible welding board for battery pack
US5267126A (en) * 1991-03-28 1993-11-30 The Whitaker, Corporation Electrical interconnection system
US5225633A (en) * 1991-10-04 1993-07-06 The United States Of America As Represented By The Secretary Of The Air Force Bridge chip interconnect system
US5198965A (en) * 1991-12-18 1993-03-30 International Business Machines Corporation Free form packaging of specific functions within a computer system
US5428891A (en) * 1992-06-02 1995-07-04 Digital Equipment Corporation Method of making an electrical interconnect device
US5563619A (en) * 1993-03-22 1996-10-08 Ncr Corporation Liquid crystal display with integrated electronics
US5525760A (en) * 1993-03-30 1996-06-11 The United States Of America As Represented By The United States Department Of Energy Fan-fold shielded electrical leads
US5500489A (en) * 1994-07-26 1996-03-19 The Whitaker Corporation Cable for electronic retailing applications
US5767623A (en) * 1995-09-11 1998-06-16 Planar Systems, Inc. Interconnection between an active matrix electroluminescent display and an electrical cable
US6027347A (en) * 1995-10-26 2000-02-22 Reichle + De Massari Ag Elektro-Ingenieure Process and arrangement for connecting a plurality of mutually remote electric contact points
US6344616B1 (en) * 1999-06-28 2002-02-05 Nec Corporation Cable capable of connecting between integrated circuit elements in a reduced space
US6784375B2 (en) * 1999-07-30 2004-08-31 Denso Corporation Interconnection structure for interconnecting printed circuit boards
US6710256B2 (en) * 2000-12-06 2004-03-23 Agilent Technologies, Inc. Apparatus for connecting high-frequency circuit boards provided with connecting electrodes formed on bar-shaped member
US7348494B1 (en) * 2000-12-15 2008-03-25 Nortel Networks Limited Signal layer interconnects
US20020157865A1 (en) * 2001-04-26 2002-10-31 Atsuhito Noda Flexible flat circuitry with improved shielding
US20070040626A1 (en) * 2002-03-18 2007-02-22 Applied Micro Circuits Corporation Flexible interconnect cable with coplanar waveguide
US8044746B2 (en) 2002-03-18 2011-10-25 Qualcomm Incorporated Flexible interconnect cable with first and second signal traces disposed between first and second ground traces so as to provide different line width and line spacing configurations
US6867668B1 (en) * 2002-03-18 2005-03-15 Applied Micro Circuits Corporation High frequency signal transmission from the surface of a circuit substrate to a flexible interconnect cable
US20080116988A1 (en) * 2002-03-18 2008-05-22 Applied Micro Circuits Corporation Flexible interconnect cable for an electronic assembly
US7336139B2 (en) 2002-03-18 2008-02-26 Applied Micro Circuits Corporation Flexible interconnect cable with grounded coplanar waveguide
US8847696B2 (en) 2002-03-18 2014-09-30 Qualcomm Incorporated Flexible interconnect cable having signal trace pairs and ground layer pairs disposed on opposite sides of a flexible dielectric
US7719378B2 (en) 2002-03-18 2010-05-18 Qualcomm Incorporated Flexible interconnect cable for an electronic assembly
US20100201462A1 (en) * 2002-03-18 2010-08-12 Qualcomm Incorporated Flexible interconnect cable for an electronic assembly
US20110121922A1 (en) * 2002-03-18 2011-05-26 Qualcomm Incorporated Flexible interconnect cable for an electronic assembly
US20090279274A1 (en) * 2004-12-31 2009-11-12 Martin Joseph Agnew Circuit boards
US8076591B2 (en) * 2004-12-31 2011-12-13 Bae Systems Plc Circuit boards
US20090186496A1 (en) * 2008-01-17 2009-07-23 Hon Hai Precision Ind. Co., Ltd. Board-to-board connector assembly having pull tab
US20100099276A1 (en) * 2008-10-16 2010-04-22 Osram Gesellschaft Mit Beschraenkter Haftung Method of connecting printed circuit boards and corresponding arrangment
US8482928B2 (en) 2008-10-16 2013-07-09 Osram Gesellschaft Mit Beschrankter Haftung Method of connecting printed circuit boards and corresponding arrangement
EP2178354A1 (en) * 2008-10-16 2010-04-21 Osram Gesellschaft mit Beschränkter Haftung A method of connecting printed circuit boards and corresponding arrangement

Similar Documents

Publication Publication Date Title
US3579206A (en) Low inductance interconnection of cryoelectric memory system
US3769702A (en) 3d-coaxial memory construction and method of making
US3312878A (en) High speed packaging of miniaturized circuit modules
US3812402A (en) High density digital systems and their method of fabrication with liquid cooling for semi-conductor circuit chips
US3643135A (en) Triaxially expandable circuit arrays
US3448344A (en) Mosaic of semiconductor elements interconnected in an xy matrix
US3638202A (en) Access circuit arrangement for equalized loading in integrated circuit arrays
US3134930A (en) Microminiature circuitry
US2900624A (en) Magnetic memory device
US3439109A (en) Thin film magnetic stores using printed electric circuits
US3947831A (en) Word arrangement matrix memory of high bit density having a magnetic flux keeper
US3499215A (en) Capacitive fixed memory system
US3486076A (en) Printed circuit assembly with interconnection modules
US3125746A (en) broadbenf
US3407357A (en) Planar interconnecting network avoiding signal path crossovers
US3161859A (en) Modular memory structures
US3249818A (en) D. c. power distribution arrangement for high frequency applications
US3172084A (en) Superconductor memory
US3157857A (en) Printed memory circuit
US3418641A (en) Electrical distribution system
US3206648A (en) Coordinate array structure
US3172086A (en) Cryoelectric memory employing a conductive sense plane
US5161980A (en) Electrical interconnection of circuit devices
US3708874A (en) Method of making a batch fabricated magnetic memory
US5475568A (en) Power supply structure for multichip package