US2799637A - Method for electrolytic etching - Google Patents

Method for electrolytic etching Download PDF

Info

Publication number
US2799637A
US2799637A US477034A US47703454A US2799637A US 2799637 A US2799637 A US 2799637A US 477034 A US477034 A US 477034A US 47703454 A US47703454 A US 47703454A US 2799637 A US2799637 A US 2799637A
Authority
US
United States
Prior art keywords
etching
jet
wafer
semiconductive
coating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US477034A
Inventor
Richard A Williams
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Space Systems Loral LLC
Original Assignee
Philco Ford Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philco Ford Corp filed Critical Philco Ford Corp
Priority to US477034A priority Critical patent/US2799637A/en
Priority to GB31594/55A priority patent/GB814364A/en
Application granted granted Critical
Publication of US2799637A publication Critical patent/US2799637A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25FPROCESSES FOR THE ELECTROLYTIC REMOVAL OF MATERIALS FROM OBJECTS; APPARATUS THEREFOR
    • C25F3/00Electrolytic etching or polishing
    • C25F3/02Etching
    • C25F3/14Etching locally
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25FPROCESSES FOR THE ELECTROLYTIC REMOVAL OF MATERIALS FROM OBJECTS; APPARATUS THEREFOR
    • C25F3/00Electrolytic etching or polishing
    • C25F3/02Etching
    • C25F3/12Etching of semiconducting materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • H01L21/2885Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3063Electrolytic etching

Definitions

  • the present invention relates to etching and, while of broader applicability, is particularly concerned with an improved method for utilizing jet etching to shape semiconductive bodies or structures suitable for use in electrical circuit devices, the method being particularly characterized in that the configurations of said struc- Important advances have recently been. made in this art and, specifically, in the use of electrolytic jet etching to provide the aforesaid regions, or laminae, of very minute and accurately controlled thickness.
  • electrolytic jet etching to provide the aforesaid regions, or laminae, of very minute and accurately controlled thickness.
  • my invention has as an objectprovision of an improved method for producing cavities of ac curately controlled depth and of limited area, in semiconductive bodies having parallel opposed surfaces.
  • my invention contemplates a method'in which a jet of electrolytic etchant is directed against a surface portion of a body of semiconductivematerial, which portion has been provided with a coating of metal the etching of which can be controlled and prevented by the application of suitable electrical potentials.
  • a jet of electrolytic etchant is directed against a surface portion of a body of semiconductivematerial, which portion has been provided with a coating of metal the etching of which can be controlled and prevented by the application of suitable electrical potentials.
  • the coating of metal serves as a protective surface or sheet limiting the etched area and preventing the undesired or random etching referred to above.
  • Figure 1 is a flow-type diagram representing, schematically and sequentially, the steps of the method as practiced in accordance: With one aspect of the invention
  • Figure 2 is a flow-type diagram illustrative of the sequential steps contemplated by the invention in accordance with the practice of another aspect of the method concept;
  • Figure 3 is afragmentary, sectional view illustrative of the flow of etchant across a semiconductive body during etching thereof, the view illustrating the manner in which the etchant normally spreads from the region of jet impingement toward an adjacent annular zone or region;
  • Figure 4 is a fragmentary, sectional view illustrating the problem which has been referred to as random etching.
  • Figure 5 is a schematic representation of apparatus suitable for practicing a method in accordance with this invention.
  • the apparatus of Figure 5 may conveniently be employed. It will be understood that this figure is presented for explanatory purposes and that the various components thereof are not necessarily to the same scale; in particular the semiconductive body or wafer 16 is, in the interest of clarity, greatly magnified as compared with the other elements appearing in the figure.
  • the water 10 may be composed of any suitable semiconductive material, as for example N-type germanium, it being understood that other materials such as silicon may also be used. Such materials are now well known in the art and, since the invention is not concerned with the ma terials per se except insofar as they are modified by the operation of the method of the invention, description of said materials is not required herein.
  • FIG 3 there is illustrated, fragmentarily, a semi conductive body or water 10a, the wafer being shown during the etching of a cavity therein.
  • the wafer which is of the unplated type utilized prior to the present invention, is etched through the agency of a jet 14 of suitable etchant, said jet being formed by a nozzle represented diagrammatically at 15.
  • FIG. 5 there is illustrated, for exemplary purposes, a pumping circuit adapted to form opposed jets 2t) and 21, the conduits which define the circuit being comprised, for example, of glass and including identical nozzles 22 and 23 having a substantially circular aperture of a very small diameter, for example 6 or 8 mils.
  • the nozzles 22 and 23 are, respectively, fed by conduits 24 and 25 which comprise branched extensions of a conduit 26 within which is disposed a fluid pump 27, of any suitable type.
  • the apparatus includes a reservoir 28 arranged to serve as a source of the electrolyte 29 impingent upon the wafer 10.
  • Preferably all portions of the apparatus which come in contact with the electrolyte are substantially non-reactive therewith, in order to avoid contamination of the solution.
  • the electrolyte 29 may comprise any of a large variety of readily ionizable metal salt solutions.
  • I employ a 0.1 normal solution of indium trichloride, this being a material which will also etch the gold or other noble metal utilized as a coating for the wafer or body, as will presently be described.
  • Electric current is supplied between the jets 20 and 21 and the wafer 10, by means of potential source 30, a current regulating resistor 31, a switch 32, and leads 33 and 34.
  • the electrical circuit is completed by connecting lead 33 to the wafer 10 and by attaching lead 34 to an electrode 35 which is disposed within the conduit 26, said electrode being non-reactive with the etchant and, suitably, comprising by way of example a small platinum block or sheet.
  • the present invention is concerned with the etching of body or wafer 10, it will be understood that in the preferred practice of the complete method for fabri eating semi-conductive circuit devices it may be desired to utilize the same electrolyte which is used for etching, in the plating of metal within the cavity formed by the etching process.
  • the electrolyte will ordinarily be a salt of the metal deposited, for example indium trichloride as referred to above.
  • the plating proc ess necessitates reversal of the current flowing in the above described circuit and, if such plating is to be resorted to, switch means suitable for reversing the flow of current may be provided. For the purposes of this invention it is not necessary to illustrate such switch means in the accompanying drawing.
  • FIG. 1 Beginning at the left-hand portion of Figure 1 (station 1 of the flow diagram) there is illustrated a germanium block or wafer 10 of the kind required for practice of the present invention. To this wafer there is soldered or otherwise aflixed a suitable base contact 36 (station 2) and, at station 3, there is represented the providing of a plating of metal upon the wafer 10, which metal is of a type the etching of which can be controlled by the application of a suitable potential. This coating or plating is illustrated at 37 and, in the preferred practice of the in-.
  • vention comprises a layer of gold about 0.0002 inch in thickness.
  • Application of the coating can be accomplished by any one of a number of known techniques. If plating is resorted to I prefer to employ a solution including ethylene glycol, hydrochloric acid, and auric chloride. While certain advantages of the invention may be achieved by' effecting less than complete plating or coating of the Wafer, it will be appreciated that, in addition to preventing undesired etching during the pilot step, a complete overall coating has the advantage of resulting in extremely low resistance between the semiconductive base material and the ohmic contact element 36. Additionally a complete coating results in protecting the surface of the semiconductive body against contamination.
  • the next step in the method illustrated in Figure 1, that is, a method involving the pilot etch technique is to subject the wafer to the initial or pilot etch, directing the etchant against the wafer until perforation of the wafer occurs, as is indicated at 38.
  • a pair of opposed jets 20a and 21a are used, with the result that the wafer is perforated in the region of its mid-plane.
  • etching is limited to a relatively restricted region underlying and closely adjacent to the jets, with the result that the plane-parallel relation of the opposed surfaces of the wafer is maintained.
  • the solution which comprises the etchant has a relatively high electrical resistance most of the current which flows from the jets to the wafer passes into and through the protective metal layer in the region of the jet stream and does not flow through or attack the outlying sections of metal surrounding the region referred to. For this reason removal of the gold and consequent etching of the underlying germanium is limited to an area which can be predetermined by controlling the current flow through the agency of the current-regulating resistor 31.
  • jets 39 and 40 are formed and directed against the opposite faces of the wafer in a region spaced somewhat from the region of the pilot etch, and etching by said jets 39 and 40 is continued, as appears at station 6, for a predetermined period of time somewhat shorter than the time required to produce the substantial perforation referred to above, and shown at 38.
  • the protective metal layer has prevented undesired etching of the wafer in the region of the final cavities 11 and 12, it is possible to form residual laminae of known and controlled thickness, reproducibly and on a mass-production basis.
  • the transistor is completed, as shown at the final station 7, by depositing at the base of each of the final cavities a small dot of indium to which is attached a suitable conductor. These indium dots are shown at 41 and 42, and as indicated above they may be provided by the simple expedient of reversing the current flow through the indium trichloride solution.
  • the techniques of the invention may also be utilized is removed or etched in accordance with inthe manufacture. of a diode, for example a Zener diode and; to accomplish this purpose, a single jet is employed as appears in Figure 2.
  • a diode for example a Zener diode and; to accomplish this purpose, a single jet is employed as appears in Figure 2.
  • a block or Wafer of germanium, shown at 43 is employed, this wafer being subjected to the method steps of providing a suitable base contact shown at 36a, (station 2), and by providing a coating 37a of gold (station 3) against which is directed a-jet 44 (see station 4, Figure 2).
  • This single jet is employed, to etch a cavity 45 (station 5) withinwhich may be deposited (station 6) a minute dot of germanium 46, comprising one electrode of the diode.
  • the presence of the gold coating is nonethe-less advantageous since it results in confining the area of etch to a smaller region. If a similar jet were applied to uncoated germanium there would result a material reduction in the thickness of the wafer throughout a substantially greater area.
  • the extended and undesired etching of the wafer would occur by virtue of the fact that the etching current would be applied throughout a relatively large area, since the electrical resistance of the uncoated germanium, and of the etchant, are more nearly equal than are the resistance values of the gold coating as compared with that of the etchant.
  • a method for producing localized electrolytic etching of a body of semiconductive material comprising the steps of coating a surface portion of said body with a layer of a noble metal less susceptible to electrolytic etching than said material, forming a jet of electrolytic etchant and jet-electrolytically etching through said layer and into said body, whereby the area of the opening of the cavity formed in said body is substantially equal to the area of the opening etched in said layer.
  • the method which comprises: coating surface portions of said body of semiconductive material with a noble metal substantially less susceptible to electrolytic etching than said semiconductive material; forming a jet of electrolytic etchant; directing said jet against a coated surface portion of said body while applying a suitable potential between said jet and said body to produce etching of the metal coating and subsequent perforation thereof in the region of jet impingement and etching the underlying body to produce the desired cavity, the lesser susceptible of said metal to etching insuring that etching of the body is substantially limited to the region bounded by edge portions of the perforation formed in the metal coating.
  • the steps which comprise: providing a body of such material surface portions of which have been coated with a noble metal substantially less susceptible to electrolytic etching than said semiconductive material; forming a jet of electrolytic etchant; directing said jet against a coated surface portion of said body; applying a suitable potential be tween said jet and said body to produce etching and subsequent perforation of said metal in an area substantially corresponding to the predetermined surface portion of the underlying body to be etched; and continuing to direct the jet of etchant against said semiconductive material to etch the latter, the lesser susceptibility of said metal coating insuring that etching of said material is substantially limited to that region underlying the perforation in the metal coating.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Electrochemistry (AREA)
  • Materials Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Weting (AREA)

Description

y 6, 1957 R. A. WILLIIAMS 2,799,637
METHOD FOR ELECTROLYTIC ETCHING Filed Dec. 22, 1954 2 Sheets-Sheet l mama F/QnZ.
iA\\\ vv IN V EN TOR.
y 1957 R. A. WILLIAMS I 2,799,637
METHOD FOR ELECTROLYTIC wcamc Filed D80. 22, 1954 2 Sheets-Sheet 2 INVENTOR. R/CHHRO H. LU/LL/fl/TJS 2,799,637 METnon non ELECTROLYTIC ETCHING Richard A. Williams, Collingswood, N. J., assignor to Philco Corporation, Philadelphia, Pa., a corporation of Pennsylvania Application December 22, 1954, Serial No. 477 ,034 Claims. (Cl. 204-143) The present invention relates to etching and, while of broader applicability, is particularly concerned with an improved method for utilizing jet etching to shape semiconductive bodies or structures suitable for use in electrical circuit devices, the method being particularly characterized in that the configurations of said struc- Important advances have recently been. made in this art and, specifically, in the use of electrolytic jet etching to provide the aforesaid regions, or laminae, of very minute and accurately controlled thickness. For example in the co-pending application of Tiley and Williams, entitled, semiconductive Devices and Methods for the Fabrication Thereof, bearing Serial No. 472,824, filed December 3, 1954, and assigned to the assignee of the present invention, there are described and claimed processes for shaping semiconductive bodies by electrolytic jet etching;
Contemplated by the teaching of said co-pending application is a method which includes the steps of utilizing a jet in the etching of a semiconductivev structure until perforation of the structure by said jet occurs, and producing the desired lamina by utilizing a jet, directed at another portion of said structure, for a predetermined period of time slightly less'than that required to produce the perforation. While this technique represents a significant advance in the art it is subject to certain limitations, principally in that the first etching step, commonly known as the pilot etch may result in undesired etching of adjacent portions of the semiconductive structure. Such undesired etching has several disadvantages. Ithas been found, for example, that even slightw uncontrolled etching of the area which is to be subjected to the final etching step and which is adjacent to the area of pilot etch, disturbs the geometric configuration of the body. The result is that even if the surfaces of the body were substantially plane-parallel, prior to the pilot etching step, carrying out of said step may causesaid surfaces to depart from plane-parallelism, with the consequence that the final etching step does not result in production of a residual lamina of the desired controlled thickness. If, on the other hand, the pilot etch technique is not employed and the structure is etched directly in the first etching step, random etching of portions of the semiconductor which it is not desired to etch may yet constitute a substantial difliculty, particularly if certain structural weaknesses, or faults, are present in the material being operated upon. Not infrequently such random etching results in penetration, and possible piercing, of the semiconductive body in an undesired region spaced from the nited States Patent region of jet impingement. In brief, to fabricate reproducibly laminae of the requisite controlled thickness in semiconductive bodies has continued to present problems.
With the foregoing in mind it is, broadly, the objective of my invention to provide an improved jet-etching method in which the possibility of random, undesired etching is substantially eliminated, and in accordance with which method it is possible to produce restricted regions of extreme thinness and accurately controlled configurations.
More specifically, my invention has as an objectprovision of an improved method for producing cavities of ac curately controlled depth and of limited area, in semiconductive bodies having parallel opposed surfaces.
In accordance with one aspect of the present invention it is an. objective to provide a method by which it is possible to fabricate diodes and transistors, characterized by extremely low resistance between the semiconductive base structure and the element which makes ohmic contact therewith. It is a feature. of the invention that this, and the other advantages referred to above, are achieved in such manner as to result in protecting the surface of the semiconductive body against contamination.
To the foregoingv general ends, my invention contemplates a method'in which a jet of electrolytic etchant is directed against a surface portion of a body of semiconductivematerial, which portion has been provided with a coating of metal the etching of which can be controlled and prevented by the application of suitable electrical potentials. In accordance with the method, and during passage of an electric current between the body and the jet in the direction to produce etching, the difference in potential between the. etchant and the. body is controlled in such manner that, in the region of jet impingement, the potential difference is of a magnitude sufficient to cause removal of the metal and etching of the underlying body, whereas the potential difference between the etchant and said body, in regions adjacent tov the region of impingement, is insufficient to cause substantial etching or removal of the metal. The consequence is that the coating of metal serves as a protective surface or sheet limiting the etched area and preventing the undesired or random etching referred to above.
The manner in which the foregoing and other objects and advantagesv of my invention may best be achieved, will be completely understood from a consideration of the following detailed description taken together with the accompanying drawings, in which:
Figure 1 is a flow-type diagram representing, schematically and sequentially, the steps of the method as practiced in accordance: With one aspect of the invention;
Figure 2. is a flow-type diagram illustrative of the sequential steps contemplated by the invention in accordance with the practice of another aspect of the method concept;
Figure 3 is afragmentary, sectional view illustrative of the flow of etchant across a semiconductive body during etching thereof, the view illustrating the manner in which the etchant normally spreads from the region of jet impingement toward an adjacent annular zone or region;
Figure 4 is a fragmentary, sectional view illustrating the problem which has been referred to as random etching; and,
Figure 5 is a schematic representation of apparatus suitable for practicing a method in accordance with this invention.
As suggested above the technique of this invention may be utilized in the production of a variety of articles or devices, but since the principles of the invention are of particular applicability in the field of semiconductors, the following detailed description and the accompanying drawings are illustrative of the use of the invention in the shaping of semiconductive bodies.
Now making more detailed reference to the drawings, and initially to Figures 1 and 5 thereof, it will be seen that the practice of my invention results in production of a body or wafer 16 of semiconductive material (it being understood that the drawings illustrate said body or wafer on a greatly enlarged scale) in which body are are formed depressions or cavities 11 and 12. In the illustrated embodiment the cavities are disposed in confronting relation, being separated by a residual lamina 13 of known and accurately controlled thickness. As appears in Figure 2, and as will be considered in detail hereinafter, a single cavity may be formed, if desired, in which case the residual lamina is formed by extension of said cavity nearly to the opposite surface of the wafer or body. It is to be understood that the opposed surfaces of the body are substantially plane and parallel, and that the very thin web or lamina 13, which remains, is the desired end product of the practice of my inveniton in its primary aspect.
In the production of a wafer of semiconductive material suitable for use, for example, as a surface barrier transistor, as is contemplated by the schematic showings of Figure 1, the apparatus of Figure 5 may conveniently be employed. It will be understood that this figure is presented for explanatory purposes and that the various components thereof are not necessarily to the same scale; in particular the semiconductive body or wafer 16 is, in the interest of clarity, greatly magnified as compared with the other elements appearing in the figure. The water 10 may be composed of any suitable semiconductive material, as for example N-type germanium, it being understood that other materials such as silicon may also be used. Such materials are now well known in the art and, since the invention is not concerned with the ma terials per se except insofar as they are modified by the operation of the method of the invention, description of said materials is not required herein.
In describing the technique illustrated in Figure 1 reference will be made to the separate portions of that figure in a flow sequence beginning with the left-hand sub-portions of the figure and progressing toward the right-hand sub-portions thereof. However, prior to detailed consideration of the showings of Figure 1, it is desirable to refer to Figures 3 and 4 in order that the problems which are overcome by the method of this invention may be fully understood.
In Figure 3 there is illustrated, fragmentarily, a semi conductive body or water 10a, the wafer being shown during the etching of a cavity therein. As illustrated the wafer, which is of the unplated type utilized prior to the present invention, is etched through the agency of a jet 14 of suitable etchant, said jet being formed by a nozzle represented diagrammatically at 15.
As is apparent from Figure 3 the etchant impinges against the wafer and flows outwardly from the region of impingement in a flattened, generally annular pattern, as is represented at 16. Ultimately the etchant drains from the surface ofthe wafer and flows back to the reservoir or bath, in accordance with the representation shown at 17 in Figure 3. The etching of the semiconductive body is dependent, in large part, upon the magnitude and polarity of the current which flows from the jet to the body being etched, as will be explained in greater detail with respect to Figure 5. For present explanatory purposes it is sufficient to draw attention to the fact that whereas etching occurs primarily in a rather limited region beneath and immediately around the jet 14, the etchant also flows across and is in contact with a considerable part of the adjacent surface of the wafer 10a. Since the semiconductive material is etchable to some extent, even in the absence of high current flow from the jet to the body, undesired and uncontrolled etching of areas adjacent to the region of jet impingement takes place.
As referred to hereinabove such undesired etching may interfere with the geometry necessary to completion of the final etch, or it may result in the etching of a random passage or cavity, as appears at 18 in Figure 4. In the latter figure the jet 14a is illustrated as etching a desired cavity 19 in a block of semiconductive material 1% and, due to a fault or imperfection in the material, an undesired passage has opened up at 18, leading through the wafer from a wafer surface portion which underlies the etchant as it spreads from the cavity 19.
Now referring to Figure 5 there is illustrated, for exemplary purposes, a pumping circuit adapted to form opposed jets 2t) and 21, the conduits which define the circuit being comprised, for example, of glass and including identical nozzles 22 and 23 having a substantially circular aperture of a very small diameter, for example 6 or 8 mils. The nozzles 22 and 23 are, respectively, fed by conduits 24 and 25 which comprise branched extensions of a conduit 26 within which is disposed a fluid pump 27, of any suitable type. As shown the apparatus includes a reservoir 28 arranged to serve as a source of the electrolyte 29 impingent upon the wafer 10. Preferably all portions of the apparatus which come in contact with the electrolyte are substantially non-reactive therewith, in order to avoid contamination of the solution. If, as is contemplated in the present instance, it is desired to provide electrolytic etching of germanium, the electrolyte 29 may comprise any of a large variety of readily ionizable metal salt solutions. Preferably I employ a 0.1 normal solution of indium trichloride, this being a material which will also etch the gold or other noble metal utilized as a coating for the wafer or body, as will presently be described.
Electric current is supplied between the jets 20 and 21 and the wafer 10, by means of potential source 30, a current regulating resistor 31, a switch 32, and leads 33 and 34. The electrical circuit is completed by connecting lead 33 to the wafer 10 and by attaching lead 34 to an electrode 35 which is disposed within the conduit 26, said electrode being non-reactive with the etchant and, suitably, comprising by way of example a small platinum block or sheet.
While the present invention is concerned with the etching of body or wafer 10, it will be understood that in the preferred practice of the complete method for fabri eating semi-conductive circuit devices it may be desired to utilize the same electrolyte which is used for etching, in the plating of metal within the cavity formed by the etching process. In such cases the electrolyte will ordinarily be a salt of the metal deposited, for example indium trichloride as referred to above. The plating proc ess necessitates reversal of the current flowing in the above described circuit and, if such plating is to be resorted to, switch means suitable for reversing the flow of current may be provided. For the purposes of this invention it is not necessary to illustrate such switch means in the accompanying drawing.
In particular accordance with the present invention, and now referring again to Figure 1, a method is provided by the practice of which it is possible to etch the desired cavities within a semiconductive block or Wafer, produce the requisite lamina of controlled thickness, and yet substantially eliminate uncontrolled or random etching. Broadly, these results are achieved by providing the body or Wafer with a coating of gold, platinum, or some other noble metal which is not readily subject to electrolytic etching and which will not contaminate the semiconductive material.
Beginning at the left-hand portion of Figure 1 (station 1 of the flow diagram) there is illustrated a germanium block or wafer 10 of the kind required for practice of the present invention. To this wafer there is soldered or otherwise aflixed a suitable base contact 36 (station 2) and, at station 3, there is represented the providing of a plating of metal upon the wafer 10, which metal is of a type the etching of which can be controlled by the application of a suitable potential. This coating or plating is illustrated at 37 and, in the preferred practice of the in-.
vention, comprises a layer of gold about 0.0002 inch in thickness. Application of the coating can be accomplished by any one of a number of known techniques. If plating is resorted to I prefer to employ a solution including ethylene glycol, hydrochloric acid, and auric chloride. While certain advantages of the invention may be achieved by' effecting less than complete plating or coating of the Wafer, it will be appreciated that, in addition to preventing undesired etching during the pilot step, a complete overall coating has the advantage of resulting in extremely low resistance between the semiconductive base material and the ohmic contact element 36. Additionally a complete coating results in protecting the surface of the semiconductive body against contamination.
As shown at station 4, the next step in the method illustrated in Figure 1, that is, a method involving the pilot etch technique, is to subject the wafer to the initial or pilot etch, directing the etchant against the wafer until perforation of the wafer occurs, as is indicated at 38. Preferably, although not necessarily, a pair of opposed jets 20a and 21a are used, with the result that the wafer is perforated in the region of its mid-plane.
Due to the protective coating of gold, etching is limited to a relatively restricted region underlying and closely adjacent to the jets, with the result that the plane-parallel relation of the opposed surfaces of the wafer is maintained.
The precise mechanism of gold removal has not been completely established, but it is clear that the gold, which is removed only in a restricted region beneath and adjacent the jet, the potential diiference maintained between the etchant and the germanium which underlies the gold. The term etching, as applied to removal of the gold plating, should be understood as having a broad connotation herein, covering removal of the gold layer regardless of the precise nature of the physical or chemical phenomena which may be operative.
Since the solution which comprises the etchant has a relatively high electrical resistance most of the current which flows from the jets to the wafer passes into and through the protective metal layer in the region of the jet stream and does not flow through or attack the outlying sections of metal surrounding the region referred to. For this reason removal of the gold and consequent etching of the underlying germanium is limited to an area which can be predetermined by controlling the current flow through the agency of the current-regulating resistor 31.
After completion of the pilot etching step, and as is illustrated at station in the flow diagram, jets 39 and 40 are formed and directed against the opposite faces of the wafer in a region spaced somewhat from the region of the pilot etch, and etching by said jets 39 and 40 is continued, as appears at station 6, for a predetermined period of time somewhat shorter than the time required to produce the substantial perforation referred to above, and shown at 38.
Due to the fact that the protective metal layer has prevented undesired etching of the wafer in the region of the final cavities 11 and 12, it is possible to form residual laminae of known and controlled thickness, reproducibly and on a mass-production basis. The transistor is completed, as shown at the final station 7, by depositing at the base of each of the final cavities a small dot of indium to which is attached a suitable conductor. These indium dots are shown at 41 and 42, and as indicated above they may be provided by the simple expedient of reversing the current flow through the indium trichloride solution.
The techniques of the invention may also be utilized is removed or etched in accordance with inthe manufacture. of a diode, for example a Zener diode and; to accomplish this purpose, a single jet is employed as appears in Figure 2.
Again, a block or Wafer of germanium, shown at 43, is employed, this wafer being subjected to the method steps of providing a suitable base contact shown at 36a, (station 2), and by providing a coating 37a of gold (station 3) against which is directed a-jet 44 (see station 4, Figure 2). This single jet is employed, to etch a cavity 45 (station 5) withinwhich may be deposited (station 6) a minute dot of germanium 46, comprising one electrode of the diode.
In the method of Figure 2, which does not include the pilot etching step, the presence of the gold coating is nonethe-less advantageous since it results in confining the area of etch to a smaller region. If a similar jet were applied to uncoated germanium there would result a material reduction in the thickness of the wafer throughout a substantially greater area.
The extended and undesired etching of the wafer would occur by virtue of the fact that the etching current would be applied throughout a relatively large area, since the electrical resistance of the uncoated germanium, and of the etchant, are more nearly equal than are the resistance values of the gold coating as compared with that of the etchant.
In practicing the method as explained with reference to Figure 2, it will be recognized that apparatus similar to that shown in Figure 5 could be used, with the modification that only a single nozzle would be required.
From the foregoing description it will be understood that by this invention there is provided an improved method for producing, in semiconductive bodies, cavities not only of accurately controlled depth, but also of predetermined limited area. Limitation of the area of the etch will now be understood to be highly advantageous in that it overcomes the difficulties and disadvantages resulting from uncontrolled or random etching.
I claim:
1. A method for producing localized electrolytic etching of a body of semiconductive material, comprising the steps of coating a surface portion of said body with a layer of a noble metal less susceptible to electrolytic etching than said material, forming a jet of electrolytic etchant and jet-electrolytically etching through said layer and into said body, whereby the area of the opening of the cavity formed in said body is substantially equal to the area of the opening etched in said layer.
2. A method in accordance with claim 1, and further characterized in that the coating which is formed in accordance with the claimed method, is a coating of gold.
3. A method in accordance with claim 1, and further characterized in that the coating which is formed in accordance with the claimed method, is a coating of platinum.
4. In the art of electrolytically etching a cavity of predetermined limited configuration in a body of semiconductive material, the method which comprises: coating surface portions of said body of semiconductive material with a noble metal substantially less susceptible to electrolytic etching than said semiconductive material; forming a jet of electrolytic etchant; directing said jet against a coated surface portion of said body while applying a suitable potential between said jet and said body to produce etching of the metal coating and subsequent perforation thereof in the region of jet impingement and etching the underlying body to produce the desired cavity, the lesser susceptible of said metal to etching insuring that etching of the body is substantially limited to the region bounded by edge portions of the perforation formed in the metal coating.
5. In the art of electrolytically etching a predetermined surface portion of a body of semiconducting material, the steps which comprise: providing a body of such material surface portions of which have been coated with a noble metal substantially less susceptible to electrolytic etching than said semiconductive material; forming a jet of electrolytic etchant; directing said jet against a coated surface portion of said body; applying a suitable potential be tween said jet and said body to produce etching and subsequent perforation of said metal in an area substantially corresponding to the predetermined surface portion of the underlying body to be etched; and continuing to direct the jet of etchant against said semiconductive material to etch the latter, the lesser susceptibility of said metal coating insuring that etching of said material is substantially limited to that region underlying the perforation in the metal coating.
References Cited in the file of this patent UNITED STATES PATENTS OTHER REFERENCES Tiley et a1: Proceedings of The Institute of Radio Engineers, vol. 41, No. 12, December 1953, pages 1706 through 1708.

Claims (1)

1. A METHOD FOR PRODUCING LOCALIZED ELECTROLYTIC ETCHING OF BODY OF SEMICONDUCTIVE MATERIAL, COMPRISING THE STEPS OF COATING A SURFACE PORTION OF SAID BODY WITH A LAYER OF A NOBLE METAL LESS SUSCEPTIBLE TO ELECTROLYTIC ETCHING THAN SAID MATERIAL, FORMING A JET OF ELECTROLYTIC ETCHANT AND JET-ELECTROLYTICALLY ETCHING THROUGH SAID LAYER AND INTO SAID BODY, WHEREBY THE AREA OF THE OPENING OF THE CAVITY FORMED IN SAID BODY IS SUBSTANTIALLY EQUAL TO THE AREA OF THE OPENING ETCHED IN SAID LAYER.
US477034A 1954-12-22 1954-12-22 Method for electrolytic etching Expired - Lifetime US2799637A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US477034A US2799637A (en) 1954-12-22 1954-12-22 Method for electrolytic etching
GB31594/55A GB814364A (en) 1954-12-22 1955-11-04 Improvements in and relating to electrolytic etching

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US477034A US2799637A (en) 1954-12-22 1954-12-22 Method for electrolytic etching

Publications (1)

Publication Number Publication Date
US2799637A true US2799637A (en) 1957-07-16

Family

ID=23894225

Family Applications (1)

Application Number Title Priority Date Filing Date
US477034A Expired - Lifetime US2799637A (en) 1954-12-22 1954-12-22 Method for electrolytic etching

Country Status (2)

Country Link
US (1) US2799637A (en)
GB (1) GB814364A (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2963411A (en) * 1957-12-24 1960-12-06 Ibm Process for removing shorts from p-n junctions
DE1118888B (en) * 1959-04-10 1961-12-07 Philips Nv Diffusion transistor and process for its manufacture
US3012921A (en) * 1958-08-20 1961-12-12 Philco Corp Controlled jet etching of semiconductor units
US3039514A (en) * 1959-01-16 1962-06-19 Philco Corp Fabrication of semiconductor devices
US3039515A (en) * 1959-02-24 1962-06-19 Philco Corp Fabrication of semiconductor devices
US3041225A (en) * 1958-06-18 1962-06-26 Siemens Ag Method and apparatus for surface treatment of p-n junction semiconductors
US3058478A (en) * 1959-10-09 1962-10-16 Carman Lab Inc Fluid treatment apparatus
US3072514A (en) * 1958-01-17 1963-01-08 Philips Nv Method of producing semi-conductor electrode systems
US3135638A (en) * 1960-10-27 1964-06-02 Hughes Aircraft Co Photochemical semiconductor mesa formation
US3138503A (en) * 1960-03-31 1964-06-23 Electronique & Automatisme Sa Printed circuit manufacturing process
US3303085A (en) * 1962-02-28 1967-02-07 Gen Electric Molecular sieves and methods for producing same
US3335278A (en) * 1963-09-11 1967-08-08 Gen Electric High level radiation dosimeter having a sheet which is permeable to damage track producing particles
US3630795A (en) * 1969-07-25 1971-12-28 North American Rockwell Process and system for etching metal films using galvanic action
US3867272A (en) * 1970-06-30 1975-02-18 Hughes Aircraft Co Electrolytic anticompromise apparatus
US4497692A (en) * 1983-06-13 1985-02-05 International Business Machines Corporation Laser-enhanced jet-plating and jet-etching: high-speed maskless patterning method
US4599154A (en) * 1985-03-15 1986-07-08 Atlantic Richfield Company Electrically enhanced liquid jet processing
EP2560196A1 (en) * 2011-08-15 2013-02-20 Nederlandse Organisatie voor toegepast -natuurwetenschappelijk onderzoek TNO Method and system for forming a metallic structure

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US1416929A (en) * 1921-11-07 1922-05-23 William E Bailey Art of electrolysis

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US1416929A (en) * 1921-11-07 1922-05-23 William E Bailey Art of electrolysis

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2963411A (en) * 1957-12-24 1960-12-06 Ibm Process for removing shorts from p-n junctions
US3072514A (en) * 1958-01-17 1963-01-08 Philips Nv Method of producing semi-conductor electrode systems
US3041225A (en) * 1958-06-18 1962-06-26 Siemens Ag Method and apparatus for surface treatment of p-n junction semiconductors
US3012921A (en) * 1958-08-20 1961-12-12 Philco Corp Controlled jet etching of semiconductor units
US3039514A (en) * 1959-01-16 1962-06-19 Philco Corp Fabrication of semiconductor devices
US3039515A (en) * 1959-02-24 1962-06-19 Philco Corp Fabrication of semiconductor devices
DE1118888B (en) * 1959-04-10 1961-12-07 Philips Nv Diffusion transistor and process for its manufacture
US3058478A (en) * 1959-10-09 1962-10-16 Carman Lab Inc Fluid treatment apparatus
US3138503A (en) * 1960-03-31 1964-06-23 Electronique & Automatisme Sa Printed circuit manufacturing process
US3135638A (en) * 1960-10-27 1964-06-02 Hughes Aircraft Co Photochemical semiconductor mesa formation
US3303085A (en) * 1962-02-28 1967-02-07 Gen Electric Molecular sieves and methods for producing same
US3335278A (en) * 1963-09-11 1967-08-08 Gen Electric High level radiation dosimeter having a sheet which is permeable to damage track producing particles
US3630795A (en) * 1969-07-25 1971-12-28 North American Rockwell Process and system for etching metal films using galvanic action
US3867272A (en) * 1970-06-30 1975-02-18 Hughes Aircraft Co Electrolytic anticompromise apparatus
US4497692A (en) * 1983-06-13 1985-02-05 International Business Machines Corporation Laser-enhanced jet-plating and jet-etching: high-speed maskless patterning method
US4599154A (en) * 1985-03-15 1986-07-08 Atlantic Richfield Company Electrically enhanced liquid jet processing
EP0194734A1 (en) * 1985-03-15 1986-09-17 Atlantic Richfield Company Electrically enhanced liquid jet processing
EP2560196A1 (en) * 2011-08-15 2013-02-20 Nederlandse Organisatie voor toegepast -natuurwetenschappelijk onderzoek TNO Method and system for forming a metallic structure
WO2013025097A1 (en) * 2011-08-15 2013-02-21 Nederlandse Organisatie Voor Toegepast-Natuurwetenschappelijk Onderzoek Tno Method and system for forming a metallic structure

Also Published As

Publication number Publication date
GB814364A (en) 1959-06-03

Similar Documents

Publication Publication Date Title
US2799637A (en) Method for electrolytic etching
US2846346A (en) Semiconductor device
DE2321099C3 (en) Method for producing an arrangement with a transparent conductor pattern
US2767137A (en) Method for electrolytic etching
US3536594A (en) Method and apparatus for rapid gold plating integrated circuit slices
US3462349A (en) Method of forming metal contacts on electrical components
US2873232A (en) Method of jet plating
DE19520768A1 (en) Prodn. of semiconductor device with thin film resistance
US3560358A (en) Electrolytic etching of platinum for metallization
GB1127070A (en) Electroplated contacts for semiconductor devices
US3723258A (en) Use of anodized aluminum as electrical insulation and scratch protection for semiconductor devices
DE3230569A1 (en) METHOD FOR PRODUCING A VERTICAL CHANNEL TRANSISTOR
CN104684265A (en) Method for electroplating surface of circuit board
US2893929A (en) Method for electroplating selected regions of n-type semiconductive bodies
US3798141A (en) Technique for electroetching thin film metallization
US2763608A (en) Electro-chemical treatment
GB810946A (en) Electrolytic shaping of semiconductive bodies
US3738917A (en) Method for simultaneous production of a plurality of equal semiconductor components with a pn junction from a single semiconductor wafer
US3232800A (en) Method of making semiconductor devices by forming a damage layer on a surface of a semiconductor body and then alloying through said damage layer
DE2707372A1 (en) PROCESS FOR ETCHING SILICON WITH THE APPLICATION OF ELECTRICAL VOLTAGE
US3494791A (en) Process for the production of a controllable semiconductor element with a pnpn structure with short-circuits in the emitter zone
US3634202A (en) Process for the production of thick film conductors and circuits incorporating such conductors
US3112554A (en) Process of manufacturing field-effect transistors
DE2221072A1 (en) Thin-film metallization process for microcircuits
JP2617637B2 (en) Partial plating apparatus and lead frame for semiconductor device