US20240030034A1 - 2-d material semiconductor device - Google Patents
2-d material semiconductor device Download PDFInfo
- Publication number
- US20240030034A1 US20240030034A1 US18/480,787 US202318480787A US2024030034A1 US 20240030034 A1 US20240030034 A1 US 20240030034A1 US 202318480787 A US202318480787 A US 202318480787A US 2024030034 A1 US2024030034 A1 US 2024030034A1
- Authority
- US
- United States
- Prior art keywords
- layer
- dielectric layer
- gate dielectric
- over
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000000463 material Substances 0.000 title claims abstract description 203
- 239000004065 semiconductor Substances 0.000 title claims abstract description 86
- 239000000758 substrate Substances 0.000 claims abstract description 73
- 229910052751 metal Inorganic materials 0.000 claims description 89
- 239000002184 metal Substances 0.000 claims description 87
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 6
- 229910021389 graphene Inorganic materials 0.000 claims description 6
- 150000003624 transition metals Chemical class 0.000 claims description 3
- 229910052723 transition metal Inorganic materials 0.000 claims description 2
- 238000000034 method Methods 0.000 abstract description 71
- 230000008569 process Effects 0.000 abstract description 51
- 238000005234 chemical deposition Methods 0.000 abstract description 12
- 238000005289 physical deposition Methods 0.000 abstract description 12
- 239000010410 layer Substances 0.000 description 290
- 150000002739 metals Chemical class 0.000 description 96
- 239000002243 precursor Substances 0.000 description 42
- 238000000231 atomic layer deposition Methods 0.000 description 38
- 239000004020 conductor Substances 0.000 description 21
- 238000010926 purge Methods 0.000 description 16
- 229910052796 boron Inorganic materials 0.000 description 15
- 239000002356 single layer Substances 0.000 description 14
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 13
- 239000010931 gold Substances 0.000 description 11
- 239000010936 titanium Substances 0.000 description 11
- 238000004519 manufacturing process Methods 0.000 description 10
- 229920002120 photoresistant polymer Polymers 0.000 description 10
- 230000008901 benefit Effects 0.000 description 9
- 238000000151 deposition Methods 0.000 description 9
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 8
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 8
- 239000010408 film Substances 0.000 description 8
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 8
- -1 poly(methylmethacrylate) Polymers 0.000 description 8
- 229910052594 sapphire Inorganic materials 0.000 description 8
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 8
- 229910052721 tungsten Inorganic materials 0.000 description 8
- 239000010937 tungsten Substances 0.000 description 8
- 229910052782 aluminium Inorganic materials 0.000 description 7
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 7
- 230000008021 deposition Effects 0.000 description 7
- 239000003989 dielectric material Substances 0.000 description 7
- CWQXQMHSOZUFJS-UHFFFAOYSA-N molybdenum disulfide Chemical compound S=[Mo]=S CWQXQMHSOZUFJS-UHFFFAOYSA-N 0.000 description 7
- 229910052982 molybdenum disulfide Inorganic materials 0.000 description 7
- 239000010980 sapphire Substances 0.000 description 7
- HEMHJVSKTPXQMS-UHFFFAOYSA-M Sodium hydroxide Chemical compound [OH-].[Na+] HEMHJVSKTPXQMS-UHFFFAOYSA-M 0.000 description 6
- 229910017052 cobalt Inorganic materials 0.000 description 6
- 239000010941 cobalt Substances 0.000 description 6
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 6
- 239000010949 copper Substances 0.000 description 6
- 238000002347 injection Methods 0.000 description 6
- 239000007924 injection Substances 0.000 description 6
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 5
- 229910003090 WSe2 Inorganic materials 0.000 description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 5
- 229910052737 gold Inorganic materials 0.000 description 5
- 238000005240 physical vapour deposition Methods 0.000 description 5
- 229910052715 tantalum Inorganic materials 0.000 description 5
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 5
- 229910052719 titanium Inorganic materials 0.000 description 5
- 229910002370 SrTiO3 Inorganic materials 0.000 description 4
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 4
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 4
- 229910002113 barium titanate Inorganic materials 0.000 description 4
- 239000011651 chromium Substances 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 239000011229 interlayer Substances 0.000 description 4
- 229910052741 iridium Inorganic materials 0.000 description 4
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 4
- 239000010955 niobium Substances 0.000 description 4
- 238000004549 pulsed laser deposition Methods 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Chemical compound O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 3
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 239000002131 composite material Substances 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 239000011261 inert gas Substances 0.000 description 3
- 239000007769 metal material Substances 0.000 description 3
- 238000001451 molecular beam epitaxy Methods 0.000 description 3
- 229910052750 molybdenum Inorganic materials 0.000 description 3
- 239000011733 molybdenum Substances 0.000 description 3
- 229910052759 nickel Inorganic materials 0.000 description 3
- 229910052763 palladium Inorganic materials 0.000 description 3
- 229910052697 platinum Inorganic materials 0.000 description 3
- 229910052707 ruthenium Inorganic materials 0.000 description 3
- VSZWPYCFIRKVQL-UHFFFAOYSA-N selanylidenegallium;selenium Chemical compound [Se].[Se]=[Ga].[Se]=[Ga] VSZWPYCFIRKVQL-UHFFFAOYSA-N 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- 238000002207 thermal evaporation Methods 0.000 description 3
- JLTRXTDYQLMHGR-UHFFFAOYSA-N trimethylaluminium Chemical compound C[Al](C)C JLTRXTDYQLMHGR-UHFFFAOYSA-N 0.000 description 3
- ITRNXVSDJBHYNJ-UHFFFAOYSA-N tungsten disulfide Chemical compound S=[W]=S ITRNXVSDJBHYNJ-UHFFFAOYSA-N 0.000 description 3
- 229910002938 (Ba,Sr)TiO3 Inorganic materials 0.000 description 2
- ITWBWJFEJCHKSN-UHFFFAOYSA-N 1,4,7-triazonane Chemical compound C1CNCCNCCN1 ITWBWJFEJCHKSN-UHFFFAOYSA-N 0.000 description 2
- AIRCTMFFNKZQPN-UHFFFAOYSA-N AlO Inorganic materials [Al]=O AIRCTMFFNKZQPN-UHFFFAOYSA-N 0.000 description 2
- 229910017121 AlSiO Inorganic materials 0.000 description 2
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 2
- 229910004129 HfSiO Inorganic materials 0.000 description 2
- 229910018245 LaO Inorganic materials 0.000 description 2
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- 229910004481 Ta2O3 Inorganic materials 0.000 description 2
- 229910004200 TaSiN Inorganic materials 0.000 description 2
- 229910010038 TiAl Inorganic materials 0.000 description 2
- 229910010037 TiAlN Inorganic materials 0.000 description 2
- GEIAQOFPUVMAGM-UHFFFAOYSA-N ZrO Inorganic materials [Zr]=O GEIAQOFPUVMAGM-UHFFFAOYSA-N 0.000 description 2
- KXNLCSXBJCPWGL-UHFFFAOYSA-N [Ga].[As].[In] Chemical compound [Ga].[As].[In] KXNLCSXBJCPWGL-UHFFFAOYSA-N 0.000 description 2
- 229910052797 bismuth Inorganic materials 0.000 description 2
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 description 2
- 229910052793 cadmium Inorganic materials 0.000 description 2
- BDOSMKKIYDKNTQ-UHFFFAOYSA-N cadmium atom Chemical compound [Cd] BDOSMKKIYDKNTQ-UHFFFAOYSA-N 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 229910052804 chromium Inorganic materials 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 230000004069 differentiation Effects 0.000 description 2
- 238000009826 distribution Methods 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000010894 electron beam technology Methods 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 238000004299 exfoliation Methods 0.000 description 2
- 125000000524 functional group Chemical group 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 229910000167 hafnon Inorganic materials 0.000 description 2
- 229910052748 manganese Inorganic materials 0.000 description 2
- 239000011572 manganese Substances 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- PEUPIGGLJVUNEU-UHFFFAOYSA-N nickel silicon Chemical compound [Si].[Ni] PEUPIGGLJVUNEU-UHFFFAOYSA-N 0.000 description 2
- 229910052758 niobium Inorganic materials 0.000 description 2
- GUCVJGMIXFAOAE-UHFFFAOYSA-N niobium atom Chemical compound [Nb] GUCVJGMIXFAOAE-UHFFFAOYSA-N 0.000 description 2
- 230000006911 nucleation Effects 0.000 description 2
- 238000010899 nucleation Methods 0.000 description 2
- 229920003229 poly(methyl methacrylate) Polymers 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 239000004926 polymethyl methacrylate Substances 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 238000001552 radio frequency sputter deposition Methods 0.000 description 2
- 229910052702 rhenium Inorganic materials 0.000 description 2
- WUAPFZMCVAUBPE-UHFFFAOYSA-N rhenium atom Chemical compound [Re] WUAPFZMCVAUBPE-UHFFFAOYSA-N 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 229910003468 tantalcarbide Inorganic materials 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 2
- 229910052714 tellurium Inorganic materials 0.000 description 2
- PORWMNRCUJJQNO-UHFFFAOYSA-N tellurium atom Chemical compound [Te] PORWMNRCUJJQNO-UHFFFAOYSA-N 0.000 description 2
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 2
- 239000011364 vaporized material Substances 0.000 description 2
- RUDFQVOCFDJEEF-UHFFFAOYSA-N yttrium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Y+3].[Y+3] RUDFQVOCFDJEEF-UHFFFAOYSA-N 0.000 description 2
- 229910000951 Aluminide Inorganic materials 0.000 description 1
- 229910018516 Al—O Inorganic materials 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 description 1
- 238000005411 Van der Waals force Methods 0.000 description 1
- 229910026551 ZrC Inorganic materials 0.000 description 1
- OTCHGXYCWNXDOA-UHFFFAOYSA-N [C].[Zr] Chemical compound [C].[Zr] OTCHGXYCWNXDOA-UHFFFAOYSA-N 0.000 description 1
- 239000008186 active pharmaceutical agent Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- CAVCGVPGBKGDTG-UHFFFAOYSA-N alumanylidynemethyl(alumanylidynemethylalumanylidenemethylidene)alumane Chemical compound [Al]#C[Al]=C=[Al]C#[Al] CAVCGVPGBKGDTG-UHFFFAOYSA-N 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 239000003637 basic solution Substances 0.000 description 1
- ROUIDRHELGULJS-UHFFFAOYSA-N bis(selanylidene)tungsten Chemical compound [Se]=[W]=[Se] ROUIDRHELGULJS-UHFFFAOYSA-N 0.000 description 1
- 150000001787 chalcogens Chemical group 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 239000002178 crystalline material Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000007598 dipping method Methods 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- WHJFNYXPKGDKBB-UHFFFAOYSA-N hafnium;methane Chemical compound C.[Hf] WHJFNYXPKGDKBB-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 150000001247 metal acetylides Chemical class 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- KSOCVFUBQIXVDC-FMQUCBEESA-N p-azophenyltrimethylammonium Chemical compound C1=CC([N+](C)(C)C)=CC=C1\N=N\C1=CC=C([N+](C)(C)C)C=C1 KSOCVFUBQIXVDC-FMQUCBEESA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000002791 soaking Methods 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000005987 sulfurization reaction Methods 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- MTPVUVINMAGMJL-UHFFFAOYSA-N trimethyl(1,1,2,2,2-pentafluoroethyl)silane Chemical compound C[Si](C)(C)C(F)(F)C(F)(F)F MTPVUVINMAGMJL-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02172—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
- H01L21/02175—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
- H01L21/02178—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing aluminium, e.g. Al2O3
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02469—Group 12/16 materials
- H01L21/02477—Selenides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02485—Other chalcogenide semiconducting materials not being oxides, e.g. ternary compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02513—Microstructure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02535—Group 14 semiconducting materials including tin
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02568—Chalcogenide semiconducting materials not being oxides, e.g. ternary compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02587—Structure
- H01L21/0259—Microstructure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02631—Physical deposition at reduced pressure, e.g. MBE, sputtering, evaporation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823462—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/24—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only semiconductor materials not provided for in groups H01L29/16, H01L29/18, H01L29/20, H01L29/22
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42364—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/45—Ohmic electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66969—Multistep manufacturing processes of devices having semiconductor bodies not comprising group 14 or group 13/15 materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78681—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising AIIIBV or AIIBVI or AIVBVI semiconductor materials, or Se or Te
Definitions
- FIGS. 1 A to 5 B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure.
- FIG. 6 illustrates a method of forming a semiconductor device in accordance with some embodiments of the present disclosure.
- FIGS. 7 A to 10 B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure.
- FIG. 11 illustrates a method of forming a semiconductor device in accordance with some embodiments of the present disclosure.
- FIGS. 12 A to 18 B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure.
- FIG. 19 illustrates a method of forming a semiconductor device in accordance with some embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- FIGS. 1 A to 5 B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. Although the views shown in FIGS. 1 A to 5 B are described with reference to a method, it will be appreciated that the structures shown in FIGS. 1 A to 5 B are not limited to the method but rather may stand alone separate of the method. Although FIGS. 1 A to 5 B are described as a series of acts, it will be appreciated that these acts are not limiting in that the order of the acts can be altered in other embodiments, and the methods disclosed are also applicable to other structures. In other embodiments, some acts that are illustrated and/or described may be omitted in whole or in part.
- FIGS. 1 A and 1 B in which FIG. 1 A is a perspective view of a semiconductor device, and FIG. 1 B is a cross-sectional view along line B-B of FIG. 1 A .
- An initial structure includes a substrate 100 .
- the substrate 100 may function to provide mechanical and/or structure support for features or structures that are formed in the subsequent steps of the process flow illustrated in FIGS. 2 A to 5 B .
- These features or structures may be parts or portions of a semiconductor device (e.g. a transistor) that may be formed on or over the substrate 100 .
- the substrate 100 may be a semiconductor substrate.
- the substrate 100 may include sapphire (e.g. crystalline Al 2 O 3 ), e.g. a large grain or a single crystalline layer of sapphire or a coating of sapphire.
- the substrate 100 may be a sapphire substrate, e.g. a transparent sapphire substrate comprising, as an example, ⁇ -Al 2 O 3 .
- Other elementary semiconductors like germanium may also be used for substrate 100 .
- substrate 100 includes a compound semiconductor such as silicon carbide, gallium arsenide, indium arsenide, indium gallium arsenide (InGaAs) and/or indium phosphide.
- substrate 100 may also include a silicon-on-insulator (SOI) structure.
- substrate 100 may also be other suitable substrates, which are all included in the disclosure and non-limiting.
- Substrate 100 may include an epitaxial layer and/or may be strained for performance enhancement.
- Substrate 100 may also include various doping configurations depending on design requirements, such as p-type substrate and/or n-type substrate and various doped regions such as p-wells and/or n-wells.
- a 2-D material layer 110 is formed over the substrate 100 .
- the 2-D material layer 110 is in direct contact with the top surface of the substrate 100 .
- a “2-D material” may refer to a crystalline material consisting of a single layer of atoms.
- “2-D material” may also be referred to as a “monolayer” material.
- “2-D material” and “monolayer” material are used interchangeably without differentiation in meanings, unless specifically pointed out otherwise.
- the 2-D material layer 110 may be 2-D materials of suitable thickness.
- a 2-D material includes a single layer of atoms in each of its monolayer structure, so the thickness of the 2-D material refers to a number of monolayers of the 2-D material, which can be one monolayer or more than one monolayer.
- the coupling between two adjacent monolayers of 2-D material includes van der Waals forces, which are weaker than the chemical bonds between/among atoms within the single monolayer.
- Formation of the 2-D material layer 110 may include suitable processes depending on the 2-D material layer 110 and the substrate 100 .
- the 2-D material layer 110 includes a transition metal dichalcogenide (TMD) monolayer material.
- TMD transition metal dichalcogenide
- a TMD monolayer includes one layer of transition metal atoms sandwiched between two layers of chalcogen atoms.
- Substrate 100 may include any substrates that are suitable for the formation of the TMD monolayers thereover. For example, substrate 100 may be selected based on its capacity to sustain the potential high temperature in the formation of the TMD monolayers thereover. In some embodiments, a sapphire substrate 100 is used.
- the TMD monolayers include molybdenum disulfide (MoS 2 ), tungsten disulfide (WS 2 ), tungsten diselenide (WSe 2 ), or the like.
- MoS 2 and WS 2 may be formed on the substrate 100 , e.g., a sapphire substrate, using suitable approaches.
- MoS 2 and WS 2 may be formed by micromechanical exfoliation and coupled over the substrate 100 , or by sulfurization of a pre-deposited molybdenum (Mo) film or tungsten (W) film over the substrate 100 .
- WSe 2 may be formed by micromechanical exfoliation and coupled over the substrate 100 , or by selenization of a pre-deposited tungsten (W) film over the substrate 100 using thermally cracked Se molecules.
- forming of the 2-D material layer 110 also includes treating the 2-D material layer 110 to obtain expected electronic properties of the 2-D material layer 110 .
- the treating processes include thinning (namely, reducing the thickness of the 2-D material layer 110 ), doping, or straining, to make the 2-D material layer 110 exhibit certain semiconductor properties, e.g., including direct bandgap.
- the thinning of the 2-D material layer 110 may be achieved through various suitable processes, and all are included in the present disclosure. For example, plasma based dry etching, e.g., reaction-ion etching (RIE), may be used to reduce the number of monolayers of the 2-D material layer 110 .
- RIE reaction-ion etching
- the 2-D material layer 110 may include semiconductor properties (interchangeably referred to as semiconductor 2-D material layer in this context).
- each monolayer of MoS 2 is about 6.5 angstrom ( ⁇ ) to about 7.5 ⁇ in thickness (e.g., 7.0 ⁇ ) in thickness.
- the thickness of the MoS 2 2-D material layer 110 is in a range from about 0.7 nm to about 7 nm, namely about 1 to about 10 monolayers of MoS 2 .
- each monolayer of WSe 2 is about 6.5 angstrom ( ⁇ ) to about 7.5 ⁇ in thickness (e.g., 7.0 ⁇ ) in thickness.
- the thickness of the WSe 2 2-D material layer 110 is in a range from about 0.7 nm to about 7 nm, namely about 1 to about 10 monolayers of WSe 2 .
- FIGS. 2 A and 2 B in which FIG. 2 A is a perspective view of a semiconductor device, and FIG. 2 B is a cross-sectional view along line B-B of FIG. 2 A .
- Source/drain metals 120 are formed on opposite sides of the 2-D material layer 110 .
- each of the source/drain metals 120 includes a first metal layer 120 A and a second metal layer 120 B over the first metal layer 120 A.
- portions of the 2-D material layer 110 covered by the source/drain metals 120 can be referred to as source/drain regions 110 SD, and a portion of the 2-D material layer 110 between the source/drain metals 120 (or the source/drain regions 110 SD) can be referred to as channel region 110 CH.
- the source/drain metals 120 may be formed through sputtering or other suitable processes like CVD, PVD, plating, or other suitable process.
- the first metal layer 120 A may serve as a separation metal layer, which is used to separate the 2-D material layer 110 from the second metal layer 120 B, such that the second metal layer 120 B would not contact the 2-D material layer 110 .
- the 2-D material layer 110 would be in contact with the second metal layer 120 B.
- the second metal layer 120 B may form alloy with the 2-D material layer 110 during deposition of the second metal layer 120 B, which might deteriorate the 2-D crystal structure of the 2-D material layer 110 .
- the material of the first metal layer 120 A is selected such that the material would not form an alloy with the 2-D material layer 110 .
- the first metal layer 120 A may include metal such as gold (Au), aluminum (Al), bismuth (Bi), cadmium (Cd), chromium (Cr), iridium (Ir), niobium (Nb), tantalum (Ta), tellurium (Te), tungsten(W), or other suitable metal.
- metal such as gold (Au), aluminum (Al), bismuth (Bi), cadmium (Cd), chromium (Cr), iridium (Ir), niobium (Nb), tantalum (Ta), tellurium (Te), tungsten(W), or other suitable metal.
- the second metal layer 120 B may be formed of suitable electrically conductive material, including poly silicon, graphene, and metal including one or more layers of aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta), tungsten (W), cobalt (Co), molybdenum (Mo), nickel (Ni), manganese (Mg), silver (Ag), palladium (Pd), rhenium (Re), iridium (Ir), ruthenium (Ru), platinum (Pt), zirconium (Zr), tantalum nitride (TaN), nickel silicide (NiSi), cobalt silicide (CoSi), TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof.
- suitable electrically conductive material including poly silicon, graphene, and metal including one or more layers of aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta),
- the area of each of the source/drain metals 120 is about 80 ⁇ 80 ⁇ m 2 .
- the first metal layer 120 A of the source/drain metals 120 may be gold (Au) having a thickness in a range from about 90 nm to about 110 nm (e.g., about 100 nm in some embodiments).
- the second metal layer 120 B of the source/drain metals 120 may be titanium (Ti) having a thickness in a range from about 8 nm to about 12 nm (e.g., about 10 nm in some embodiments).
- the first metal layer 120 A is thicker than the second metal layer 120 B, ensuring that the second metal layer 120 B would not form alloy with the 2-D material layer 110 .
- the ratio of the first metal layer 120 A to the second metal layer 120 B may be in a range from about 9 to 14.
- the first metal layer 120 A is made of Au and the second metal layer 120 B is made of Ti, and the thickness of the first metal layer 120 A is about 100 nm and the thickness of the second metal layer 120 B is about 10 nm.
- the source/drain metals 120 may be formed by, for example, depositing a photoresist layer over the substrate 100 by suitable process, such as spin-coating technique, which may include baking the photoresist layer after coating.
- the photoresist layer may include positive-type or negative-type resist materials.
- the photoresist layer include poly(methylmethacrylate) (PMMA). Then, the photoresist layer is subjected to an exposure process. Afterward, the photoresist layer is developed by a suitable process.
- the photoresist layer is exposed to a developing solution, such as tetramethylammonium hydroxide (TMAH), to remove portions of the photoresist layer to form the openings that expose the source/drain regions 110 SD of the 2-D material layer 110 .
- a first conductive material of the first metal layer 120 A and a second conductive material of the second metal layer 120 B are sequentially deposited over the substrate 100 by suitable process, such as thermal evaporation, sputtering, PVD, or the like.
- portions of the first conductive material and the second conductive material over the top surface of the photoresist layer are lifted off together with the photoresist layer, such that other portions of the first conductive material and the second conductive material in the openings remain over the substrate 100 .
- the remaining portions of the first conductive material and the second conductive material denote the first metal layer 120 A and the second metal layer 120 B of the source/drain metals 120 , respectively.
- the source/drain metals 120 may be formed by, for example, depositing a first conductive material of the first metal layer 120 A and a second conductive material of the second metal layer 120 B are sequentially deposited over the substrate 100 , and performing a patterning process to remove unwanted portions of the first conductive material and the second conductive material.
- the remaining portions of the first conductive material and the second conductive material denote the first metal layer 120 A and the second metal layer 120 B of the source/drain metals 120 , respectively.
- FIGS. 3 A and 3 B in which FIG. 3 A is a perspective view of a semiconductor device, and FIG. 3 B is a cross-sectional view along line B-B of FIG. 3 A .
- a dielectric layer 130 is formed over the substrate 100 .
- the dielectric layer 130 extends along the top surface of the substrate 100 , sidewalls and top surfaces of the source/drain metals 120 , and the top surface of the channel region 110 CH of the 2-D material layer 110 .
- the dielectric layer 130 includes a portion 130 CH in contact with the channel region 110 CH of the 2-D material layer 110 , and the portion 130 CH may serve as a gate dielectric layer in the final structure.
- the portion 130 CH of the dielectric layer 130 may interchangeably referred to as gate dielectric layer 130 CH in this context.
- the dielectric layer 130 may be formed of aluminum oxide (Al 2 O 3 ), while other suitable gate dielectric material may also be employed.
- the dielectric layer 130 may include high-k dielectrics, such as TiO 2 , HfZrO, Ta 2 O 3 , HfSiO 4 , ZrO 2 , ZrSiO 2 , LaO, AlO, ZrO, TiO, Ta 2 O 5 , Y 2 O 3 , SrTiO 3 (STO), BaTiO 3 (BTO), BaZrO, HfZrO, HfLaO, HfSiO, LaSiO, AlSiO, HfTaO, HfTiO, (Ba,Sr)TiO 3 (BST), Al 2 O 3 , Si 3 N 4 , oxynitrides (SiON), combinations thereof, or other suitable material.
- high-k dielectrics such as TiO 2 , HfZrO, Ta 2 O 3 , HfSiO 4 , ZrO 2 , ZrSiO 2 , LaO, AlO, ZrO, TiO, Ta 2
- the dielectric layer 130 is formed by atomic layer deposition (ALD) process.
- An ALD process may include growing a film(s) (e.g., the dielectric layer 130 ) by exposing a wafer (e.g., substrate 100 ) to alternating pulses (e.g., short introductions of vapor) of components, for example, a precursor and a co-reactant.
- the pulses may include self-limiting reactions and result in the deposition of a film and/or the chemisorbing of one or more components.
- Each pulse may be separated by an inert gas purge of an ALD chamber.
- FIG. 6 illustrates steps of an ALD cycle of an ALD process in accordance with some embodiments of the present disclosure.
- each ALD cycle includes steps S 11 , S 12 , S 13 , S 14 , and S 15 .
- the ALD cycle starts from step S 11 with a first pulse providing a first precursor.
- the first precursor may include a source of oxygen, such as H 2 O.
- H 2 O is pulsed into the ALD chamber where the wafer is placed.
- the water vapor may be attracted on exposed surface of the wafer (e.g., exposed surfaces of the 2-D material layer 110 , the source/drain metals 120 , and the substrate 100 ).
- the term “first pulse” may be referred to a duration from the start of injection of the first precursor to the halt of injection of the first precursor.
- the time duration of the first pulse is in a range from about 20 ms to about 100 ms.
- the ALD cycle proceeds to step S 12 with a first purging process.
- the ALD process may include a first purging process for purging excess first precursor.
- the purging gas may be N 2 , Ar, He, or similar inert gases.
- the ALD cycle proceeds to step S 13 with a second pulse providing a second precursor.
- the second precursor may include a source of aluminum, such as trimethyl aluminum (denoted AlMe 3 , Al(CH 3 ) 3 , or TMA).
- the functional groups of the second precursor e.g., TMA
- react with the functional groups of the first precursor e.g., H 2 O
- the term “second pulse” may be referred to a duration from the start of injection of the second precursor to the halt of injection of the second precursor.
- the time duration of the second pulse is in a range from about 10 ms to about 50 ms.
- the ALD cycle proceeds to step S 14 with an additional stay time for second precursor.
- the wafer e.g., exposed surfaces of the 2-D material layer 110 , the source/drain metals 120 , and the substrate 100
- the wafer is kept exposed to a gas environment of the second precursor in the ALD chamber for a non-zero time duration. That is, excess second precursor is not purged away immediately after the second pulse. Because the surface of the 2-D material layer 110 lacks dangling bonds to provide nucleation sites for the dielectric layer 130 , this will result in a weak adhesion between the dielectric layer 130 and the 2-D material 110 layer.
- the additional stay time (or call soaking time) may help the second precursor to uniformly distribute over the surface of the 2-D material 110 , and thus the uniformity of the dielectric layer 130 may be improved, which will also improve the device performance.
- the additional stay time is in a range from about 10 ms to about 40 ms.
- the additional stay time may be about 20 ms in some embodiments. If the additional stay time is too short, the second precursor may not uniformly distribute over the surface of the 2-D material 110 , and will leads to a poor uniformity of the dielectric layer 130 . If the additional stay time is too long, it may not further improve the quality of the dielectric layer 130 .
- the first purging process is performed immediately after the first pulse of the first precursor (or after the halting the injection of the first precursor) with substantially zero time delay.
- the ALD cycle proceeds to step S 15 with a second purging process.
- the ALD process may include a second purging process for purging excess second precursor.
- the purging gas may be N 2 , Ar, He, or similar inert gases.
- each ALD cycle of the ALD process for forming the dielectric layer 130 may include sequentially performing steps S 11 , S 12 , S 13 , S 14 , and S 15 in FIG. 6 .
- the ALD process may include performing the ALD cycle for several times to obtain a desired thickness of the dielectric layer 130 over the 2-D material layer 110 .
- the ALD process may include performing the ALD cycle for about 10 times to about 100 times.
- the thickness of the dielectric layer 130 may be in a range from about 5 nm to about 30 nm.
- the dielectric layer 130 may be about 10 nm in some embodiments. If the dielectric layer 130 is too thin, dielectric layer 130 may have poor coverage over the 2-D material layer 110 . If the dielectric layer 130 is too thick, the device performance may be unsatisfied due to thick gate dielectric layer.
- the ALD process may be performed under a temperature in a range from about 150° C. to about 180° C. If the temperature is too low, the dielectric layer 130 may not have good quality, for example, Al 2 O 3 grains may be formed on the surface of the 2-D material layer 110 . If the temperature is too high, it may inversely affect other components over the substrate 100 .
- FIGS. 4 A and 4 B in which FIG. 4 A is a perspective view of a semiconductor device, and FIG. 4 B is a cross-sectional view along line B-B of FIG. 4 A .
- a gate electrode 140 is formed over the dielectric layer 130 .
- the gate electrode 140 may include a first metal layer and a second metal layer over the first metal layer.
- the gate electrode 140 may vertically overlaps an entirety of the channel region 110 CH of the 2-D material layer 110 .
- the gate electrode 140 at least vertically overlaps portions of the source/drain metals 120 and portions of the source/drain regions 110 SD of the 2-D material layer 110 .
- the first metal layer may include metal such as gold (Au), aluminum (Al), bismuth (Bi), cadmium (Cd), chromium (Cr), iridium (Ir), niobium (Nb), tantalum (Ta), tellurium (Te), tungsten(W), or other suitable metal.
- metal such as gold (Au), aluminum (Al), bismuth (Bi), cadmium (Cd), chromium (Cr), iridium (Ir), niobium (Nb), tantalum (Ta), tellurium (Te), tungsten(W), or other suitable metal.
- the second metal layer may be formed of suitable electrically conductive material, including polysilicon, graphene, and metal including one or more layers of aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta), tungsten (W), cobalt (Co), molybdenum (Mo), nickel (Ni), manganese (Mg), silver (Ag), palladium (Pd), rhenium (Re), iridium (Ir), ruthenium (Ru), platinum (Pt), zirconium (Zr), tantalum nitride (TaN), nickel silicide (NiSi), cobalt silicide (CoSi), TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof.
- suitable electrically conductive material including polysilicon, graphene, and metal including one or more layers of aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta),
- the first metal layer of the gate electrode 140 may be gold (Au) having a thickness in a range from about 90 nm to about 110 nm (e.g., about 100 nm in some embodiments).
- the second metal layer of the gate electrode 140 may be titanium (Ti) having a thickness in a range from about 8 nm to about 12 nm (e.g., about 10 nm in some embodiments).
- the first metal layer is thicker than the second metal layer.
- the formation method of the gate electrode 140 may be similar to those described with respect to the source/drain metals 120 , and thus relevant details will not be repeated for simplicity.
- FIGS. 5 A and 5 B in which FIG. 5 A is a perspective view of a semiconductor device, and FIG. 5 B is a cross-sectional view along line B-B of FIG. 5 A .
- An interlayer dielectric (ILD) layer 150 and interconnection structures 160 are formed. At least two of the interconnection structures 160 penetrate through the ILD layer 150 and dielectric layer 130 and are electrically connected to and in contact with respective source/drain metals 120 , and at least one of the interconnection structures 160 is electrically connected to and in contact with the gate electrode 140 .
- ILD interlayer dielectric
- the interlayer dielectric (ILD) layer 150 may be formed by suitable deposition process, such as CVD, PVD, ALD, or the like. Next, openings are forming in the ILD layer 150 . Conductive material is formed in the openings followed by a CMP process to remove excess conductive material to form the interconnection structures 160 .
- the ILD 150 may be silicon oxide or a low-K dielectric material.
- the interconnection structures 160 may be copper Cu, cobalt Co, tungsten W or aluminum Al or other suitable conductive materials. In an embodiment, the interconnection structures 160 are formed through the ILD 150 using a damascene process.
- the uniformity of the oxide layer over the 2-D material surface can be improved. Accordingly, the device performance may be improved.
- FIGS. 7 A to 10 B are cross-sectional views of a semiconductor device in various stages of fabrication in accordance with some embodiments of the present disclosure. It is noted that some elements discussed in FIGS. 7 A to 10 B are similar or the same as those discussed in FIGS. 1 A to 6 , such elements are labeled the same and relevant details will not be repeated for simplicity.
- FIGS. 7 A and 7 B in which FIG. 7 A is a perspective view of a semiconductor device, and FIG. 7 B is a cross-sectional view along line B-B of FIG. 7 A .
- the structure of FIGS. 7 A and 7 B follows the structure shown in FIGS. 2 A and 2 B where a dielectric layer 135 is formed over the substrate 100 .
- the dielectric layer 135 extends along the top surface of the substrate 100 , sidewalls and top surfaces of the source/drain metals 120 , and the top surface of the channel region 110 CH of the 2-D material layer 110 .
- the dielectric layer 135 may be formed of aluminum oxide (Al 2 O 3 ), while other suitable gate dielectric material may also be employed.
- the dielectric layer 135 may be formed by a physical deposition process, such as thermal evaporation, electron beam (e-beam) evaporation, RF sputtering, pulsed laser deposition (PLD), and other suitable techniques.
- a physical deposition process the material to be deposited starts out as a solid and is transported to a surface (e.g., the 2-D material layer 110 ) where a film is slowly built up.
- a surface e.g., the 2-D material layer 110
- an electron beam is used as a power source to heat the target source to produce vaporized materials and condense on substrates.
- source materials are ejected from the target source and deposited on the substrate by using RF source to increase concentration of electron ionizations and lengths of electron paths thus increasing the ionization efficiency.
- PLD pulsed laser deposition
- a high-power pulsed laser beam is focused inside a chamber to strike the target source of the material that is to be deposited.
- FIGS. 8 A and 8 B in which FIG. 8 A is a perspective view of a semiconductor device, and FIG. 8 B is a cross-sectional view along line B-B of FIG. 8 A .
- a dielectric layer 130 is formed over the dielectric layer 135 .
- the formation of the dielectric layer 130 is similar to those discussed with respect to FIGS. 3 A, 3 B, and 6 , and thus relevant details will not be repeated for simplicity.
- a portion of the dielectric layer 135 and a portion of the dielectric layers 130 over the channel region 110 CH of the 2-D material layer can be collectively referred to as gate dielectric 136 in the final structure.
- the dielectric layer 130 and the dielectric layer 135 are made of the same material, such as aluminum oxide (Al 2 O 3 ). In some other embodiments, the dielectric layer 130 and the dielectric layer 135 are made of different materials.
- the dielectric layer 130 and the dielectric layer 135 may include may include high-k dielectrics, such as TiO 2 , HfZrO, Ta 2 O 3 , HfSiO 4 , ZrO 2 , ZrSiO 2 , LaO, AlO, ZrO, TiO, Ta 2 O 5 , Y 2 O 3 , SrTiO 3 (STO), BaTiO 3 (BTO), BaZrO, HfZrO, HfLaO, HfSiO, LaSiO, AlSiO, HfTaO, HfTiO, (Ba,Sr)TiO 3 (BST), Al 2 O 3 , Si 3 N 4 , oxynitrides (SiON), combinations
- the dielectric layer 135 is formed by a physical deposition.
- the dielectric layer 130 is formed by a chemical deposition, such as the ALD process discussed in FIGS. 3 A, 3 B, and 6 .
- the term “physical deposition” may refer to a deposition of film that is done by transporting a material from a target source to a substrate (e.g., the substrate 100 ).
- the term “chemical deposition” may refer to a deposition of film that is done by chemical reaction between at least two precursors injected into the chamber.
- the surface of the 2-D material layer 110 lacks dangling bonds to provide nucleation sites for the dielectric materials of the dielectric layers 130 and 135 .
- the dielectric material e.g., Al 2 O 3
- the precursors may be hard to uniformly distribute over the surface of the 2-D material layer 110 .
- the vaporized materials or ionized materials may be “dropped over” the surface of the 2-D material layer 110 , and may include better coverage over the 2-D material layer 110 than using a chemical deposition.
- the thin film of dielectric layer 135 formed by physical deposition may act as a seed layer for the following deposited dielectric layer 130 , and the composite layer of the dielectric layers 130 and 135 may have better coverage and uniformity over the 2-D material layer 110 .
- using a pre-oxide deposition to form an oxide layer may improve the coverage of the composite dielectric layer (e.g., the dielectric layers 135 and 130 ) over a 2-D material surface.
- a physical deposition and a chemical deposition it is possible to avoid the issue of precursor distribution on a 2-D material surface with the help of physically deposited thin oxide layer, and still obtain a flat dielectric layer through the chemical deposition. In this way, the device performance may be improved. For example, the gate leakage currents may be suppressed.
- the dielectric layer 130 is thicker than the dielectric layer 135 .
- the thickness of the dielectric layer 135 may be in a range from about 1 nm to about 10 nm.
- the dielectric layer 135 may be about 5 nm in some embodiments.
- the dielectric layer 130 may be in a range from about 5 nm to about 30 nm.
- the dielectric layer 135 may be about 20 nm in some embodiments.
- the total thickness of the dielectric layers 135 and 130 may be in a range from about 20 nm to about 30 nm.
- the total thickness of the dielectric layers 135 and 130 may be about 25 nm in some embodiments.
- FIGS. 9 A and 9 B in which FIG. 9 A is a perspective view of a semiconductor device, and FIG. 9 B is a cross-sectional view along line B-B of FIG. 9 A .
- a gate electrode 140 is formed over the dielectric layer 130 .
- FIGS. 10 A and 10 B in which FIG. 10 A is a perspective view of a semiconductor device, and FIG. 10 B is a cross-sectional view along line B-B of FIG. 10 A .
- An interlayer dielectric (ILD) layer 150 and interconnection structures 160 are formed. At least two of the interconnection structures 160 penetrate through the ILD layer 150 and dielectric layers 130 , 135 and are electrically connected to and in contact with respective source/drain metals 120 , and at least one of the interconnection structures 160 is electrically connected to and in contact with the gate electrode 140 .
- ILD interlayer dielectric
- FIG. 11 illustrates a method M 1 of forming a semiconductor device in accordance with some embodiments of the present disclosure.
- the method M 1 is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included.
- FIGS. 1 A and 1 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 101 .
- FIGS. 2 A and 2 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 102 .
- FIGS. 7 A and 7 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 103 .
- FIGS. 3 A, 3 B, 8 A and 8 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 104 .
- FIGS. 4 A, 4 B, 9 A and 9 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 105 .
- FIGS. 5 A, 5 B, 10 A and 10 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 106 .
- FIGS. 12 A to 18 B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. It is noted that some elements discussed in FIGS. 12 A to 18 B are similar or the same as those discussed in FIGS. 1 A to 10 B , such elements are labeled the same and relevant details will not be repeated for simplicity.
- FIGS. 12 A and 12 B in which FIG. 12 A is a perspective view of a semiconductor device, and FIG. 12 B is a cross-sectional view along line B-B of FIG. 12 A .
- a 2-D material layer 110 is formed over a substrate 100 .
- FIGS. 13 A and 13 B in which FIG. 13 A is a perspective view of a semiconductor device, and FIG. 13 B is a cross-sectional view along line B-B of FIG. 13 A .
- a 2-D material layer 115 is formed over the 2-D material layer 110 .
- the 2-D material layer 115 is selective grown on the 2-D material layer 110 . Because the 2-D material layer 115 is selectively formed over the 2-D material layer 110 sidewalls of the 2-D material layer 115 may be coterminous with respective sidewalls of the 2-D material layer 110 .
- the 2-D material layer 115 may include antimonene, graphene, germanene, stanene, or the like. Specifically, antimonene is the 2-D allotrope of antimony (Sb), germanene is the 2-D allotrope of germanium (Ge), and stanene is the 2-D allotrope of tin (Sn), respectively.
- the 2-D material layer 115 is different from the 2-D material layer 110 at least in the composition.
- the 2-D material layer 115 may be suitable 2D material and may be deposited using processes suitable for the 2-D material layer 115 .
- the 2-D material layer 115 may be formed with a semimetal electronic property or may be treated to exhibit a semimetal property.
- a semimetal electronic property (“semimetal property”) refers to an absence of a bandgap and a negligible density of states at the Fermi level.
- a semimetal material or a semimetal state of a material has both holes and electrons that contribute to electrical conduction and is conductive.
- the 2-D material layer 110 may be formed with semiconductor properties.
- the 2-D material layer 115 may be grown over the 2-D material layer 110 using thermal evaporation, molecular beam epitaxy (MBE) or physical vapor deposition (PVD) processes with a growth temperature ranging from 100° C. to about 150° C. (e.g., about 120° C.) for a time duration ranging from about 10 seconds to about 600 seconds.
- MBE molecular beam epitaxy
- PVD physical vapor deposition
- the deposition of the antimonene precursors may be globally conducted over the whole surface of the substrate 100 without differentiation between the 2-D material layer 110 and the surface of the substrate 100 .
- the controlled growth temperatures within 150° C. to about 300° C.
- the selective growth of the antimonene layer 115 only over the 2-D material layer 110 may be achieved.
- the 2-D material layer 115 may follow the pattern of the 2-D material layer 110 . That is, the 2-D material layer 115 may completely overlap the 2-D material layer 110 .
- the 2-D material layer 115 may be treated so that it exhibits the desired electronic properties.
- a thickness of 2-D material layer 115 is controlled such that the 2-D material layer 115 exhibits electronic properties suitable for the design and application requirements.
- the thickness of the 2-D material layer 115 may be controlled by adjusting the time duration of the growth process, e.g., the MBE and/or the TBC procedures. For example, a longer MBE process will produce a thicker 2-D material layer 115 initially, namely more layers of monolayer.
- the thickness may be further controlled by a thinning process to reduce the number of monolayers of the 2-D material layer 115 , such as by plasma-based dry etching, e.g., a reactive-ion etching.
- the thickness of the 2-D material layer 115 may be in a range from about 90 nm to about 110 nm.
- the thickness of the 2-D material layer 115 may be about 100 nm in some embodiments.
- FIGS. 14 A and 14 B in which FIG. 14 A is a perspective view of a semiconductor device, and FIG. 14 B is a cross-sectional view along line B-B of FIG. 14 A .
- Source/drain metals 120 are formed on opposite sides of the 2-D material layer 115 , while exposing a center portion of the 2-D material layer 115 . In some embodiments, the source/drain metals 120 extend from the top surface of the 2-D material layer 115 , along the sidewalls of the 2-D material layers 115 , 110 , to a top surface of the substrate 100 .
- the source/drain metals 120 may be gold (Au), tungsten (W), cobalt (Co) or other suitable metal/conductive materials for terminal electrodes.
- Other suitable metal/conductive materials for terminal electrodes include ruthenium, palladium, platinum, nickel, and/or conductive metal oxides and other suitable materials for P-type metal materials, and may include hafnium (Hf), zirconium (Zr), titanium (Ti), tantalum (Ta), aluminum (Al), aluminides and/or conductive metal carbides (e.g., hafnium carbide, zirconium carbide, titanium carbide, and aluminum carbide), and other suitable materials.
- the formation and the materials of the source/drain metals 120 may be similar or the same as the source/drain metals 120 described in FIGS. 2 A and 2 B , and thus relevant details will not be repeated for simplicity.
- FIGS. 15 A and 15 B in which FIG. 15 A is a perspective view of a semiconductor device, and FIG. 15 B is a cross-sectional view along line B-B of FIG. 15 A .
- the 2-D material layer 115 (see FIGS. 14 A and 14 B ) is patterned by using the source/drain metals 120 as a hard mask (etching mask). In greater detail, the 2-D material layer 115 exposed by the source/drain metals 120 are removed, and the remaining portions of the 2-D material layer 115 denote the 2-D material layers 116 .
- the 2-D material layer 115 may patterned by using etching process, the etching is selective with respect to the portions of the 2-D material layer 115 underlying the source/drain metals 120 .
- the etching process may include dipping the structure over the substrate 100 into a basic solution, such as potassium hydroxide (KOH) solution, sodium hydroxide (NaOH) solution, for about 50 sec to about 70 sec (e.g., 60 sec).
- KOH potassium hydroxide
- NaOH sodium hydroxide
- the 2-D material layers 116 and the source/drain metals 120 may collectively serve as source/drain electrode in the final structure. In some embodiments, each of the 2-D material layers 116 is thinner than the source/drain metals 120 .
- FIGS. 16 A and 16 B in which FIG. 16 A is a perspective view of a semiconductor device, and FIG. 16 B is a cross-sectional view along line B-B of FIG. 16 A .
- a dielectric layer 135 is formed over the substrate 100 . In some embodiments, the dielectric layer 135 is in contact with the top surface of the 2-D material layer 110 , sidewalls of the 2-D material layers 116 , and sidewalls of the source/drain metals 120 .
- FIGS. 17 A and 17 B in which FIG. 17 A is a perspective view of a semiconductor device, and FIG. 17 B is a cross-sectional view along line B-B of FIG. 17 A .
- a dielectric layer 130 is formed over the dielectric layer 135 .
- FIGS. 18 A and 18 B in which FIG. 18 A is a perspective view of a semiconductor device, and FIG. 18 B is a cross-sectional view along line B-B of FIG. 18 A .
- a gate electrode 140 is formed over the dielectric layer 135 , and an interlayer dielectric (ILD) layer 150 and interconnection structures 160 are formed.
- ILD interlayer dielectric
- the contact resistance between the 2-D material semiconductor layer and the source/drain electrode may be reduced, which will improve the device performance.
- leakage current between the source/drain electrodes may also be reduced, which will increase the On/Off ratio of the device.
- FIG. 19 illustrates a method M 2 of forming a semiconductor device in accordance with some embodiments of the present disclosure.
- the method M 2 is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included.
- FIGS. 12 A and 12 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 201 .
- FIGS. 13 A and 13 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 202 .
- FIGS. 14 A and 14 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 203 .
- FIGS. 15 A and 15 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 204 .
- FIGS. 16 A and 16 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 205 .
- FIGS. 17 A and 17 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 206 .
- FIGS. 18 A and 18 B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S 207 .
- One advantage is that by employing an additional stay time for a precursor in an ALD cycle for forming an oxide layer over a 2-D material surface, and by forming the oxide layer with a greater thickness, the uniformity of the oxide layer over the 2-D material surface can be improved.
- Another advantage is that by using a pre-oxide deposition to form an oxide layer may improve the coverage of the composite dielectric layer over a 2-D material surface.
- a method includes forming a 2-D material semiconductor layer over a substrate; forming source/drain electrodes covering opposite sides of the 2-D material semiconductor layer, while leaving a portion of the 2-D material semiconductor layer exposed by the source/drain electrodes; forming a first gate dielectric layer over the portion of the 2-D material semiconductor layer by using a physical deposition process; forming a second gate dielectric layer over the first gate dielectric layer by using a chemical deposition process, in which a thickness of the first gate dielectric layer is less than a thickness of the second gate dielectric layer; and forming a gate electrode over the second gate dielectric layer.
- a method includes forming a 2-D material semiconductor layer over a substrate; forming source/drain electrodes covering opposite sides of the 2-D material semiconductor layer, while leaving a portion of the 2-D material semiconductor layer exposed by the source/drain electrodes; forming a first gate dielectric layer over the portion of the 2-D material semiconductor layer by using an atomic layer deposition (ALD) process; and forming a gate electrode over the first gate dielectric layer.
- ALD atomic layer deposition
- the ALD process includes at least one ALD cycle each including injecting a first precursor into an ALD chamber for a first duration; halting injecting the first precursor into an ALD chamber; purging the first precursor in the ALD chamber; injecting a second precursor into the ALD chamber for a second duration; halting injecting the second precursor into the ALD chamber; and purging the second precursor in the ALD chamber, in which a non-zero time duration is between halting injecting the second precursor and purging the second precursor.
- a semiconductor device includes a substrate, a 2-D material semiconductor layer, source/drain electrodes, a first gate dielectric layer, a gate electrode.
- the 2-D material semiconductor layer is over the substrate.
- the source/drain electrodes cover opposite sides of the first 2-D material, in which each of the source/drain electrodes includes a 2-D material semimetal layer and a metal over the 2-D material semimetal layer.
- the first gate dielectric layer covers the 2-D material semiconductor layer and the source/drain electrodes.
- the gate electrode is over the first gate dielectric layer.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present application is a Divisional application of U.S. application Ser. No. 17/461,714, filed on Aug. 30, 2021, which is herein incorporated by reference in their entirety.
- The semiconductor integrated circuit (IC) industry has experienced rapid growth. Technological advances in IC materials and design have produced generations of ICs. Each generation has smaller and more complex circuits than the previous generation. However, these advances have increased the complexity of processing and manufacturing ICs.
- In the course of IC evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometric size (i.e., the smallest component (or line) that can be created using a fabrication process) has decreased. This scaling-down process generally provides benefits by increasing production efficiency and lowering associated costs.
- However, since feature sizes continue to decrease, fabrication processes continue to become more difficult to perform. Therefore, it is a challenge to form reliable semiconductor devices at smaller and smaller sizes.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1A to 5B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. -
FIG. 6 illustrates a method of forming a semiconductor device in accordance with some embodiments of the present disclosure. -
FIGS. 7A to 10B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. -
FIG. 11 illustrates a method of forming a semiconductor device in accordance with some embodiments of the present disclosure. -
FIGS. 12A to 18B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. -
FIG. 19 illustrates a method of forming a semiconductor device in accordance with some embodiments of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
-
FIGS. 1A to 5B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. Although the views shown inFIGS. 1A to 5B are described with reference to a method, it will be appreciated that the structures shown inFIGS. 1A to 5B are not limited to the method but rather may stand alone separate of the method. AlthoughFIGS. 1A to 5B are described as a series of acts, it will be appreciated that these acts are not limiting in that the order of the acts can be altered in other embodiments, and the methods disclosed are also applicable to other structures. In other embodiments, some acts that are illustrated and/or described may be omitted in whole or in part. - Reference is made to
FIGS. 1A and 1B , in whichFIG. 1A is a perspective view of a semiconductor device, andFIG. 1B is a cross-sectional view along line B-B ofFIG. 1A . An initial structure includes asubstrate 100. In some embodiments, thesubstrate 100 may function to provide mechanical and/or structure support for features or structures that are formed in the subsequent steps of the process flow illustrated inFIGS. 2A to 5B . These features or structures may be parts or portions of a semiconductor device (e.g. a transistor) that may be formed on or over thesubstrate 100. - The
substrate 100 may be a semiconductor substrate. For example, thesubstrate 100 may include sapphire (e.g. crystalline Al2O3), e.g. a large grain or a single crystalline layer of sapphire or a coating of sapphire. As another example, thesubstrate 100 may be a sapphire substrate, e.g. a transparent sapphire substrate comprising, as an example, α-Al2O3. Other elementary semiconductors like germanium may also be used forsubstrate 100. Alternatively or additionally,substrate 100 includes a compound semiconductor such as silicon carbide, gallium arsenide, indium arsenide, indium gallium arsenide (InGaAs) and/or indium phosphide. Further,substrate 100 may also include a silicon-on-insulator (SOI) structure.Substrate 100 may also be other suitable substrates, which are all included in the disclosure and non-limiting.Substrate 100 may include an epitaxial layer and/or may be strained for performance enhancement.Substrate 100 may also include various doping configurations depending on design requirements, such as p-type substrate and/or n-type substrate and various doped regions such as p-wells and/or n-wells. - A 2-
D material layer 110 is formed over thesubstrate 100. In some embodiments, the 2-D material layer 110 is in direct contact with the top surface of thesubstrate 100. As used herein, consistent with the accepted definition within solid state material art, a “2-D material” may refer to a crystalline material consisting of a single layer of atoms. As widely accepted in the art, “2-D material” may also be referred to as a “monolayer” material. In this disclosure, “2-D material” and “monolayer” material are used interchangeably without differentiation in meanings, unless specifically pointed out otherwise. - The 2-
D material layer 110 may be 2-D materials of suitable thickness. In some embodiments, a 2-D material includes a single layer of atoms in each of its monolayer structure, so the thickness of the 2-D material refers to a number of monolayers of the 2-D material, which can be one monolayer or more than one monolayer. The coupling between two adjacent monolayers of 2-D material includes van der Waals forces, which are weaker than the chemical bonds between/among atoms within the single monolayer. - Formation of the 2-
D material layer 110 may include suitable processes depending on the 2-D material layer 110 and thesubstrate 100. In some embodiments, the 2-D material layer 110 includes a transition metal dichalcogenide (TMD) monolayer material. In some embodiments, a TMD monolayer includes one layer of transition metal atoms sandwiched between two layers of chalcogen atoms.Substrate 100 may include any substrates that are suitable for the formation of the TMD monolayers thereover. For example,substrate 100 may be selected based on its capacity to sustain the potential high temperature in the formation of the TMD monolayers thereover. In some embodiments, asapphire substrate 100 is used. - In some embodiment where the 2-
D material layer 110 is TMD monolayers, the TMD monolayers include molybdenum disulfide (MoS2), tungsten disulfide (WS2), tungsten diselenide (WSe2), or the like. In some embodiments, MoS2 and WS2 may be formed on thesubstrate 100, e.g., a sapphire substrate, using suitable approaches. For example, MoS2 and WS2 may be formed by micromechanical exfoliation and coupled over thesubstrate 100, or by sulfurization of a pre-deposited molybdenum (Mo) film or tungsten (W) film over thesubstrate 100. In alternative embodiments, WSe2 may be formed by micromechanical exfoliation and coupled over thesubstrate 100, or by selenization of a pre-deposited tungsten (W) film over thesubstrate 100 using thermally cracked Se molecules. - In some embodiments, forming of the 2-
D material layer 110 also includes treating the 2-D material layer 110 to obtain expected electronic properties of the 2-D material layer 110. The treating processes include thinning (namely, reducing the thickness of the 2-D material layer 110), doping, or straining, to make the 2-D material layer 110 exhibit certain semiconductor properties, e.g., including direct bandgap. The thinning of the 2-D material layer 110 may be achieved through various suitable processes, and all are included in the present disclosure. For example, plasma based dry etching, e.g., reaction-ion etching (RIE), may be used to reduce the number of monolayers of the 2-D material layer 110. - In the description hereinafter, the 2-
D material layer 110 may include semiconductor properties (interchangeably referred to as semiconductor 2-D material layer in this context). In some embodiments, each monolayer of MoS2 is about 6.5 angstrom (Å) to about 7.5 Å in thickness (e.g., 7.0 Å) in thickness. In some embodiments, the thickness of the MoS2 2-D material layer 110 is in a range from about 0.7 nm to about 7 nm, namely about 1 to about 10 monolayers of MoS2. In some embodiments, each monolayer of WSe2 is about 6.5 angstrom (Å) to about 7.5 Å in thickness (e.g., 7.0 Å) in thickness. In some embodiments, the thickness of the WSe22-D material layer 110 is in a range from about 0.7 nm to about 7 nm, namely about 1 to about 10 monolayers of WSe2. - Reference is made to
FIGS. 2A and 2B , in whichFIG. 2A is a perspective view of a semiconductor device, andFIG. 2B is a cross-sectional view along line B-B ofFIG. 2A . Source/drain metals 120 are formed on opposite sides of the 2-D material layer 110. In some embodiments, each of the source/drain metals 120 includes afirst metal layer 120A and asecond metal layer 120B over thefirst metal layer 120A. In some embodiments, portions of the 2-D material layer 110 covered by the source/drain metals 120 can be referred to as source/drain regions 110SD, and a portion of the 2-D material layer 110 between the source/drain metals 120 (or the source/drain regions 110SD) can be referred to as channel region 110CH. The source/drain metals 120 may be formed through sputtering or other suitable processes like CVD, PVD, plating, or other suitable process. - In some embodiments, the
first metal layer 120A may serve as a separation metal layer, which is used to separate the 2-D material layer 110 from thesecond metal layer 120B, such that thesecond metal layer 120B would not contact the 2-D material layer 110. In some embodiments where thefirst metal layer 120A is omitted, the 2-D material layer 110 would be in contact with thesecond metal layer 120B. In that scenario, thesecond metal layer 120B may form alloy with the 2-D material layer 110 during deposition of thesecond metal layer 120B, which might deteriorate the 2-D crystal structure of the 2-D material layer 110. Accordingly, the material of thefirst metal layer 120A is selected such that the material would not form an alloy with the 2-D material layer 110. In some embodiments, thefirst metal layer 120A may include metal such as gold (Au), aluminum (Al), bismuth (Bi), cadmium (Cd), chromium (Cr), iridium (Ir), niobium (Nb), tantalum (Ta), tellurium (Te), tungsten(W), or other suitable metal. - In some embodiments, the
second metal layer 120B may be formed of suitable electrically conductive material, including poly silicon, graphene, and metal including one or more layers of aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta), tungsten (W), cobalt (Co), molybdenum (Mo), nickel (Ni), manganese (Mg), silver (Ag), palladium (Pd), rhenium (Re), iridium (Ir), ruthenium (Ru), platinum (Pt), zirconium (Zr), tantalum nitride (TaN), nickel silicide (NiSi), cobalt silicide (CoSi), TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof. - In some embodiments, the area of each of the source/
drain metals 120 is about 80×80 μm2. In some embodiments, thefirst metal layer 120A of the source/drain metals 120 may be gold (Au) having a thickness in a range from about 90 nm to about 110 nm (e.g., about 100 nm in some embodiments). In some embodiments, thesecond metal layer 120B of the source/drain metals 120 may be titanium (Ti) having a thickness in a range from about 8 nm to about 12 nm (e.g., about 10 nm in some embodiments). In some embodiments, thefirst metal layer 120A is thicker than thesecond metal layer 120B, ensuring that thesecond metal layer 120B would not form alloy with the 2-D material layer 110. For example, the ratio of thefirst metal layer 120A to thesecond metal layer 120B may be in a range from about 9 to 14. In some embodiments, thefirst metal layer 120A is made of Au and thesecond metal layer 120B is made of Ti, and the thickness of thefirst metal layer 120A is about 100 nm and the thickness of thesecond metal layer 120B is about 10 nm. - In some embodiments, the source/
drain metals 120 may be formed by, for example, depositing a photoresist layer over thesubstrate 100 by suitable process, such as spin-coating technique, which may include baking the photoresist layer after coating. The photoresist layer may include positive-type or negative-type resist materials. For example, the photoresist layer include poly(methylmethacrylate) (PMMA). Then, the photoresist layer is subjected to an exposure process. Afterward, the photoresist layer is developed by a suitable process. For example, the photoresist layer is exposed to a developing solution, such as tetramethylammonium hydroxide (TMAH), to remove portions of the photoresist layer to form the openings that expose the source/drain regions 110SD of the 2-D material layer 110. Next, a first conductive material of thefirst metal layer 120A and a second conductive material of thesecond metal layer 120B are sequentially deposited over thesubstrate 100 by suitable process, such as thermal evaporation, sputtering, PVD, or the like. Afterward, portions of the first conductive material and the second conductive material over the top surface of the photoresist layer are lifted off together with the photoresist layer, such that other portions of the first conductive material and the second conductive material in the openings remain over thesubstrate 100. The remaining portions of the first conductive material and the second conductive material denote thefirst metal layer 120A and thesecond metal layer 120B of the source/drain metals 120, respectively. In some other embodiments, the source/drain metals 120 may be formed by, for example, depositing a first conductive material of thefirst metal layer 120A and a second conductive material of thesecond metal layer 120B are sequentially deposited over thesubstrate 100, and performing a patterning process to remove unwanted portions of the first conductive material and the second conductive material. The remaining portions of the first conductive material and the second conductive material denote thefirst metal layer 120A and thesecond metal layer 120B of the source/drain metals 120, respectively. - Reference is made to
FIGS. 3A and 3B , in whichFIG. 3A is a perspective view of a semiconductor device, andFIG. 3B is a cross-sectional view along line B-B ofFIG. 3A . Adielectric layer 130 is formed over thesubstrate 100. In some embodiments, thedielectric layer 130 extends along the top surface of thesubstrate 100, sidewalls and top surfaces of the source/drain metals 120, and the top surface of the channel region 110CH of the 2-D material layer 110. In some embodiments, thedielectric layer 130 includes a portion 130CH in contact with the channel region 110CH of the 2-D material layer 110, and the portion 130CH may serve as a gate dielectric layer in the final structure. Accordingly, the portion 130CH of thedielectric layer 130 may interchangeably referred to as gate dielectric layer 130CH in this context. In some embodiments, thedielectric layer 130 may be formed of aluminum oxide (Al2O3), while other suitable gate dielectric material may also be employed. For example, thedielectric layer 130 may include high-k dielectrics, such as TiO2, HfZrO, Ta2O3, HfSiO4, ZrO2, ZrSiO2, LaO, AlO, ZrO, TiO, Ta2O5, Y2O3, SrTiO3 (STO), BaTiO3 (BTO), BaZrO, HfZrO, HfLaO, HfSiO, LaSiO, AlSiO, HfTaO, HfTiO, (Ba,Sr)TiO3 (BST), Al2O3, Si3N4, oxynitrides (SiON), combinations thereof, or other suitable material. - In some embodiments, the
dielectric layer 130 is formed by atomic layer deposition (ALD) process. An ALD process may include growing a film(s) (e.g., the dielectric layer 130) by exposing a wafer (e.g., substrate 100) to alternating pulses (e.g., short introductions of vapor) of components, for example, a precursor and a co-reactant. The pulses may include self-limiting reactions and result in the deposition of a film and/or the chemisorbing of one or more components. Each pulse may be separated by an inert gas purge of an ALD chamber. - Reference is made to
FIGS. 3A, 3B, and 6 , in whichFIG. 6 illustrates steps of an ALD cycle of an ALD process in accordance with some embodiments of the present disclosure. As an example where thedielectric layer 130 is made of aluminum oxide (Ak2O3), each ALD cycle includes steps S11, S12, S13, S14, and S15. - The ALD cycle starts from step S11 with a first pulse providing a first precursor. In some embodiments, the first precursor may include a source of oxygen, such as H2O. In some embodiments, H2O is pulsed into the ALD chamber where the wafer is placed. The water vapor may be attracted on exposed surface of the wafer (e.g., exposed surfaces of the 2-
D material layer 110, the source/drain metals 120, and the substrate 100). Here, the term “first pulse” may be referred to a duration from the start of injection of the first precursor to the halt of injection of the first precursor. In some embodiments, the time duration of the first pulse is in a range from about 20 ms to about 100 ms. - The ALD cycle proceeds to step S12 with a first purging process. After the first pulse providing the first precursor, the ALD process may include a first purging process for purging excess first precursor. In some embodiments, the purging gas may be N2, Ar, He, or similar inert gases.
- The ALD cycle proceeds to step S13 with a second pulse providing a second precursor. In some embodiments, the second precursor may include a source of aluminum, such as trimethyl aluminum (denoted AlMe3, Al(CH3)3, or TMA). The functional groups of the second precursor (e.g., TMA) react with the functional groups of the first precursor (e.g., H2O) to form Al—O bonds, thereby forming a monolayer of Al2O3. Here, the term “second pulse” may be referred to a duration from the start of injection of the second precursor to the halt of injection of the second precursor. In some embodiments, the time duration of the second pulse is in a range from about 10 ms to about 50 ms.
- The ALD cycle proceeds to step S14 with an additional stay time for second precursor. In some embodiments, after the second pulse providing the second precursor (or after halting the injection of the second precursor), the wafer (e.g., exposed surfaces of the 2-
D material layer 110, the source/drain metals 120, and the substrate 100) is kept exposed to a gas environment of the second precursor in the ALD chamber for a non-zero time duration. That is, excess second precursor is not purged away immediately after the second pulse. Because the surface of the 2-D material layer 110 lacks dangling bonds to provide nucleation sites for thedielectric layer 130, this will result in a weak adhesion between thedielectric layer 130 and the 2-D material 110 layer. Accordingly, the additional stay time (or call soaking time) may help the second precursor to uniformly distribute over the surface of the 2-D material 110, and thus the uniformity of thedielectric layer 130 may be improved, which will also improve the device performance. - In some embodiments, the additional stay time is in a range from about 10 ms to about 40 ms. For example, the additional stay time may be about 20 ms in some embodiments. If the additional stay time is too short, the second precursor may not uniformly distribute over the surface of the 2-
D material 110, and will leads to a poor uniformity of thedielectric layer 130. If the additional stay time is too long, it may not further improve the quality of thedielectric layer 130. - In some embodiments, there is no additional stay time between steps S11 and S12. That is, the first purging process is performed immediately after the first pulse of the first precursor (or after the halting the injection of the first precursor) with substantially zero time delay. In some other embodiments, there may be a stay time between the first pulse of the first precursor and the first purging process, while the stay time between the first pulse of the first precursor and the first purging process is less than the stay time (e.g., step S14) between the second pulse of the second precursor and the second purging process.
- The ALD cycle proceeds to step S15 with a second purging process. After the second pulse providing the second precursor, the ALD process may include a second purging process for purging excess second precursor. In some embodiments, the purging gas may be N2, Ar, He, or similar inert gases.
- According to the aforementioned discussion, each ALD cycle of the ALD process for forming the
dielectric layer 130 may include sequentially performing steps S11, S12, S13, S14, and S15 inFIG. 6 . The ALD process may include performing the ALD cycle for several times to obtain a desired thickness of thedielectric layer 130 over the 2-D material layer 110. In some embodiments, the ALD process may include performing the ALD cycle for about 10 times to about 100 times. Accordingly, the thickness of thedielectric layer 130 may be in a range from about 5 nm to about 30 nm. For example, thedielectric layer 130 may be about 10 nm in some embodiments. If thedielectric layer 130 is too thin,dielectric layer 130 may have poor coverage over the 2-D material layer 110. If thedielectric layer 130 is too thick, the device performance may be unsatisfied due to thick gate dielectric layer. - In some embodiments, the ALD process may be performed under a temperature in a range from about 150° C. to about 180° C. If the temperature is too low, the
dielectric layer 130 may not have good quality, for example, Al2O3 grains may be formed on the surface of the 2-D material layer 110. If the temperature is too high, it may inversely affect other components over thesubstrate 100. - Reference is made to
FIGS. 4A and 4B , in whichFIG. 4A is a perspective view of a semiconductor device, andFIG. 4B is a cross-sectional view along line B-B ofFIG. 4A . Agate electrode 140 is formed over thedielectric layer 130. In some embodiments, thegate electrode 140 may include a first metal layer and a second metal layer over the first metal layer. Thegate electrode 140 may vertically overlaps an entirety of the channel region 110CH of the 2-D material layer 110. In some embodiments, thegate electrode 140 at least vertically overlaps portions of the source/drain metals 120 and portions of the source/drain regions 110SD of the 2-D material layer 110. - In some embodiments, the first metal layer may include metal such as gold (Au), aluminum (Al), bismuth (Bi), cadmium (Cd), chromium (Cr), iridium (Ir), niobium (Nb), tantalum (Ta), tellurium (Te), tungsten(W), or other suitable metal. In some embodiments, the second metal layer may be formed of suitable electrically conductive material, including polysilicon, graphene, and metal including one or more layers of aluminum (Al), copper (Cu), titanium (Ti), tantalum (Ta), tungsten (W), cobalt (Co), molybdenum (Mo), nickel (Ni), manganese (Mg), silver (Ag), palladium (Pd), rhenium (Re), iridium (Ir), ruthenium (Ru), platinum (Pt), zirconium (Zr), tantalum nitride (TaN), nickel silicide (NiSi), cobalt silicide (CoSi), TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof. In some embodiments, the first metal layer of the
gate electrode 140 may be gold (Au) having a thickness in a range from about 90 nm to about 110 nm (e.g., about 100 nm in some embodiments). In some embodiments, the second metal layer of thegate electrode 140 may be titanium (Ti) having a thickness in a range from about 8 nm to about 12 nm (e.g., about 10 nm in some embodiments). In some embodiments, the first metal layer is thicker than the second metal layer. In some embodiments, the formation method of thegate electrode 140 may be similar to those described with respect to the source/drain metals 120, and thus relevant details will not be repeated for simplicity. - Reference is made to
FIGS. 5A and 5B , in whichFIG. 5A is a perspective view of a semiconductor device, andFIG. 5B is a cross-sectional view along line B-B ofFIG. 5A . An interlayer dielectric (ILD)layer 150 andinterconnection structures 160 are formed. At least two of theinterconnection structures 160 penetrate through theILD layer 150 anddielectric layer 130 and are electrically connected to and in contact with respective source/drain metals 120, and at least one of theinterconnection structures 160 is electrically connected to and in contact with thegate electrode 140. - In some embodiments, the interlayer dielectric (ILD)
layer 150 may be formed by suitable deposition process, such as CVD, PVD, ALD, or the like. Next, openings are forming in theILD layer 150. Conductive material is formed in the openings followed by a CMP process to remove excess conductive material to form theinterconnection structures 160. In some embodiments, theILD 150 may be silicon oxide or a low-K dielectric material. Theinterconnection structures 160 may be copper Cu, cobalt Co, tungsten W or aluminum Al or other suitable conductive materials. In an embodiment, theinterconnection structures 160 are formed through theILD 150 using a damascene process. - In some embodiments of the present disclosure, by employing an additional stay time for a precursor in an ALD cycle for forming an oxide layer over a 2-D material surface, and by forming the oxide layer with a greater thickness, the uniformity of the oxide layer over the 2-D material surface can be improved. Accordingly, the device performance may be improved.
-
FIGS. 7A to 10B are cross-sectional views of a semiconductor device in various stages of fabrication in accordance with some embodiments of the present disclosure. It is noted that some elements discussed inFIGS. 7A to 10B are similar or the same as those discussed inFIGS. 1A to 6 , such elements are labeled the same and relevant details will not be repeated for simplicity. - Reference is made to
FIGS. 7A and 7B , in whichFIG. 7A is a perspective view of a semiconductor device, andFIG. 7B is a cross-sectional view along line B-B ofFIG. 7A . The structure ofFIGS. 7A and 7B follows the structure shown inFIGS. 2A and 2B where adielectric layer 135 is formed over thesubstrate 100. In some embodiments, thedielectric layer 135 extends along the top surface of thesubstrate 100, sidewalls and top surfaces of the source/drain metals 120, and the top surface of the channel region 110CH of the 2-D material layer 110. In some embodiments, thedielectric layer 135 may be formed of aluminum oxide (Al2O3), while other suitable gate dielectric material may also be employed. - In some embodiments, the
dielectric layer 135 may be formed by a physical deposition process, such as thermal evaporation, electron beam (e-beam) evaporation, RF sputtering, pulsed laser deposition (PLD), and other suitable techniques. In a physical deposition process, the material to be deposited starts out as a solid and is transported to a surface (e.g., the 2-D material layer 110) where a film is slowly built up. For example, in e-beam evaporation, an electron beam is used as a power source to heat the target source to produce vaporized materials and condense on substrates. In RF sputtering, source materials are ejected from the target source and deposited on the substrate by using RF source to increase concentration of electron ionizations and lengths of electron paths thus increasing the ionization efficiency. In pulsed laser deposition (PLD), a high-power pulsed laser beam is focused inside a chamber to strike the target source of the material that is to be deposited. - Reference is made to
FIGS. 8A and 8B , in whichFIG. 8A is a perspective view of a semiconductor device, andFIG. 8B is a cross-sectional view along line B-B ofFIG. 8A . Adielectric layer 130 is formed over thedielectric layer 135. The formation of thedielectric layer 130 is similar to those discussed with respect toFIGS. 3A, 3B, and 6 , and thus relevant details will not be repeated for simplicity. Afterward, a portion of thedielectric layer 135 and a portion of thedielectric layers 130 over the channel region 110CH of the 2-D material layer can be collectively referred to asgate dielectric 136 in the final structure. In some embodiments, thedielectric layer 130 and thedielectric layer 135 are made of the same material, such as aluminum oxide (Al2O3). In some other embodiments, thedielectric layer 130 and thedielectric layer 135 are made of different materials. For example, thedielectric layer 130 and thedielectric layer 135 may include may include high-k dielectrics, such as TiO2, HfZrO, Ta2O3, HfSiO4, ZrO2, ZrSiO2, LaO, AlO, ZrO, TiO, Ta2O5, Y2O3, SrTiO3 (STO), BaTiO3 (BTO), BaZrO, HfZrO, HfLaO, HfSiO, LaSiO, AlSiO, HfTaO, HfTiO, (Ba,Sr)TiO3 (BST), Al2O3, Si3N4, oxynitrides (SiON), combinations thereof, or other suitable material. - As mentioned above, the
dielectric layer 135 is formed by a physical deposition. However, thedielectric layer 130 is formed by a chemical deposition, such as the ALD process discussed inFIGS. 3A, 3B, and 6 . Here, the term “physical deposition” may refer to a deposition of film that is done by transporting a material from a target source to a substrate (e.g., the substrate 100). On the other hand, the term “chemical deposition” may refer to a deposition of film that is done by chemical reaction between at least two precursors injected into the chamber. - As mentioned above, the surface of the 2-
D material layer 110 lacks dangling bonds to provide nucleation sites for the dielectric materials of thedielectric layers D material layer 110. However, due to the nature of physical deposition, the vaporized materials or ionized materials may be “dropped over” the surface of the 2-D material layer 110, and may include better coverage over the 2-D material layer 110 than using a chemical deposition. Accordingly, the thin film ofdielectric layer 135 formed by physical deposition may act as a seed layer for the following depositeddielectric layer 130, and the composite layer of thedielectric layers D material layer 110. - In some embodiments of the present disclosure, using a pre-oxide deposition to form an oxide layer (e.g., the dielectric layer 135) may improve the coverage of the composite dielectric layer (e.g., the
dielectric layers 135 and 130) over a 2-D material surface. Furthermore, by combining a physical deposition and a chemical deposition, it is possible to avoid the issue of precursor distribution on a 2-D material surface with the help of physically deposited thin oxide layer, and still obtain a flat dielectric layer through the chemical deposition. In this way, the device performance may be improved. For example, the gate leakage currents may be suppressed. - In some embodiments, the
dielectric layer 130 is thicker than thedielectric layer 135. In some embodiments, the thickness of thedielectric layer 135 may be in a range from about 1 nm to about 10 nm. For example, thedielectric layer 135 may be about 5 nm in some embodiments. In some embodiments, thedielectric layer 130 may be in a range from about 5 nm to about 30 nm. For example, thedielectric layer 135 may be about 20 nm in some embodiments. In some embodiments, the total thickness of thedielectric layers dielectric layers - Reference is made to
FIGS. 9A and 9B , in whichFIG. 9A is a perspective view of a semiconductor device, andFIG. 9B is a cross-sectional view along line B-B ofFIG. 9A . Agate electrode 140 is formed over thedielectric layer 130. - Reference is made to
FIGS. 10A and 10B , in whichFIG. 10A is a perspective view of a semiconductor device, andFIG. 10B is a cross-sectional view along line B-B ofFIG. 10A . An interlayer dielectric (ILD)layer 150 andinterconnection structures 160 are formed. At least two of theinterconnection structures 160 penetrate through theILD layer 150 anddielectric layers drain metals 120, and at least one of theinterconnection structures 160 is electrically connected to and in contact with thegate electrode 140. -
FIG. 11 illustrates a method M1 of forming a semiconductor device in accordance with some embodiments of the present disclosure. Although the method M1 is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included. - At step S101, a 2-D material layer is formed over a substrate.
FIGS. 1A and 1B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S101. - At step S102, source/drain metals are formed over the 2-D material layer.
FIGS. 2A and 2B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S102. - At step S103, a first dielectric layer is formed over the substrate by using a physical deposition.
FIGS. 7A and 7B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S103. - At step S104, a second dielectric layer is formed over the substrate by using a chemical deposition.
FIGS. 3A, 3B, 8A and 8B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S104. - At step S105, a gate electrode is formed over the second dielectric layer.
FIGS. 4A, 4B, 9A and 9B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S105. - At step S106, an ILD layer and interconnection structures are formed over the substrate.
FIGS. 5A, 5B, 10A and 10B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S106. -
FIGS. 12A to 18B are cross-sectional views of a memory device in various stages of fabrication in accordance with some embodiments of the present disclosure. It is noted that some elements discussed inFIGS. 12A to 18B are similar or the same as those discussed inFIGS. 1A to 10B , such elements are labeled the same and relevant details will not be repeated for simplicity. - Reference is made to
FIGS. 12A and 12B , in whichFIG. 12A is a perspective view of a semiconductor device, andFIG. 12B is a cross-sectional view along line B-B ofFIG. 12A . A 2-D material layer 110 is formed over asubstrate 100. - Reference is made to
FIGS. 13A and 13B , in whichFIG. 13A is a perspective view of a semiconductor device, andFIG. 13B is a cross-sectional view along line B-B ofFIG. 13A . A 2-D material layer 115 is formed over the 2-D material layer 110. In some embodiments, the 2-D material layer 115 is selective grown on the 2-D material layer 110. Because the 2-D material layer 115 is selectively formed over the 2-D material layer 110 sidewalls of the 2-D material layer 115 may be coterminous with respective sidewalls of the 2-D material layer 110. In some embodiments, the 2-D material layer 115 may include antimonene, graphene, germanene, stanene, or the like. Specifically, antimonene is the 2-D allotrope of antimony (Sb), germanene is the 2-D allotrope of germanium (Ge), and stanene is the 2-D allotrope of tin (Sn), respectively. - The 2-
D material layer 115 is different from the 2-D material layer 110 at least in the composition. The 2-D material layer 115 may be suitable 2D material and may be deposited using processes suitable for the 2-D material layer 115. In an example, the 2-D material layer 115 may be formed with a semimetal electronic property or may be treated to exhibit a semimetal property. As used herein, a semimetal electronic property (“semimetal property”) refers to an absence of a bandgap and a negligible density of states at the Fermi level. A semimetal material or a semimetal state of a material has both holes and electrons that contribute to electrical conduction and is conductive. On the other hand, the 2-D material layer 110 may be formed with semiconductor properties. - In some embodiments where the 2-
D material layer 115 is made of antimonene (Sb), the 2-D material layer 115 may be grown over the 2-D material layer 110 using thermal evaporation, molecular beam epitaxy (MBE) or physical vapor deposition (PVD) processes with a growth temperature ranging from 100° C. to about 150° C. (e.g., about 120° C.) for a time duration ranging from about 10 seconds to about 600 seconds. This growth temperature range supports the selective growth of the antimonene over the 2-D material layer 110 without formation of antimonene over the exposed surface of thesubstrate 100. As such, the deposition of the antimonene precursors may be globally conducted over the whole surface of thesubstrate 100 without differentiation between the 2-D material layer 110 and the surface of thesubstrate 100. With the controlled growth temperatures within 150° C. to about 300° C., the selective growth of theantimonene layer 115 only over the 2-D material layer 110 may be achieved. In some embodiments, with the 2-D material layer 115 formed satisfactorily, the 2-D material layer 115 may follow the pattern of the 2-D material layer 110. That is, the 2-D material layer 115 may completely overlap the 2-D material layer 110. - In some embodiments, the 2-
D material layer 115 may be treated so that it exhibits the desired electronic properties. For example, a thickness of 2-D material layer 115 is controlled such that the 2-D material layer 115 exhibits electronic properties suitable for the design and application requirements. In an example, the thickness of the 2-D material layer 115 may be controlled by adjusting the time duration of the growth process, e.g., the MBE and/or the TBC procedures. For example, a longer MBE process will produce a thicker 2-D material layer 115 initially, namely more layers of monolayer. The thickness may be further controlled by a thinning process to reduce the number of monolayers of the 2-D material layer 115, such as by plasma-based dry etching, e.g., a reactive-ion etching. In some embodiments, the thickness of the 2-D material layer 115 may be in a range from about 90 nm to about 110 nm. For example, the thickness of the 2-D material layer 115 may be about 100 nm in some embodiments. - Reference is made to
FIGS. 14A and 14B , in whichFIG. 14A is a perspective view of a semiconductor device, andFIG. 14B is a cross-sectional view along line B-B ofFIG. 14A . Source/drain metals 120 are formed on opposite sides of the 2-D material layer 115, while exposing a center portion of the 2-D material layer 115. In some embodiments, the source/drain metals 120 extend from the top surface of the 2-D material layer 115, along the sidewalls of the 2-D material layers 115, 110, to a top surface of thesubstrate 100. - The source/
drain metals 120 may be gold (Au), tungsten (W), cobalt (Co) or other suitable metal/conductive materials for terminal electrodes. Other suitable metal/conductive materials for terminal electrodes include ruthenium, palladium, platinum, nickel, and/or conductive metal oxides and other suitable materials for P-type metal materials, and may include hafnium (Hf), zirconium (Zr), titanium (Ti), tantalum (Ta), aluminum (Al), aluminides and/or conductive metal carbides (e.g., hafnium carbide, zirconium carbide, titanium carbide, and aluminum carbide), and other suitable materials. The formation and the materials of the source/drain metals 120 may be similar or the same as the source/drain metals 120 described inFIGS. 2A and 2B , and thus relevant details will not be repeated for simplicity. - Reference is made to
FIGS. 15A and 15B , in whichFIG. 15A is a perspective view of a semiconductor device, andFIG. 15B is a cross-sectional view along line B-B ofFIG. 15A . The 2-D material layer 115 (seeFIGS. 14A and 14B ) is patterned by using the source/drain metals 120 as a hard mask (etching mask). In greater detail, the 2-D material layer 115 exposed by the source/drain metals 120 are removed, and the remaining portions of the 2-D material layer 115 denote the 2-D material layers 116. In some embodiments, the 2-D material layer 115 may patterned by using etching process, the etching is selective with respect to the portions of the 2-D material layer 115 underlying the source/drain metals 120. In some embodiments, the etching process may include dipping the structure over thesubstrate 100 into a basic solution, such as potassium hydroxide (KOH) solution, sodium hydroxide (NaOH) solution, for about 50 sec to about 70 sec (e.g., 60 sec). - In some embodiments, the 2-D material layers 116 and the source/
drain metals 120 may collectively serve as source/drain electrode in the final structure. In some embodiments, each of the 2-D material layers 116 is thinner than the source/drain metals 120. - Reference is made to
FIGS. 16A and 16B , in whichFIG. 16A is a perspective view of a semiconductor device, andFIG. 16B is a cross-sectional view along line B-B ofFIG. 16A . Adielectric layer 135 is formed over thesubstrate 100. In some embodiments, thedielectric layer 135 is in contact with the top surface of the 2-D material layer 110, sidewalls of the 2-D material layers 116, and sidewalls of the source/drain metals 120. - Reference is made to
FIGS. 17A and 17B , in whichFIG. 17A is a perspective view of a semiconductor device, andFIG. 17B is a cross-sectional view along line B-B ofFIG. 17A . Adielectric layer 130 is formed over thedielectric layer 135. - Reference is made to
FIGS. 18A and 18B , in whichFIG. 18A is a perspective view of a semiconductor device, andFIG. 18B is a cross-sectional view along line B-B ofFIG. 18A . Agate electrode 140 is formed over thedielectric layer 135, and an interlayer dielectric (ILD)layer 150 andinterconnection structures 160 are formed. - In some embodiments of the present disclosure, by forming a 2-D material conductive layer serving as source/drain electrode over a 2-D material semiconductor layer, the contact resistance between the 2-D material semiconductor layer and the source/drain electrode may be reduced, which will improve the device performance. For example, the drain current of the device under VDS=2V may increases to about 4×104 μA. Also, leakage current between the source/drain electrodes may also be reduced, which will increase the On/Off ratio of the device.
-
FIG. 19 illustrates a method M2 of forming a semiconductor device in accordance with some embodiments of the present disclosure. Although the method M2 is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included. - At step S201, a first 2-D material layer is formed over a substrate.
FIGS. 12A and 12B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S201. - At step S202, a second 2-D material layer is formed over the first 2-D material layer.
FIGS. 13A and 13B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S202. - At step S203, source/drain metals are formed over the second 2-D material layer.
FIGS. 14A and 14B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S203. - At step S204, the second 2-D material layer is patterned.
FIGS. 15A and 15B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S204. - At step S205, a first dielectric layer is formed over the substrate by using a physical deposition.
FIGS. 16A and 16B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S205. - At step S206, a second dielectric layer is formed over the substrate by using a chemical deposition.
FIGS. 17A and 17B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S206. - At step S207, a gate electrode is formed over the second dielectric layer, and an ILD layer and interconnection structures are formed over the substrate.
FIGS. 18A and 18B illustrate a perspective view and a cross-sectional view of some embodiments corresponding to act in step S207. - Based on the above discussion, it can be seen that the present disclosure offers advantages. It is understood, however, that other embodiments may offer additional advantages, and not all advantages are necessarily disclosed herein, and that no particular advantages is required for all embodiments. One advantage is that by employing an additional stay time for a precursor in an ALD cycle for forming an oxide layer over a 2-D material surface, and by forming the oxide layer with a greater thickness, the uniformity of the oxide layer over the 2-D material surface can be improved. Another advantage is that by using a pre-oxide deposition to form an oxide layer may improve the coverage of the composite dielectric layer over a 2-D material surface. Furthermore, by combining a physical deposition and a chemical deposition, it is possible to avoid the issue of precursor distribution on a 2-D material surface with the help of physically deposited thin oxide layer, and still obtain a flat dielectric layer through the chemical deposition. Yet another advantage is that by forming a 2-D material conductive layer serving as source/drain electrode over a 2-D material semiconductor layer, the contact resistance between the 2-D material semiconductor layer and the source/drain electrode may be reduced, which will improve the device performance.
- In some embodiments of the present disclosure, a method includes forming a 2-D material semiconductor layer over a substrate; forming source/drain electrodes covering opposite sides of the 2-D material semiconductor layer, while leaving a portion of the 2-D material semiconductor layer exposed by the source/drain electrodes; forming a first gate dielectric layer over the portion of the 2-D material semiconductor layer by using a physical deposition process; forming a second gate dielectric layer over the first gate dielectric layer by using a chemical deposition process, in which a thickness of the first gate dielectric layer is less than a thickness of the second gate dielectric layer; and forming a gate electrode over the second gate dielectric layer.
- In some embodiments of the present disclosure, a method includes forming a 2-D material semiconductor layer over a substrate; forming source/drain electrodes covering opposite sides of the 2-D material semiconductor layer, while leaving a portion of the 2-D material semiconductor layer exposed by the source/drain electrodes; forming a first gate dielectric layer over the portion of the 2-D material semiconductor layer by using an atomic layer deposition (ALD) process; and forming a gate electrode over the first gate dielectric layer. The ALD process includes at least one ALD cycle each including injecting a first precursor into an ALD chamber for a first duration; halting injecting the first precursor into an ALD chamber; purging the first precursor in the ALD chamber; injecting a second precursor into the ALD chamber for a second duration; halting injecting the second precursor into the ALD chamber; and purging the second precursor in the ALD chamber, in which a non-zero time duration is between halting injecting the second precursor and purging the second precursor.
- In some embodiments of the present disclosure, a semiconductor device includes a substrate, a 2-D material semiconductor layer, source/drain electrodes, a first gate dielectric layer, a gate electrode. The 2-D material semiconductor layer is over the substrate. The source/drain electrodes cover opposite sides of the first 2-D material, in which each of the source/drain electrodes includes a 2-D material semimetal layer and a metal over the 2-D material semimetal layer. The first gate dielectric layer covers the 2-D material semiconductor layer and the source/drain electrodes. The gate electrode is over the first gate dielectric layer.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US18/480,787 US20240030034A1 (en) | 2021-08-30 | 2023-10-04 | 2-d material semiconductor device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/461,714 US12080557B2 (en) | 2021-08-30 | 2021-08-30 | Method for forming 2-D material semiconductor device with improved source/drain electrodes and gate dielectric |
US18/480,787 US20240030034A1 (en) | 2021-08-30 | 2023-10-04 | 2-d material semiconductor device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/461,714 Division US12080557B2 (en) | 2021-08-30 | 2021-08-30 | Method for forming 2-D material semiconductor device with improved source/drain electrodes and gate dielectric |
Publications (1)
Publication Number | Publication Date |
---|---|
US20240030034A1 true US20240030034A1 (en) | 2024-01-25 |
Family
ID=84695704
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/461,714 Active 2041-11-13 US12080557B2 (en) | 2021-08-30 | 2021-08-30 | Method for forming 2-D material semiconductor device with improved source/drain electrodes and gate dielectric |
US18/480,787 Pending US20240030034A1 (en) | 2021-08-30 | 2023-10-04 | 2-d material semiconductor device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/461,714 Active 2041-11-13 US12080557B2 (en) | 2021-08-30 | 2021-08-30 | Method for forming 2-D material semiconductor device with improved source/drain electrodes and gate dielectric |
Country Status (3)
Country | Link |
---|---|
US (2) | US12080557B2 (en) |
CN (1) | CN115528098A (en) |
TW (1) | TW202326805A (en) |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170345944A1 (en) * | 2016-05-31 | 2017-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Device with Transition Metal Dichalocogenide Hetero-Structure |
US20200006541A1 (en) * | 2018-06-28 | 2020-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structures with two-dimensional materials |
CN111969058A (en) * | 2020-07-30 | 2020-11-20 | 电子科技大学中山学院 | Molybdenum disulfide field effect transistor and preparation method and application thereof |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6905939B2 (en) * | 2002-02-27 | 2005-06-14 | Applied Materials, Inc. | Process for forming silicon oxide material |
US9029959B2 (en) * | 2012-06-29 | 2015-05-12 | International Business Machines Corporation | Composite high-k gate dielectric stack for reducing gate leakage |
KR102270823B1 (en) * | 2013-10-22 | 2021-06-30 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and manufacturing method of the same |
US10056497B2 (en) * | 2015-04-15 | 2018-08-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
WO2019053558A1 (en) * | 2017-09-15 | 2019-03-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
-
2021
- 2021-08-30 US US17/461,714 patent/US12080557B2/en active Active
-
2022
- 2022-04-13 CN CN202210388297.8A patent/CN115528098A/en active Pending
- 2022-08-10 TW TW111130135A patent/TW202326805A/en unknown
-
2023
- 2023-10-04 US US18/480,787 patent/US20240030034A1/en active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170345944A1 (en) * | 2016-05-31 | 2017-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Device with Transition Metal Dichalocogenide Hetero-Structure |
US20200006541A1 (en) * | 2018-06-28 | 2020-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structures with two-dimensional materials |
CN111969058A (en) * | 2020-07-30 | 2020-11-20 | 电子科技大学中山学院 | Molybdenum disulfide field effect transistor and preparation method and application thereof |
Also Published As
Publication number | Publication date |
---|---|
US20230061260A1 (en) | 2023-03-02 |
US12080557B2 (en) | 2024-09-03 |
CN115528098A (en) | 2022-12-27 |
TW202326805A (en) | 2023-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI618122B (en) | Method of semicondutor device fabrication and process system thereof | |
US11923203B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
JP7514917B2 (en) | P-type dipole for P-FET | |
US10872973B2 (en) | Semiconductor structures with two-dimensional materials | |
US11888045B2 (en) | Integrated dipole flow for transistor | |
US11121214B2 (en) | Source/drain contact with 2-D material | |
CN107785249B (en) | Method for manufacturing semiconductor device | |
US12080557B2 (en) | Method for forming 2-D material semiconductor device with improved source/drain electrodes and gate dielectric | |
KR101749599B1 (en) | Method of recuding contact resistance of mos-fet | |
US10559669B2 (en) | Indium gallium arsenide metal oxide semiconductor field effect transistor having a low contact resistance to metal electrode | |
US20230105515A1 (en) | Two-dimensional electronic component and method of manufacturing same | |
US20240266414A1 (en) | Multi-vt integration scheme for semiconductor devices | |
US20240087899A1 (en) | Radical treatment for metal gate stack | |
US20240063064A1 (en) | Integrated dipole region for transistor | |
US20230317852A1 (en) | Semiconductor device and method for forming the same | |
US20230352296A1 (en) | Structure and formation method of device with ferroelectric layer | |
US20240332008A1 (en) | Integrated dipole region for transistor | |
TW202315129A (en) | Semiconductor device | |
CN115440578A (en) | III-V semiconductor device with lanthanide aluminate dielectric layer and method of making the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NATIONAL TAIWAN UNIVERSITY, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, SHIH-YEN;TSAI, PO-CHENG;ZHANG, YU-WEI;REEL/FRAME:065139/0543 Effective date: 20210323 Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, SHIH-YEN;TSAI, PO-CHENG;ZHANG, YU-WEI;REEL/FRAME:065139/0543 Effective date: 20210323 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |