US20230403433A1 - Data Storage Device and Method for Enabling Metadata-Based Seek Points for Media Access - Google Patents

Data Storage Device and Method for Enabling Metadata-Based Seek Points for Media Access Download PDF

Info

Publication number
US20230403433A1
US20230403433A1 US17/839,628 US202217839628A US2023403433A1 US 20230403433 A1 US20230403433 A1 US 20230403433A1 US 202217839628 A US202217839628 A US 202217839628A US 2023403433 A1 US2023403433 A1 US 2023403433A1
Authority
US
United States
Prior art keywords
host
memory
video
video frame
storage device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US17/839,628
Other versions
US11849186B1 (en
Inventor
Ramkumar Ramamurthy
Ramanathan Muthiah
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Western Digital Technologies Inc
Original Assignee
Western Digital Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Western Digital Technologies Inc filed Critical Western Digital Technologies Inc
Priority to US17/839,628 priority Critical patent/US11849186B1/en
Assigned to WESTERN DIGITAL TECHNOLOGIES, INC. reassignment WESTERN DIGITAL TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RAMAMURTHY, RAMKUMAR, MUTHIAH, RAMANATHAN
Priority to PCT/US2023/021273 priority patent/WO2023244339A1/en
Assigned to JPMORGAN CHASE BANK, N.A. reassignment JPMORGAN CHASE BANK, N.A. PATENT COLLATERAL AGREEMENT - DDTL LOAN AGREEMENT Assignors: WESTERN DIGITAL TECHNOLOGIES, INC.
Assigned to JPMORGAN CHASE BANK, N.A. reassignment JPMORGAN CHASE BANK, N.A. PATENT COLLATERAL AGREEMENT - A&R LOAN AGREEMENT Assignors: WESTERN DIGITAL TECHNOLOGIES, INC.
Publication of US20230403433A1 publication Critical patent/US20230403433A1/en
Application granted granted Critical
Publication of US11849186B1 publication Critical patent/US11849186B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/47End-user applications
    • H04N21/472End-user interface for requesting content, additional data or services; End-user interface for interacting with content, e.g. for content reservation or setting reminders, for requesting event notification, for manipulating displayed content
    • H04N21/47217End-user interface for requesting content, additional data or services; End-user interface for interacting with content, e.g. for content reservation or setting reminders, for requesting event notification, for manipulating displayed content for controlling playback functions for recorded or on-demand content, e.g. using progress bars, mode or play-point indicators or bookmarks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/20Servers specifically adapted for the distribution of content, e.g. VOD servers; Operations thereof
    • H04N21/27Server based end-user applications
    • H04N21/278Content descriptor database or directory service for end-user access
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/80Generation or processing of content or additional data by content creator independently of the distribution process; Content per se
    • H04N21/83Generation or processing of protective or descriptive data associated with content; Content structuring
    • H04N21/845Structuring of content, e.g. decomposing content into time segments
    • H04N21/8455Structuring of content, e.g. decomposing content into time segments involving pointers to the content, e.g. pointers to the I-frames of the video stream

Definitions

  • a data storage device can store a data stream sent to it by a host of a surveillance system.
  • the data can be stored in the Moving Picture Experts Group Transport Stream (MPEG-TS) format.
  • Frames of interest e.g., where certain action happens
  • MPEG-TS Moving Picture Experts Group Transport Stream
  • Identification of these frames of interest is not straightforward, as it involves a user retrieving the entire stored video from the data storage device and going through the footage manually at a normal or faster playback speed. This requires a lot of manual work as frames cannot be skipped and must be browsed through to identify any activity.
  • FIG. 1 A is a block diagram of a data storage device of an embodiment.
  • FIG. 1 B is a block diagram illustrating a storage module of an embodiment.
  • FIG. 1 C is a block diagram illustrating a hierarchical storage system of an embodiment.
  • FIG. 2 A is a block diagram illustrating components of the controller of the data storage device illustrated in FIG. 1 A according to an embodiment.
  • FIG. 2 B is a block diagram illustrating components of the memory data, storage device illustrated in FIG. 1 A according to an embodiment.
  • FIG. 3 is a block diagram of a host and data storage device of an embodiment.
  • FIG. 4 is an illustration of frames of a surveillance recording of an embodiment.
  • FIG. 5 is an illustration of the use of seek points of an embodiment.
  • FIG. 6 is a flow chart of a method performed by a data storage device of an embodiment.
  • FIG. 7 is a flow chart of a method performed by a host of an embodiment.
  • a data storage device comprising a memory and a controller.
  • the controller is configured to identify a plurality of frames in video data that differ from surrounding frames by more than a threshold amount; store identifiers of the plurality of frames in the memory; and send the identifiers to the host to enable quick playback of the video data by the host.
  • the identifiers comprise metadata.
  • the identifiers comprise frame numbers.
  • the identifiers are sent to the host using a vendor-specific command.
  • the identifiers are sent to the host in response to receiving a quick-playback request from the host.
  • the identifiers are sent to the host in response to receiving a request from the host for the identifiers.
  • the controller is further configured to identify the plurality of frames based on entropy changes in the video data.
  • the controller is further configured to determine a best set of frames based on image clarity.
  • the identifiers are sent, to the host as a suggestion that the host is free to accept or disregard.
  • the controller is further configured to identify the plurality of frames using an algorithm that is based on a host configuration.
  • the controller is further configured to identify frames that contain an object of interest provided by the host.
  • the memory comprises a three-dimensional memory.
  • a method comprising identifying a plurality of frames in video data that contain a threshold amount of entropy change; storing seek points for the plurality of frames as metadata in the memory, wherein the seek points are set at non-sequential logical addresses in the memory; and sending the seek points to the host.
  • the seek points comprise frame numbers.
  • the seek points are sent to the host using a vendor-specific command.
  • the seek points are sent to the host in response to receiving a quick-playback request from the host.
  • the seek points are sent to the host in response to receiving a request from the host for the seek points.
  • the method further comprises determining a best set of frames based on image clarity.
  • the seek points are sent to the host as a suggestion that the host is free to accept or disregard.
  • a storage system comprising a memory; means for identifying a plurality of frames in video data for quick playback; and means for sending metadata-based markers identifying the plurality of frames to the host for quick playback.
  • a “data storage device” refers to a device that stores data.
  • Examples of DSDs include, but are not limited to, hard disk drives (HDDs), solid state drives (SSDs), tape drives, hybrid drives, etc. Details of example DSDs are provided below.
  • FIG. 1 A is a block diagram illustrating data storage device 100 according to an embodiment of the subject matter described herein.
  • data storage device 100 includes a controller 102 and non-volatile memory that may be made up of one or more non-volatile memory die 104 .
  • die refers to the collection of non-volatile memory cells, and associated circuitry for managing the physical operation of those non-volatile memory cells, that are formed on a single semiconductor substrate.
  • Controller 102 interfaces with a host system and transmits command sequences for read, program, and erase operations to non-volatile memory die 104 .
  • the controller 102 (which may be a non-volatile memory controller (e.g., a flash, resistive random-access memory (ReRAM), phase-change memory (PCM), or magnetoresistive random-access memory (MRAM) controller)) can take the form of processing circuitry, a microprocessor or processor, and a computer-readable medium that stores computer-readable program code (e.g., firmware) executable by the (micro)processor, logic gates, switches, an application specific integrated circuit (ASIC), a programmable logic controller, and an embedded microcontroller, for example.
  • the controller 102 can be configured with hardware and/or firmware to perform the various functions described below and shown in the flow diagrams.
  • the components shown as being internal to the controller can also be stored external to the controller, and other components can be used. Additionally, the phrase “operatively in communication with” could mean directly in communication with or indirectly (wired or wireless) in communication with through one or more components, which may or may not be shown or described herein.
  • a non-volatile memory controller is a device that manages data stored on non-volatile memory and communicates with a host, such as a computer or electronic device.
  • a non-volatile memory controller can have various functionality in addition to the specific functionality described herein.
  • the non-volatile memory controller can format the non-volatile memory to ensure the memory is operating properly, map out bad non-volatile memory cells, and allocate spare cells to be substituted for future failed cells. Some part of the spare cells can be used to hold firmware to operate the non-volatile memory controller and implement other features.
  • a host needs to read data from or write data to the non-volatile memory, it can communicate with the non-volatile memory controller.
  • the non-volatile memory controller can convert the logical address received from the host to a physical address in the non-volatile memory. (Alternatively, the host can provide the physical address.)
  • the non-volatile memory controller can also perform various memory management functions, such as, but not limited to, wear leveling (distributing writes to avoid wearing out specific blocks of memory that would otherwise be repeatedly written to) and garbage collection (after a block is full, moving only the valid pages of data to a new block, so the full block can be erased and reused).
  • Non-volatile memory die 104 may include any suitable non-volatile storage medium, including resistive random-access memory (ReRAM), magnetoresistive random-access memory (MRAM), phase-change memory (PCM), NAND flash memory cells and/or NOR flash memory cells.
  • the memory cells can take the form of solid-state (e.g., flash) memory cells and can be one-time programmable, few-time programmable, or many-time programmable.
  • the memory cells can also be single-level cells (SLC), multiple-level cells (MLC) (e.g., dual-level cells, triple-level cells (TLC), quad-level cells (QLC), etc.) or use other memory cell level technologies, now known or later developed.
  • the memory cells can be fabricated in a two-dimensional or three-dimensional fashion.
  • the interface between controller 102 and non-volatile memory die 104 may be any suitable flash interface, such as Toggle Mode 200 , 400 , or 800 .
  • the data storage device 100 may be a card based system, such as a secure digital (SD) or a micro secure digital (micro-SD) card.
  • the data storage device 100 may be part of an embedded data storage device
  • the data storage device 100 (sometimes referred to herein as a storage module) includes a single channel between controller 102 and non-volatile memory die 104
  • the subject matter described herein is not limited to having a single memory channel.
  • two, four, eight or more memory channels may exist between the controller and the memory device, depending on controller capabilities.
  • more than a single channel may exist between the controller and the memory die, even if a single channel is shown in the drawings.
  • FIG. 1 B illustrates a storage module 200 that includes plural non-volatile data storage devices 100 .
  • storage module 200 may include a storage controller 202 that interfaces with a host and with data storage device 204 , which includes a plurality of data storage devices 100 .
  • the interface between storage controller 202 and data storage devices 100 may be a bus interface, such as a serial advanced technology attachment (SATA), peripheral component interconnect express (PCIe) interface, or double-data-rate (DDR) interface.
  • Storage module 200 in one embodiment, may be a solid state drive (SSD), or non-volatile dual in-line memory module (NVDIMM), such as found in server PC or portable computing devices, such as laptop computers, and tablet computers.
  • SSD solid state drive
  • NVDIMM non-volatile dual in-line memory module
  • FIG. 1 C is a block diagram illustrating a hierarchical storage system.
  • a hierarchical storage system 250 includes a plurality of storage controllers 202 , each of which controls a respective data storage device 204 .
  • Host systems 252 may access memories within the storage system 250 via a bus interface.
  • the bus interface may be a Non-Volatile Memory Express (NVMe) or Fibre Channel over Ethernet (FCoE) interface.
  • NVMe Non-Volatile Memory Express
  • FCoE Fibre Channel over Ethernet
  • the system illustrated in FIG. 1 C may be a rack mountable mass storage system that is accessible by multiple host computers, such as would be found in a data center or other location where mass storage is needed.
  • FIG. 2 A is a block diagram illustrating components of controller 102 in more detail.
  • Controller 102 includes a front-end module 108 that interfaces with a host, a back-end module 110 that interfaces with the one or more non-volatile memory die 104 , and various other modules that perform functions which will now be described in detail.
  • a module may take the form of a packaged functional hardware unit designed for use with other components, a portion of a program code (e.g., software or firmware) executable by a (micro)processor or processing circuitry that usually performs a particular function of related functions, or a self-contained hardware or software component that interfaces with a larger system, for example.
  • “means” for performing a function can be implemented with at least any of the structure noted herein for the controller and can be pure hardware or a combination of hardware and computer-readable program code.
  • a buffer manager/bus controller 114 manages buffers in random access memory (RAM) 116 and controls the internal bus arbitration of controller 102 .
  • a read only memory (ROM) 118 stores system boot code. Although illustrated in FIG. 2 A as located separately from the controller 102 , in other embodiments one or both of the RAM 116 and ROM 118 may be located within the controller. In yet other embodiments, portions of RAM and ROM may be located both within the controller 102 and outside the controller.
  • Front-end module 108 includes a host interface 120 and a physical layer interface (PHY) 122 that provide the electrical interface with the host or next level storage controller.
  • PHY physical layer interface
  • the choice of the type of host interface 120 can depend on the type of memory being used. Examples of host interfaces 120 include, but are not limited to, SATA, SATA Express, serially attached small computer system interface (SAS), Fibre Channel, universal serial bus (USB), PCIe, and NVMe.
  • SAS serially attached small computer system interface
  • USB universal serial bus
  • PCIe PCIe
  • NVMe NVMe.
  • the host interface 120 typically facilitates transfer for data, control signals, and timing signals.
  • Back-end module 110 includes an error correction code (ECC) engine 124 that encodes the data bytes received from the host, and decodes and error corrects the data bytes read from the non-volatile memory.
  • ECC error correction code
  • a command sequencer 126 generates command sequences, such as program and erase command sequences, to be transmitted to non-volatile memory die 104 .
  • a RAID (Redundant Array of Independent Drives) module 128 manages generation of RAID parity and recovery of failed data. The RAID parity may be used as an additional level of integrity protection for the data being written into the memory device 104 . In some cases, the RAID module 128 may be a part of the ECC engine 124 .
  • a memory interface 130 provides the command sequences to non-volatile memory die 104 and receives status information from non-volatile memory die 104 .
  • memory interface 130 may be a double data rate (DDR) interface, such as a Toggle Mode 200 , 400 , or 800 interface.
  • DDR double data rate
  • a flash control layer 132 controls the overall operation of back-end module 110 .
  • the data storage device 100 also includes other discrete components 140 , such as external electrical interfaces, external RAM, resistors, capacitors, or other components that may interface with controller 102 .
  • other discrete components 140 such as external electrical interfaces, external RAM, resistors, capacitors, or other components that may interface with controller 102 .
  • one or more of the physical layer interface 122 , RAID module 128 , media management layer 138 and buffer management/bus controller 114 are optional components that are not necessary in the controller 102 .
  • FIG. 2 B is a block diagram illustrating components of non-volatile memory die 104 in more detail.
  • Non-volatile memory die 104 includes peripheral circuitry 141 and non-volatile memory array 142 .
  • Non-volatile memory array 142 includes the non-volatile memory cells used to store data.
  • the non-volatile memory cells may be any suitable non-volatile memory cells, including ReRAM, MRAM, PCM, NAND flash memory cells and/or NOR flash memory cells in a two-dimensional and/or three-dimensional configuration.
  • Non-volatile memory die 104 further includes a data cache 156 that caches data.
  • Peripheral circuitry 141 includes a state machine 152 that provides status information to the controller 102 . 100501 Returning again to FIG.
  • the flash control layer 132 (which will be referred to herein as the flash translation layer (FTL) or, more generally, the “media management layer,” as the memory may not be flash) handles flash errors and interfaces with the host.
  • the FTL which may be an algorithm in firmware, is responsible for the internals of memory management and translates writes from the host into writes to the memory 104 .
  • the FTL may be needed because the memory 104 may have limited endurance, may be written in only multiples of pages, and/or may not be written unless it is erased as a block.
  • the FTL understands these potential limitations of the memory 104 , which may not be visible to the host. Accordingly, the FTL attempts to translate the writes from host into writes into the memory 104 .
  • the FTL may include a logical-to-physical address (L2P) map (sometimes referred to herein as a table or data structure) and allotted cache memory. In this way, the FTL translates logical block addresses (“LBAs”) from the host to physical addresses in the memory 104 .
  • LBAs logical block addresses
  • the FTL can include other features, such as, but not limited to, power-off recovery (so that the data structures of the FTL can be recovered in the event of a sudden power loss) and wear leveling (so that the wear across memory blocks is even to prevent certain blocks from excessive wear, which would result in a greater chance of failure).
  • FIG. 3 is a block diagram of a host 300 and data storage device 100 of an embodiment.
  • the host 300 can take any suitable form, including, but not limited to, a computer, a mobile phone, a tablet, a wearable device, a digital video recorder, a surveillance system, etc.
  • the host 300 in this embodiment (here, a computing device) comprises a processor 330 and a memory 340 .
  • computer-readable program code stored in the host memory 340 configures the host processor 330 to perform the acts described herein.
  • actions performed by the host 300 are sometimes referred to herein as being performed by an application (computer-readable program code) run on the host 300
  • the host 300 can be configured to send data (e.g., initially stored in the host's memory 340 ) to the data storage device 100 for storage in the data storage device's memory 104 .
  • the data storage device 100 can be used to store a data stream sent to it by the host 300 .
  • the video data is stored in the memory 104 in the Moving Picture Experts Group Transport Stream (MPEG-TS) format, although other formats can be used.
  • MPEG-TS Moving Picture Experts Group Transport Stream
  • I-frames intra-coded picture frames
  • P-frames predicted picture frames
  • B-frames bidirectional predicted picture frames
  • I-frames are the least compressible but are independent in that they can be decoded without reference to other video frames.
  • An I-frame can be a complete image, such as a Joint Photographic Experts Group (JPEG) image file.
  • JPEG Joint Photographic Experts Group
  • a predicted picture frame (or delta frame) contains the changes in the image from the previous frame and requires reference to other video frames to be decompressed.
  • P-frames are more compressible that I-frames.
  • a bidirectional predicted picture frame (B-frame) contains differences between the current frame and both the preceding and following frames. Accordingly, B-frames provide the highest amount of data compression.
  • an Instantaneous Decoder Refresh (IDR) frame is a group of I-frame slices.
  • IDR frame all pictures in a reference buffer are marked as use for reference, and all subsequently-transmitted slices are decoded without reference to any frame decoded prior to the IDR frame. No frame after the IDR frame can reference any frame before it.
  • IDR frames are used to avoid any distortions in the video when fast-forwarding. IDR frames are particularly useful for comparison to the reference image from the host because IDR frames are independently-decodable frames on par with an image.
  • the data storage device 100 can store a data stream sent to it by the host 300 (the host 300 can be a surveillance system containing one or more cameras or be in communication with a surveillance system that contains one or more cameras).
  • the data can be stored in memory in the Moving Picture Experts Group Transport Stream (MPEG-TS) format.
  • Frames of interest e.g., where certain action happens
  • FIG. 4 Identification of these frames of interest is not straightforward, as it involves a user retrieving the entire stored video from the data storage device and going through the footage manually at a normal or faster playback speed. This requires a lot of manual work as frames cannot be skipped and must be browsed through to identify any activity.
  • the controller 102 in the data storage device 100 can determines entropy of the data, segregate high-entropy data as another file, and uses the data as a way for quick playback either in real time or non-real time. More specifically, the controller 102 can identify a plurality of frames in the video data (sometimes referred to herein as “media data”) stored in the memory 104 that differ from surrounding frames by more than a threshold amount by defining “instances” based on entropy change in the video data. As used herein, an “instance” refers to a set of closely-bound video frames with a sufficient delta above a threshold, which can be defined by the host 300 or by the data storage device 100 , for example.
  • the instances are identified based on an entropy change (e.g., a threshold delta change) in the video data over a time period.
  • the entropy change defines the movement or specifically the delta difference or localized movement between closely-bound video frames in time.
  • the entropy can be determined by the controller 102 through decoding.
  • the controller 102 can detect multiple instances over time, accumulate them, and tag them with the corresponding time in the video stream.
  • Such a collection of instances is referred to herein as an album, which is a downsized and event-only version of the stored video data with time tags.
  • the data storage device 100 When the data storage device 100 receives a request from the host 300 for quick playback of the video data, the data storage device 100 can send the plurality of frames (the album) to the host 300 instead of the entire video file stored in the memory 104 , which minimizes data transfers between the data storage device 100 and the host 300 .
  • the host 300 can later request more frames for a more-detailed playback. More details can be found in U.S. Pat. No. 11,328,511, which is hereby incorporated by reference.
  • the controller 102 of the data storage device 100 can calculate entropy (as described above or using a different method) but store and maintain only the metadata of eventful frame numbers instead of creating a snapshot of frames itself in the memory 102 . This further helps preserve endurance of the memory 104 , conserves power, and increases performance. More specifically, the controller 102 can understand the underlying video encoding scheme. As the host 300 is recording the continuous video in the data storage device 100 , the controller 102 can decode and calculate the entropy of various key frames in the background. The entropy can be calculated, for example, to identify the frames where a change in scene is detected. These can be the frames of interest for surveillance applications where the user is interested in identifying any movement in the field of vision of the camera.
  • Frames whose entropy differs from previous frames by more than a threshold are identified and remembered as markers in the data storage device 100 .
  • the metadata of the markers can be backed up in memory 104 during writes, and this can be passed on to the host 300 , for example, through vendor-specific commands or during quick playback requests on the given logical range.
  • the controller 102 may perform analytics on the images to determine the best set of frames among high-entropy data based on one or more parameters (e.g., image clarity, a clear image of a face, a clear number plate, etc.) and store the metadata of that set of frames.
  • This act can be independent of other acts in the data storage device 100 .
  • the concept of metadata tagging and storage can be tweaked towards higher quality of service (QoS) of the algorithm.
  • the controller 102 can store markers based on the clarity of the stored data. Among multiple adjacent video frames, if the controller 102 determines certain frames (e.g., a person's face or a license play) are crisp and clear, the frames can be a part of the quick playback even though they do not form extended information.
  • the controller 102 can use the metadata and provide a suggestion to the host 300 on the relevant “seek points” in a dosed loop based on the metadata. of high-entropy frames (see FIG. 5 ).
  • the host 300 may or may not leverage the data-storage-device-generated seek points, thereby enabling backward compatibility.
  • the host 300 can have the option of making use of the markers (or metadata) to seek to the next frame of interest.
  • the host 300 can skip multiple frames and “seek” directly to the frame of interest.
  • the data storage device 100 generates “automatic skips.”
  • the host 300 can also have the option of ignoring the data storage device's suggested “seek” points and continue with the manual playback for legacy compatibility.
  • the controller 102 can identify the start of activity and can suggest “seek” points to the host 300 where the playback can directly jump to.
  • the host 300 can query for the metadata (e.g., logical block address (LBA) or frame table) and use it to seek to frames of interest directly, thereby minimizing the need for manual analysis of footage.
  • the host 300 may store the metadata back to the memory 104 , and the files may be part of the file system.
  • the controller 102 can tweak the analytics algorithm based on a host configuration to create “seek” metadata concentrating on specific objects of interests rather than the entropy of the data.
  • multiple seek tables may be created based on host configuration, enabling multiple efficient playback types for the host 300 .
  • the controller 102 can generate a metadata table for all the frames involving a red car. Other frames showing movement, even if the frames are important, may not be considered in the table since those frames do not contain what the host 300 identified as being of interest.
  • FIGS. 6 and 7 provide flow charts 600 , 700 of methods that illustrate the above operations.
  • the controller 102 in the data storage device 100 interprets the incoming video (act 620 ).
  • the controller 102 determines if there is new activity in sequential frames or groups of frames in the video (e.g., if there is high entropy above a threshold) (act 630 ). If new activity is not detected, the controller 102 skips to the next frame (act 650 ) and the method loops back to act 620 . However, if new activity is detected, the controller 102 creates a marker for the new activity and stores a reference to a seek point in metadata in the memory 104 (act 640 ) and repeats the above process for the next frame (act 650 ).
  • the controller 102 of the data storage device 100 provides the host 300 with the seek points that were stored in the memory 104 (act 720 ).
  • the processor 330 of the host 300 determines whether optimized playback is desired (act 730 ). If optimized playback is desired, the processor 330 of the host 300 skips to the device-provided seek frames and continues playback (act 740 ). If optimized playback is not desired, the processor 330 of the host 300 ignores the device-provided seek frames and playbacks back all the frames (act 750 ). In either case, the processor 330 of the host 300 determines if it is the end of the video playback (act 760 ) and ends playback (act 770 ) or loops back to act 720 , accordingly.
  • these embodiments provide efficient analysis of playback video by allowing direct seeking to the frames of activity, thus allowing easier playback automation. Also, these embodiments can preserve memory endurance, reduce power consumption, and increase performance. Further, these embodiments can provide time-efficient playback and can consolidate important data for multiple purposes.
  • any suitable type of memory can be used.
  • Semiconductor memory devices include volatile memory devices, such as dynamic random access memory (“DRAM”) or static random access memory ('“SRAM”) devices, non-volatile memory devices, such as resistive random access memory (“ReRAM”), electrically erasable programmable read only memory (“EEPROM”), flash memory (which can also be considered a subset of EEPROM), ferroelectric random access memory (“FRAM”), and magnetoresistive random access memory (“MRAM”), and other semiconductor elements capable of storing information.
  • volatile memory devices such as dynamic random access memory (“DRAM”) or static random access memory ('“SRAM”) devices
  • non-volatile memory devices such as resistive random access memory (“ReRAM”), electrically erasable programmable read only memory (“EEPROM”), flash memory (which can also be considered a subset of EEPROM), ferroelectric random access memory (“FRAM”), and magnetoresistive random access memory (“MRAM”), and other semiconductor elements capable of storing information.
  • ReRAM resist
  • the memory devices can be formed from passive and/or active elements, in any combinations.
  • passive semiconductor memory elements include ReRAM device elements, which in some embodiments include a resistivity switching storage element, such as an anti-fuse, phase change material, etc., and optionally a steering element, such as a diode, etc.
  • active semiconductor memory elements include EEPROM and flash memory device elements, which in some embodiments include elements containing a charge storage region, such as a floating gate, conductive nanoparticles, or a charge storage dielectric material.
  • Multiple memory elements may be configured so that they are connected in series or so that each element is individually accessible.
  • flash memory devices in a NAND configuration typically contain memory elements connected in series.
  • a NAND memory array may be configured so that the array is composed of multiple strings of memory in which a string is composed of multiple memory elements sharing a single bit line and accessed as a group.
  • memory elements may be configured so that each element is individually accessible, e.g., a NOR memory array.
  • NAND and NOR memory configurations are examples, and memory elements may be otherwise configured.
  • the semiconductor memory elements located within and/or over a substrate may be arranged in two or three dimensions, such as a two dimensional memory structure or a three dimensional memory structure.
  • the semiconductor memory elements are arranged in a single plane or a single memory device level.
  • memory elements are arranged in a plane (e.g., in an x-z direction plane) which extends substantially parallel to a major surface of a substrate that supports the memory elements.
  • the substrate may be a wafer over or in which the layer of the memory elements are formed or it may be a carrier substrate which is attached to the memory elements after they are formed.
  • the substrate may include a semiconductor such as silicon.
  • the memory elements may be arranged in the single memory device level in an ordered array, such as in a plurality of rows and/or columns. However, the memory elements may be arrayed in non-regular or non-orthogonal configurations.
  • the memory elements may each have two or more electrodes or contact lines, such as bit lines and wordlines.
  • a three dimensional memory array is arranged so that memory elements occupy multiple planes or multiple memory device levels, thereby forming a structure in three dimensions(i.e., in the x, y and z directions, where the y direction is substantially perpendicular and the x and z directions are substantially parallel to the major surface of the substrate).
  • a three dimensional memory structure may be vertically arranged as a stack of multiple two dimensional memory device levels.
  • a three dimensional memory array may be arranged as multiple vertical columns (e.g., columns extending substantially perpendicular to the major surface of the substrate, i.e., in the y direction) with each column having multiple memory elements in each column.
  • the columns may be arranged in a two dimensional configuration, e.g., in an x-z plane, resulting in a three dimensional arrangement of memory elements with elements on multiple vertically stacked memory planes.
  • Other configurations of memory elements in three dimensions can also constitute a three dimensional memory array.
  • the memory elements may be coupled together to form a NAND string within a single horizontal (e.g., x-z) memory device levels.
  • the memory elements may be coupled together to form a vertical NAND string that traverses across multiple horizontal memory device levels.
  • Other three dimensional configurations can be envisioned. wherein some NAND strings contain memory elements in a single memory level while other strings contain memory elements which span through multiple memory levels.
  • Three dimensional memory arrays may also be designed in a NOR configuration and in a ReRAM configuration.
  • a monolithic three dimensional memory array typically, one or more memory device levels are formed above a single substrate.
  • the monolithic three dimensional memory array may also have one or more memory layers at least partially within the single substrate.
  • the substrate may include a semiconductor such as silicon.
  • the layers constituting each memory device level of the array are typically formed on the layers of the underlying memory device levels of the array.
  • layers of adjacent memory device levels of a monolithic three dimensional memo array may be shared or have intervening layers between memory device levels.
  • non-monolithic stacked memories can be constructed by forming memory levels on separate substrates and then stacking the memory levels atop each other. The substrates may be thinned or removed from the memory device levels before stacking, but as the memory device levels are initially formed over separate substrates, the resulting memory arrays are not monolithic three dimensional memory arrays. Further, multiple two dimensional memory arrays or three dimensional memory arrays (monolithic or non-monolithic) may be formed on separate chips and then packaged together to form a stacked-chip memory device.
  • Associated circuitry is typically required for operation of the memory elements and for communication with the memory elements.
  • memory devices may have circuitry used for controlling and driving memory elements to accomplish functions such as programming and reading.
  • This associated circuitry may be on the same substrate as the memory elements and/or on a separate substrate.
  • a controller for memory read-write operations may be located on a separate controller chip and/or on the same substrate as the memory elements.

Abstract

A data storage device and method for enabling metadata-based seek points for media access are provided. In one embodiment, a data storage device is provided comprising a memory and a controller. The controller is configured to identify a plurality , of frames in video data that differ from surrounding frames by more than a threshold amount; store identifiers of the plurality of frames in the memory; and send the identifiers to the host to enable quick playback of the video data by the host. Other embodiments are possible, and each of the embodiments can be used alone or together in combination.

Description

    BACKGROUND
  • A data storage device can store a data stream sent to it by a host of a surveillance system. The data can be stored in the Moving Picture Experts Group Transport Stream (MPEG-TS) format. Frames of interest (e.g., where certain action happens) can be scattered across the entire video recording, where periods of inactivity are interspersed with periods of activity. Identification of these frames of interest is not straightforward, as it involves a user retrieving the entire stored video from the data storage device and going through the footage manually at a normal or faster playback speed. This requires a lot of manual work as frames cannot be skipped and must be browsed through to identify any activity.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a block diagram of a data storage device of an embodiment.
  • FIG. 1B is a block diagram illustrating a storage module of an embodiment.
  • FIG. 1C is a block diagram illustrating a hierarchical storage system of an embodiment.
  • FIG. 2A is a block diagram illustrating components of the controller of the data storage device illustrated in FIG. 1A according to an embodiment.
  • FIG. 2B is a block diagram illustrating components of the memory data, storage device illustrated in FIG. 1A according to an embodiment.
  • FIG. 3 is a block diagram of a host and data storage device of an embodiment.
  • FIG. 4 is an illustration of frames of a surveillance recording of an embodiment.
  • FIG. 5 is an illustration of the use of seek points of an embodiment.
  • FIG. 6 is a flow chart of a method performed by a data storage device of an embodiment.
  • FIG. 7 is a flow chart of a method performed by a host of an embodiment.
  • DETAILED DESCRIPTION Overview
  • By way of introduction, the below embodiments relate to a data storage device and method for enabling metadata-based seek points for media access. In one embodiment, a data storage device is provided comprising a memory and a controller. The controller is configured to identify a plurality of frames in video data that differ from surrounding frames by more than a threshold amount; store identifiers of the plurality of frames in the memory; and send the identifiers to the host to enable quick playback of the video data by the host.
  • In some embodiments, the identifiers comprise metadata.
  • In some embodiments, the identifiers comprise frame numbers.
  • In some embodiments, the identifiers are sent to the host using a vendor-specific command.
  • In some embodiments, the identifiers are sent to the host in response to receiving a quick-playback request from the host.
  • In some embodiments, the identifiers are sent to the host in response to receiving a request from the host for the identifiers.
  • In some embodiments, the controller is further configured to identify the plurality of frames based on entropy changes in the video data.
  • In some embodiments, the controller is further configured to determine a best set of frames based on image clarity.
  • In some embodiments, the identifiers are sent, to the host as a suggestion that the host is free to accept or disregard.
  • In some embodiments, the controller is further configured to identify the plurality of frames using an algorithm that is based on a host configuration.
  • In some embodiments, identifying the plurality of frames, the controller is further configured to identify frames that contain an object of interest provided by the host.
  • In some embodiments, the memory comprises a three-dimensional memory.
  • In another embodiment, a method is provided comprising identifying a plurality of frames in video data that contain a threshold amount of entropy change; storing seek points for the plurality of frames as metadata in the memory, wherein the seek points are set at non-sequential logical addresses in the memory; and sending the seek points to the host.
  • In some embodiments, the seek points comprise frame numbers.
  • In some embodiments, the seek points are sent to the host using a vendor-specific command.
  • In some embodiments, the seek points are sent to the host in response to receiving a quick-playback request from the host.
  • In some embodiments, the seek points are sent to the host in response to receiving a request from the host for the seek points.
  • In some embodiments, the method further comprises determining a best set of frames based on image clarity.
  • In some embodiments, the seek points are sent to the host as a suggestion that the host is free to accept or disregard.
  • In another embodiment, a storage system is provided comprising a memory; means for identifying a plurality of frames in video data for quick playback; and means for sending metadata-based markers identifying the plurality of frames to the host for quick playback.
  • Other embodiments are possible, and each of the embodiments can be used alone or together in combination. Accordingly, various embodiments will now be described with reference to the attached drawings.
  • Embodiments
  • The following embodiments relate to a data storage device (DSD). As used herein, a “data storage device” refers to a device that stores data. Examples of DSDs include, but are not limited to, hard disk drives (HDDs), solid state drives (SSDs), tape drives, hybrid drives, etc. Details of example DSDs are provided below.
  • Data storage devices suitable for use in implementing aspects of these embodiments are shown in FIGS. 1A-1C. FIG. 1A is a block diagram illustrating data storage device 100 according to an embodiment of the subject matter described herein. Referring to FIG. 1A, data storage device 100 includes a controller 102 and non-volatile memory that may be made up of one or more non-volatile memory die 104. As used herein, the term die refers to the collection of non-volatile memory cells, and associated circuitry for managing the physical operation of those non-volatile memory cells, that are formed on a single semiconductor substrate. Controller 102 interfaces with a host system and transmits command sequences for read, program, and erase operations to non-volatile memory die 104.
  • The controller 102 (which may be a non-volatile memory controller (e.g., a flash, resistive random-access memory (ReRAM), phase-change memory (PCM), or magnetoresistive random-access memory (MRAM) controller)) can take the form of processing circuitry, a microprocessor or processor, and a computer-readable medium that stores computer-readable program code (e.g., firmware) executable by the (micro)processor, logic gates, switches, an application specific integrated circuit (ASIC), a programmable logic controller, and an embedded microcontroller, for example. The controller 102 can be configured with hardware and/or firmware to perform the various functions described below and shown in the flow diagrams. Also, some of the components shown as being internal to the controller can also be stored external to the controller, and other components can be used. Additionally, the phrase “operatively in communication with” could mean directly in communication with or indirectly (wired or wireless) in communication with through one or more components, which may or may not be shown or described herein.
  • As used herein, a non-volatile memory controller is a device that manages data stored on non-volatile memory and communicates with a host, such as a computer or electronic device. A non-volatile memory controller can have various functionality in addition to the specific functionality described herein. For example, the non-volatile memory controller can format the non-volatile memory to ensure the memory is operating properly, map out bad non-volatile memory cells, and allocate spare cells to be substituted for future failed cells. Some part of the spare cells can be used to hold firmware to operate the non-volatile memory controller and implement other features. In operation, when a host needs to read data from or write data to the non-volatile memory, it can communicate with the non-volatile memory controller. If the host provides a logical address to which data is to be read/written, the non-volatile memory controller can convert the logical address received from the host to a physical address in the non-volatile memory. (Alternatively, the host can provide the physical address.) The non-volatile memory controller can also perform various memory management functions, such as, but not limited to, wear leveling (distributing writes to avoid wearing out specific blocks of memory that would otherwise be repeatedly written to) and garbage collection (after a block is full, moving only the valid pages of data to a new block, so the full block can be erased and reused).
  • Non-volatile memory die 104 may include any suitable non-volatile storage medium, including resistive random-access memory (ReRAM), magnetoresistive random-access memory (MRAM), phase-change memory (PCM), NAND flash memory cells and/or NOR flash memory cells. The memory cells can take the form of solid-state (e.g., flash) memory cells and can be one-time programmable, few-time programmable, or many-time programmable. The memory cells can also be single-level cells (SLC), multiple-level cells (MLC) (e.g., dual-level cells, triple-level cells (TLC), quad-level cells (QLC), etc.) or use other memory cell level technologies, now known or later developed. Also, the memory cells can be fabricated in a two-dimensional or three-dimensional fashion.
  • The interface between controller 102 and non-volatile memory die 104 may be any suitable flash interface, such as Toggle Mode 200, 400, or 800. In one embodiment, the data storage device 100 may be a card based system, such as a secure digital (SD) or a micro secure digital (micro-SD) card. In an alternate embodiment, the data storage device 100 may be part of an embedded data storage device
  • Although, in the example illustrated in FIG. 1A, the data storage device 100 (sometimes referred to herein as a storage module) includes a single channel between controller 102 and non-volatile memory die 104, the subject matter described herein is not limited to having a single memory channel. For example, in some architectures (such as the ones shown in FIGS. 1B and 1C), two, four, eight or more memory channels may exist between the controller and the memory device, depending on controller capabilities. in any of the embodiments described herein, more than a single channel may exist between the controller and the memory die, even if a single channel is shown in the drawings.
  • FIG. 1B illustrates a storage module 200 that includes plural non-volatile data storage devices 100. As such, storage module 200 may include a storage controller 202 that interfaces with a host and with data storage device 204, which includes a plurality of data storage devices 100. The interface between storage controller 202 and data storage devices 100 may be a bus interface, such as a serial advanced technology attachment (SATA), peripheral component interconnect express (PCIe) interface, or double-data-rate (DDR) interface. Storage module 200, in one embodiment, may be a solid state drive (SSD), or non-volatile dual in-line memory module (NVDIMM), such as found in server PC or portable computing devices, such as laptop computers, and tablet computers.
  • FIG. 1C is a block diagram illustrating a hierarchical storage system. A hierarchical storage system 250 includes a plurality of storage controllers 202, each of which controls a respective data storage device 204. Host systems 252 may access memories within the storage system 250 via a bus interface. In one embodiment, the bus interface may be a Non-Volatile Memory Express (NVMe) or Fibre Channel over Ethernet (FCoE) interface. In one embodiment, the system illustrated in FIG. 1C may be a rack mountable mass storage system that is accessible by multiple host computers, such as would be found in a data center or other location where mass storage is needed.
  • FIG. 2A is a block diagram illustrating components of controller 102 in more detail. Controller 102 includes a front-end module 108 that interfaces with a host, a back-end module 110 that interfaces with the one or more non-volatile memory die 104, and various other modules that perform functions which will now be described in detail. A module may take the form of a packaged functional hardware unit designed for use with other components, a portion of a program code (e.g., software or firmware) executable by a (micro)processor or processing circuitry that usually performs a particular function of related functions, or a self-contained hardware or software component that interfaces with a larger system, for example. Also, “means” for performing a function can be implemented with at least any of the structure noted herein for the controller and can be pure hardware or a combination of hardware and computer-readable program code.
  • Referring again to modules of the controller 102, a buffer manager/bus controller 114 manages buffers in random access memory (RAM) 116 and controls the internal bus arbitration of controller 102. A read only memory (ROM) 118 stores system boot code. Although illustrated in FIG. 2A as located separately from the controller 102, in other embodiments one or both of the RAM 116 and ROM 118 may be located within the controller. In yet other embodiments, portions of RAM and ROM may be located both within the controller 102 and outside the controller.
  • Front-end module 108 includes a host interface 120 and a physical layer interface (PHY) 122 that provide the electrical interface with the host or next level storage controller. The choice of the type of host interface 120 can depend on the type of memory being used. Examples of host interfaces 120 include, but are not limited to, SATA, SATA Express, serially attached small computer system interface (SAS), Fibre Channel, universal serial bus (USB), PCIe, and NVMe. The host interface 120 typically facilitates transfer for data, control signals, and timing signals.
  • Back-end module 110 includes an error correction code (ECC) engine 124 that encodes the data bytes received from the host, and decodes and error corrects the data bytes read from the non-volatile memory. A command sequencer 126 generates command sequences, such as program and erase command sequences, to be transmitted to non-volatile memory die 104. A RAID (Redundant Array of Independent Drives) module 128 manages generation of RAID parity and recovery of failed data. The RAID parity may be used as an additional level of integrity protection for the data being written into the memory device 104. In some cases, the RAID module 128 may be a part of the ECC engine 124. A memory interface 130 provides the command sequences to non-volatile memory die 104 and receives status information from non-volatile memory die 104. In one embodiment, memory interface 130 may be a double data rate (DDR) interface, such as a Toggle Mode 200, 400, or 800 interface. A flash control layer 132 controls the overall operation of back-end module 110.
  • The data storage device 100 also includes other discrete components 140, such as external electrical interfaces, external RAM, resistors, capacitors, or other components that may interface with controller 102. In alternative embodiments, one or more of the physical layer interface 122, RAID module 128, media management layer 138 and buffer management/bus controller 114 are optional components that are not necessary in the controller 102.
  • FIG. 2B is a block diagram illustrating components of non-volatile memory die 104 in more detail. Non-volatile memory die 104 includes peripheral circuitry 141 and non-volatile memory array 142. Non-volatile memory array 142 includes the non-volatile memory cells used to store data. The non-volatile memory cells may be any suitable non-volatile memory cells, including ReRAM, MRAM, PCM, NAND flash memory cells and/or NOR flash memory cells in a two-dimensional and/or three-dimensional configuration. Non-volatile memory die 104 further includes a data cache 156 that caches data. Peripheral circuitry 141 includes a state machine 152 that provides status information to the controller 102. 100501 Returning again to FIG. 2A, the flash control layer 132 (which will be referred to herein as the flash translation layer (FTL) or, more generally, the “media management layer,” as the memory may not be flash) handles flash errors and interfaces with the host. In particular, the FTL, which may be an algorithm in firmware, is responsible for the internals of memory management and translates writes from the host into writes to the memory 104. The FTL may be needed because the memory 104 may have limited endurance, may be written in only multiples of pages, and/or may not be written unless it is erased as a block. The FTL understands these potential limitations of the memory 104, which may not be visible to the host. Accordingly, the FTL attempts to translate the writes from host into writes into the memory 104.
  • The FTL may include a logical-to-physical address (L2P) map (sometimes referred to herein as a table or data structure) and allotted cache memory. In this way, the FTL translates logical block addresses (“LBAs”) from the host to physical addresses in the memory 104. The FTL can include other features, such as, but not limited to, power-off recovery (so that the data structures of the FTL can be recovered in the event of a sudden power loss) and wear leveling (so that the wear across memory blocks is even to prevent certain blocks from excessive wear, which would result in a greater chance of failure).
  • Turning again to the drawings, FIG. 3 is a block diagram of a host 300 and data storage device 100 of an embodiment. The host 300 can take any suitable form, including, but not limited to, a computer, a mobile phone, a tablet, a wearable device, a digital video recorder, a surveillance system, etc. The host 300 in this embodiment (here, a computing device) comprises a processor 330 and a memory 340. In one embodiment, computer-readable program code stored in the host memory 340 configures the host processor 330 to perform the acts described herein. So, actions performed by the host 300 are sometimes referred to herein as being performed by an application (computer-readable program code) run on the host 300 For example, the host 300 can be configured to send data (e.g., initially stored in the host's memory 340) to the data storage device 100 for storage in the data storage device's memory 104.
  • The data storage device 100 can be used to store a data stream sent to it by the host 300. In one embodiment, the video data is stored in the memory 104 in the Moving Picture Experts Group Transport Stream (MPEG-TS) format, although other formats can be used. In general, with video compression, different video frames are compressed using different compression algorithms. Different video frames can be classified into different picture or frame types. Three of the major picture types are intra-coded picture frames (I-frames), predicted picture frames (P-frames), and bidirectional predicted picture frames (B-frames). I-frames are the least compressible but are independent in that they can be decoded without reference to other video frames. An I-frame can be a complete image, such as a Joint Photographic Experts Group (JPEG) image file. In contrast, a predicted picture frame (P-frame) (or delta frame) contains the changes in the image from the previous frame and requires reference to other video frames to be decompressed. However, P-frames are more compressible that I-frames. A bidirectional predicted picture frame (B-frame) contains differences between the current frame and both the preceding and following frames. Accordingly, B-frames provide the highest amount of data compression.
  • Further, an Instantaneous Decoder Refresh (IDR) frame is a group of I-frame slices. With an IDR frame, all pictures in a reference buffer are marked as use for reference, and all subsequently-transmitted slices are decoded without reference to any frame decoded prior to the IDR frame. No frame after the IDR frame can reference any frame before it. IDR frames are used to avoid any distortions in the video when fast-forwarding. IDR frames are particularly useful for comparison to the reference image from the host because IDR frames are independently-decodable frames on par with an image.
  • As mentioned above, the data storage device 100 can store a data stream sent to it by the host 300 (the host 300 can be a surveillance system containing one or more cameras or be in communication with a surveillance system that contains one or more cameras). The data can be stored in memory in the Moving Picture Experts Group Transport Stream (MPEG-TS) format. Frames of interest (e.g., where certain action happens) can be scattered across the entire video recording, where periods of inactivity are interspersed with periods of activity, as shown in FIG. 4 . Identification of these frames of interest is not straightforward, as it involves a user retrieving the entire stored video from the data storage device and going through the footage manually at a normal or faster playback speed. This requires a lot of manual work as frames cannot be skipped and must be browsed through to identify any activity.
  • To reduce bandwidth and latency, the controller 102 in the data storage device 100 can determines entropy of the data, segregate high-entropy data as another file, and uses the data as a way for quick playback either in real time or non-real time. More specifically, the controller 102 can identify a plurality of frames in the video data (sometimes referred to herein as “media data”) stored in the memory 104 that differ from surrounding frames by more than a threshold amount by defining “instances” based on entropy change in the video data. As used herein, an “instance” refers to a set of closely-bound video frames with a sufficient delta above a threshold, which can be defined by the host 300 or by the data storage device 100, for example. In one embodiment, the instances are identified based on an entropy change (e.g., a threshold delta change) in the video data over a time period. The entropy change defines the movement or specifically the delta difference or localized movement between closely-bound video frames in time. The entropy can be determined by the controller 102 through decoding. The controller 102 can detect multiple instances over time, accumulate them, and tag them with the corresponding time in the video stream. Such a collection of instances is referred to herein as an album, which is a downsized and event-only version of the stored video data with time tags. When the data storage device 100 receives a request from the host 300 for quick playback of the video data, the data storage device 100 can send the plurality of frames (the album) to the host 300 instead of the entire video file stored in the memory 104, which minimizes data transfers between the data storage device 100 and the host 300. The host 300 can later request more frames for a more-detailed playback. More details can be found in U.S. Pat. No. 11,328,511, which is hereby incorporated by reference.
  • In one embodiment, the controller 102 of the data storage device 100 can calculate entropy (as described above or using a different method) but store and maintain only the metadata of eventful frame numbers instead of creating a snapshot of frames itself in the memory 102. This further helps preserve endurance of the memory 104, conserves power, and increases performance. More specifically, the controller 102 can understand the underlying video encoding scheme. As the host 300 is recording the continuous video in the data storage device 100, the controller 102 can decode and calculate the entropy of various key frames in the background. The entropy can be calculated, for example, to identify the frames where a change in scene is detected. These can be the frames of interest for surveillance applications where the user is interested in identifying any movement in the field of vision of the camera. Frames whose entropy differs from previous frames by more than a threshold (e.g., a pre-defined threshold) are identified and remembered as markers in the data storage device 100. The metadata of the markers can be backed up in memory 104 during writes, and this can be passed on to the host 300, for example, through vendor-specific commands or during quick playback requests on the given logical range.
  • Due to this flexibility, in addition, the controller 102 may perform analytics on the images to determine the best set of frames among high-entropy data based on one or more parameters (e.g., image clarity, a clear image of a face, a clear number plate, etc.) and store the metadata of that set of frames. This act can be independent of other acts in the data storage device 100. The concept of metadata tagging and storage can be tweaked towards higher quality of service (QoS) of the algorithm. For example, the controller 102 can store markers based on the clarity of the stored data. Among multiple adjacent video frames, if the controller 102 determines certain frames (e.g., a person's face or a license play) are crisp and clear, the frames can be a part of the quick playback even though they do not form extended information.
  • When the time comes for playback (e.g., quick playback mode), the controller 102 can use the metadata and provide a suggestion to the host 300 on the relevant “seek points” in a dosed loop based on the metadata. of high-entropy frames (see FIG. 5 ). The host 300 may or may not leverage the data-storage-device-generated seek points, thereby enabling backward compatibility. The host 300 can have the option of making use of the markers (or metadata) to seek to the next frame of interest. The host 300 can skip multiple frames and “seek” directly to the frame of interest. In other words, the data storage device 100 generates “automatic skips.” The host 300 can also have the option of ignoring the data storage device's suggested “seek” points and continue with the manual playback for legacy compatibility. As can be seen from the above example, the controller 102 can identify the start of activity and can suggest “seek” points to the host 300 where the playback can directly jump to.
  • The host 300 can query for the metadata (e.g., logical block address (LBA) or frame table) and use it to seek to frames of interest directly, thereby minimizing the need for manual analysis of footage. In this case, the host 300 may store the metadata back to the memory 104, and the files may be part of the file system. In addition, the controller 102 can tweak the analytics algorithm based on a host configuration to create “seek” metadata concentrating on specific objects of interests rather than the entropy of the data. Likewise, multiple seek tables may be created based on host configuration, enabling multiple efficient playback types for the host 300. For example, the controller 102 can generate a metadata table for all the frames involving a red car. Other frames showing movement, even if the frames are important, may not be considered in the table since those frames do not contain what the host 300 identified as being of interest.
  • FIGS. 6 and 7 provide flow charts 600, 700 of methods that illustrate the above operations. As shown in FIG. 6 , when the data storage device 100 receives a video stream from the host 300 (act 610), the controller 102 in the data storage device 100 interprets the incoming video (act 620). The controller 102 then determines if there is new activity in sequential frames or groups of frames in the video (e.g., if there is high entropy above a threshold) (act 630). If new activity is not detected, the controller 102 skips to the next frame (act 650) and the method loops back to act 620. However, if new activity is detected, the controller 102 creates a marker for the new activity and stores a reference to a seek point in metadata in the memory 104 (act 640) and repeats the above process for the next frame (act 650).
  • As shown in FIG. 7 , when the host 300 initiates video playback from the data storage device 100 (act 710), the controller 102 of the data storage device 100 provides the host 300 with the seek points that were stored in the memory 104 (act 720). The processor 330 of the host 300 then determines whether optimized playback is desired (act 730). If optimized playback is desired, the processor 330 of the host 300 skips to the device-provided seek frames and continues playback (act 740). If optimized playback is not desired, the processor 330 of the host 300 ignores the device-provided seek frames and playbacks back all the frames (act 750). In either case, the processor 330 of the host 300 determines if it is the end of the video playback (act 760) and ends playback (act 770) or loops back to act 720, accordingly.
  • There are several advantages associated with these embodiments. For example, these embodiments provide efficient analysis of playback video by allowing direct seeking to the frames of activity, thus allowing easier playback automation. Also, these embodiments can preserve memory endurance, reduce power consumption, and increase performance. Further, these embodiments can provide time-efficient playback and can consolidate important data for multiple purposes.
  • Finally, as mentioned above, any suitable type of memory can be used. Semiconductor memory devices include volatile memory devices, such as dynamic random access memory (“DRAM”) or static random access memory ('“SRAM”) devices, non-volatile memory devices, such as resistive random access memory (“ReRAM”), electrically erasable programmable read only memory (“EEPROM”), flash memory (which can also be considered a subset of EEPROM), ferroelectric random access memory (“FRAM”), and magnetoresistive random access memory (“MRAM”), and other semiconductor elements capable of storing information. Each type of memory device may have different configurations. For example, flash memory devices may be configured in a NAND or a NOR configuration.
  • The memory devices can be formed from passive and/or active elements, in any combinations. By way of non-limiting example, passive semiconductor memory elements include ReRAM device elements, which in some embodiments include a resistivity switching storage element, such as an anti-fuse, phase change material, etc., and optionally a steering element, such as a diode, etc. Further by way of non-limiting example, active semiconductor memory elements include EEPROM and flash memory device elements, which in some embodiments include elements containing a charge storage region, such as a floating gate, conductive nanoparticles, or a charge storage dielectric material.
  • Multiple memory elements may be configured so that they are connected in series or so that each element is individually accessible. By way of non-limiting example, flash memory devices in a NAND configuration (NAND memory) typically contain memory elements connected in series. A NAND memory array may be configured so that the array is composed of multiple strings of memory in which a string is composed of multiple memory elements sharing a single bit line and accessed as a group. Alternatively, memory elements may be configured so that each element is individually accessible, e.g., a NOR memory array. NAND and NOR memory configurations are examples, and memory elements may be otherwise configured.
  • The semiconductor memory elements located within and/or over a substrate may be arranged in two or three dimensions, such as a two dimensional memory structure or a three dimensional memory structure.
  • In a two dimensional memory structure, the semiconductor memory elements are arranged in a single plane or a single memory device level. Typically, in a two dimensional memory structure, memory elements are arranged in a plane (e.g., in an x-z direction plane) which extends substantially parallel to a major surface of a substrate that supports the memory elements. The substrate may be a wafer over or in which the layer of the memory elements are formed or it may be a carrier substrate which is attached to the memory elements after they are formed. As a non-limiting example, the substrate may include a semiconductor such as silicon.
  • The memory elements may be arranged in the single memory device level in an ordered array, such as in a plurality of rows and/or columns. However, the memory elements may be arrayed in non-regular or non-orthogonal configurations. The memory elements may each have two or more electrodes or contact lines, such as bit lines and wordlines.
  • A three dimensional memory array is arranged so that memory elements occupy multiple planes or multiple memory device levels, thereby forming a structure in three dimensions(i.e., in the x, y and z directions, where the y direction is substantially perpendicular and the x and z directions are substantially parallel to the major surface of the substrate).
  • As a non-limiting example, a three dimensional memory structure may be vertically arranged as a stack of multiple two dimensional memory device levels. As another non-limiting example, a three dimensional memory array may be arranged as multiple vertical columns (e.g., columns extending substantially perpendicular to the major surface of the substrate, i.e., in the y direction) with each column having multiple memory elements in each column. The columns may be arranged in a two dimensional configuration, e.g., in an x-z plane, resulting in a three dimensional arrangement of memory elements with elements on multiple vertically stacked memory planes. Other configurations of memory elements in three dimensions can also constitute a three dimensional memory array.
  • By way of non-limiting example, in a three dimensional NAND memory array, the memory elements may be coupled together to form a NAND string within a single horizontal (e.g., x-z) memory device levels. Alternatively, the memory elements may be coupled together to form a vertical NAND string that traverses across multiple horizontal memory device levels. Other three dimensional configurations can be envisioned. wherein some NAND strings contain memory elements in a single memory level while other strings contain memory elements which span through multiple memory levels. Three dimensional memory arrays may also be designed in a NOR configuration and in a ReRAM configuration.
  • Typically, in a monolithic three dimensional memory array, one or more memory device levels are formed above a single substrate. Optionally, the monolithic three dimensional memory array may also have one or more memory layers at least partially within the single substrate. As a non-limiting example, the substrate may include a semiconductor such as silicon. In a monolithic three dimensional array, the layers constituting each memory device level of the array are typically formed on the layers of the underlying memory device levels of the array. However, layers of adjacent memory device levels of a monolithic three dimensional memo array may be shared or have intervening layers between memory device levels.
  • Then again, two dimensional arrays may be formed separately and then packaged together to form a non-monolithic memory device having multiple layers of memory. For example, non-monolithic stacked memories can be constructed by forming memory levels on separate substrates and then stacking the memory levels atop each other. The substrates may be thinned or removed from the memory device levels before stacking, but as the memory device levels are initially formed over separate substrates, the resulting memory arrays are not monolithic three dimensional memory arrays. Further, multiple two dimensional memory arrays or three dimensional memory arrays (monolithic or non-monolithic) may be formed on separate chips and then packaged together to form a stacked-chip memory device.
  • Associated circuitry is typically required for operation of the memory elements and for communication with the memory elements. As non-limiting examples, memory devices may have circuitry used for controlling and driving memory elements to accomplish functions such as programming and reading. This associated circuitry may be on the same substrate as the memory elements and/or on a separate substrate. For example, a controller for memory read-write operations may be located on a separate controller chip and/or on the same substrate as the memory elements.
  • One of skill in the art will recognize that this invention is not limited to the two dimensional and three-dimensional structures described but cover all relevant memory structures within the spirit and scope of the invention as described herein and as understood by one of skill in the art.
  • It is intended that the foregoing detailed description be understood as an illustration of selected forms that the invention can take and not as a definition of the invention. It is only the following claims, including all equivalents, that are intended to define the scope of the claimed invention. Finally, it should be noted that any aspect of any of the embodiments described herein can be used alone or in combination with one another.

Claims (20)

1. A data storage device comprising:
a memory; and
a controller configured to:
receive a stream of video frames for storage in the memory;
as each video frame is being received and stored in the memory:
determine whether video data in the video frame differs from video data in an adjacent video frame by more than a threshold amount;
determine whether a quality of the video frame meets a quality requirement; and
in response to determining that the video data in the video frame differs from the video data in the adjacent video frame by more than the threshold amount and that the quality of the video frame meets the quality requirement, store a seek point to the video frame in the memory without storing a snapshot of the video frame in the memory; and
in response to receiving a command from a host to play the video stream:
determine whether the host is requesting quick playback;
in response to determining that the host is requesting quick playback, send, to the host, the video frames associated with the seek points; and
in response to determining that the host is not requesting quick playback, send, to the host, the stream of video frames.
2. The data storage device of claim 1, wherein the seek points comprise metadata.
3. The data storage device of claim 1, wherein the seek points comprise frame numbers.
4. The data storage device of claim 1, wherein the seek points are sent to the host using a vendor-specific command.
5. The data storage device of claim 1, wherein the seek points are sent to the host in response to receiving a quick-playback request from the host.
6. The data storage device of claim 1, wherein the seek points are sent to the host in response to receiving a request from the host for the seek points.
7. The data storage device of claim 1, wherein the controller is further configured to determine whether video data in the video frame differs from video data in the adjacent video frame based on entropy changes in the video data.
8. The data storage device of claim 1, wherein the controller is further configured to determine a best set of frames based on image clarity.
9. The data storage device of claim 1, wherein the seek points are sent to the host as a suggestion that the host is free to accept or disregard.
10. The data storage device of claim 1, wherein the controller is further configured to determine whether video data in the video frame differs from video data in the adjacent video frame using an algorithm that is based on a host configuration.
11. The data storage device of claim 1, wherein the controller is further configured to identify frames that contain an object of interest provided by the host.
12. The data storage device of claim 1, wherein the memory comprises a three-dimensional memory.
13. A method comprising:
performing the following in a data storage device comprising a memory:
receiving a stream of video frames for storage in the memory;
as each video frame is being received and stored in the memory:
determining whether video data in the video frame differs from video data in an adjacent video frame by more than a threshold amount;
determining whether a quality of the video frame meets a quality requirement; and
in response to determining that the video data in the video frame differs from the video data in the adjacent video frame by more than the threshold amount and that the quality of the video frame meets the quality requirement, storing a seek point to the video frame in the memory without storing a snapshot of the video frame in the memory; and
in response to receiving a command from a host to play the video stream:
determining whether the host is requesting quick playback;
in response to determining that the host is requesting quick playback, sending, to the host, the video frames associated with the seek points; and
in response to determining that the host is not requesting quick playback, sending, to the host, the stream of video frames.
14. The method of claim 13, wherein the seek points comprise frame numbers.
15. The method of claim 13, wherein the seek points are sent to the host using a vendor-specific command.
16. The method of claim 13, wherein the seek points are sent to the host in response to receiving a quick-playback request from the host.
17. The method of claim 13, wherein the seek points are sent to the hos response to receiving a request from the host for the seek points.
18. The method of claim 13, further comprising determining a best set of frames based on image clarity.
19. The method of claim 13, wherein the seek points are sent to the host as a suggestion that the host is free to accept or disregard.
20. A storage system comprising:
a memory;
means for receiving a stream of video frames for storage in the memory;
means for performing the following as each video frame is being received and stored in the memory:
determining whether video data in the video frame differs from video data in an adjacent video frame by more than a threshold amount;
determining whether a quality of the video frame meets a quality requirement; and
in response to determining that the video data in the video frame differs from the video data in the adjacent video frame by more than the threshold amount and that the quality of the video frame meets the quality requirement, storing a seek point to the video frame in the memory without storing a snapshot of the video frame in the memory; and
means for performing the following in response to receiving a command from a host to play the video stream:
determining whether the host is requesting quick playback;
in response to determining that the host is requesting quick playback, sending, to the host, the video frames associated with the seek points; and
in response to determining that the host is not requesting quick playback, sending, to the host, the stream of video frames.
US17/839,628 2022-06-14 2022-06-14 Data storage device and method for enabling metadata-based seek points for media access Active US11849186B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US17/839,628 US11849186B1 (en) 2022-06-14 2022-06-14 Data storage device and method for enabling metadata-based seek points for media access
PCT/US2023/021273 WO2023244339A1 (en) 2022-06-14 2023-05-06 Data storage device and method for enabling metadata-based seek points for media access

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US17/839,628 US11849186B1 (en) 2022-06-14 2022-06-14 Data storage device and method for enabling metadata-based seek points for media access

Publications (2)

Publication Number Publication Date
US20230403433A1 true US20230403433A1 (en) 2023-12-14
US11849186B1 US11849186B1 (en) 2023-12-19

Family

ID=89076997

Family Applications (1)

Application Number Title Priority Date Filing Date
US17/839,628 Active US11849186B1 (en) 2022-06-14 2022-06-14 Data storage device and method for enabling metadata-based seek points for media access

Country Status (2)

Country Link
US (1) US11849186B1 (en)
WO (1) WO2023244339A1 (en)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130201290A1 (en) * 2011-05-15 2013-08-08 Lighting Science Group Corporation Occupancy sensor and associated methods
US20170017855A1 (en) * 2015-07-16 2017-01-19 Google Inc. Image production from video
US10373461B2 (en) * 2016-01-15 2019-08-06 Shanghai Xiaoyi Technology Co., Ltd. System and method for video preview

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5596736A (en) * 1992-07-22 1997-01-21 Fujitsu Limited Data transfers to a backing store of a dynamically mapped data storage system in which data has nonsequential logical addresses
US7424201B2 (en) * 2001-03-30 2008-09-09 Sandisk 3D Llc Method for field-programming a solid-state memory device with a digital media file
US20100088726A1 (en) * 2008-10-08 2010-04-08 Concert Technology Corporation Automatic one-click bookmarks and bookmark headings for user-generated videos
US9581011B2 (en) * 2013-07-04 2017-02-28 Schlumberger Technology Corporation Downhole imaging systems and methods
JP6421422B2 (en) 2014-03-05 2018-11-14 日本電気株式会社 Video analysis device, monitoring device, monitoring system, and video analysis method
US9224044B1 (en) * 2014-07-07 2015-12-29 Google Inc. Method and system for video zone monitoring
US11051075B2 (en) * 2014-10-03 2021-06-29 Dish Network L.L.C. Systems and methods for providing bookmarking data
EP3249652B1 (en) 2016-05-25 2020-07-15 Axis AB Method and apparatus for playing back recorded video
US11482256B2 (en) 2017-01-16 2022-10-25 Zhejiang Dahua Technology Co., Ltd. Systems and methods for video replaying
US11089349B2 (en) 2017-01-20 2021-08-10 Hanwha Techwin Co., Ltd. Apparatus and method for playing back and seeking media in web browser
US11036435B2 (en) 2019-08-30 2021-06-15 Western Digital Technologies, Inc. Search time optimization in solid-state devices
US11328511B2 (en) 2020-03-13 2022-05-10 Western Digital Technologies, Inc. Storage system and method for improved playback analysis

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130201290A1 (en) * 2011-05-15 2013-08-08 Lighting Science Group Corporation Occupancy sensor and associated methods
US20170017855A1 (en) * 2015-07-16 2017-01-19 Google Inc. Image production from video
US10373461B2 (en) * 2016-01-15 2019-08-06 Shanghai Xiaoyi Technology Co., Ltd. System and method for video preview

Also Published As

Publication number Publication date
US11849186B1 (en) 2023-12-19
WO2023244339A1 (en) 2023-12-21

Similar Documents

Publication Publication Date Title
US10841645B1 (en) Storage system and method for video frame segregation to optimize storage
US11328511B2 (en) Storage system and method for improved playback analysis
US11562018B2 (en) Storage system and method for optimized surveillance search
US11849186B1 (en) Data storage device and method for enabling metadata-based seek points for media access
US11240540B2 (en) Storage system and method for frame trimming to optimize network bandwidth
US11783866B2 (en) Data storage device and method for legitimized data transfer
US11523145B2 (en) Data storage device and method for real-time data locking in surveillance storage
US11650757B2 (en) Storage system and method for time-based data retrieval
US11942111B2 (en) Data storage device and method for auto-peeling of surveillance video content to increase archival storage
US11651027B2 (en) Data storage device and method for object detection and tagging quality of service based on storage workload
US11546612B2 (en) Data storage device and method for application-defined data retrieval in surveillance systems
US11941282B2 (en) Data storage device and method for progressive fading for video surveillance systems
US11494101B2 (en) Storage system and method for time-duration-based efficient block management and memory access
US20210392413A1 (en) Storage System and Method for Data Peeling
US11204722B1 (en) Content-aware storage system and method for use therewith
US11575978B2 (en) Data storage device and method for reliable watermarking
US11429663B2 (en) Storage system and method for host-assisted memory block color coding for faster media search
US11550487B2 (en) Data storage device and method for enabling endurance re-evaluation
US11343531B2 (en) Storage system and method for object monitoring

Legal Events

Date Code Title Description
AS Assignment

Owner name: WESTERN DIGITAL TECHNOLOGIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAMAMURTHY, RAMKUMAR;MUTHIAH, RAMANATHAN;SIGNING DATES FROM 20220610 TO 20220613;REEL/FRAME:060193/0484

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., ILLINOIS

Free format text: PATENT COLLATERAL AGREEMENT - DDTL LOAN AGREEMENT;ASSIGNOR:WESTERN DIGITAL TECHNOLOGIES, INC.;REEL/FRAME:067045/0156

Effective date: 20230818

Owner name: JPMORGAN CHASE BANK, N.A., ILLINOIS

Free format text: PATENT COLLATERAL AGREEMENT - A&R LOAN AGREEMENT;ASSIGNOR:WESTERN DIGITAL TECHNOLOGIES, INC.;REEL/FRAME:064715/0001

Effective date: 20230818

STCF Information on status: patent grant

Free format text: PATENTED CASE