US20230369494A1 - Fin field-effect transistor and method of forming the same - Google Patents
Fin field-effect transistor and method of forming the same Download PDFInfo
- Publication number
- US20230369494A1 US20230369494A1 US18/357,797 US202318357797A US2023369494A1 US 20230369494 A1 US20230369494 A1 US 20230369494A1 US 202318357797 A US202318357797 A US 202318357797A US 2023369494 A1 US2023369494 A1 US 2023369494A1
- Authority
- US
- United States
- Prior art keywords
- gate
- dielectric layer
- forming
- layer
- dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 238000000034 method Methods 0.000 title claims description 130
- 230000005669 field effect Effects 0.000 title description 4
- 125000006850 spacer group Chemical group 0.000 claims abstract description 50
- 239000004065 semiconductor Substances 0.000 claims abstract description 42
- 229910052751 metal Inorganic materials 0.000 claims abstract description 26
- 239000002184 metal Substances 0.000 claims abstract description 26
- 230000008569 process Effects 0.000 claims description 52
- 239000000463 material Substances 0.000 claims description 44
- 238000005530 etching Methods 0.000 claims description 27
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 21
- 229910052710 silicon Inorganic materials 0.000 claims description 21
- 239000010703 silicon Substances 0.000 claims description 21
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 14
- 238000000151 deposition Methods 0.000 claims description 14
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 14
- 239000003989 dielectric material Substances 0.000 claims description 11
- 229920000642 polymer Polymers 0.000 claims description 11
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 10
- 229910044991 metal oxide Inorganic materials 0.000 claims description 5
- 150000004706 metal oxides Chemical class 0.000 claims description 5
- 229910052719 titanium Inorganic materials 0.000 claims description 5
- 239000000203 mixture Substances 0.000 claims description 4
- 229910052726 zirconium Inorganic materials 0.000 claims description 4
- 229910052782 aluminium Inorganic materials 0.000 claims description 3
- 229910052788 barium Inorganic materials 0.000 claims description 3
- 229910052735 hafnium Inorganic materials 0.000 claims description 3
- 229910052746 lanthanum Inorganic materials 0.000 claims description 3
- 229910052749 magnesium Inorganic materials 0.000 claims description 3
- 229910052914 metal silicate Inorganic materials 0.000 claims 3
- 238000004380 ashing Methods 0.000 claims 1
- 239000010410 layer Substances 0.000 description 154
- 239000000758 substrate Substances 0.000 description 29
- 238000004519 manufacturing process Methods 0.000 description 18
- 238000005229 chemical vapour deposition Methods 0.000 description 16
- 238000002955 isolation Methods 0.000 description 16
- 230000015572 biosynthetic process Effects 0.000 description 9
- 238000000059 patterning Methods 0.000 description 8
- 238000000206 photolithography Methods 0.000 description 8
- 238000000231 atomic layer deposition Methods 0.000 description 7
- 239000012535 impurity Substances 0.000 description 7
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 7
- LYCAIKOWRPUZTN-UHFFFAOYSA-N Ethylene glycol Chemical compound OCCO LYCAIKOWRPUZTN-UHFFFAOYSA-N 0.000 description 6
- 239000012774 insulation material Substances 0.000 description 6
- 150000004767 nitrides Chemical class 0.000 description 6
- 239000005360 phosphosilicate glass Substances 0.000 description 6
- 229920002120 photoresistant polymer Polymers 0.000 description 6
- -1 InAlAs Inorganic materials 0.000 description 5
- 239000003292 glue Substances 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- IAZDPXIOMUYVGZ-UHFFFAOYSA-N Dimethylsulphoxide Chemical compound CS(C)=O IAZDPXIOMUYVGZ-UHFFFAOYSA-N 0.000 description 4
- 239000005388 borosilicate glass Substances 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 239000010408 film Substances 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 238000007254 oxidation reaction Methods 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 3
- 229910052796 boron Inorganic materials 0.000 description 3
- 239000004020 conductor Substances 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 239000011229 interlayer Substances 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 229910010271 silicon carbide Inorganic materials 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 229910005540 GaP Inorganic materials 0.000 description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 2
- 229910000673 Indium arsenide Inorganic materials 0.000 description 2
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 230000009969 flowable effect Effects 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 229910052745 lead Inorganic materials 0.000 description 2
- 238000004943 liquid phase epitaxy Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 229920000620 organic polymer Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 239000004810 polytetrafluoroethylene Substances 0.000 description 2
- 229920001343 polytetrafluoroethylene Polymers 0.000 description 2
- 238000011417 postcuring Methods 0.000 description 2
- 239000005368 silicate glass Substances 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 2
- 238000000927 vapour-phase epitaxy Methods 0.000 description 2
- ONUFSRWQCKNVSL-UHFFFAOYSA-N 1,2,3,4,5-pentafluoro-6-(2,3,4,5,6-pentafluorophenyl)benzene Chemical group FC1=C(F)C(F)=C(F)C(F)=C1C1=C(F)C(F)=C(F)C(F)=C1F ONUFSRWQCKNVSL-UHFFFAOYSA-N 0.000 description 1
- ITWBWJFEJCHKSN-UHFFFAOYSA-N 1,4,7-triazonane Chemical compound C1CNCCNCCN1 ITWBWJFEJCHKSN-UHFFFAOYSA-N 0.000 description 1
- WDQFELCEOPFLCZ-UHFFFAOYSA-N 1-(2-hydroxyethyl)pyrrolidin-2-one Chemical compound OCCN1CCCC1=O WDQFELCEOPFLCZ-UHFFFAOYSA-N 0.000 description 1
- ZRNSSRODJSSVEJ-UHFFFAOYSA-N 2-methylpentacosane Chemical compound CCCCCCCCCCCCCCCCCCCCCCCC(C)C ZRNSSRODJSSVEJ-UHFFFAOYSA-N 0.000 description 1
- 229910017115 AlSb Inorganic materials 0.000 description 1
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- 229930185605 Bisphenol Natural products 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910005542 GaSb Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910020968 MoSi2 Inorganic materials 0.000 description 1
- 229910012990 NiSi2 Inorganic materials 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910004490 TaAl Inorganic materials 0.000 description 1
- 229910004217 TaSi2 Inorganic materials 0.000 description 1
- 229910004200 TaSiN Inorganic materials 0.000 description 1
- 229910010037 TiAlN Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 150000001412 amines Chemical class 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 150000004945 aromatic hydrocarbons Chemical class 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 239000002800 charge carrier Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- MTHSVFCYNBDYFN-UHFFFAOYSA-N diethylene glycol Chemical compound OCCOCCO MTHSVFCYNBDYFN-UHFFFAOYSA-N 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- RTZKZFJDLAIYFH-UHFFFAOYSA-N ether Substances CCOCC RTZKZFJDLAIYFH-UHFFFAOYSA-N 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- 229920000592 inorganic polymer Polymers 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- QLOAVXSYZAJECW-UHFFFAOYSA-N methane;molecular fluorine Chemical compound C.FF QLOAVXSYZAJECW-UHFFFAOYSA-N 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N monofluoromethane Natural products FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 239000002135 nanosheet Substances 0.000 description 1
- 239000002070 nanowire Substances 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 239000011295 pitch Substances 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 229920000052 poly(p-xylylene) Polymers 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- HXJUTPCZVOIRIF-UHFFFAOYSA-N sulfolane Chemical compound O=S1(=O)CCCC1 HXJUTPCZVOIRIF-UHFFFAOYSA-N 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910021354 zirconium(IV) silicide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28247—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon passivation or protection of the electrode, e.g. using re-oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823437—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823462—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823475—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41791—Source or drain electrodes for field effect devices for transistors with a horizontal current flow in a vertical sidewall, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
- H01L29/4236—Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7833—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
- H01L29/7834—Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with a non-planar structure, e.g. the gate or the source or the drain being non-planar
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76819—Smoothing of the dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
Definitions
- the present disclosure generally relates to semiconductor devices, and particularly to methods of making a non-planar transistor.
- Fin Field-Effect Transistor (FinFET) devices are becoming commonly used in integrated circuits.
- FinFET devices have a three-dimensional structure that comprises a fin protruding from a substrate.
- a gate structure configured to control the flow of charge carriers within a conductive channel of the FinFET device, wraps around the fin.
- the gate structure wraps around three sides of the fin, thereby forming conductive channels on three sides of the fin.
- FIG. 1 illustrates a perspective view of a Fin Field-Effect Transistor (FinFET) device, in accordance with some embodiments.
- FinFET Fin Field-Effect Transistor
- FIG. 2 illustrates a flow chart of an example method for making a non-planar transistor device, in accordance with some embodiments.
- FIGS. 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 , 14 , 15 , 16 , and 17 illustrate cross-sectional views of an example FinFET device during various fabrication stages, made by the method of FIG. 2 , in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- Embodiments of the present disclosure are discussed in the context of forming a FinFET device, and in particular, in the context of forming contacts for a FinFET device.
- a dummy gate structure is formed over a fin.
- source/drain regions are formed on respective sides of the gate spacer.
- an interlayer dielectric (ILD) layer is formed over the source/drain regions, and the dummy gate structure is removed to form a gate trench in the ILD layer.
- an active gate structure is formed in a lower portion of the gate trench.
- a dielectric protection layer is formed over the gate trench to overlay a top surface of the active gate structure and at least partially extend along inner sidewalls of an upper portion of the gate trench.
- a (gate) contact is formed to penetrate through the portion of the dielectric protection layer on the top surface of the active gate structure so as to electrically connect to the active gate structure.
- Gate contacts for FinFET devices formed by the above described method may be less subjected to short-circuit (or bridged) issues.
- short-circuit or bridged
- the distance between adjacent device features of an integrated circuit may become significantly shorter.
- forming corresponding contacts e.g., via structures
- the contacts for adjacent device features, which should have been electrically isolated from each other may be inadvertently bridged. This may be due to the increasingly shrunken distance between adjacent device features, which results in a thinner, or more penetrable, dielectric layer (e.g., an ILD layer) formed between the corresponding contacts for the device features.
- dielectric layer e.g., an ILD layer
- the contact can be better isolated from adjacent contacts.
- the ILD layer between two adjacent contacts becomes thinner or inadvertently penetrated (by a conductive material)
- the disclosed dielectric protection layer can assure that the two adjacent contacts stay electrically separated from each other, as they should be.
- FIG. 1 illustrates a perspective view of an example FinFET device 100 , in accordance with various embodiments.
- the FinFET device 100 includes a substrate 102 and a fin 104 protruding above the substrate 102 .
- Isolation regions 106 are formed on opposing sides of the fin 104 , with the fin 104 protruding above the isolation regions 106 .
- a gate dielectric 108 is along sidewalls and over a top surface of the fin 104 , and a gate 110 is over the gate dielectric 108 .
- Source/drain regions 112 S and 112 D are in (or extended from) the fin 104 and on opposing sides of the gate dielectric 108 and the gate 110 .
- FIG. 1 illustrates a perspective view of an example FinFET device 100 , in accordance with various embodiments.
- the FinFET device 100 includes a substrate 102 and a fin 104 protruding above the substrate 102 .
- Isolation regions 106 are formed on opposing sides
- cross-section B-B extends along a longitudinal axis of the gate 110 of the FinFET device 100 .
- Cross-section A-A is perpendicular to cross-section B-B and is along a longitudinal axis of the fin 104 and in a direction of, for example, a current flow between the source/drain regions, 112 S and 112 D. Subsequent figures refer to these reference cross-sections for clarity.
- FIG. 2 illustrates a flowchart of a method 200 to form a non-planar transistor device, according to one or more embodiments of the present disclosure.
- the operations of the method 200 can be used to form a FinFET device (e.g., FinFET device 100 ), a nanosheet transistor device, a nanowire transistor device, a vertical transistor, or the like.
- FinFET device e.g., FinFET device 100
- nanosheet transistor device e.g., FinFET device 100
- nanowire transistor device e.g., a nanowire transistor device
- vertical transistor e.g., a vertical transistor, or the like.
- the method 200 is merely an example, and is not intended to limit the present disclosure. Accordingly, it is understood that additional operations may be provided before, during, and after the method 200 of FIG. 2 , and that some other operations may only be briefly described herein.
- operations of the method 200 may be associated with cross-sectional views of an example FinFET device at various fabrication stages as shown in FIGS. 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 , 14 , 15 , 16 , and 17 , respectively, which will be discussed in further detail below.
- the method 200 starts with operation 202 of providing a substrate.
- the method 200 continues to operation 204 of forming one or more fins.
- the method 200 continues to operation 206 of forming isolation regions.
- the method 200 continues to operation 208 of forming dummy gate structures.
- the method 200 continues to operation 210 of forming lightly doped drain (LDD) regions and one or more gate spacers.
- the method 200 continues to operation 212 of growing source/drain regions.
- the method 200 continues to operation 214 of forming an interlayer dielectric (ILD).
- the method 200 continues to operation 216 of removing the dummy gate structure. Upon the dummy gate structure being removed, a gate trench is formed.
- the method 200 continues to operation 218 of forming an active gate structure.
- the active gate structure may be disposed in a lower portion of the gate trench.
- the method 200 continues to operation 220 of depositing a blanket dielectric.
- the method 200 continues to operation 222 of depositing a sacrificial layer over the blanket dielectric.
- the method 200 continues to operation 224 of removing a portion of the sacrificial layer.
- the method 200 continues to operation 226 of removing a portion of the blanket dielectric..
- the method 200 continues to operation 228 of removing the remaining portion of the sacrificial layer.
- the method 200 continues to operation 230 of forming at least one contact for each of the active gate structure and the source/drain regions.
- FIGS. 3 - 17 each illustrate, in a cross-sectional view, a portion of a FinFET device 300 at various fabrication stages of the method 200 of FIG. 2 .
- the FinFET device 300 is substantially similar to the FinFET device 100 shown in FIG. 1 , but with multiple gate structures and multiple fins.
- FIGS. 3 - 6 illustrate cross-sectional views of the FinFET device 300 along cross-section B-B (as indicated in FIG. 1 ); and
- FIG. 7 - 17 illustrate cross-sectional views of the FinFET device 300 along cross-section A-A (as indicated in FIG. 1 ).
- FIGS. 1 illustrate cross-sectional views of the FinFET device 300 along cross-section A-A (as indicated in FIG. 1 ).
- the FinFET device 300 may include a number of other devices such as inductors, fuses, capacitors, coils, etc., which are not shown in FIGS. 3 - 17 , for purposes of clarity of illustration.
- FIG. 3 is a cross-sectional view of the FinFET device 300 including a semiconductor substrate 302 at one of the various stages of fabrication.
- the substrate 302 may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped.
- the substrate 302 may be a wafer, such as a silicon wafer.
- an SOI substrate includes a layer of a semiconductor material formed on an insulator layer.
- the insulator layer may be, for example, a buried oxide (BOX) layer, a silicon oxide layer, or the like.
- BOX buried oxide
- the insulator layer is provided on a substrate, typically a silicon or glass substrate.
- a substrate typically a silicon or glass substrate.
- Other substrates, such as a multi-layered or gradient substrate may also be used.
- the semiconductor material of the substrate 302 may include silicon; germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof.
- FIG. 4 is a cross-sectional view of the FinFET device 300 including (semiconductor) fins 404 at one of the various stages of fabrication. Although one fin is shown in the illustrated embodiment of FIG. 4 (and the following figures), it should be appreciated that the FinFET device 300 can include any number of fins while remaining within the scope of the present disclosure.
- the fins 404 are formed by patterning the substrate 302 using, for example, photolithography and etching techniques. For example, a mask layer, such as a pad oxide layer 406 and an overlying pad nitride layer 408 , is formed over the substrate 302 .
- the pad oxide layer 406 may be a thin film comprising silicon oxide formed, for example, using a thermal oxidation process.
- the pad oxide layer 406 may act as an adhesion layer between the substrate 302 and the overlying pad nitride layer 408 .
- the pad nitride layer 408 is formed of silicon nitride, silicon oxynitride, silicon carbonitride, the like, or combinations thereof.
- the pad nitride layer 408 may be formed using low-pressure chemical vapor deposition (LPCVD) or plasma enhanced chemical vapor deposition (PECVD), for example.
- LPCVD low-pressure chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- the mask layer may be patterned using photolithography techniques.
- photolithography techniques utilize a photoresist material (not shown) that is deposited, irradiated (exposed), and developed to remove a portion of the photoresist material.
- the remaining photoresist material protects the underlying material, such as the mask layer in this example, from subsequent processing steps, such as etching.
- the photoresist material is used to pattern the pad oxide layer 406 and pad nitride layer 408 to form a patterned mask 410 , as illustrated in FIG. 4 .
- the patterned mask 410 is subsequently used to pattern exposed portions of the substrate 302 to form trenches (or openings) 411 , thereby defining fins 404 , each of which is between two adjacent trenches 411 , as illustrated in FIG. 4 .
- the fins 404 are formed by etching trenches in the substrate 302 using, for example, reactive ion etch (RIE), neutral beam etch (NBE), the like, or combinations thereof. The etch may be anisotropic.
- the trenches 411 may be strips (viewed from the top) parallel to each other, and closely spaced with respect to each other.
- the trenches 411 may be continuous and surround the corresponding one of the fins 404 .
- the fins 404 may sometimes be referred to as fin 404 hereinafter.
- the fin 404 may be patterned by any suitable method.
- the fin 404 may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
- double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers, or mandrels, may then be used to pattern the fin.
- FIG. 5 is a cross-sectional view of the FinFET device 300 including isolation regions 500 at one of the various stages of fabrication.
- the isolation regions 500 which are formed of an insulation material, can electrically isolate neighboring fins from each other.
- the insulation material may be an oxide, such as silicon oxide, a nitride, the like, or combinations thereof, and may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or combinations thereof.
- HDP-CVD high density plasma chemical vapor deposition
- FCVD flowable CVD
- Other insulation materials and/or other formation processes may be used.
- the insulation material is silicon oxide formed by a FCVD process.
- An anneal process may be performed once the insulation material is formed.
- a planarization process such as a chemical mechanical polish (CMP), may remove any excess insulation material and form top surfaces of the isolation regions 500 and a top surface of the fin 404 that are coplanar (not shown).
- CMP chemical mechanical polish
- the patterned mask 410 may also be removed by the planarization process.
- the isolation regions 500 include a liner, e.g., a liner oxide (not shown), at the interface between each of the isolation regions 500 and the substrate 302 (fin 404 ).
- the liner oxide is formed to reduce crystalline defects at the interface between the substrate 302 and the isolation region 500 .
- the liner oxide may also be used to reduce crystalline defects at the interface between the fin 404 and the isolation region 500 .
- the liner oxide e.g., silicon oxide
- the isolation regions 500 are recessed to form shallow trench isolation (STI) regions 500 , as shown in FIG. 5 .
- the isolation regions 500 are recessed such that the upper portions of the fin 404 protrude from between neighboring STI regions 500 .
- Respective top surfaces of the STI regions 500 may have a flat surface (as illustrated), a convex surface, a concave surface (such as dishing), or combinations thereof.
- the top surfaces of the STI regions 500 may be formed flat, convex, and/or concave by an appropriate etch.
- the isolation regions 500 may be recessed using an acceptable etching process, such as one that is selective to the material of the isolation regions 500 . For example, a dry etch or a wet etch using dilute hydrofluoric (DHF) acid may be performed to recess the isolation regions 500 .
- DHF dilute hydrofluoric
- FIGS. 3 through 5 illustrate an embodiment of forming one or more fins (e.g., 404 ), but a fin may be formed in various different processes.
- a top portion of the substrate 302 may be replaced by a suitable material, such as an epitaxial material suitable for an intended type (e.g., N-type or P-type) of semiconductor devices to be formed.
- the substrate 302 with epitaxial material on top, is patterned to form the fin 404 that includes the epitaxial material.
- a dielectric layer can be formed over a top surface of a substrate; trenches can be etched through the dielectric layer; homoepitaxial structures can be epitaxially grown in the trenches; and the dielectric layer can be recessed such that the homoepitaxial structures protrude from the dielectric layer to form one or more fins.
- a dielectric layer can be formed over a top surface of a substrate; trenches can be etched through the dielectric layer; heteroepitaxial structures can be epitaxially grown in the trenches using a material different from the substrate; and the dielectric layer can be recessed such that the heteroepitaxial structures protrude from the dielectric layer to form one or more fins.
- the grown material(s) or structures may be in situ doped during growth, which may obviate prior and subsequent implantations although in situ and implantation doping may be used together. Still further, it may be advantageous to epitaxially grow a material in an NMOS region different from the material in a PMOS region.
- the fin 404 may include silicon germanium (Si x Ge l-x , where x can be between 0 and 1), silicon carbide, pure or substantially pure germanium, a III-V compound semiconductor, a II-VI compound semiconductor, or the like.
- the available materials for forming III-V compound semiconductor include, but are not limited to, InAs, AlAs, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlP, GaP, and the like.
- FIG. 6 is a cross-sectional view of the FinFET device 300 including a dummy gate structure 600 at one of the various stages of fabrication.
- the dummy gate structure 600 includes a dummy gate dielectric 602 and a dummy gate 604 , in some embodiments.
- a mask 606 may be formed over the dummy gate structure 600 .
- a dielectric layer is formed on the fin 404 .
- the dielectric layer may be, for example, silicon oxide, silicon nitride, multilayers thereof, or the like, and may be deposited or thermally grown.
- a gate layer is formed over the dielectric layer, and a mask layer is formed over the gate layer.
- the gate layer may be deposited over the dielectric layer and then planarized, such as by a CMP.
- the mask layer may be deposited over the gate layer.
- the gate layer may be formed of, for example, polysilicon, although other materials may also be used.
- the mask layer may be formed of, for example, silicon nitride or the like.
- the mask layer may be patterned using acceptable photolithography and etching techniques to form the mask 606 .
- the pattern of the mask 606 then may be transferred to the gate layer and the dielectric layer by an acceptable etching technique to form the dummy gate 604 and the underlying dummy gate dielectric 602 , respectively.
- the dummy gate 604 and the dummy gate dielectric 602 cover a portion (e.g., a channel region) of the fin 404 .
- the dummy gate 604 may also have a lengthwise direction (e.g., direction B-B of FIG. 1 ) substantially perpendicular to the lengthwise direction (e.g., direction of A-A of FIG. 1 ) of the fin 404 .
- the dummy gate dielectric 602 is shown to be formed over the fin 404 (e.g., over top surfaces and sidewalls of the fin 404 ) and over the STI regions 500 in the example of FIG. 6 .
- the dummy gate dielectric 602 may be formed by, e.g., thermal oxidization of a material of the fin 404 , and therefore, may be formed over the fin 404 but not over the STI regions 500 . It should be appreciated that these and other variations are still included within the scope of the present disclosure.
- FIGS. 7 - 17 illustrate the cross-sectional views of further processing (or making) of the FinFET device 300 along cross-section A-A (along a longitudinal axis of the fin), as shown in FIG. 1 .
- two dummy gate structures 600 A and 600 B are illustrated over the fin 404 in the examples of FIGS. 7 - 17 .
- the dummy gate structures 600 A and 600 B may sometimes be collectively referred to as dummy gate structures 600 .
- more or less than three dummy gate structures can be formed over the fin 404 , while remaining within the scope of the present disclosure.
- FIG. 7 is a cross-sectional view of the FinFET device 300 including a number of lightly doped drain (LDD) regions 700 formed in the fin 404 at one of the various stages of fabrication.
- the LDD regions 700 may be formed by a plasma doping process.
- the plasma doping process may include forming and patterning masks such as a photoresist to cover the regions of the FinFET device 300 that are to be protected from the plasma doping process.
- the plasma doping process may implant N-type or P-type impurities in the fin 404 to form the LDD regions 700 .
- P-type impurities such as boron
- N-type impurities such as phosphorus
- the LDD regions 700 abut one of the channel regions of the FinFET device 300 (e.g., the portion of the fin 404 overlaid by one of the dummy structures 600 ). Portions of the LDD regions 700 may extend under the dummy gate structure 600 and into the channel region of the FinFET device 300 .
- FIG. 7 illustrates a non-limiting example of the LDD regions 700 .
- LDD regions 700 may be formed after gate spacer 702 , which will be discussed below, are formed. In some embodiments, the LDD regions 700 are omitted.
- gate spacer 702 is formed around (e.g., along and contacting the sidewalls of) the dummy gate structures 600 .
- the gate spacer 702 may be formed on opposing sidewalls of the dummy gate structure 600 . It should be understood that any number of gate spacers can be formed around the dummy gate structures 600 while remaining within the scope of the present disclosure.
- the gate spacer 702 may be a low-k spacer and may be formed of a suitable dielectric material such as, for example, silicon oxide, silicon oxycarbonitride, silicon nitride, silicon oxynitride, silicon carbonitride, the like, or combinations thereof. Any suitable deposition method, such as thermal oxidation, chemical vapor deposition (CVD), or the like, may be used to form the gate spacer 702 .
- CVD chemical vapor deposition
- the shapes and formation methods of the gate spacer 702 as illustrated in FIG. 7 are merely non-limiting examples, and other shapes and formation methods are possible. These and other variations are fully intended to be included within the scope of the present disclosure.
- FIG. 8 is a cross-sectional view of the FinFET device 300 including a number of source/drain regions 800 at one of the various stages of fabrication.
- the source/drain regions 800 are formed in recesses of the fin 404 adjacent to the dummy gate structures 600 , e.g., between adjacent dummy gate structures 600 and/or next to a dummy gate structure 600 .
- the recesses are formed by, e.g., an anisotropic etching process using the dummy gate structures 600 as an etching mask, in some embodiments, although any other suitable etching process may also be used.
- the source/drain regions 800 are formed by epitaxially growing a semiconductor material in the recess, using suitable methods such as metal-organic CVD (MOCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), vapor phase epitaxy (VPE), selective epitaxial growth (SEG), the like, or a combination thereof
- MOCVD metal-organic CVD
- MBE molecular beam epitaxy
- LPE liquid phase epitaxy
- VPE vapor phase epitaxy
- SEG selective epitaxial growth
- the epitaxial source/drain regions 800 may have surfaces raised from respective surfaces of the fin 404 (e.g. raised above the non-recessed portions of the fin 404 ) and may have facets.
- the source/drain regions 800 of the adjacent fins may merge to form a continuous epitaxial source/drain region (not shown).
- the source/drain regions 800 of the adjacent fins may not merge together and remain separate source/drain regions 800 (not shown).
- the source/drain regions 800 can include silicon carbide (SiC), silicon phosphorous (SiP), phosphorous-doped silicon carbon (SiCP), or the like.
- the source/drain regions 800 comprise SiGe, and a p-type impurity such as boron or indium.
- the epitaxial source/drain regions 800 may be implanted with dopants to form source/drain regions 800 followed by an annealing process.
- the implanting process may include forming and patterning masks such as a photoresist to cover the regions of the FinFET device 300 that are to be protected from the implanting process.
- the source/drain regions 800 may have an impurity (e.g., dopant) concentration in a range from about 1 ⁇ 10 19 cm ⁇ 3 to about 1 ⁇ 10 21 cm ⁇ 3 .
- P-type impurities such as boron or indium, may be implanted in the source/drain region 800 of a P-type transistor.
- N-type impurities, such as phosphorous or arsenide, may be implanted in the source/drain regions 800 of an N-type transistor.
- the epitaxial source/drain regions 800 may be in situ doped during their growth.
- FIG. 9 is a cross-sectional view of the FinFET device 300 including an interlayer dielectric (ILD) 900 at one of the various stages of fabrication.
- ILD interlayer dielectric
- a contact etch stop layer (CESL) 902 is formed over the structure illustrated in FIG. 9 .
- the CESL 902 can function as an etch stop layer in a subsequent etching process, and may comprise a suitable material such as silicon oxide, silicon nitride, silicon oxynitride, combinations thereof, or the like, and may be formed by a suitable formation method such as CVD, PVD, combinations thereof, or the like.
- the ILD 900 is formed over the CESL 902 and over the dummy gate structures 600 (e.g., 600 A and 600 B).
- the ILD 900 is formed of a dielectric material such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate Glass (BPSG), undoped silicate glass (USG), or the like, and may be deposited by any suitable method, such as CVD, PECVD, or FCVD.
- a dielectric layer 904 is formed over the ILD 900 .
- the dielectric layer 904 can function as a protection layer to prevent or reduces the loss of the ILD 900 in subsequent etching processes.
- the dielectric layer 904 may be formed of a suitable material, such as silicon nitride, silicon carbonitride, or the like, using a suitable method such as CVD, PECVD, or FCVD.
- a planarization process such as a CMP process, may be performed to achieve a level top surface for the dielectric layer 904 .
- the CMP may also remove the mask 606 ( FIG. 8 ) and portions of the CESL 902 disposed over the dummy gate 604 .
- the top surface of the dielectric layer 904 is level with a top surface of the dummy gate 604 , in some embodiments.
- An example gate-last process (sometimes referred to as replacement gate process) is performed subsequently to replace the dummy gate 604 and the dummy gate dielectric 602 of each of the dummy gate structures 600 with an active gate structure (which may also be referred to as a replacement gate structure or a metal gate structure).
- FIG. 10 is a cross-sectional view of the FinFET device 300 in which the dummy gate structures 600 A and 600 C ( FIG. 9 ) are removed to form gate trenches 1000 A and 1000 B, respectively, at one of the various stages of fabrication.
- the gate trenches 1000 A-B may sometimes be collectively referred to as gate trenches 1000 .
- one or more etching steps are performed to remove the dummy gate 604 and the dummy gate dielectric 602 directly under the dummy gate 604 , so that the gate trenches 1000 (which may also be referred to as recesses) are formed between respective gate spacers 702 .
- each of the gate trenches 1000 is surrounded by a respective gate spacer 702 .
- Each gate trench 1000 exposes the channel region of the fin 404 .
- the dummy gate dielectric 602 may be used as an etch stop layer when the dummy gate 604 is etched.
- the dummy gate dielectric 602 may then be removed after the removal of the dummy gate 604 .
- the gate spacer 702 may remain intact.
- FIG. 11 is a cross-sectional view of the FinFET device 300 including active gate structures 1100 A and 1100 B at one of the various stages of fabrication.
- each of the active gate structures 1100 A and 1100 B is formed in the lower portion of a respective one of the gate trenches 1000 .
- the active gate structure 1100 A is formed in a lower portion of the gate trench 1000 A; and the active gate structure 1100 B is formed in a lower portion of the gate trench 1000 B.
- a first region of the gate trench 1000 A ( 1000 A_ 1 ) that is surrounded by a lower portion of the gate spacer 702 (on the left hand side) is filled with the active gate structure 1100 A, and a second region of the gate trench 1000 A ( 1000 A_ 2 ) that is surrounded by an upper portion of the gate spacer 702 (on the left hand side) may remain exposed; and a first region of the gate trench 1000 B ( 1000 B_ 1 ) that is surrounded by a lower portion of the gate spacer 702 (on the right hand side) is filled with the active gate structure 1100 B, and a second region of the gate trench 1000 B ( 1000 B_ 2 ) that is surrounded by an upper portion of the gate spacer 702 (on the right hand side) may remain exposed.
- each of the active gate structures 1100 includes one or more gate dielectric layers (or gate dielectrics) 1102 , one or more metal layers (or metal gates) 1104 , an optional capping layer (not shown), and a glue layer (not shown).
- the gate dielectric layer 1102 is deposited conformally in the gate trench 1000 , such as on the top surfaces and the sidewalls of the fin 404 , on the top surfaces and the sidewalls of the gate spacer 702 , and on the top surface of the dielectric layer 904 .
- the gate dielectric layer 1102 includes silicon oxide, silicon nitride, or multilayers thereof.
- the gate dielectric layer 1102 includes a high-k dielectric material, and in these embodiments, the gate dielectric layers 1102 may have a k value greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof.
- gate dielectric layer 1102 may include molecular beam deposition (MBD), atomic layer deposition (ALD), PECVD, and the like.
- a thickness of the gate dielectric layer 1102 may be between about 8 angstroms ( ⁇ ) and about 20 angstroms, as an example.
- the metal layer 1104 is formed (e.g., conformally) over the gate dielectric layer 1102 .
- the metal layer 1104 may include a P-type work function layer, an N-type work function layer, multi-layers thereof, or combinations thereof, in some embodiments.
- a work function layer may also be referred to as a work function metal.
- Example P-type work function metals that may be included in the gate structures for P-type devices include TiN, TaN, Ru, Mo, Al, WN, ZrSi 2 , MoSi 2 , TaSi 2 , NiSi 2 , other suitable P-type work function materials, or combinations thereof.
- Example N-type work function metals that may be included in the gate structures for N-type devices include Ti, Ag, TaAl, TaA 1 C, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, other suitable N-type work function materials, or combinations thereof.
- a work function value is associated with the material composition of the work function layer, and thus, the material of the work function layer is chosen to tune its work function value so that a target threshold voltage V t is achieved in the device that is to be formed.
- the work function layer(s) may be deposited by CVD, physical vapor deposition (PVD), ALD, and/or other suitable process.
- a thickness of a P-type work function layer may be between about 8 ⁇ and about 15 ⁇ , and a thickness of an N-type work function layer may be between about 15 ⁇ and about 30 ⁇ , as an example.
- the optional capping layer is formed (e.g., conformally) over the metal layer 1104 .
- the capping layer if formed, protects the underlying metal layer 1104 from being oxidized.
- the capping layer is a silicon-containing layer, such as a layer of silicon, a layer of silicon oxide, or a layer of silicon nitride formed by a suitable method such as ALD, MBD, CVD, or the like.
- a thickness of the capping layer may be between about 8 ⁇ and about 15 ⁇ .
- the glue layer is formed (e.g., conformally) over the capping layer, or over the metal layer 1104 if the capping layer is omitted.
- the glue layer functions as an adhesion layer between the underlying layer and a subsequently formed gate electrode material over the glue layer.
- the glue layer may be formed of a suitable material, such as titanium nitride, using a suitable deposition method such as CVD, PVD, ALD, or the like.
- FIG. 12 is a cross-sectional view of the FinFET device 300 including a blanket dielectric 1200 at one of the various stages of fabrication.
- the blanket dielectric 1200 is conformally formed over the FinFET device 300 .
- the blanket dielectric 1200 overlays the top surface of the dielectric layer 904 , extends along inner sidewalls of the gate spacers 702 (that are not filled by the active gate structures 1100 ), and overlays a top surface of the active gate structures 1100 .
- the blanket dielectric 1200 as a conformal layer with a substantially thin thickness (e.g., about 1 ⁇ 20 nanometers (nm)), such a conformal layer, which lines in the second region of the gate trench 1000 _ 2 , can extend along the upper portion of the inner sidewalls of the gate spacers 702 and overlay the top surface of the active gate structure 1100 .
- a substantially thin thickness e.g., about 1 ⁇ 20 nanometers (nm)
- the blanket dielectric 1200 may include a material selected from the group consisting of silicon oxide, silicon nitride, silicon carbide, silicon oxycarbide, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, and combinations thereof.
- the blanket dielectric 1200 and the gate spacer 702 may have different materials to provide etching selectivity in subsequent processes.
- the blanket dielectric 1200 may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or combinations thereof.
- HDP-CVD high density plasma chemical vapor deposition
- FCVD flowable CVD
- the blanket dielectric 1200 may include a high-k dielectric material.
- the blanket dielectric 1200 may have a k value greater than about 4.0 or even greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof.
- the formation methods of such a high-k blanket dielectric 1200 may include molecular beam deposition (MBD), atomic layer deposition (ALD), PECVD, and the like.
- FIG. 13 is a cross-sectional view of the FinFET device 300 including a sacrificial layer 1300 at one of the various stages of fabrication.
- the sacrificial layer 1300 can be deposited over the FinFET device 300 to fill the rest of the gate trenches 1000 (e.g., the second regions 1000 _ 2 ).
- the sacrificial layer 1300 may be used to define or otherwise control the height of a dielectric protection layer subsequently formed out of the blanket dielectric 1200 , and then be removed, which will be discussed below.
- the sacrificial layer 1300 includes a polymer-based dielectric, and is deposited by spin coating to fill the second regions of the gate trenches 1000 _ 2 .
- the polymer-based dielectric can be an inorganic polymer such as a silicon-based polymer like SOG (spin-on glass).
- the polymer-based dielectric can be an organic polymer such as a silicon-based polymer with higher organic contents, an aromatic hydrocarbon, poly (arylene ether) (PAE) films, benzocyclobutene (BCB) based films, polyimides or fluorinated polyimides, amorphous fluorinated carbon films, polytetrafluoroethylene (PTFE) films, or parylene.
- one type of the organic polymer-based dielectric is FLARE(TM), manufactured by Allied Signal of U.S.A., and is synthesized from perfluorobiphenyl with aromatic bisphenols, which results in a fluorine-doped polymer.
- the sacrificial layer 1300 is then cured at a temperature of between about 350° C. and 420° C. for about 20 to 60 minutes.
- FIG. 14 is a cross-sectional view of the FinFET device 300 in which portions of the sacrificial layer 1300 are removed at one of the various stages of fabrication.
- the portions of the sacrificial layer 1300 include the portions that are over the dielectric layer 904 and recessed into the second regions of gate trenches 1000 _ 2 .
- the portions of the sacrificial layer 1300 may be removed by one or more etching processes 1401 , thereby causing portions of the blanket dielectric 1200 to be exposed.
- the exposed portions of the blanket dielectric 1200 may include the portions of the blanket dielectric 1200 overlaying the dielectric layer 904 and extending into the second regions of the gate trenches 1000 _ 2 by a depth, H 1 .
- the etching processes 1401 can cause the remaining portion of the sacrificial layer 1300 to be recessed into the second regions of the gate trenches 1000 _ 2 by the depth, H 1 , while leaving the exposed portions of the blanket dielectric 1200 intact.
- Such a recessed sacrificial layer 1300 may be used to control the height of a dielectric protection layer (formed by the blanket dielectric 1200 ), which will be discussed in further detail below.
- the etching processes 1401 may be anisotropic.
- the etching processes 1401 may be carried out using anisotropic plasma etching in a high-density plasma (HDP) etcher, with an etchant gas such as carbon tetrafluoride (CF 4 ), trifluoromethane (CHF 3 ), methylfluoride (CH 3 F) and nitrogen (N 2 ).
- an etchant gas such as carbon tetrafluoride (CF 4 ), trifluoromethane (CHF 3 ), methylfluoride (CH 3 F) and nitrogen (N 2 ).
- Operation conditions of the etching processes 1401 may be selected to have a higher etching rate on the material of the sacrificial layer 1300 than the material of the blanket dielectric 1200 .
- FIG. 15 is a cross-sectional view of the FinFET device 300 in which the exposed portions of the blanket dielectric 1200 are removed at one of the various stages of fabrication.
- the exposed portions of the blanket dielectric 1200 which are defined by the recessed sacrificial layer 1300 , are removed by performing one or more etching processes 1501 .
- the etching processes 1501 may be isotropic.
- the etching processes 1501 may be carried out by applying wet etchants over the FinFET device 300 .
- the wet etchants can include diluted hydrofluoric acid (DHF), and/or an amine derivative etchant (e.g., NH 4 OH, NH 3 (CH 3 )OH, TetraMethyl Ammonium Hydroxide (TMAH), etc.).
- the etchants may be placed within a solvent (e.g., ethylene glycol (EG), diethylene glycol (DEG), 1-(2-hydroxyethyl)-2-pyrrolidinone(HEP), dimethyl sulfoxide (DMSO), sulfolane, combinations of these, or the like) to a concentration of between about 1%-volume and about 10%-volume.
- a solvent e.g., ethylene glycol (EG), diethylene glycol (DEG), 1-(2-hydroxyethyl)-2-pyrrolidinone(HEP), dimethyl sulfoxide (DMSO), sulfolane, combinations of these, or the like
- the wet etchants 1501 may be kept at a temperature of between about 30° C. and about 65° C., such as about 50° C., for a time of between about 30 seconds and about 300 seconds, such as about 150 seconds.
- FIG. 16 is a cross-sectional view of the FinFET device 300 in which the remaining portions of the sacrificial layer 1300 are removed at one of the various stages of fabrication.
- dielectric protection layers sometimes referred to as dielectric helmet layers
- each of the dielectric protection layers 1600 formed in the second region of the gate trench 1000 _ 2 , has a U-shaped cross-section.
- the dielectric protection layer 1600 has a first portion 1600 A lining or otherwise overlaying (e.g., in physical contact with) a top surface of the active gate structure 1000 and a second portion 1600 B, connected to both ends of the first portion 1600 A, that extends along the sidewalls of the second region 1000 _ 2 (or the upper portions of the inner sidewalls of the gate spacer 702 ).
- the second portion of the dielectric protection layer 1600 B is recessed with respect to the top surface of the gate spacer 702 by the depth, M 1 . This may be beneficial in the subsequent process where a planarizing process occurs. For example, one or more CMP processes may be performed during the formation of contacts. As such, the recessed second portion 1600 B (relative to the gate spacer 702 ) may be used as a stop layer to end the CMP processes. However, it is appreciated that the second portion of the dielectric protection layer 1600 B can be leveled with the top surface of the gate spacer 702 , while remaining within the scope of the present disclosure.
- FIG. 17 is a cross-sectional view of the FinFET device 300 including contacts 1702 and 1704 at one of the various stages of fabrication.
- Each of the contact 1702 and 1704 may include a via structure penetrating through one or more dielectrics to electrically connect to a device structure, region, or feature.
- the contact 1702 penetrates a dielectric 1708 and the dielectric protection layer 1600 to electrically connect to the active gate structure 1100 (specifically, the metal gate 1104 ); and the contact 1704 penetrates the ILD 900 and the ESL 902 to electrically connect to source/drain region 800 .
- the contact 1702 and contact 1704 may sometimes be referred to as a gate contact and source/drain contact, respectively.
- the gate contact 1702 can be better isolated from adjacent contacts, e.g., source/drain contacts 1704 .
- adjacent contacts e.g., source/drain contacts 1704 .
- the dielectric protection layer 1600 can assure that the gate contact 1702 and each of the adjacent source/drain contacts 1704 stay electrically separated from each other, as they should be.
- the dielectric 1708 includes a similar material as the material of the ILD 900 .
- the dielectric 1708 includes a material selected from silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate Glass (BPSG), undoped silicate glass (USG), or the like.
- the dielectric 1708 is sometimes referred to as an ILD as well.
- the dielectric 1708 may be formed by depositing the above-described material(s) to fill the gate trenches 1000 (specifically, the second regions 1000 _ 2 ) using any suitable method, such as CVD, PECVD, or FCVD.
- one or more CMP processes may be performed to planarize the ILD 900 and the dielectric 1708 .
- the dielectric layer 904 may be removed.
- one or more patterning processes may be performed to form respective openings extending through the ILD 900 /dielectric 1708 so as to expose the metal gate 1104 and source/drain regions 800 .
- the openings are then filled with a conductive material (e.g., copper, tungsten, or the like) to form the contacts 1702 and 1704 .
- each of the contacts 1702 and 1704 may be surrounded by a (diffusion) barrier layer, which is not shown for clarity of illustration.
- the barrier layer can include a material selected from a group consisting of: tantalum (Ta), tantalum nitride (TaN), titanium nitride (TiN), titanium tungsten (TiW), and titanium (Ti).
- a semiconductor device in one aspect of the present disclosure, includes a semiconductor fin.
- the semiconductor device includes a gate spacer over the semiconductor fin. A lower portion of the gate spacer surrounds a first region and an upper portion of the gate spacer surrounds a second region.
- the semiconductor device includes a gate dielectric within the first region.
- the semiconductor device includes a metal gate within the first region.
- the semiconductor device includes a dielectric protection layer, in contact with the gate dielectric layer, that includes a first portion within the second region and a second portion lining a top surface of the metal gate.
- a method of forming a semiconductor device includes removing a dummy gate structure straddling a semiconductor fin to form a gate trench.
- the method includes forming a gate structure within a lower portion of the gate trench.
- the gate structure includes a gate dielectric and a metal gate over the gate dielectric.
- the method includes forming a dielectric protection layer over the gate structure.
- the dielectric protection layer includes a first portion within an upper portion of the gate trench and a second portion lining a top surface of the metal gate.
- a method of forming a semiconductor device includes forming a dummy gate structure to straddle a portion of a semiconductor fin.
- the method includes forming a gate spacer along sidewalls of the dummy gate structure.
- the method includes forming source/drain regions on respective sides of the semiconductor fin. The source/drain regions are separated from the dummy gate structure by the gate spacer.
- the method includes removing the dummy gate structure to form a gate trench surrounded by the gate spacer.
- the method includes forming a gate structure within a lower portion of the gate trench.
- the gate structure includes a gate dielectric and a metal gate over the gate dielectric.
- the method includes forming a dielectric protection layer over the gate structure, wherein the dielectric protection layer includes a first portion within an upper portion of the gate trench and a second portion over a top surface of the metal gate.
- the method includes forming a pair of source/drain contacts electrically connected to the source/drain regions.
- the method includes forming a gate contact extending through the second portion of the dielectric protection layer to electrically connect the metal gate.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
A semiconductor device is disclosed. The semiconductor device includes a semiconductor fin. The semiconductor device includes a gate spacer over the semiconductor fin. A lower portion of the gate spacer surrounds a first region and an upper portion of the gate spacer surrounds a second region. The semiconductor device includes a gate dielectric within the first region. The semiconductor device includes a metal gate within the first region. The semiconductor device includes a dielectric protection layer, in contact with the gate dielectric layer, that includes a first portion within the second region and a second portion lining a top surface of the metal gate.
Description
- This application is a continuation of and claims priority to U.S. patent application Ser. No. 16/901,680, filed Jun. 15, 2020, and titled “Fin Field-Effect Transistor and Method of Forming the Same,” the entire disclosure of which is incorporated herein by reference for all purposes.
- The present disclosure generally relates to semiconductor devices, and particularly to methods of making a non-planar transistor.
- The semiconductor industry has experienced rapid growth due to continuous improvements in the integration density of a variety of electronic components (e.g., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, which allows more components to be integrated into a given area.
- Fin Field-Effect Transistor (FinFET) devices are becoming commonly used in integrated circuits. FinFET devices have a three-dimensional structure that comprises a fin protruding from a substrate. A gate structure, configured to control the flow of charge carriers within a conductive channel of the FinFET device, wraps around the fin. For example, in a tri-gate FinFET device, the gate structure wraps around three sides of the fin, thereby forming conductive channels on three sides of the fin.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 illustrates a perspective view of a Fin Field-Effect Transistor (FinFET) device, in accordance with some embodiments. -
FIG. 2 illustrates a flow chart of an example method for making a non-planar transistor device, in accordance with some embodiments. -
FIGS. 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, and 17 illustrate cross-sectional views of an example FinFET device during various fabrication stages, made by the method ofFIG. 2 , in accordance with some embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- The terms “about” and “substantially” can indicate a value of a given quantity that varies within 5% of the value (e.g., ±1%, ±2%, ±3%, ±4%, ±5% of the value).
- Embodiments of the present disclosure are discussed in the context of forming a FinFET device, and in particular, in the context of forming contacts for a FinFET device. In some embodiments, a dummy gate structure is formed over a fin. After a gate spacer is formed around the dummy gate structure, source/drain regions are formed on respective sides of the gate spacer. Next, an interlayer dielectric (ILD) layer is formed over the source/drain regions, and the dummy gate structure is removed to form a gate trench in the ILD layer. Next, an active gate structure is formed in a lower portion of the gate trench. Next, a dielectric protection layer is formed over the gate trench to overlay a top surface of the active gate structure and at least partially extend along inner sidewalls of an upper portion of the gate trench. Next, a (gate) contact is formed to penetrate through the portion of the dielectric protection layer on the top surface of the active gate structure so as to electrically connect to the active gate structure.
- Gate contacts for FinFET devices formed by the above described method may be less subjected to short-circuit (or bridged) issues. As the dimensions of technology nodes continues to shrink, the distance between adjacent device features of an integrated circuit may become significantly shorter. As such, forming corresponding contacts (e.g., via structures) to couple the device features may become challenging. For example, the contacts for adjacent device features, which should have been electrically isolated from each other, may be inadvertently bridged. This may be due to the increasingly shrunken distance between adjacent device features, which results in a thinner, or more penetrable, dielectric layer (e.g., an ILD layer) formed between the corresponding contacts for the device features. By forming the dielectric protection layer, as disclosed herein, the contact can be better isolated from adjacent contacts. Thus, even though the ILD layer between two adjacent contacts becomes thinner or inadvertently penetrated (by a conductive material), the disclosed dielectric protection layer can assure that the two adjacent contacts stay electrically separated from each other, as they should be.
-
FIG. 1 illustrates a perspective view of anexample FinFET device 100, in accordance with various embodiments. The FinFETdevice 100 includes asubstrate 102 and afin 104 protruding above thesubstrate 102.Isolation regions 106 are formed on opposing sides of thefin 104, with thefin 104 protruding above theisolation regions 106. A gate dielectric 108 is along sidewalls and over a top surface of thefin 104, and agate 110 is over the gate dielectric 108. Source/drain regions fin 104 and on opposing sides of the gate dielectric 108 and thegate 110.FIG. 1 is provided as a reference to illustrate a number of cross-sections in subsequent figures. For example, cross-section B-B extends along a longitudinal axis of thegate 110 of theFinFET device 100. Cross-section A-A is perpendicular to cross-section B-B and is along a longitudinal axis of thefin 104 and in a direction of, for example, a current flow between the source/drain regions, 112S and 112D. Subsequent figures refer to these reference cross-sections for clarity. -
FIG. 2 illustrates a flowchart of amethod 200 to form a non-planar transistor device, according to one or more embodiments of the present disclosure. For example, at least some of the operations of themethod 200 can be used to form a FinFET device (e.g., FinFET device 100), a nanosheet transistor device, a nanowire transistor device, a vertical transistor, or the like. It is noted that themethod 200 is merely an example, and is not intended to limit the present disclosure. Accordingly, it is understood that additional operations may be provided before, during, and after themethod 200 ofFIG. 2 , and that some other operations may only be briefly described herein. In some embodiments, operations of themethod 200 may be associated with cross-sectional views of an example FinFET device at various fabrication stages as shown inFIGS. 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, and 17 , respectively, which will be discussed in further detail below. - In brief overview, the
method 200 starts withoperation 202 of providing a substrate. Themethod 200 continues tooperation 204 of forming one or more fins. Themethod 200 continues tooperation 206 of forming isolation regions. Themethod 200 continues tooperation 208 of forming dummy gate structures. Themethod 200 continues tooperation 210 of forming lightly doped drain (LDD) regions and one or more gate spacers. Themethod 200 continues to operation 212 of growing source/drain regions. Themethod 200 continues tooperation 214 of forming an interlayer dielectric (ILD). Themethod 200 continues tooperation 216 of removing the dummy gate structure. Upon the dummy gate structure being removed, a gate trench is formed. Themethod 200 continues tooperation 218 of forming an active gate structure. The active gate structure may be disposed in a lower portion of the gate trench. Themethod 200 continues tooperation 220 of depositing a blanket dielectric. Themethod 200 continues tooperation 222 of depositing a sacrificial layer over the blanket dielectric. Themethod 200 continues tooperation 224 of removing a portion of the sacrificial layer. Themethod 200 continues tooperation 226 of removing a portion of the blanket dielectric.. Themethod 200 continues tooperation 228 of removing the remaining portion of the sacrificial layer. Themethod 200 continues tooperation 230 of forming at least one contact for each of the active gate structure and the source/drain regions. - As mentioned above,
FIGS. 3-17 each illustrate, in a cross-sectional view, a portion of aFinFET device 300 at various fabrication stages of themethod 200 ofFIG. 2 . TheFinFET device 300 is substantially similar to theFinFET device 100 shown inFIG. 1 , but with multiple gate structures and multiple fins. For example,FIGS. 3-6 illustrate cross-sectional views of theFinFET device 300 along cross-section B-B (as indicated inFIG. 1 ); andFIG. 7-17 illustrate cross-sectional views of theFinFET device 300 along cross-section A-A (as indicated inFIG. 1 ). AlthoughFIGS. 3-17 illustrate theFinFET device 300, it is understood theFinFET device 300 may include a number of other devices such as inductors, fuses, capacitors, coils, etc., which are not shown inFIGS. 3-17 , for purposes of clarity of illustration. - Corresponding to
operation 202 ofFIG. 2 ,FIG. 3 is a cross-sectional view of theFinFET device 300 including asemiconductor substrate 302 at one of the various stages of fabrication. Thesubstrate 302 may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped. Thesubstrate 302 may be a wafer, such as a silicon wafer. Generally, an SOI substrate includes a layer of a semiconductor material formed on an insulator layer. The insulator layer may be, for example, a buried oxide (BOX) layer, a silicon oxide layer, or the like. The insulator layer is provided on a substrate, typically a silicon or glass substrate. Other substrates, such as a multi-layered or gradient substrate may also be used. In some embodiments, the semiconductor material of thesubstrate 302 may include silicon; germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. - Corresponding to
operation 204 ofFIG. 2 ,FIG. 4 is a cross-sectional view of theFinFET device 300 including (semiconductor)fins 404 at one of the various stages of fabrication. Although one fin is shown in the illustrated embodiment ofFIG. 4 (and the following figures), it should be appreciated that theFinFET device 300 can include any number of fins while remaining within the scope of the present disclosure. In some embodiments, thefins 404 are formed by patterning thesubstrate 302 using, for example, photolithography and etching techniques. For example, a mask layer, such as apad oxide layer 406 and an overlying pad nitride layer 408, is formed over thesubstrate 302. Thepad oxide layer 406 may be a thin film comprising silicon oxide formed, for example, using a thermal oxidation process. Thepad oxide layer 406 may act as an adhesion layer between thesubstrate 302 and the overlying pad nitride layer 408. In some embodiments, the pad nitride layer 408 is formed of silicon nitride, silicon oxynitride, silicon carbonitride, the like, or combinations thereof. The pad nitride layer 408 may be formed using low-pressure chemical vapor deposition (LPCVD) or plasma enhanced chemical vapor deposition (PECVD), for example. - The mask layer may be patterned using photolithography techniques. Generally, photolithography techniques utilize a photoresist material (not shown) that is deposited, irradiated (exposed), and developed to remove a portion of the photoresist material. The remaining photoresist material protects the underlying material, such as the mask layer in this example, from subsequent processing steps, such as etching. For example, the photoresist material is used to pattern the
pad oxide layer 406 and pad nitride layer 408 to form apatterned mask 410, as illustrated inFIG. 4 . - The patterned
mask 410 is subsequently used to pattern exposed portions of thesubstrate 302 to form trenches (or openings) 411, thereby definingfins 404, each of which is between twoadjacent trenches 411, as illustrated inFIG. 4 . In some embodiments, thefins 404 are formed by etching trenches in thesubstrate 302 using, for example, reactive ion etch (RIE), neutral beam etch (NBE), the like, or combinations thereof. The etch may be anisotropic. In some embodiments, thetrenches 411 may be strips (viewed from the top) parallel to each other, and closely spaced with respect to each other. In some embodiments, thetrenches 411 may be continuous and surround the corresponding one of thefins 404. Thefins 404 may sometimes be referred to asfin 404 hereinafter. - The
fin 404 may be patterned by any suitable method. For example, thefin 404 may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers, or mandrels, may then be used to pattern the fin. - Corresponding to
operation 206 ofFIG. 2 ,FIG. 5 is a cross-sectional view of theFinFET device 300 includingisolation regions 500 at one of the various stages of fabrication. Theisolation regions 500, which are formed of an insulation material, can electrically isolate neighboring fins from each other. The insulation material may be an oxide, such as silicon oxide, a nitride, the like, or combinations thereof, and may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or combinations thereof. Other insulation materials and/or other formation processes may be used. In the illustrated embodiment, the insulation material is silicon oxide formed by a FCVD process. An anneal process may be performed once the insulation material is formed. A planarization process, such as a chemical mechanical polish (CMP), may remove any excess insulation material and form top surfaces of theisolation regions 500 and a top surface of thefin 404 that are coplanar (not shown). The patterned mask 410 (FIG. 4 ) may also be removed by the planarization process. - In some embodiments, the
isolation regions 500 include a liner, e.g., a liner oxide (not shown), at the interface between each of theisolation regions 500 and the substrate 302 (fin 404). In some embodiments, the liner oxide is formed to reduce crystalline defects at the interface between thesubstrate 302 and theisolation region 500. Similarly, the liner oxide may also be used to reduce crystalline defects at the interface between thefin 404 and theisolation region 500. The liner oxide (e.g., silicon oxide) may be a thermal oxide formed through a thermal oxidation of a surface layer of thesubstrate 302, although other suitable method may also be used to form the liner oxide. - Next, the
isolation regions 500 are recessed to form shallow trench isolation (STI)regions 500, as shown inFIG. 5 . Theisolation regions 500 are recessed such that the upper portions of thefin 404 protrude from between neighboringSTI regions 500. Respective top surfaces of theSTI regions 500 may have a flat surface (as illustrated), a convex surface, a concave surface (such as dishing), or combinations thereof. The top surfaces of theSTI regions 500 may be formed flat, convex, and/or concave by an appropriate etch. Theisolation regions 500 may be recessed using an acceptable etching process, such as one that is selective to the material of theisolation regions 500. For example, a dry etch or a wet etch using dilute hydrofluoric (DHF) acid may be performed to recess theisolation regions 500. -
FIGS. 3 through 5 illustrate an embodiment of forming one or more fins (e.g., 404), but a fin may be formed in various different processes. For example, a top portion of thesubstrate 302 may be replaced by a suitable material, such as an epitaxial material suitable for an intended type (e.g., N-type or P-type) of semiconductor devices to be formed. Thereafter, thesubstrate 302, with epitaxial material on top, is patterned to form thefin 404 that includes the epitaxial material. - As another example, a dielectric layer can be formed over a top surface of a substrate; trenches can be etched through the dielectric layer; homoepitaxial structures can be epitaxially grown in the trenches; and the dielectric layer can be recessed such that the homoepitaxial structures protrude from the dielectric layer to form one or more fins.
- In yet another example, a dielectric layer can be formed over a top surface of a substrate; trenches can be etched through the dielectric layer; heteroepitaxial structures can be epitaxially grown in the trenches using a material different from the substrate; and the dielectric layer can be recessed such that the heteroepitaxial structures protrude from the dielectric layer to form one or more fins.
- In embodiments where epitaxial material(s) or epitaxial structures (e.g., the heteroepitaxial structures or the homoepitaxial structures) are grown, the grown material(s) or structures may be in situ doped during growth, which may obviate prior and subsequent implantations although in situ and implantation doping may be used together. Still further, it may be advantageous to epitaxially grow a material in an NMOS region different from the material in a PMOS region. In various embodiments, the
fin 404 may include silicon germanium (SixGel-x, where x can be between 0 and 1), silicon carbide, pure or substantially pure germanium, a III-V compound semiconductor, a II-VI compound semiconductor, or the like. For example, the available materials for forming III-V compound semiconductor include, but are not limited to, InAs, AlAs, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlP, GaP, and the like. - Corresponding to
operation 208 ofFIG. 2 ,FIG. 6 is a cross-sectional view of theFinFET device 300 including adummy gate structure 600 at one of the various stages of fabrication. Thedummy gate structure 600 includes adummy gate dielectric 602 and adummy gate 604, in some embodiments. Amask 606 may be formed over thedummy gate structure 600. To form thedummy gate structure 600, a dielectric layer is formed on thefin 404. The dielectric layer may be, for example, silicon oxide, silicon nitride, multilayers thereof, or the like, and may be deposited or thermally grown. - A gate layer is formed over the dielectric layer, and a mask layer is formed over the gate layer. The gate layer may be deposited over the dielectric layer and then planarized, such as by a CMP. The mask layer may be deposited over the gate layer. The gate layer may be formed of, for example, polysilicon, although other materials may also be used. The mask layer may be formed of, for example, silicon nitride or the like.
- After the layers (e.g., the dielectric layer, the gate layer, and the mask layer) are formed, the mask layer may be patterned using acceptable photolithography and etching techniques to form the
mask 606. The pattern of themask 606 then may be transferred to the gate layer and the dielectric layer by an acceptable etching technique to form thedummy gate 604 and the underlyingdummy gate dielectric 602, respectively. Thedummy gate 604 and the dummy gate dielectric 602 cover a portion (e.g., a channel region) of thefin 404. Thedummy gate 604 may also have a lengthwise direction (e.g., direction B-B ofFIG. 1 ) substantially perpendicular to the lengthwise direction (e.g., direction of A-A ofFIG. 1 ) of thefin 404. - The
dummy gate dielectric 602 is shown to be formed over the fin 404 (e.g., over top surfaces and sidewalls of the fin 404) and over theSTI regions 500 in the example ofFIG. 6 . In other embodiments, the dummy gate dielectric 602 may be formed by, e.g., thermal oxidization of a material of thefin 404, and therefore, may be formed over thefin 404 but not over theSTI regions 500. It should be appreciated that these and other variations are still included within the scope of the present disclosure. -
FIGS. 7-17 illustrate the cross-sectional views of further processing (or making) of theFinFET device 300 along cross-section A-A (along a longitudinal axis of the fin), as shown inFIG. 1 . In brief overview, twodummy gate structures fin 404 in the examples ofFIGS. 7-17 . For simplicity, thedummy gate structures dummy gate structures 600. It should be appreciated that more or less than three dummy gate structures can be formed over thefin 404, while remaining within the scope of the present disclosure. - Corresponding to
operation 210 ofFIG. 2 ,FIG. 7 is a cross-sectional view of theFinFET device 300 including a number of lightly doped drain (LDD)regions 700 formed in thefin 404 at one of the various stages of fabrication. TheLDD regions 700 may be formed by a plasma doping process. The plasma doping process may include forming and patterning masks such as a photoresist to cover the regions of theFinFET device 300 that are to be protected from the plasma doping process. The plasma doping process may implant N-type or P-type impurities in thefin 404 to form theLDD regions 700. For example, P-type impurities, such as boron, may be implanted in thefin 404 to form theLDD regions 700 for a P-type device. In another example, N-type impurities, such as phosphorus, may be implanted in thefin 404 to form theLDD regions 700 for an N-type device. In some embodiments, theLDD regions 700 abut one of the channel regions of the FinFET device 300 (e.g., the portion of thefin 404 overlaid by one of the dummy structures 600). Portions of theLDD regions 700 may extend under thedummy gate structure 600 and into the channel region of theFinFET device 300.FIG. 7 illustrates a non-limiting example of theLDD regions 700. Other configurations, shapes, and formation methods of theLDD regions 700 are also possible and are fully intended to be included within the scope of the present disclosure. For example, theLDD regions 700 may be formed aftergate spacer 702, which will be discussed below, are formed. In some embodiments, theLDD regions 700 are omitted. - Still referring to
FIG. 7 , after theLDD regions 700 are formed, in some embodiments,gate spacer 702 is formed around (e.g., along and contacting the sidewalls of) thedummy gate structures 600. For example, thegate spacer 702 may be formed on opposing sidewalls of thedummy gate structure 600. It should be understood that any number of gate spacers can be formed around thedummy gate structures 600 while remaining within the scope of the present disclosure. - The
gate spacer 702 may be a low-k spacer and may be formed of a suitable dielectric material such as, for example, silicon oxide, silicon oxycarbonitride, silicon nitride, silicon oxynitride, silicon carbonitride, the like, or combinations thereof. Any suitable deposition method, such as thermal oxidation, chemical vapor deposition (CVD), or the like, may be used to form thegate spacer 702. - The shapes and formation methods of the
gate spacer 702 as illustrated inFIG. 7 (and the following figures) are merely non-limiting examples, and other shapes and formation methods are possible. These and other variations are fully intended to be included within the scope of the present disclosure. - Corresponding to
operation 212 ofFIG. 2 ,FIG. 8 is a cross-sectional view of theFinFET device 300 including a number of source/drain regions 800 at one of the various stages of fabrication. The source/drain regions 800 are formed in recesses of thefin 404 adjacent to thedummy gate structures 600, e.g., between adjacentdummy gate structures 600 and/or next to adummy gate structure 600. The recesses are formed by, e.g., an anisotropic etching process using thedummy gate structures 600 as an etching mask, in some embodiments, although any other suitable etching process may also be used. - The source/
drain regions 800 are formed by epitaxially growing a semiconductor material in the recess, using suitable methods such as metal-organic CVD (MOCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), vapor phase epitaxy (VPE), selective epitaxial growth (SEG), the like, or a combination thereof - As illustrated in
FIG. 8 , the epitaxial source/drain regions 800 may have surfaces raised from respective surfaces of the fin 404 (e.g. raised above the non-recessed portions of the fin 404) and may have facets. In some embodiments, the source/drain regions 800 of the adjacent fins may merge to form a continuous epitaxial source/drain region (not shown). In some embodiments, the source/drain regions 800 of the adjacent fins may not merge together and remain separate source/drain regions 800 (not shown). In some embodiments, when the resulting FinFET device is an n-type FinFET, the source/drain regions 800 can include silicon carbide (SiC), silicon phosphorous (SiP), phosphorous-doped silicon carbon (SiCP), or the like. In some embodiments, when the resulting FinFET device is a p-type FinFET, the source/drain regions 800 comprise SiGe, and a p-type impurity such as boron or indium. - The epitaxial source/
drain regions 800 may be implanted with dopants to form source/drain regions 800 followed by an annealing process. The implanting process may include forming and patterning masks such as a photoresist to cover the regions of theFinFET device 300 that are to be protected from the implanting process. The source/drain regions 800 may have an impurity (e.g., dopant) concentration in a range from about 1×1019 cm−3 to about 1×1021 cm−3. P-type impurities, such as boron or indium, may be implanted in the source/drain region 800 of a P-type transistor. N-type impurities, such as phosphorous or arsenide, may be implanted in the source/drain regions 800 of an N-type transistor. In some embodiments, the epitaxial source/drain regions 800 may be in situ doped during their growth. - Corresponding to
operation 214 ofFIG. 2 ,FIG. 9 is a cross-sectional view of theFinFET device 300 including an interlayer dielectric (ILD) 900 at one of the various stages of fabrication. In some embodiments, prior to forming theILD 900, a contact etch stop layer (CESL) 902 is formed over the structure illustrated inFIG. 9 . TheCESL 902 can function as an etch stop layer in a subsequent etching process, and may comprise a suitable material such as silicon oxide, silicon nitride, silicon oxynitride, combinations thereof, or the like, and may be formed by a suitable formation method such as CVD, PVD, combinations thereof, or the like. - Next, the
ILD 900 is formed over theCESL 902 and over the dummy gate structures 600 (e.g., 600A and 600B). In some embodiments, theILD 900 is formed of a dielectric material such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate Glass (BPSG), undoped silicate glass (USG), or the like, and may be deposited by any suitable method, such as CVD, PECVD, or FCVD. After theILD 900 is formed, adielectric layer 904 is formed over theILD 900. Thedielectric layer 904 can function as a protection layer to prevent or reduces the loss of theILD 900 in subsequent etching processes. Thedielectric layer 904 may be formed of a suitable material, such as silicon nitride, silicon carbonitride, or the like, using a suitable method such as CVD, PECVD, or FCVD. After thedielectric layer 904 is formed, a planarization process, such as a CMP process, may be performed to achieve a level top surface for thedielectric layer 904. The CMP may also remove the mask 606 (FIG. 8 ) and portions of theCESL 902 disposed over thedummy gate 604. After the planarization process, the top surface of thedielectric layer 904 is level with a top surface of thedummy gate 604, in some embodiments. - An example gate-last process (sometimes referred to as replacement gate process) is performed subsequently to replace the
dummy gate 604 and thedummy gate dielectric 602 of each of thedummy gate structures 600 with an active gate structure (which may also be referred to as a replacement gate structure or a metal gate structure). - Corresponding to
operation 216 ofFIG. 2 ,FIG. 10 is a cross-sectional view of theFinFET device 300 in which thedummy gate structures 600A and 600C (FIG. 9 ) are removed to formgate trenches gate trenches 1000A-B may sometimes be collectively referred to asgate trenches 1000. - In some embodiments, to remove the
dummy gate structures 600, one or more etching steps are performed to remove thedummy gate 604 and the dummy gate dielectric 602 directly under thedummy gate 604, so that the gate trenches 1000 (which may also be referred to as recesses) are formed betweenrespective gate spacers 702. In other words, each of thegate trenches 1000 is surrounded by arespective gate spacer 702. Eachgate trench 1000 exposes the channel region of thefin 404. During the dummy gate removal, the dummy gate dielectric 602 may be used as an etch stop layer when thedummy gate 604 is etched. The dummy gate dielectric 602 may then be removed after the removal of thedummy gate 604. In some embodiment, during the removal of thedummy gate 604 and/ordummy gate dielectric 602, thegate spacer 702 may remain intact. - Corresponding to
operation 218 ofFIG. 2 ,FIG. 11 is a cross-sectional view of theFinFET device 300 includingactive gate structures active gate structures gate trenches 1000. As shown, theactive gate structure 1100A is formed in a lower portion of thegate trench 1000A; and theactive gate structure 1100B is formed in a lower portion of thegate trench 1000B. As such, a first region of thegate trench 1000A (1000A_1) that is surrounded by a lower portion of the gate spacer 702 (on the left hand side) is filled with theactive gate structure 1100A, and a second region of thegate trench 1000A (1000A_2) that is surrounded by an upper portion of the gate spacer 702 (on the left hand side) may remain exposed; and a first region of thegate trench 1000B (1000B_1) that is surrounded by a lower portion of the gate spacer 702 (on the right hand side) is filled with theactive gate structure 1100B, and a second region of thegate trench 1000B (1000B_2) that is surrounded by an upper portion of the gate spacer 702 (on the right hand side) may remain exposed. For simplicity, the first regions of the gate trenches 1000A_1 and 1000B_1 may sometimes be collectively referred to as first regions 1000_1, the second regions of the gate trenches 1000A_2 and 1000B_2 may sometimes be collectively referred to as second regions 1000_2, and theactive gate structures active gate structures 1100. In some embodiments, each of theactive gate structures 1100 includes one or more gate dielectric layers (or gate dielectrics) 1102, one or more metal layers (or metal gates) 1104, an optional capping layer (not shown), and a glue layer (not shown). - For example, the
gate dielectric layer 1102 is deposited conformally in thegate trench 1000, such as on the top surfaces and the sidewalls of thefin 404, on the top surfaces and the sidewalls of thegate spacer 702, and on the top surface of thedielectric layer 904. In accordance with some embodiments, thegate dielectric layer 1102 includes silicon oxide, silicon nitride, or multilayers thereof. In example embodiments, thegate dielectric layer 1102 includes a high-k dielectric material, and in these embodiments, the gatedielectric layers 1102 may have a k value greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof. The formation methods ofgate dielectric layer 1102 may include molecular beam deposition (MBD), atomic layer deposition (ALD), PECVD, and the like. A thickness of thegate dielectric layer 1102 may be between about 8 angstroms (Å) and about 20 angstroms, as an example. - The
metal layer 1104 is formed (e.g., conformally) over thegate dielectric layer 1102. Themetal layer 1104 may include a P-type work function layer, an N-type work function layer, multi-layers thereof, or combinations thereof, in some embodiments. In the discussion herein, a work function layer may also be referred to as a work function metal. Example P-type work function metals that may be included in the gate structures for P-type devices include TiN, TaN, Ru, Mo, Al, WN, ZrSi2, MoSi2, TaSi2, NiSi2, other suitable P-type work function materials, or combinations thereof. Example N-type work function metals that may be included in the gate structures for N-type devices include Ti, Ag, TaAl, TaA1C, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, other suitable N-type work function materials, or combinations thereof. A work function value is associated with the material composition of the work function layer, and thus, the material of the work function layer is chosen to tune its work function value so that a target threshold voltage Vt is achieved in the device that is to be formed. The work function layer(s) may be deposited by CVD, physical vapor deposition (PVD), ALD, and/or other suitable process. A thickness of a P-type work function layer may be between about 8 Å and about 15 Å, and a thickness of an N-type work function layer may be between about 15 Å and about 30 Å, as an example. - The optional capping layer is formed (e.g., conformally) over the
metal layer 1104. The capping layer, if formed, protects theunderlying metal layer 1104 from being oxidized. In some embodiments, the capping layer is a silicon-containing layer, such as a layer of silicon, a layer of silicon oxide, or a layer of silicon nitride formed by a suitable method such as ALD, MBD, CVD, or the like. A thickness of the capping layer may be between about 8 Å and about 15 Å. - The glue layer is formed (e.g., conformally) over the capping layer, or over the
metal layer 1104 if the capping layer is omitted. The glue layer functions as an adhesion layer between the underlying layer and a subsequently formed gate electrode material over the glue layer. The glue layer may be formed of a suitable material, such as titanium nitride, using a suitable deposition method such as CVD, PVD, ALD, or the like. - Corresponding to
operation 220 ofFIG. 2 ,FIG. 12 is a cross-sectional view of theFinFET device 300 including a blanket dielectric 1200 at one of the various stages of fabrication. In some embodiments, theblanket dielectric 1200 is conformally formed over theFinFET device 300. As shown, theblanket dielectric 1200 overlays the top surface of thedielectric layer 904, extends along inner sidewalls of the gate spacers 702 (that are not filled by the active gate structures 1100), and overlays a top surface of theactive gate structures 1100. In other words, by forming the blanket dielectric 1200 as a conformal layer with a substantially thin thickness (e.g., about 1˜20 nanometers (nm)), such a conformal layer, which lines in the second region of the gate trench 1000_2, can extend along the upper portion of the inner sidewalls of thegate spacers 702 and overlay the top surface of theactive gate structure 1100. - The
blanket dielectric 1200 may include a material selected from the group consisting of silicon oxide, silicon nitride, silicon carbide, silicon oxycarbide, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, and combinations thereof. In some embodiments, theblanket dielectric 1200 and thegate spacer 702 may have different materials to provide etching selectivity in subsequent processes. Theblanket dielectric 1200 may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or combinations thereof. In some other embodiments, theblanket dielectric 1200 may include a high-k dielectric material. As such, theblanket dielectric 1200 may have a k value greater than about 4.0 or even greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof. The formation methods of such a high-k blanket dielectric 1200 may include molecular beam deposition (MBD), atomic layer deposition (ALD), PECVD, and the like. - Corresponding to
operation 222 ofFIG. 2 ,FIG. 13 is a cross-sectional view of theFinFET device 300 including asacrificial layer 1300 at one of the various stages of fabrication. As shown, thesacrificial layer 1300 can be deposited over theFinFET device 300 to fill the rest of the gate trenches 1000 (e.g., the second regions 1000_2). Thesacrificial layer 1300 may be used to define or otherwise control the height of a dielectric protection layer subsequently formed out of theblanket dielectric 1200, and then be removed, which will be discussed below. - In some embodiments, the
sacrificial layer 1300 includes a polymer-based dielectric, and is deposited by spin coating to fill the second regions of the gate trenches 1000_2. The polymer-based dielectric can be an inorganic polymer such as a silicon-based polymer like SOG (spin-on glass). The polymer-based dielectric can be an organic polymer such as a silicon-based polymer with higher organic contents, an aromatic hydrocarbon, poly (arylene ether) (PAE) films, benzocyclobutene (BCB) based films, polyimides or fluorinated polyimides, amorphous fluorinated carbon films, polytetrafluoroethylene (PTFE) films, or parylene. For example, one type of the organic polymer-based dielectric is FLARE(™), manufactured by Allied Signal of U.S.A., and is synthesized from perfluorobiphenyl with aromatic bisphenols, which results in a fluorine-doped polymer. Upon being deposited (e.g., by spin coating), thesacrificial layer 1300 is then cured at a temperature of between about 350° C. and 420° C. for about 20 to 60 minutes. - Corresponding to
operation 224 ofFIG. 2 ,FIG. 14 is a cross-sectional view of theFinFET device 300 in which portions of thesacrificial layer 1300 are removed at one of the various stages of fabrication. In some embodiments, the portions of thesacrificial layer 1300 include the portions that are over thedielectric layer 904 and recessed into the second regions of gate trenches 1000_2. The portions of thesacrificial layer 1300 may be removed by one ormore etching processes 1401, thereby causing portions of the blanket dielectric 1200 to be exposed. - As shown in the example of
FIG. 14 , the exposed portions of theblanket dielectric 1200 may include the portions of theblanket dielectric 1200 overlaying thedielectric layer 904 and extending into the second regions of the gate trenches 1000_2 by a depth, H1. Accordingly, the etching processes 1401 can cause the remaining portion of thesacrificial layer 1300 to be recessed into the second regions of the gate trenches 1000_2 by the depth, H1, while leaving the exposed portions of theblanket dielectric 1200 intact. Such a recessedsacrificial layer 1300 may be used to control the height of a dielectric protection layer (formed by the blanket dielectric 1200), which will be discussed in further detail below. - The etching processes 1401 may be anisotropic. For example, the etching processes 1401 may be carried out using anisotropic plasma etching in a high-density plasma (HDP) etcher, with an etchant gas such as carbon tetrafluoride (CF4), trifluoromethane (CHF3), methylfluoride (CH3F) and nitrogen (N2). Operation conditions of the etching processes 1401 may be selected to have a higher etching rate on the material of the
sacrificial layer 1300 than the material of theblanket dielectric 1200. - Corresponding to
operation 226 ofFIG. 2 ,FIG. 15 is a cross-sectional view of theFinFET device 300 in which the exposed portions of theblanket dielectric 1200 are removed at one of the various stages of fabrication. In some embodiments, the exposed portions of theblanket dielectric 1200, which are defined by the recessedsacrificial layer 1300, are removed by performing one or more etching processes 1501. The etching processes 1501 may be isotropic. For example, the etching processes 1501 may be carried out by applying wet etchants over theFinFET device 300. The wet etchants can include diluted hydrofluoric acid (DHF), and/or an amine derivative etchant (e.g., NH4OH, NH3(CH3)OH, TetraMethyl Ammonium Hydroxide (TMAH), etc.). In some embodiments, the etchants may be placed within a solvent (e.g., ethylene glycol (EG), diethylene glycol (DEG), 1-(2-hydroxyethyl)-2-pyrrolidinone(HEP), dimethyl sulfoxide (DMSO), sulfolane, combinations of these, or the like) to a concentration of between about 1%-volume and about 10%-volume. During the etching process, thewet etchants 1501 may be kept at a temperature of between about 30° C. and about 65° C., such as about 50° C., for a time of between about 30 seconds and about 300 seconds, such as about 150 seconds. - Corresponding to
operation 228 ofFIG. 2 ,FIG. 16 is a cross-sectional view of theFinFET device 300 in which the remaining portions of thesacrificial layer 1300 are removed at one of the various stages of fabrication. Upon the remaining portions of thesacrificial layer 1300 being removed, dielectric protection layers (sometimes referred to as dielectric helmet layers) 1600 can be formed. As shown, each of thedielectric protection layers 1600, formed in the second region of the gate trench 1000_2, has a U-shaped cross-section. For example, thedielectric protection layer 1600 has afirst portion 1600A lining or otherwise overlaying (e.g., in physical contact with) a top surface of theactive gate structure 1000 and asecond portion 1600B, connected to both ends of thefirst portion 1600A, that extends along the sidewalls of the second region 1000_2 (or the upper portions of the inner sidewalls of the gate spacer 702). - In the example of
FIG. 16 , the second portion of thedielectric protection layer 1600B is recessed with respect to the top surface of thegate spacer 702 by the depth, M1. This may be beneficial in the subsequent process where a planarizing process occurs. For example, one or more CMP processes may be performed during the formation of contacts. As such, the recessedsecond portion 1600B (relative to the gate spacer 702) may be used as a stop layer to end the CMP processes. However, it is appreciated that the second portion of thedielectric protection layer 1600B can be leveled with the top surface of thegate spacer 702, while remaining within the scope of the present disclosure. - Corresponding to
operation 230 ofFIG. 2 ,FIG. 17 is a cross-sectional view of theFinFET device 300 includingcontacts 1702 and 1704 at one of the various stages of fabrication. Each of thecontact 1702 and 1704 may include a via structure penetrating through one or more dielectrics to electrically connect to a device structure, region, or feature. For example, the contact 1702 penetrates a dielectric 1708 and thedielectric protection layer 1600 to electrically connect to the active gate structure 1100 (specifically, the metal gate 1104); and thecontact 1704 penetrates theILD 900 and theESL 902 to electrically connect to source/drain region 800. Accordingly, the contact 1702 andcontact 1704 may sometimes be referred to as a gate contact and source/drain contact, respectively. - By forming the
dielectric protection layer 1600 around the gate contact 1702, the gate contact 1702 can be better isolated from adjacent contacts, e.g., source/drain contacts 1704. Thus, even though theILD 900 between the gate contact 1702 and each of the adjacent source/drain contacts 1704 becomes thinner or inadvertently penetrated (by a conductive material, e.g., when forming the contacts 1702 and/or 1704), thedielectric protection layer 1600 can assure that the gate contact 1702 and each of the adjacent source/drain contacts 1704 stay electrically separated from each other, as they should be. - In some embodiments, the dielectric 1708 includes a similar material as the material of the
ILD 900. For example, the dielectric 1708 includes a material selected from silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate Glass (BPSG), undoped silicate glass (USG), or the like. Thus, the dielectric 1708 is sometimes referred to as an ILD as well. The dielectric 1708 may be formed by depositing the above-described material(s) to fill the gate trenches 1000 (specifically, the second regions 1000_2) using any suitable method, such as CVD, PECVD, or FCVD. After filling thegate trenches 1100 with the dielectric 1708, one or more CMP processes may be performed to planarize theILD 900 and the dielectric 1708. During the CMP processes, thedielectric layer 904 may be removed. Next, one or more patterning processes may be performed to form respective openings extending through theILD 900/dielectric 1708 so as to expose themetal gate 1104 and source/drain regions 800. The openings are then filled with a conductive material (e.g., copper, tungsten, or the like) to form thecontacts 1702 and 1704. In some embodiments, each of thecontacts 1702 and 1704 may be surrounded by a (diffusion) barrier layer, which is not shown for clarity of illustration. The barrier layer can include a material selected from a group consisting of: tantalum (Ta), tantalum nitride (TaN), titanium nitride (TiN), titanium tungsten (TiW), and titanium (Ti). - In one aspect of the present disclosure, a semiconductor device is disclosed. The semiconductor device includes a semiconductor fin. The semiconductor device includes a gate spacer over the semiconductor fin. A lower portion of the gate spacer surrounds a first region and an upper portion of the gate spacer surrounds a second region. The semiconductor device includes a gate dielectric within the first region. The semiconductor device includes a metal gate within the first region. The semiconductor device includes a dielectric protection layer, in contact with the gate dielectric layer, that includes a first portion within the second region and a second portion lining a top surface of the metal gate.
- In another aspect of the present disclosure, a method of forming a semiconductor device is disclosed. The method includes removing a dummy gate structure straddling a semiconductor fin to form a gate trench. The method includes forming a gate structure within a lower portion of the gate trench. The gate structure includes a gate dielectric and a metal gate over the gate dielectric. The method includes forming a dielectric protection layer over the gate structure. The dielectric protection layer includes a first portion within an upper portion of the gate trench and a second portion lining a top surface of the metal gate.
- In yet another aspect of the present disclosure, a method of forming a semiconductor device is disclosed. The method includes forming a dummy gate structure to straddle a portion of a semiconductor fin. The method includes forming a gate spacer along sidewalls of the dummy gate structure. The method includes forming source/drain regions on respective sides of the semiconductor fin. The source/drain regions are separated from the dummy gate structure by the gate spacer. The method includes removing the dummy gate structure to form a gate trench surrounded by the gate spacer. The method includes forming a gate structure within a lower portion of the gate trench. The gate structure includes a gate dielectric and a metal gate over the gate dielectric. The method includes forming a dielectric protection layer over the gate structure, wherein the dielectric protection layer includes a first portion within an upper portion of the gate trench and a second portion over a top surface of the metal gate. The method includes forming a pair of source/drain contacts electrically connected to the source/drain regions. The method includes forming a gate contact extending through the second portion of the dielectric protection layer to electrically connect the metal gate.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
1. A method of forming a semiconductor device, comprising:
forming a gate trench over a semiconductor fin, the gate trench being lined with gate spacers;
forming a gate structure within a lower portion of the gate trench to expose the gate spacers in an upper portion of the gate trench;
depositing a blanket dielectric layer in the upper portion of the gate trench;
depositing a polymer layer over the blanket dielectric layer to completely fill the upper portion of the gate trench;
etching the polymer layer to partially expose the blanket dielectric layer in the gate trench;
removing the exposed blanket dielectric layer to partially expose the gate spacers; and
removing a remaining portion of the polymer layer to expose the blanket dielectric layer, wherein the gate spacers vertically extend above the blanket dielectric layer.
2. The method of claim 1 , wherein forming the gate structure includes forming a metal gate over a gate dielectric layer, and wherein sidewalls of the blanket dielectric layer extend vertically from sidewalls of the gate dielectric layer.
3. The method of claim 2 , wherein the blanket dielectric layer directly contacts top surfaces of the metal gate and the gate dielectric layer.
4. The method of claim 2 , wherein the gate dielectric layer includes a high-k dielectric material, and the blanket dielectric layer includes the same high-k dielectric material as the gate dielectric layer.
5. The method of claim 1 , wherein removing the exposed blanket dielectric layer includes performing an isotropic etching process.
6. The method of claim 1 , wherein etching the polymer layer includes performing an ashing process.
7. The method of claim 1 , wherein the blanket dielectric layer includes at least one material selected from the group consisting of a metal oxide or a metal silicate, the metal oxide or the metal silicate including at least one element selected from the group consisting of Hf, Al, Zr, La, Mg, Ba, Ti, or Pb.
8. The method of claim 1 , wherein the blanket dielectric layer includes at least one material selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, or silicon carbonitride.
9. The method of claim 1 , wherein removing the exposed blanket dielectric layer results in a top surface of the blanket dielectric layer to be coplanar with a top surface of the etched polymer layer.
10. A method of forming a semiconductor device, comprising:
forming a gate trench over a semiconductor fin, the gate trench being lined with gate spacers;
forming a gate structure within a lower portion of the gate trench to expose the gate spacers in an upper portion of the gate trench;
conformally depositing a first dielectric layer in the upper portion of the gate trench;
forming a sacrificial layer over the first dielectric layer to fill the gate trench;
etching the sacrificial layer to expose portions of the first dielectric layer in the gate trench;
removing the exposed portions of the first dielectric layer to expose the gate spacers;
removing a remaining portion of the sacrificial layer such that the gate spacers protrude from a remaining portion of the first dielectric layer;
forming a second dielectric layer over the remaining portion of the first dielectric layer; and
planarizing the second dielectric layer such that the gate spacers, the remaining portion of the first dielectric layer, and the second dielectric layer are coplanar.
11. The method of claim 10 , wherein forming the gate structure includes forming a metal gate over a gate dielectric layer, and wherein sidewalls of the first dielectric layer and sidewalls of the gate dielectric layer both directly contact the gate spacers.
12. The method of claim 11 , wherein the gate dielectric layer includes a high-k dielectric material, and the first dielectric layer includes the same high-k dielectric material as the gate dielectric layer.
13. The method of claim 12 , wherein the high-k dielectric material includes at least one material selected from the group consisting of a metal oxide or a metal silicate.
14. The method of claim 10 , wherein the first dielectric layer and the second dielectric layer have different compositions.
15. The method of claim 10 , wherein planarizing the second dielectric layer removes portions of the second dielectric layer and the gate spacers.
16. The method of claim 10 , further comprising forming a gate contact extending through the second dielectric layer and the remaining portion of the first dielectric layer.
17. A method of forming a semiconductor device, comprising:
forming a pair of source/drain regions separated by a channel region in a semiconductor fin,
forming a gate trench over the channel region and surrounded by gate spacers;
forming a gate structure within a lower portion of the gate trench;
depositing a first dielectric layer over the gate structure in an upper portion of the gate trench, wherein sidewalls of the first dielectric layer are vertically connected with sidewalls of the gate structure;
forming a sacrificial layer over the first dielectric layer to fill the gate trench;
removing a portion of the sacrificial layer to expose the first dielectric layer;
removing the exposed first dielectric layer such that a remaining portion of the first dielectric layer is coplanar with a remaining portion of the sacrificial layer;
removing the remaining portion of the sacrificial layer to expose the remaining portion of the first dielectric layer;
depositing a second dielectric layer over the remaining portion of the first dielectric layer; and
planarizing the second dielectric layer to shorten the gate spacers.
18. The method of claim 17 , further comprising:
forming a pair of source/drain contacts each electrically connected to a corresponding one of the pair of source/drain regions; and
forming a gate contact electrically connected to the gate structure, wherein the gate contact extends through the second dielectric layer and the first dielectric layer.
19. The method of claim 18 , wherein the gate contact is electrically isolated from any of the pair of source/drain contacts by at least a portion of the first dielectric layer.
20. The method of claim 17 , wherein forming the gate structure includes forming a metal gate over a gate dielectric layer, wherein the gate dielectric layer and the first dielectric layer have the same composition, and wherein the first dielectric layer and the second dielectric layer have different compositions.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US18/357,797 US20230369494A1 (en) | 2020-06-15 | 2023-07-24 | Fin field-effect transistor and method of forming the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/901,680 US11749753B2 (en) | 2020-06-15 | 2020-06-15 | Methods of forming a semiconductor device with a gate structure having a dielectric protection layer |
US18/357,797 US20230369494A1 (en) | 2020-06-15 | 2023-07-24 | Fin field-effect transistor and method of forming the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/901,680 Continuation US11749753B2 (en) | 2020-06-15 | 2020-06-15 | Methods of forming a semiconductor device with a gate structure having a dielectric protection layer |
Publications (1)
Publication Number | Publication Date |
---|---|
US20230369494A1 true US20230369494A1 (en) | 2023-11-16 |
Family
ID=78094555
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/901,680 Active US11749753B2 (en) | 2020-06-15 | 2020-06-15 | Methods of forming a semiconductor device with a gate structure having a dielectric protection layer |
US17/868,999 Pending US20220359743A1 (en) | 2020-06-15 | 2022-07-20 | Fin field-effect transistor and method of forming the same |
US18/357,797 Pending US20230369494A1 (en) | 2020-06-15 | 2023-07-24 | Fin field-effect transistor and method of forming the same |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/901,680 Active US11749753B2 (en) | 2020-06-15 | 2020-06-15 | Methods of forming a semiconductor device with a gate structure having a dielectric protection layer |
US17/868,999 Pending US20220359743A1 (en) | 2020-06-15 | 2022-07-20 | Fin field-effect transistor and method of forming the same |
Country Status (3)
Country | Link |
---|---|
US (3) | US11749753B2 (en) |
CN (1) | CN113540034A (en) |
TW (1) | TWI801896B (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11996327B2 (en) * | 2021-04-22 | 2024-05-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure and methods of forming the same |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2012059946A (en) * | 2010-09-09 | 2012-03-22 | Toshiba Corp | Manufacturing method of semiconductor device |
US8896030B2 (en) | 2012-09-07 | 2014-11-25 | Intel Corporation | Integrated circuits with selective gate electrode recess |
KR102243492B1 (en) * | 2014-07-21 | 2021-04-23 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
TWI642188B (en) * | 2015-03-26 | 2018-11-21 | 聯華電子股份有限公司 | Semiconductor device and method for fabricating the same |
US9859113B2 (en) * | 2015-04-17 | 2018-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method of semiconductor device structure with gate |
US9941376B2 (en) * | 2015-04-30 | 2018-04-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate scheme for device and methods of forming |
US9761483B1 (en) * | 2016-03-07 | 2017-09-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices, FinFET devices and methods of forming the same |
KR102472133B1 (en) * | 2016-09-22 | 2022-11-29 | 삼성전자주식회사 | Integrated circuit device |
US10361280B2 (en) | 2017-08-30 | 2019-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure for semiconductor device |
US10164053B1 (en) * | 2017-08-31 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10629679B2 (en) | 2017-08-31 | 2020-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
US10211103B1 (en) * | 2017-10-18 | 2019-02-19 | Globalfoundries Inc. | Advanced structure for self-aligned contact and method for producing the same |
US10629708B2 (en) * | 2017-11-14 | 2020-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with barrier layer and method for forming the same |
KR102432866B1 (en) * | 2017-11-29 | 2022-08-17 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
US10957779B2 (en) * | 2017-11-30 | 2021-03-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate etch back with reduced loading effect |
KR102557549B1 (en) * | 2018-04-26 | 2023-07-19 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
EP3570317A1 (en) * | 2018-05-17 | 2019-11-20 | IMEC vzw | Area-selective deposition of a mask material |
US10658491B2 (en) | 2018-06-15 | 2020-05-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Controlling profiles of replacement gates |
US10879238B2 (en) * | 2018-07-31 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance finFET and method of fabricating thereof |
US10707131B2 (en) * | 2018-08-14 | 2020-07-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
DE102019117011B4 (en) | 2018-08-16 | 2024-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | SEMICONDUCTOR DEVICE AND PRODUCTION METHOD |
US11011636B2 (en) * | 2018-09-27 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with hard mask layer over gate structure and method for forming the same |
US11393754B2 (en) * | 2018-09-28 | 2022-07-19 | Intel Corporation | Contact over active gate structures with etch stop layers for advanced integrated circuit structure fabrication |
US10943983B2 (en) * | 2018-10-29 | 2021-03-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits having protruding interconnect conductors |
US11443982B2 (en) | 2018-11-08 | 2022-09-13 | International Business Machines Corporation | Formation of trench silicide source or drain contacts without gate damage |
US10833169B1 (en) * | 2019-04-22 | 2020-11-10 | Globalfoundries Inc. | Metal gate for a field effect transistor and method |
-
2020
- 2020-06-15 US US16/901,680 patent/US11749753B2/en active Active
-
2021
- 2021-04-12 CN CN202110390184.7A patent/CN113540034A/en active Pending
- 2021-06-11 TW TW110121309A patent/TWI801896B/en active
-
2022
- 2022-07-20 US US17/868,999 patent/US20220359743A1/en active Pending
-
2023
- 2023-07-24 US US18/357,797 patent/US20230369494A1/en active Pending
Also Published As
Publication number | Publication date |
---|---|
TW202201559A (en) | 2022-01-01 |
TWI801896B (en) | 2023-05-11 |
US20220359743A1 (en) | 2022-11-10 |
US11749753B2 (en) | 2023-09-05 |
US20210391455A1 (en) | 2021-12-16 |
CN113540034A (en) | 2021-10-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11664268B2 (en) | Dummy fin structures and methods of forming same | |
US9859386B2 (en) | Self aligned contact scheme | |
KR102233079B1 (en) | Semiconductor device and method | |
US10164053B1 (en) | Semiconductor device and method | |
US10504782B2 (en) | Fin Field-Effect Transistor device and method of forming the same | |
US10868131B2 (en) | Gaseous spacer and methods of forming same | |
US11631746B2 (en) | Semiconductor device and method of manufacture | |
US10854471B2 (en) | Process for making multi-gate transistors and resulting structures | |
US11626510B2 (en) | Fin Field-Effect Transistor and method of forming the same | |
US20230253240A1 (en) | Dummy Fin Structures and Methods of Forming Same | |
US20230369494A1 (en) | Fin field-effect transistor and method of forming the same | |
US10665513B2 (en) | Fin field-effect transistor device and method | |
US11901441B2 (en) | Fin field-effect transistor and method of forming the same | |
US20220359306A1 (en) | Semiconductor devices and methods of manufacturing thereof | |
US11749681B2 (en) | Fin field-effect transistor and method of forming the same | |
US11715670B2 (en) | FIN field-effect transistor and method of forming the same | |
US20230369334A1 (en) | Fin field-effect transistor and method of forming the same | |
US20240266227A1 (en) | Fin field-effect transistor and method of forming the same | |
US20240105795A1 (en) | Semiconductor devices and methods of manufacturing thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, CHUN-NENG;YEH, MING-HSI;LIAN, JIAN-JOU;REEL/FRAME:064379/0477 Effective date: 20200612 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |