US20230063235A1 - Method of manufacturing semiconductor devices - Google Patents

Method of manufacturing semiconductor devices Download PDF

Info

Publication number
US20230063235A1
US20230063235A1 US17/461,570 US202117461570A US2023063235A1 US 20230063235 A1 US20230063235 A1 US 20230063235A1 US 202117461570 A US202117461570 A US 202117461570A US 2023063235 A1 US2023063235 A1 US 2023063235A1
Authority
US
United States
Prior art keywords
wafer
layer
hydrophobic solvent
edge
stage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US17/461,570
Inventor
Chun-Wei Liao
Tung-Hung FENG
Hui-Chun Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US17/461,570 priority Critical patent/US20230063235A1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FENG, TUNG-HUNG, LEE, HUI-CHUN, LIAO, CHUN-WEI
Priority to TW111107425A priority patent/TW202309993A/en
Priority to CN202210217027.0A priority patent/CN115527839A/en
Publication of US20230063235A1 publication Critical patent/US20230063235A1/en
Priority to US18/232,758 priority patent/US20230386837A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/16Coating processes; Apparatus therefor
    • G03F7/162Coating on a rotating support, e.g. using a whirler or a spinner
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/0035Multiple processes, e.g. applying a further resist layer on an already in a previously step, processed pattern or textured surface
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/004Photosensitive materials
    • G03F7/0042Photosensitive materials with inorganic or organometallic light-sensitive compounds not otherwise provided for, e.g. inorganic resists
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/004Photosensitive materials
    • G03F7/09Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers
    • G03F7/11Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers having cover layers or intermediate layers, e.g. subbing layers
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/16Coating processes; Apparatus therefor
    • G03F7/168Finishing the coated layer, e.g. drying, baking, soaking
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/26Processing photosensitive materials; Apparatus therefor
    • G03F7/40Treatment after imagewise removal, e.g. baking
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70008Production of exposure light, i.e. light sources
    • G03F7/70033Production of exposure light, i.e. light sources by plasma extreme ultraviolet [EUV] sources
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67207Apparatus for manufacturing or treating in a plurality of work-stations comprising a chamber adapted to a particular process
    • H01L21/67225Apparatus for manufacturing or treating in a plurality of work-stations comprising a chamber adapted to a particular process comprising at least one lithography chamber

Definitions

  • EUVL extreme ultraviolet lithography
  • EUV extreme ultraviolet
  • Metal-containing photoresists have been developed to provide improved EUVL.
  • Metal-containing photoresists may contaminate the modules of a wafer patterning system performing the processes of baking, lithography, and developing if the MePR is not contained on the top surface of the wafer.
  • An efficient technique to contain the MePR on the top surface of the wafer, to prevent contamination of the wafer patterning system, and to prevent the contamination of the systems performing subsequent process operations is desirable.
  • FIG. 1 shows a process flow for disposing a resist pattern on a wafer in accordance with some embodiments of the present disclosure.
  • FIG. 2 shows an edge coating device in accordance with some embodiments of the present disclosure.
  • FIGS. 3 A, 3 B, and 3 C show a wafer with a hydrophobic solvent layer deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure.
  • FIGS. 4 A and 4 B show a resist dispensing module and a wafer with a hydrophobic solvent layer deposited on an edge region of the wafer and a resist layer disposed in the central region of the wafer in accordance with some embodiments of the present disclosure.
  • FIG. 5 shows a schematic view of an exposure device for generating a resist pattern on a wafer.
  • FIG. 6 shows a schematic view of a resist developer module for generating a resist pattern on a wafer.
  • FIG. 7 shows a rinsing module for rinsing resist material deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure.
  • FIG. 8 shows a diagram of a system for disposing a resist pattern on a wafer in accordance with some embodiments of the present disclosure.
  • FIG. 9 shows a flow diagram of a process for disposing a resist pattern in accordance with some embodiments of the present disclosure.
  • FIGS. 10 A and 10 B illustrate an apparatus for controlling the manufacturing of a semiconductor device in accordance with some embodiments of the present disclosure.
  • first and second features are formed in direct contact
  • additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
  • present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
  • the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
  • the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
  • a phrase “one of A, B and C” means “A, B and/or C” (A, B, C, A and B, A and C, B and C, or A, B and C), and does not mean one element from A, one element from B and one element from C, unless otherwise described.
  • the MePR is used for lithography.
  • the metal in the MePR is a contaminant if it escapes from the photoresist or the photoresist is not contained on the top surface of the wafer.
  • An edge coating operation is performed to the wafer edge in some embodiments to prevent the MePR from spilling from the wafer edge and keep the MePR away from wafer edge, and to prevent contaminating other process locations through which the wafer is transferred during subsequent process operations.
  • a protective composition is applied to edges of the wafer to protect the edges, sides, and backside of the wafer. The protective composition is baked and then the MePR is coated on a top surface of the wafer.
  • the protective composition is removed and then the photoresist undergoes a post-application bake (PAB) operation which is a pre-exposure heating (or soft bake) to drive off solvents or cure the metal-containing photoresist.
  • PAB post-application bake
  • the protective composition may include a polymer with an acid-labile group (ALG) and a thermal acid generator (TAG) or a photo-acid generator (PAG) in a solvent.
  • ALG acid-labile group
  • TAG thermal acid generator
  • PAG photo-acid generator
  • the solvent of the protective composition is propylene glycol methyl ether acetate (PGMEA).
  • PMEA propylene glycol methyl ether acetate
  • the protective composition is removed before the exposure operation by the lithography system because the protective composition may contaminate and affect the exposure operation.
  • another protective layer is deposited on the edges of the wafer and baked to protect the edges, sides, and backside of the wafer to prevent the MePR from spilling from the wafer edge during subsequent operations of post exposure bake and development.
  • a hydrophobic solvent is used as the protective layer and a layer of the hydrophobic solvent is deposited on the edges of the wafer to protect the edges, sides, and backside of the wafer.
  • the deposited hydrophobic solvent does not contaminate or affect the exposure step and thus the deposited hydrophobic solvent is not removed from the edges of the wafer prior to the exposure operation.
  • the hydrophobic solvent remains during the subsequent operations of post exposure bake and development.
  • the deposited hydrophobic solvent on the edges of the wafer is removed, e.g., rinsed, after the development operation. Once it is deposited, it is not necessary to bake the hydrophobic solvent when using a layer of the hydrophobic solvent as the protective layer on the edges of the wafer to prevent spilling of the MePR.
  • the hydrophobic solvent is delivered as a gas to the edges of the wafer when deposited on the edges of the wafer. Because the hydrophobic solvent molecules are non-polar, the wafer surface covered by the hydrophobic solvent molecules changes from polar to non-polar. Also, the MePR molecules include a Sn—OH structure that causes the surface of the wafer covered by the MePR to become polar. Thus, the protective layer of hydrophobic solvent does not bond with MePR, and causes the metal element of MePR to remain on the wafer surface and prevents the metal elements from spilling over the wafer surface.
  • FIG. 1 shows a process flow 100 for disposing a resist pattern on a semiconductor substrate in accordance with some embodiments of the present disclosure.
  • the process flow 100 is performed by the system 800 of FIG. 8 and controlled by the computer system 1000 of FIGS. 10 A and 10 B .
  • a hydrophobic solvent is deposited on an edge region of a semiconductor wafer.
  • a hydrophobic solvent layer 302 is deposited on an edge region 304 , e.g., a bevel region, consistent with the edge region 213 of FIG. 2 , of the semiconductor wafer 210 .
  • a resist layer of a resist material is disposed, e.g., coated, on a top surface of the wafer or a work piece.
  • a photo resist layer 320 is disposed over the wafer 210 .
  • the photo resist layer 320 is disposed on a central region of the wafer that is enclosed by the hydrophobic solvent layer 302 .
  • the post application bake (PAB) is performed at a PAB operation 106 and the wafer 210 including the photo resist layer 320 is baked to drive out solvent in the resist material and solidify the photo resist layer on top of the wafer 210 .
  • the PAB operation is performed at a temperature ranging from about 40° C. to about 150° C.
  • the resist layer is irradiated with actinic radiation or a charged particle beam to project a pattern onto the resist layer.
  • a layout pattern on a mask is projected by EUV radiation from an EUV light source onto the resist layer to generate the layout pattern in the resist layer on the wafer.
  • the layout pattern is projected while the hydrophobic solvent layer 302 , deposited in operation 102 , remains on the edge of the wafer 210 .
  • a post exposure bake (PEB) is performed on the wafer and at operation 112 , by applying a developer solution, the resist material of the resist layer is developed.
  • the operations 110 and 112 are performed while the hydrophobic solvent layer 302 , deposited in operation 102 , remains on the edge of the wafer 210 in some embodiments.
  • the PEB is performed at a temperature ranging from about 50° C. to about 200° C.
  • the exposed regions are removed by applying a developer solution and the layout pattern is generated in the resist layer.
  • the non-exposed regions are removed by applying the developer solution and the layout pattern is generated in the resist layer.
  • the terms mask, photomask, and reticle are used interchangeably.
  • resist and photo resist are used interchangeably.
  • the strip step operation 114 removes, e.g., strips, the hydrophobic solvent layer 302 after the development operation 112 .
  • the hydrophobic solvent layer 302 is not removed for the exposure operation 108 , because the hydrophobic solvent layer 302 does not interfere with the exposure operation 108 .
  • FIG. 2 shows an edge coating device 200 in accordance with some embodiments of the present disclosure.
  • the edge coating device 200 includes a stage 240 having a heating element 222 .
  • a wafer 210 is mounted over the stage and a shielding barrier 205 , e.g., a shielding disk, is mounted over the wafer 210 .
  • the shielding barrier 205 covers a central region of the wafer 210 and leaves an edge region 213 of the wafer 210 exposed.
  • FIG. 2 includes a hydrophobic solvent gas source 260 that is connected via a pipe 254 to the input gas port 214 B of the edge coating device 200 and a flow 208 of the hydrophobic solvent in gas form is provided by the hydrophobic solvent gas source 260 to the edge coating device 200 .
  • the flow 208 of the hydrophobic solvent is directed through the holes 216 , e.g., openings, and is redirected by the shielding barrier 205 to flow in parallel above the shielding barrier 205 and to come into contact with the wafer 210 at the edge regions 213 .
  • the hydrophobic solvent is hexamethyldisilazane (HMDS).
  • the heating element 222 of the stage 240 is coupled to and is controlled by a gas flow-temperature controller 270 and the stage 240 is set at a temperature between about 50° C. and about 180° C.
  • the hot stage 240 provides heat to the wafer 210 to maintain the wafer 210 at a temperature between about 50° C. and about 180° C. and helps the flow 208 of the hydrophobic solvent to be deposited in the edge region 213 of the wafer 210 .
  • the 2 also includes a purge gas source 265 that is connected via a pipe 252 to the input gas port 214 K of the edge coating device 200 and a flow 206 of the purge gas (e.g., nitrogen gas) is provided by the purge gas source 265 to the edge coating device 200 .
  • a flow 206 of the purge gas e.g., nitrogen gas
  • the flow 206 of the purge gas is directed through holes 215 , e.g., openings, in the shielding barrier 205 and is re-directed by another shielding barrier 207 , e.g., a shielding disk, to flow in parallel above the wafer 210 .
  • the shielding barrier 207 is placed in a gap 221 between the wafer 210 and the shielding barrier 205 .
  • the purge gas is also directed through the input gas ports 214 C, 214 D, 214 F, and 214 H.
  • the flow 206 of the purge gas begins to purge and to prevent the flow 208 of the hydrophobic solvent from spilling over the edge region 213 of the wafer 210 .
  • the flow 206 of the purge gas mixes with the flow 208 of the hydrophobic solvent and generates a mixed flow of 211 that exits the edge coating device 200 at the exit gas port 214 A.
  • a portion of the flow 206 of the purge gas exits the edge coating device 200 at the exit gas ports 214 E and 214 G.
  • a width of the shielding barrier 207 is between about 5 percent and about 50 percent of a width of the shielding barrier 205 .
  • the stage 240 includes raising pins 203 that can raise the wafer 210 above the top surface of the stage 240 and produce a gap 219 of about 0.1 mm to about 5 mm between the wafer 210 and the top surface of the stage 240 such that the flow 208 of the hydrophobic solvent may enter the gap 219 and get deposited on the edge region 212 under the wafer 210 , e.g., a lower bevel of the wafer 210 .
  • the flow-temperature controller 270 is coupled to the hydrophobic solvent gas source 260 and the purge gas source 265 and controls a flow rate from the hydrophobic solvent gas source 260 and from the purge gas source 265 , and, thus, controls a flow rate of the flow 206 of the purge gas and the flow 208 of the hydrophobic solvent.
  • the flow 208 of the hydrophobic solvent in the edge coating device 200 is maintained at a flow rate between about 0.1 liter per minute (L/min) and about 4 L/min during the deposition of the hydrophobic solvent layer 302 in the edge region 304 .
  • L/min 0.1 liter per minute
  • a portion of the flow 208 of the hydrophobic solvent flows under the wafer 210 and is deposited in an edge region 212 under the wafer 210 .
  • FIGS. 3 A, 3 B, and 3 C show a wafer with a hydrophobic solvent layer deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure.
  • FIG. 3 A shows a wafer 300 with a central region 306 having a radius R, an edge region 304 , an upper surface 300 A, and a lower surface 300 B.
  • the hydrophobic solvent layer 302 is deposited over the edge region 304 and covers the bevel including the upper surface and the lower surface in the edge region 304 .
  • FIG. 3 B shows the edge region 304 of the wafer 210 having the hydrophobic solvent layer 302 with a thickness 312 .
  • a width of the edge region 304 that the hydrophobic solvent is deposited is between about 1 percent to about 5 percent of a radius of the wafer 210 or the radius R of the central region 306 .
  • FIGS. 4 A and 4 B show a resist dispensing module 400 and a wafer 450 with a hydrophobic solvent layer deposited on an edge region of the wafer and a resist layer disposed in the central region 306 of the wafer in accordance with some embodiments of the present disclosure.
  • FIG. 4 A shows the resist dispensing module 400 for dispensing the resist material 204 over the wafer 210 to form a resist layer 320 .
  • the resist material 204 is dispensed from a resist dispensing nozzle 209 .
  • a resist dispense controller 220 is coupled to a resist pump system 201 to control a thickness of the resist layer 320 that is produced on the wafer 210 .
  • the resist pump system 201 that is coupled to the resist dispensing nozzle 209 transfers the resist material from a resist supply 202 , via a pipe 218 (e.g., a conduit, or a tube), to the resist dispensing nozzle 209 .
  • the wafer 210 is placed on a stage 240 and the stage 240 rotates around a rotation direction 217 to uniformly distribute the resist material on the wafer 210 .
  • the hydrophobic solvent layer 302 is provided at the edge region 213 of the wafer 210 to prevent the resist material from touching the solvent layer and the resist material remains on the wafer 210 .
  • the resist dispense controller 220 is also coupled to a stage controller (not shown) in the stage 240 to synchronize the dispensing of the resist material and the rotation of the wafer 210 .
  • the wafer 210 is used for manufacturing a semiconductor device and, thus, includes one or more layers of the semiconductor device below the resist layer 320 .
  • the stage 240 rotates around a direction opposite to the rotation direction 217 .
  • the resist material 204 is the MePR.
  • a metal particle sensor 410 is coupled to the stage 240 to measure the number of metal particles per unit area, e.g., squared centimeter, on top of the stage 240 .
  • the metal element of the MePR is tin (Sn).
  • a density of the metal particles on the edge region of the wafer 210 , on an upper bevel of the bevel region on upper surface 300 A of the wafer, and on a lower bevel of the bevel region on lower surface 300 B of the wafer 210 is determined.
  • the surface density of the metal particles per centimeter squared is between 40 e 10 and 60 e 10 counts/cm 2 , however, when the protective layer is used and the hydrophobic solvent layer 302 is deposited, the surface density of the metal particles per centimeter squared is reduced by about 96% to between 1.6e 10 and 3.6e 10 in some embodiments. In some embodiments, the surface density of the metal particles is about 2.2e 10 particles/cm 2 .
  • the surface density of the metal particles per centimeter squared is between 60e 10 and 80e 10 , however, when the protective layer is used and the hydrophobic solvent layer 302 is deposited, the surface density of the metal particles per centimeter squared is reduced by about 36% to between 38e 10 and 51e 10 in some embodiments. In some embodiments, the surface density of the metal particles is about 45e 10 particles/cm 2 .
  • the amount of time the wafer 210 is subjected to the edge coating in the edge coating device 200 is increased, and the thickness of the hydrophobic solvent layer 302 is increased for subsequent wafers.
  • the duration of the flowing the gaseous hydrophobic solvent over the edge region 304 of the wafer 210 in the edge coating device 200 is between about 10 minutes and about 4 hours, and, between about 30 minutes and about 2 hours in other embodiments.
  • FIG. 4 B shows a wafer 450 having an upper surface 300 A and lower surface 300 B.
  • the hydrophobic solvent layer 302 is deposited at the edge reign of the wafer 210 .
  • the resist layer 320 is disposed in the central region 306 of the wafer 210 . Because of the hydrophobic solvent layer 302 and the water in the resist layer 320 , the resist layer 320 is repelled by the hydrophobic solvent layer 302 and, thus, is kept away from the edge of the wafer 210 .
  • a thickness 312 of the hydrophobic solvent layer 302 is between about 0.2 percent and 10 percent of a thickness of the resist layer 320 , and, between about 1 percent and 5 percent in other embodiments.
  • the thickness of the solvent layer 302 is between 0.5 Angstroms (A°) and 50 A° and the thickness of the resist layer 320 is between 100 A° and 500 A°. In other embodiments, the thickness of the solvent layer 302 is between 0.5 A° and 15 A° and the thickness of the resist layer 320 is between 250 A° and 290 A°. In some embodiments, the resist layer is a MePR layer and the hydrophobic solvent layer 302 prevents the MePR layer from touching the solvent layer 302 and causes the MePR layer to remain away from the edge of the wafer 210 .
  • FIG. 5 shows a schematic view of an exposure device 500 for generating a resist pattern on a wafer.
  • the exposure device 500 shows the exposure of resist layer 320 on the wafer 210 , with a patterned beam of light, such as EUV light.
  • the exposure device 500 is an integrated circuit lithography tool such as a stepper, scanner, step and scan system, direct write system, device using a contact and/or proximity mask, etc., provided with one or more optics 205 a , 205 b , for example, to illuminate a patterning optic, such as a reticle, e.g., a reflective mask 205 c consistent with a beam of radiation 29 , e.g., the EUV radiation, to produce a patterned beam, and one or more reduction projection optics 205 d , 205 e , of the optical system for projecting the patterned beam onto the wafer 210 .
  • a patterning optic such as a reticle, e.g., a reflective mask
  • a mechanical assembly may be provided for generating a controlled relative movement between the wafer 210 and patterning optic, e.g., a reflective mask 205 c . By the controlled relative movement, different dice of the wafer 210 are patterned.
  • the EUVL exposure device 500 of FIG. 5 includes the EUV radiation source 101 to generate the EUV radiation used to irradiate the resist layer 320 on top of the wafer 210 .
  • the lithography system for the EUV lithography patterning e.g., the exposure device 500 is under a vacuum environment to avoid EUV intensity loss.
  • the resist layer 320 is enclosed by the hydrophobic solvent layer 302 .
  • a metal particle sensor 410 e.g., a metal particle detector, is coupled to the stage 240 to measure the number of metal particles per unit area on top of the stage 240 .
  • the exposure device 500 includes a radiation controller 430 to control an intensity of the radiation 29 .
  • the metal particle counter includes a particle counter and a spectrometer. As discussed above, the metal in the resist material in some embodiments is tin and the spectrometer detects the number of tin atoms in a unit surface area.
  • FIG. 6 shows a schematic view of a resist developer module 600 for generating a resist pattern on a wafer.
  • the resist developer module 600 includes the stage 240 .
  • a wafer 210 is mounted on the stage 240 by exerting vacuum through a space 606 between spindles 604 on the stage 240 .
  • a portion of the resist material of the developed resist layer 320 is drained through the space 606 .
  • the wafer 210 includes a hydrophobic solvent layer 302 on the edge region 304 of the wafer 210 and a resist layer 320 (not shown) in the central region 306 of the wafer 210 .
  • a developer material 610 is delivered from a developer material tank 640 , via a pipe 602 , to the wafer 210 and, as shown, the developer material 610 covers the exposed resist layer 320 in the central region 306 of the wafer 210 .
  • the resist layer 320 when covered by the developer material 610 is enclosed by the hydrophobic solvent layer 302 and, thus, when the resist layer is a MePR, the hydrophobic solvent layer 302 prevents the contamination of the edge region 304 of the wafer 210 and prevents the developed MePR from touching the hydrophobic solvent layer 302 and causes the MePR to remain away from the edge of the wafer 210 .
  • the developed MePR is rinsed from the central region 306 of the wafer 210 by a rinsing material, e.g., deionized water, and the hydrophobic solvent layer 302 prevents the rinsed MePR from spilling over the edge of the wafer 210 .
  • the metal particle sensor 410 is coupled to the stage 240 to measure the number of metal particles per unit area on top of the stage 240 .
  • the resist developer module 600 additionally includes a developer controller that controls an amount of the developer material 610 delivered to the wafer 210 and an amount of time for the development of the resist material.
  • FIG. 7 shows a rinsing module 700 for rinsing resist material deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure.
  • the edge region 304 of the wafer 210 is rinsed in the rinsing module 700 to remove the resist material, e.g., contamination, on the edge region 304 of the wafer 210 .
  • the rinsing module 700 includes a rinse supply-pump 520 that includes a tank for a rinsing material that dissolves the resist material and a pump that delivers the rinsing material through the pipes 516 and the nozzles 506 to the edge region 304 of the wafer 210 .
  • the rinse supply-pump 520 produces a flow 502 of the rinsing material in the pipes 516 and out of the nozzles 506 to rinse the resist material at the edge region 304 of the wafer 210 .
  • the rinsing module 700 extracts, e.g., sucks, used rinsing material 504 and by exerting a force 508 to the used rinsing material 504 collects the used rinsing material 504 by a nozzle 510 .
  • the collected and used rinsing material 504 produces a flow 512 in a pipe 514 that returns the used rinsing material 504 to the rinse supply-pump 520 and stores the used rinsing material 504 in a separate tank for disposal.
  • the rinsing module 700 also includes a rinse controller that controls the rinse supply-pump 520 and adjusts a flow rate of the flow 502 of the rinsing material.
  • the wafer 210 is mounted on the stage 240 (not shown) and the stage 240 rotates to allow rinsing of the entire edge region 304 of the wafer 210 .
  • the rinsing material includes PGMEA and/or acetic acid.
  • FIG. 8 shows a diagram of a system 800 for manufacturing a semiconductor device in accordance with some embodiments of the present disclosure.
  • the system 800 includes an analyzer module 830 and a main controller 840 coupled to each other.
  • the analyzer module 830 is coupled to the metal particle sensor 410 of the resist dispensing module 400 , the exposure device 500 , and the resist developer module 600 .
  • the analyzer module 830 receives the number of metal particles per unit area on the bevel of the wafer 210 and on top of the stage 240 and determines if the thickness of the hydrophobic solvent layer 302 needs adjustment.
  • the analyzer module commands the flow-temperature controller 270 of the edge coating device 200 , via the main controller 840 , to adjust the flow rate of the hydrophobic solvent gas and/or adjust the amount of time the wafer 210 undergoes the edge coating operation inside the edge coating device 200 to adjust the thickness 312 of the hydrophobic solvent layer 302 .
  • the analyzer module adjusts the flow rate of the hydrophobic solvent gas and/or adjusts the amount of time the wafer 210 undergoes the coating operation inside the edge coating device 200 based on separate metal particle thresholds for bare wafers and for tri-layer wafers.
  • the bare wafer threshold is between about 2e 10 and 3e 10 per centimeter squared. In some embodiments, the tri-layer wafer threshold is between about 45e 10 and 55e 10 per centimeter squared.
  • the flow-temperature controller 270 increases the flow rate of the hydrophobic solvent gas and/or adjusts the amount of time the wafer 210 undergoes edge coating inside the edge coating device 200 . In some embodiments, the analyzer module determines the amount of flow rate or time increase.
  • the system 800 further includes a bake controller 810 that controls the PAB operation 106 and the PEB operation 110 of FIG. 1 via the main controller 840 .
  • the main controller is coupled to and controls the resist developer module 600 , the resist dispensing module 400 , the exposure device 500 , and the edge coating device 200 .
  • FIG. 9 shows a flow diagram of a process 900 for manufacturing a semiconductor device in accordance with some embodiments of the present disclosure.
  • the process 900 or a portion of the process 900 may be performed by the system of FIG. 8 described above.
  • the process 900 or a portion of the process 900 is performed and/or is controlled by the computer system 1000 described below with respect to FIGS. 10 A and 10 B .
  • the method includes an operation S 910 , where a layer of a hydrophobic solvent is deposited on an edge region of a wafer.
  • the edge coating device 200 deposits a layer of the hydrophobic solvent in the edge region 213 , which is consistent with the edge region 304 , of the wafer 210 .
  • a photo resist layer is disposed on a top surface of the wafer enclosed by the layer of the hydrophobic solvent.
  • the resist layer 320 is formed by the resist dispensing module 400 on the upper surface 300 A of the central region 306 of the wafer 210 , and the resist layer 320 is enclosed inside the hydrophobic solvent layer 302 .
  • a photo resist material of the photo resist layer is restricted to a region of the wafer enclosed by the layer of hydrophobic solvent during a subsequent processing operation.
  • the resist layer 320 is contained, inside the hydrophobic solvent layer 302 .
  • FIGS. 10 A and 10 B illustrate an apparatus for controlling the manufacturing of a semiconductor device in accordance with some embodiments of the present disclosure.
  • the computer system 1000 is used for performing the functions of the modules of FIG. 8 and includes the main controller 840 , the analyzer module 830 , the flow-temperature controller 270 of the edge coating device 200 , the resist dispense controller 220 of the resist dispensing module 400 , the radiation controller of the exposure device 500 , the developer controller 630 of the resist developer module 600 , and the rinse controller 525 of the rinsing module 700 .
  • the computer system 1000 is used to execute the process 900 of FIG. 9 .
  • FIG. 10 A is a schematic view of a computer system that performs the functions of an apparatus for disposing a resist pattern on a semiconductor substrate. All of or a part of the processes, method and/or operations of the foregoing embodiments can be realized using computer hardware and computer programs executed thereon.
  • a computer system 1000 is provided with a computer 1001 including an optical disk read only memory (e.g., CD-ROM or DVD-ROM) drive 1005 and a magnetic disk drive 1006 , a keyboard 1002 , a mouse 1003 , and a monitor 1004 .
  • an optical disk read only memory e.g., CD-ROM or DVD-ROM
  • FIG. 10 B is a diagram showing an internal configuration of the computer system 1000 .
  • the computer 1001 is provided with, in addition to the optical disk drive 1005 and the magnetic disk drive 1006 , one or more processors, such as a micro processing unit (MPU) 1010 , a ROM 1012 in which a program such as a boot up program is stored, a random access memory (RAM) 1013 that is connected to the MPU 1010 and in which a command of an application program is temporarily stored and a temporary storage area is provided, a hard disk 1014 in which an application program, a system program, and data are stored, and a bus 1015 that connects the MPU 1010 , the ROM 1012 , and the like.
  • the computer 1001 may include a network card (not shown) for providing connection to a LAN.
  • the program for causing the computer system 1000 to execute the functions for disposing a resist pattern on a semiconductor substrate in the foregoing embodiments may be stored in an optical disk 1021 or a magnetic disk 1022 , which are inserted into the optical disk drive 1005 or the magnetic disk drive 1006 , and transmitted to the hard disk 1014 .
  • the program may be transmitted via a network (not shown) to the computer 1001 and stored in the hard disk 1014 .
  • the program is loaded into the RAM 1013 .
  • the program may be loaded from the optical disk 1021 or the magnetic disk 1022 , or directly from a network.
  • the program does not necessarily have to include, for example, an operating system (OS) or a third party program to cause the computer 1001 to execute the functions of the system for disposing a resist pattern on a semiconductor substrate.
  • the program may only include a command portion to call an appropriate function (module) in a controlled mode and obtain desired results.
  • a method of manufacturing a semiconductor device includes depositing a layer of a hydrophobic solvent on an edge region of a wafer. The method also includes disposing a photo resist layer on a top surface of the wafer enclosed by the layer of the hydrophobic solvent. The method further includes restricting a photo resist material of the photo resist layer to a region of the wafer enclosed by the layer of hydrophobic solvent during a subsequent processing operation.
  • the photo resist material is a metal-containing photo resist material (MePR) and the subsequent processing operation is development of the photo resist layer.
  • a width of the deposited layer of a hydrophobic solvent is between about 1 percent to about 5 percent of a radius of the wafer.
  • the hydrophobic solvent is hexamethyldisilazane (HMDS).
  • the method further includes maintaining the wafer at a temperature between about 50° C. to about 180° C. during the deposition of the layer of the hydrophobic solvent.
  • the method further includes projecting, by extreme ultraviolet (EUV) radiation, a photo mask pattern onto the photo resist layer enclosed by the layer of the hydrophobic solvent to expose the photo resist layer to the EUV radiation, developing the exposed the photo resist layer to produce a resist pattern enclosed by the layer of the hydrophobic solvent on the wafer, and rinsing the photo resist material from the edge region of the wafer.
  • EUV extreme ultraviolet
  • the method further includes maintaining a flow rate of about 0.5 L/m during the deposition of the layer of the hydrophobic solvent over the edge region of the wafer.
  • a method of manufacturing a semiconductor device includes flowing a hydrophobic solvent as a gas over a bevel region of a wafer.
  • the method also includes depositing a layer of the hydrophobic solvent on an upper bevel of the bevel region on a top surface of the wafer and on a lower bevel of the bevel region on a bottom surface of the wafer.
  • the method further includes disposing a metal-containing photo resist (MePR) layer on an internal region of the top surface of the wafer enclosed by the bevel region and restricting a photo resist material of the MePR layer inside the internal region of the top surface of the wafer during a subsequent processing operation.
  • the method further includes maintaining the wafer at a temperature between about 50° C.
  • a width of the upper bevel is between about 1 percent to about 5 percent of a radius of the wafer and a width of the lower bevel is between about 1 percent to about 5 percent of a radius of the wafer.
  • the method further includes projecting, by extreme ultraviolet (EUV) radiation, a photo mask pattern onto the MePR layer that is enclosed by the layer of the hydrophobic solvent to expose the MePR layer to the EUV radiation, developing the MePR layer to produce a resist pattern enclosed by the layer of the hydrophobic solvent on the wafer, and rinsing the photo resist material from the edge region of the wafer.
  • EUV extreme ultraviolet
  • the hydrophobic solvent is hexamethyldisilazane (HMDS).
  • HMDS hexamethyldisilazane
  • a thickness of the layer of the hydrophobic solvent is within about 0.2 percent and 10 percent of a thickness of the MePR layer.
  • the method further includes flowing the hydrophobic solvent over the bevel region of the wafer between about 30 minutes and about 2 hours.
  • a system for manufacturing a semiconductor device includes an edge coating device that includes a first stage for mounting a substrate.
  • the first stage includes a heating element.
  • the edge coating device also includes a first shielding disk mounted over the first stage.
  • the first shielding disk is spaced-apart and parallel to a main surface of the first stage.
  • the first shielding disk is covers a central region of a substrate to be mounted on the first stage and expose an edge region of the substrate.
  • the edge coating device further includes one or more first openings that are over the first shielding disk. The one or more openings are direct a solvent as a gas over the first shielding disk to an edge region of the substrate to be mounted on the first stage to produce an edge-coated substrate.
  • the edge coating device includes one or more second openings passing through the first shielding disk.
  • the one or more second openings are direct a purge gas through a gap between the edge-coated substrate mounted on the first stage and first shielding disk.
  • the edge coating device also includes a resist dispensing module that includes a second stage to dispose a resist layer on a central region of the edge-coated substrate mounted on the second stage.
  • the edge coating device also includes a second disk mounted in parallel to the main surface of the first stage. The second disk directs the purge gas parallel to the main surface of the first stage.
  • the edge coating device further includes a flow-temperature controller coupled to the heating element of the first stage that controls a temperature of the first stage.
  • the edge coating device also includes first and second input gas ports, a first gas tank containing a solvent and coupled to the flow-temperature controller, and a second gas tank containing the purge gas and coupled to the flow-temperature controller.
  • the edge coating device further includes a first pipe connected between the first gas tank and the first input gas port to deliver the solvent to the one or more first openings over the first shielding disk.
  • the flow-temperature controller controls a flow rate of the solvent in the edge coating device and a time period the solvent is deposited on an edge region of a substrate mounted on the first stage.
  • the edge coating device includes a second pipe connecting the second gas tank and the second input gas port to deliver the purge gas to the one or more second openings over a second shielding disk.
  • the flow-temperature controller controls a flow of the purge gas in the edge coating device.
  • the edge coating device also includes one or more output gas ports.
  • the one or more output gas ports provide a path for the purge gas and a portion of the solvent that is not deposited to exit the edge coating device.
  • the system further includes a main controller and an analyzer module coupled to the main controller.
  • the resist dispensing module further includes a metal particle sensor coupled to the second stage to measure a number of metal particles per unit area on the second stage.
  • the metal particle sensor is coupled to the analyzer module, and the analyzer module receives the measured number of metal particles per unit area on the second stage.
  • the analyzer module determines the flow rate of a solvent gas in the edge coating device and the time period a solvent is deposited on an edge region of a substrate in the edge coating device based on the measured number of metal particles.
  • the main controller adjusts the flow rate of the solvent gas in the edge coating device and the time period the solvent is deposited on the edge region of the substrate in the edge coating device based on the determination of the analyzer module.
  • the system further includes an exposure device to project a layout pattern of a reticle on a resist layer on an edge-coated substrate to produce an exposed resist layer, a developer module to develop an exposed resist layer on the edge-coated substrate to produce a resist pattern, and a rinsing module to rinse an edge region of the edge-coated substrate after the development of the resist pattern.
  • using the hydrophobic solvent layer 302 for edge coating does not require baking of the edge coat and does not require removing of the edge coat before the exposure operation 108 and redepositing the edge coat after the exposure operation 108 and, thus, improves the process speed.
  • use of the hydrophobic solvent layer prevents metal contamination of the semiconductor device processing tools of the production line.

Abstract

In a method of manufacturing a semiconductor device, a hydrophobic solvent as a gas is directed to flow over a bevel region of a wafer. A layer of the hydrophobic solvent is deposited on an upper bevel of the bevel region on top surface of the wafer and on a lower bevel of the bevel region on bottom surface of the wafer. A metal-containing photo resist layer is disposed on an internal region of the top surface of the wafer enclosed by the bevel region. During a subsequent processing operation, a photo resist material of the metal-containing photo resist layer is blocked off inside the top surface of the wafer by the layer of the hydrophobic solvent.

Description

    BACKGROUND
  • As semiconductor device sizes continue to shrinks, extreme ultraviolet lithography (EUVL) systems using extreme ultraviolet (EUV) radiation have been developed to form smaller semiconductor device feature sizes and increase device density on a semiconductor wafer. Because metals have high EUV absorbance, metal-containing photoresists (MePR) have been developed to provide improved EUVL. Metal-containing photoresists may contaminate the modules of a wafer patterning system performing the processes of baking, lithography, and developing if the MePR is not contained on the top surface of the wafer. An efficient technique to contain the MePR on the top surface of the wafer, to prevent contamination of the wafer patterning system, and to prevent the contamination of the systems performing subsequent process operations is desirable.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
  • FIG. 1 shows a process flow for disposing a resist pattern on a wafer in accordance with some embodiments of the present disclosure.
  • FIG. 2 shows an edge coating device in accordance with some embodiments of the present disclosure.
  • FIGS. 3A, 3B, and 3C show a wafer with a hydrophobic solvent layer deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure.
  • FIGS. 4A and 4B show a resist dispensing module and a wafer with a hydrophobic solvent layer deposited on an edge region of the wafer and a resist layer disposed in the central region of the wafer in accordance with some embodiments of the present disclosure.
  • FIG. 5 shows a schematic view of an exposure device for generating a resist pattern on a wafer.
  • FIG. 6 shows a schematic view of a resist developer module for generating a resist pattern on a wafer.
  • FIG. 7 shows a rinsing module for rinsing resist material deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure.
  • FIG. 8 shows a diagram of a system for disposing a resist pattern on a wafer in accordance with some embodiments of the present disclosure.
  • FIG. 9 shows a flow diagram of a process for disposing a resist pattern in accordance with some embodiments of the present disclosure.
  • FIGS. 10A and 10B illustrate an apparatus for controlling the manufacturing of a semiconductor device in accordance with some embodiments of the present disclosure.
  • DETAILED DESCRIPTION
  • The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term “being made of” may mean either “comprising” or “consisting of.” In the present disclosure, a phrase “one of A, B and C” means “A, B and/or C” (A, B, C, A and B, A and C, B and C, or A, B and C), and does not mean one element from A, one element from B and one element from C, unless otherwise described.
  • In some embodiments, the MePR is used for lithography. The metal in the MePR is a contaminant if it escapes from the photoresist or the photoresist is not contained on the top surface of the wafer. An edge coating operation is performed to the wafer edge in some embodiments to prevent the MePR from spilling from the wafer edge and keep the MePR away from wafer edge, and to prevent contaminating other process locations through which the wafer is transferred during subsequent process operations. A protective composition is applied to edges of the wafer to protect the edges, sides, and backside of the wafer. The protective composition is baked and then the MePR is coated on a top surface of the wafer. Following the application of the MePR to the surface of the wafer, the protective composition is removed and then the photoresist undergoes a post-application bake (PAB) operation which is a pre-exposure heating (or soft bake) to drive off solvents or cure the metal-containing photoresist.
  • The protective composition may include a polymer with an acid-labile group (ALG) and a thermal acid generator (TAG) or a photo-acid generator (PAG) in a solvent. When the TAG or PAG is activated, an acid is released, which cleaves the ALG on the polymer causing the polymer to cross-link and cure, e.g., harden. In some embodiments, the solvent of the protective composition is propylene glycol methyl ether acetate (PGMEA). The protective composition is removed before the exposure operation by the lithography system because the protective composition may contaminate and affect the exposure operation. In some embodiments, after the exposure operation, another protective layer is deposited on the edges of the wafer and baked to protect the edges, sides, and backside of the wafer to prevent the MePR from spilling from the wafer edge during subsequent operations of post exposure bake and development.
  • In some embodiments, a hydrophobic solvent is used as the protective layer and a layer of the hydrophobic solvent is deposited on the edges of the wafer to protect the edges, sides, and backside of the wafer. The deposited hydrophobic solvent does not contaminate or affect the exposure step and thus the deposited hydrophobic solvent is not removed from the edges of the wafer prior to the exposure operation. In some embodiments, the hydrophobic solvent remains during the subsequent operations of post exposure bake and development. In some embodiments, the deposited hydrophobic solvent on the edges of the wafer is removed, e.g., rinsed, after the development operation. Once it is deposited, it is not necessary to bake the hydrophobic solvent when using a layer of the hydrophobic solvent as the protective layer on the edges of the wafer to prevent spilling of the MePR.
  • In some embodiments, the hydrophobic solvent is delivered as a gas to the edges of the wafer when deposited on the edges of the wafer. Because the hydrophobic solvent molecules are non-polar, the wafer surface covered by the hydrophobic solvent molecules changes from polar to non-polar. Also, the MePR molecules include a Sn—OH structure that causes the surface of the wafer covered by the MePR to become polar. Thus, the protective layer of hydrophobic solvent does not bond with MePR, and causes the metal element of MePR to remain on the wafer surface and prevents the metal elements from spilling over the wafer surface.
  • FIG. 1 shows a process flow 100 for disposing a resist pattern on a semiconductor substrate in accordance with some embodiments of the present disclosure. In some embodiments, the process flow 100 is performed by the system 800 of FIG. 8 and controlled by the computer system 1000 of FIGS. 10A and 10B. In an edge coat operation 102, a hydrophobic solvent is deposited on an edge region of a semiconductor wafer. As shown in FIG. 3A a hydrophobic solvent layer 302 is deposited on an edge region 304, e.g., a bevel region, consistent with the edge region 213 of FIG. 2 , of the semiconductor wafer 210. In a resist coat operation 104, a resist layer of a resist material is disposed, e.g., coated, on a top surface of the wafer or a work piece. As shown in FIG. 4B, a photo resist layer 320 is disposed over the wafer 210. The photo resist layer 320 is disposed on a central region of the wafer that is enclosed by the hydrophobic solvent layer 302. The post application bake (PAB) is performed at a PAB operation 106 and the wafer 210 including the photo resist layer 320 is baked to drive out solvent in the resist material and solidify the photo resist layer on top of the wafer 210. In some embodiments, the PAB operation is performed at a temperature ranging from about 40° C. to about 150° C.
  • At exposure operation 108, the resist layer is irradiated with actinic radiation or a charged particle beam to project a pattern onto the resist layer. In some embodiments, a layout pattern on a mask is projected by EUV radiation from an EUV light source onto the resist layer to generate the layout pattern in the resist layer on the wafer. In some embodiments, the layout pattern is projected while the hydrophobic solvent layer 302, deposited in operation 102, remains on the edge of the wafer 210. At operation 110, a post exposure bake (PEB) is performed on the wafer and at operation 112, by applying a developer solution, the resist material of the resist layer is developed. The operations 110 and 112 are performed while the hydrophobic solvent layer 302, deposited in operation 102, remains on the edge of the wafer 210 in some embodiments. In some embodiments, the PEB is performed at a temperature ranging from about 50° C. to about 200° C. For a positive tone resist material, the exposed regions are removed by applying a developer solution and the layout pattern is generated in the resist layer. For a negative tone resist material, the non-exposed regions are removed by applying the developer solution and the layout pattern is generated in the resist layer. In the present disclosure, the terms mask, photomask, and reticle are used interchangeably. In addition, the terms resist and photo resist are used interchangeably. In an edge strip operation 114, when edge coating operation 102 is performed in the process flow, the strip step operation 114 removes, e.g., strips, the hydrophobic solvent layer 302 after the development operation 112. However, the hydrophobic solvent layer 302 is not removed for the exposure operation 108, because the hydrophobic solvent layer 302 does not interfere with the exposure operation 108.
  • FIG. 2 shows an edge coating device 200 in accordance with some embodiments of the present disclosure. The edge coating device 200 includes a stage 240 having a heating element 222. A wafer 210 is mounted over the stage and a shielding barrier 205, e.g., a shielding disk, is mounted over the wafer 210. The shielding barrier 205 covers a central region of the wafer 210 and leaves an edge region 213 of the wafer 210 exposed. FIG. 2 includes a hydrophobic solvent gas source 260 that is connected via a pipe 254 to the input gas port 214B of the edge coating device 200 and a flow 208 of the hydrophobic solvent in gas form is provided by the hydrophobic solvent gas source 260 to the edge coating device 200. As shown, the flow 208 of the hydrophobic solvent is directed through the holes 216, e.g., openings, and is redirected by the shielding barrier 205 to flow in parallel above the shielding barrier 205 and to come into contact with the wafer 210 at the edge regions 213. In some embodiments, the hydrophobic solvent is hexamethyldisilazane (HMDS).
  • In some embodiments, as shown in the edge coating device 200, the heating element 222 of the stage 240 is coupled to and is controlled by a gas flow-temperature controller 270 and the stage 240 is set at a temperature between about 50° C. and about 180° C. The hot stage 240 provides heat to the wafer 210 to maintain the wafer 210 at a temperature between about 50° C. and about 180° C. and helps the flow 208 of the hydrophobic solvent to be deposited in the edge region 213 of the wafer 210. FIG. 2 also includes a purge gas source 265 that is connected via a pipe 252 to the input gas port 214K of the edge coating device 200 and a flow 206 of the purge gas (e.g., nitrogen gas) is provided by the purge gas source 265 to the edge coating device 200. As shown, the flow 206 of the purge gas is directed through holes 215, e.g., openings, in the shielding barrier 205 and is re-directed by another shielding barrier 207, e.g., a shielding disk, to flow in parallel above the wafer 210. In some embodiments, as shown, the shielding barrier 207 is placed in a gap 221 between the wafer 210 and the shielding barrier 205. In some embodiments, the purge gas is also directed through the input gas ports 214C, 214D, 214F, and 214H. In some embodiments, while the hydrophobic solvent is deposited on the edge region 213, the flow 206 of the purge gas begins to purge and to prevent the flow 208 of the hydrophobic solvent from spilling over the edge region 213 of the wafer 210. In some embodiments, the flow 206 of the purge gas mixes with the flow 208 of the hydrophobic solvent and generates a mixed flow of 211 that exits the edge coating device 200 at the exit gas port 214A. In some embodiments, a portion of the flow 206 of the purge gas exits the edge coating device 200 at the exit gas ports 214E and 214G. In some embodiments, a width of the shielding barrier 207 is between about 5 percent and about 50 percent of a width of the shielding barrier 205. In some embodiments, the stage 240 includes raising pins 203 that can raise the wafer 210 above the top surface of the stage 240 and produce a gap 219 of about 0.1 mm to about 5 mm between the wafer 210 and the top surface of the stage 240 such that the flow 208 of the hydrophobic solvent may enter the gap 219 and get deposited on the edge region 212 under the wafer 210, e.g., a lower bevel of the wafer 210.
  • In some embodiments, the flow-temperature controller 270 is coupled to the hydrophobic solvent gas source 260 and the purge gas source 265 and controls a flow rate from the hydrophobic solvent gas source 260 and from the purge gas source 265, and, thus, controls a flow rate of the flow 206 of the purge gas and the flow 208 of the hydrophobic solvent. In some embodiments, the flow 208 of the hydrophobic solvent in the edge coating device 200 is maintained at a flow rate between about 0.1 liter per minute (L/min) and about 4 L/min during the deposition of the hydrophobic solvent layer 302 in the edge region 304. In some embodiments, as shown in FIG. 3B, a portion of the flow 208 of the hydrophobic solvent flows under the wafer 210 and is deposited in an edge region 212 under the wafer 210.
  • FIGS. 3A, 3B, and 3C show a wafer with a hydrophobic solvent layer deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure. FIG. 3A shows a wafer 300 with a central region 306 having a radius R, an edge region 304, an upper surface 300A, and a lower surface 300B. As shown in FIG. 3A, the hydrophobic solvent layer 302 is deposited over the edge region 304 and covers the bevel including the upper surface and the lower surface in the edge region 304. FIG. 3B shows the edge region 304 of the wafer 210 having the hydrophobic solvent layer 302 with a thickness 312. FIG. 3C is a top view of the wafer 210 and shows the upper surface 300A that is exposed and the edge region 304 that is covered by the hydrophobic solvent layer 302. In some embodiments, a width of the edge region 304 that the hydrophobic solvent is deposited is between about 1 percent to about 5 percent of a radius of the wafer 210 or the radius R of the central region 306.
  • FIGS. 4A and 4B show a resist dispensing module 400 and a wafer 450 with a hydrophobic solvent layer deposited on an edge region of the wafer and a resist layer disposed in the central region 306 of the wafer in accordance with some embodiments of the present disclosure. FIG. 4A shows the resist dispensing module 400 for dispensing the resist material 204 over the wafer 210 to form a resist layer 320.
  • The resist material 204 is dispensed from a resist dispensing nozzle 209. In some embodiments, a resist dispense controller 220 is coupled to a resist pump system 201 to control a thickness of the resist layer 320 that is produced on the wafer 210. The resist pump system 201 that is coupled to the resist dispensing nozzle 209 transfers the resist material from a resist supply 202, via a pipe 218 (e.g., a conduit, or a tube), to the resist dispensing nozzle 209. In some embodiments, the wafer 210 is placed on a stage 240 and the stage 240 rotates around a rotation direction 217 to uniformly distribute the resist material on the wafer 210. In some embodiments, the hydrophobic solvent layer 302 is provided at the edge region 213 of the wafer 210 to prevent the resist material from touching the solvent layer and the resist material remains on the wafer 210. In some embodiments, the resist dispense controller 220 is also coupled to a stage controller (not shown) in the stage 240 to synchronize the dispensing of the resist material and the rotation of the wafer 210. In some embodiments, the wafer 210 is used for manufacturing a semiconductor device and, thus, includes one or more layers of the semiconductor device below the resist layer 320. In some embodiments, the stage 240 rotates around a direction opposite to the rotation direction 217. As discussed, in some embodiments, the resist material 204 is the MePR. In some embodiments, a metal particle sensor 410 is coupled to the stage 240 to measure the number of metal particles per unit area, e.g., squared centimeter, on top of the stage 240.
  • In some embodiments, the metal element of the MePR is tin (Sn). In some embodiments, a density of the metal particles on the edge region of the wafer 210, on an upper bevel of the bevel region on upper surface 300A of the wafer, and on a lower bevel of the bevel region on lower surface 300B of the wafer 210 is determined. When a protective layer is not used in the edge region 304 and when the wafer 210 is bare wafer, the surface density of the metal particles per centimeter squared is between 40 e10 and 60 e10 counts/cm2, however, when the protective layer is used and the hydrophobic solvent layer 302 is deposited, the surface density of the metal particles per centimeter squared is reduced by about 96% to between 1.6e10 and 3.6e10 in some embodiments. In some embodiments, the surface density of the metal particles is about 2.2e10 particles/cm2. When a protective layer is not used in the edge region 304 and when the wafer 210 is not a bare wafer, e.g., a patterned tri-layer resist is on the wafer 210, the surface density of the metal particles per centimeter squared is between 60e10 and 80e10, however, when the protective layer is used and the hydrophobic solvent layer 302 is deposited, the surface density of the metal particles per centimeter squared is reduced by about 36% to between 38e10 and 51e10 in some embodiments. In some embodiments, the surface density of the metal particles is about 45e10 particles/cm2. In some embodiments, when the surface density of the metal particles is above a threshold of about 3.0e10 for a bare wafer and about 50e10 for a wafer with the tri-layer resist, the amount of time the wafer 210 is subjected to the edge coating in the edge coating device 200 is increased, and the thickness of the hydrophobic solvent layer 302 is increased for subsequent wafers. In some embodiments, the duration of the flowing the gaseous hydrophobic solvent over the edge region 304 of the wafer 210 in the edge coating device 200 is between about 10 minutes and about 4 hours, and, between about 30 minutes and about 2 hours in other embodiments.
  • FIG. 4B shows a wafer 450 having an upper surface 300A and lower surface 300B. The hydrophobic solvent layer 302 is deposited at the edge reign of the wafer 210. The resist layer 320 is disposed in the central region 306 of the wafer 210. Because of the hydrophobic solvent layer 302 and the water in the resist layer 320, the resist layer 320 is repelled by the hydrophobic solvent layer 302 and, thus, is kept away from the edge of the wafer 210. In some embodiments, a thickness 312 of the hydrophobic solvent layer 302 is between about 0.2 percent and 10 percent of a thickness of the resist layer 320, and, between about 1 percent and 5 percent in other embodiments. In some embodiments, the thickness of the solvent layer 302 is between 0.5 Angstroms (A°) and 50 A° and the thickness of the resist layer 320 is between 100 A° and 500 A°. In other embodiments, the thickness of the solvent layer 302 is between 0.5 A° and 15 A° and the thickness of the resist layer 320 is between 250 A° and 290 A°. In some embodiments, the resist layer is a MePR layer and the hydrophobic solvent layer 302 prevents the MePR layer from touching the solvent layer 302 and causes the MePR layer to remain away from the edge of the wafer 210.
  • FIG. 5 shows a schematic view of an exposure device 500 for generating a resist pattern on a wafer. The exposure device 500 shows the exposure of resist layer 320 on the wafer 210, with a patterned beam of light, such as EUV light. The exposure device 500 is an integrated circuit lithography tool such as a stepper, scanner, step and scan system, direct write system, device using a contact and/or proximity mask, etc., provided with one or more optics 205 a, 205 b, for example, to illuminate a patterning optic, such as a reticle, e.g., a reflective mask 205 c consistent with a beam of radiation 29, e.g., the EUV radiation, to produce a patterned beam, and one or more reduction projection optics 205 d, 205 e, of the optical system for projecting the patterned beam onto the wafer 210. A mechanical assembly (not shown) may be provided for generating a controlled relative movement between the wafer 210 and patterning optic, e.g., a reflective mask 205 c. By the controlled relative movement, different dice of the wafer 210 are patterned. As further shown, the EUVL exposure device 500 of FIG. 5 includes the EUV radiation source 101 to generate the EUV radiation used to irradiate the resist layer 320 on top of the wafer 210. In some embodiments, because gas molecules absorb EUV light, the lithography system for the EUV lithography patterning, e.g., the exposure device 500 is under a vacuum environment to avoid EUV intensity loss. As shown in FIG. 5 , the resist layer 320 is enclosed by the hydrophobic solvent layer 302. In some embodiments, a metal particle sensor 410, e.g., a metal particle detector, is coupled to the stage 240 to measure the number of metal particles per unit area on top of the stage 240. In addition, the exposure device 500 includes a radiation controller 430 to control an intensity of the radiation 29. In some embodiments, the metal particle counter includes a particle counter and a spectrometer. As discussed above, the metal in the resist material in some embodiments is tin and the spectrometer detects the number of tin atoms in a unit surface area.
  • FIG. 6 shows a schematic view of a resist developer module 600 for generating a resist pattern on a wafer. The resist developer module 600 includes the stage 240. A wafer 210 is mounted on the stage 240 by exerting vacuum through a space 606 between spindles 604 on the stage 240. In some embodiments, after the resist material is developed, depending on the type of the resist material, a portion of the resist material of the developed resist layer 320 is drained through the space 606. The wafer 210 includes a hydrophobic solvent layer 302 on the edge region 304 of the wafer 210 and a resist layer 320 (not shown) in the central region 306 of the wafer 210. A developer material 610 is delivered from a developer material tank 640, via a pipe 602, to the wafer 210 and, as shown, the developer material 610 covers the exposed resist layer 320 in the central region 306 of the wafer 210. As shown, the resist layer 320 when covered by the developer material 610 is enclosed by the hydrophobic solvent layer 302 and, thus, when the resist layer is a MePR, the hydrophobic solvent layer 302 prevents the contamination of the edge region 304 of the wafer 210 and prevents the developed MePR from touching the hydrophobic solvent layer 302 and causes the MePR to remain away from the edge of the wafer 210. In some embodiments the developed MePR is rinsed from the central region 306 of the wafer 210 by a rinsing material, e.g., deionized water, and the hydrophobic solvent layer 302 prevents the rinsed MePR from spilling over the edge of the wafer 210. In some embodiments, the metal particle sensor 410 is coupled to the stage 240 to measure the number of metal particles per unit area on top of the stage 240. The resist developer module 600 additionally includes a developer controller that controls an amount of the developer material 610 delivered to the wafer 210 and an amount of time for the development of the resist material.
  • FIG. 7 shows a rinsing module 700 for rinsing resist material deposited on an edge region of the wafer in accordance with some embodiments of the present disclosure. In some embodiments, after the developer material 610 is applied to the exposed resist layer in the central region 306 of the wafer 210 and a resist pattern is produced in the central region 306 of the wafer 210, the edge region 304 of the wafer 210 is rinsed in the rinsing module 700 to remove the resist material, e.g., contamination, on the edge region 304 of the wafer 210. The rinsing module 700 includes a rinse supply-pump 520 that includes a tank for a rinsing material that dissolves the resist material and a pump that delivers the rinsing material through the pipes 516 and the nozzles 506 to the edge region 304 of the wafer 210. As shown in FIG. 7 , the rinse supply-pump 520 produces a flow 502 of the rinsing material in the pipes 516 and out of the nozzles 506 to rinse the resist material at the edge region 304 of the wafer 210. As shown, the rinsing module 700 extracts, e.g., sucks, used rinsing material 504 and by exerting a force 508 to the used rinsing material 504 collects the used rinsing material 504 by a nozzle 510. In some embodiments, the collected and used rinsing material 504 produces a flow 512 in a pipe 514 that returns the used rinsing material 504 to the rinse supply-pump 520 and stores the used rinsing material 504 in a separate tank for disposal. The rinsing module 700 also includes a rinse controller that controls the rinse supply-pump 520 and adjusts a flow rate of the flow 502 of the rinsing material. In some embodiments, the wafer 210 is mounted on the stage 240 (not shown) and the stage 240 rotates to allow rinsing of the entire edge region 304 of the wafer 210. In some embodiments, the rinsing material includes PGMEA and/or acetic acid.
  • FIG. 8 shows a diagram of a system 800 for manufacturing a semiconductor device in accordance with some embodiments of the present disclosure. The system 800 includes an analyzer module 830 and a main controller 840 coupled to each other. The analyzer module 830 is coupled to the metal particle sensor 410 of the resist dispensing module 400, the exposure device 500, and the resist developer module 600. The analyzer module 830 receives the number of metal particles per unit area on the bevel of the wafer 210 and on top of the stage 240 and determines if the thickness of the hydrophobic solvent layer 302 needs adjustment. In some embodiments, based on the received number of metal particles per unit area, the analyzer module commands the flow-temperature controller 270 of the edge coating device 200, via the main controller 840, to adjust the flow rate of the hydrophobic solvent gas and/or adjust the amount of time the wafer 210 undergoes the edge coating operation inside the edge coating device 200 to adjust the thickness 312 of the hydrophobic solvent layer 302. In some embodiments, the analyzer module adjusts the flow rate of the hydrophobic solvent gas and/or adjusts the amount of time the wafer 210 undergoes the coating operation inside the edge coating device 200 based on separate metal particle thresholds for bare wafers and for tri-layer wafers. In some embodiments, the bare wafer threshold is between about 2e10 and 3e10 per centimeter squared. In some embodiments, the tri-layer wafer threshold is between about 45e10 and 55e10 per centimeter squared. In some embodiments, when the detected number of metal particles per unit area is above a threshold, the flow-temperature controller 270 increases the flow rate of the hydrophobic solvent gas and/or adjusts the amount of time the wafer 210 undergoes edge coating inside the edge coating device 200. In some embodiments, the analyzer module determines the amount of flow rate or time increase.
  • The system 800 further includes a bake controller 810 that controls the PAB operation 106 and the PEB operation 110 of FIG. 1 via the main controller 840. In addition, the main controller is coupled to and controls the resist developer module 600, the resist dispensing module 400, the exposure device 500, and the edge coating device 200.
  • FIG. 9 shows a flow diagram of a process 900 for manufacturing a semiconductor device in accordance with some embodiments of the present disclosure. The process 900 or a portion of the process 900 may be performed by the system of FIG. 8 described above. In some embodiments, the process 900 or a portion of the process 900 is performed and/or is controlled by the computer system 1000 described below with respect to FIGS. 10A and 10B. The method includes an operation S910, where a layer of a hydrophobic solvent is deposited on an edge region of a wafer. As shown in FIG. 2 , the edge coating device 200 deposits a layer of the hydrophobic solvent in the edge region 213, which is consistent with the edge region 304, of the wafer 210.
  • In operation S920, a photo resist layer is disposed on a top surface of the wafer enclosed by the layer of the hydrophobic solvent. As shown in FIG. 4A, the resist layer 320 is formed by the resist dispensing module 400 on the upper surface 300A of the central region 306 of the wafer 210, and the resist layer 320 is enclosed inside the hydrophobic solvent layer 302. In operation S930, a photo resist material of the photo resist layer is restricted to a region of the wafer enclosed by the layer of hydrophobic solvent during a subsequent processing operation. As shown in FIG. 4A, the resist layer 320 is contained, inside the hydrophobic solvent layer 302.
  • FIGS. 10A and 10B illustrate an apparatus for controlling the manufacturing of a semiconductor device in accordance with some embodiments of the present disclosure. In some embodiments, the computer system 1000 is used for performing the functions of the modules of FIG. 8 and includes the main controller 840, the analyzer module 830, the flow-temperature controller 270 of the edge coating device 200, the resist dispense controller 220 of the resist dispensing module 400, the radiation controller of the exposure device 500, the developer controller 630 of the resist developer module 600, and the rinse controller 525 of the rinsing module 700. In some embodiments, the computer system 1000 is used to execute the process 900 of FIG. 9 .
  • FIG. 10A is a schematic view of a computer system that performs the functions of an apparatus for disposing a resist pattern on a semiconductor substrate. All of or a part of the processes, method and/or operations of the foregoing embodiments can be realized using computer hardware and computer programs executed thereon. In FIG. 10A, a computer system 1000 is provided with a computer 1001 including an optical disk read only memory (e.g., CD-ROM or DVD-ROM) drive 1005 and a magnetic disk drive 1006, a keyboard 1002, a mouse 1003, and a monitor 1004.
  • FIG. 10B is a diagram showing an internal configuration of the computer system 1000. In FIG. 10B, the computer 1001 is provided with, in addition to the optical disk drive 1005 and the magnetic disk drive 1006, one or more processors, such as a micro processing unit (MPU) 1010, a ROM 1012 in which a program such as a boot up program is stored, a random access memory (RAM) 1013 that is connected to the MPU 1010 and in which a command of an application program is temporarily stored and a temporary storage area is provided, a hard disk 1014 in which an application program, a system program, and data are stored, and a bus 1015 that connects the MPU 1010, the ROM 1012, and the like. Note that the computer 1001 may include a network card (not shown) for providing connection to a LAN.
  • The program for causing the computer system 1000 to execute the functions for disposing a resist pattern on a semiconductor substrate in the foregoing embodiments may be stored in an optical disk 1021 or a magnetic disk 1022, which are inserted into the optical disk drive 1005 or the magnetic disk drive 1006, and transmitted to the hard disk 1014. Alternatively, the program may be transmitted via a network (not shown) to the computer 1001 and stored in the hard disk 1014. At the time of execution, the program is loaded into the RAM 1013. The program may be loaded from the optical disk 1021 or the magnetic disk 1022, or directly from a network. The program does not necessarily have to include, for example, an operating system (OS) or a third party program to cause the computer 1001 to execute the functions of the system for disposing a resist pattern on a semiconductor substrate. The program may only include a command portion to call an appropriate function (module) in a controlled mode and obtain desired results.
  • According to some embodiments of the present disclosure, a method of manufacturing a semiconductor device includes depositing a layer of a hydrophobic solvent on an edge region of a wafer. The method also includes disposing a photo resist layer on a top surface of the wafer enclosed by the layer of the hydrophobic solvent. The method further includes restricting a photo resist material of the photo resist layer to a region of the wafer enclosed by the layer of hydrophobic solvent during a subsequent processing operation. In an embodiment, the photo resist material is a metal-containing photo resist material (MePR) and the subsequent processing operation is development of the photo resist layer. In an embodiment, a width of the deposited layer of a hydrophobic solvent is between about 1 percent to about 5 percent of a radius of the wafer. In an embodiment, the hydrophobic solvent is hexamethyldisilazane (HMDS). In an embodiment, the method further includes maintaining the wafer at a temperature between about 50° C. to about 180° C. during the deposition of the layer of the hydrophobic solvent. In an embodiment, the method further includes projecting, by extreme ultraviolet (EUV) radiation, a photo mask pattern onto the photo resist layer enclosed by the layer of the hydrophobic solvent to expose the photo resist layer to the EUV radiation, developing the exposed the photo resist layer to produce a resist pattern enclosed by the layer of the hydrophobic solvent on the wafer, and rinsing the photo resist material from the edge region of the wafer. In an embodiment, the method further includes maintaining a flow rate of about 0.5 L/m during the deposition of the layer of the hydrophobic solvent over the edge region of the wafer.
  • According to some embodiments of the present disclosure, a method of manufacturing a semiconductor device includes flowing a hydrophobic solvent as a gas over a bevel region of a wafer. The method also includes depositing a layer of the hydrophobic solvent on an upper bevel of the bevel region on a top surface of the wafer and on a lower bevel of the bevel region on a bottom surface of the wafer. The method further includes disposing a metal-containing photo resist (MePR) layer on an internal region of the top surface of the wafer enclosed by the bevel region and restricting a photo resist material of the MePR layer inside the internal region of the top surface of the wafer during a subsequent processing operation. In an embodiment, the method further includes maintaining the wafer at a temperature between about 50° C. to about 180° C. during the deposition of the layer of the hydrophobic solvent, and maintaining the flowing of the hydrophobic solvent at a flow rate between about 0.1 L/min and 4 L/min during the deposition of the layer of the hydrophobic solvent. In an embodiment, a width of the upper bevel is between about 1 percent to about 5 percent of a radius of the wafer and a width of the lower bevel is between about 1 percent to about 5 percent of a radius of the wafer. In an embodiment, the method further includes projecting, by extreme ultraviolet (EUV) radiation, a photo mask pattern onto the MePR layer that is enclosed by the layer of the hydrophobic solvent to expose the MePR layer to the EUV radiation, developing the MePR layer to produce a resist pattern enclosed by the layer of the hydrophobic solvent on the wafer, and rinsing the photo resist material from the edge region of the wafer. In an embodiment, the hydrophobic solvent is hexamethyldisilazane (HMDS). In an embodiment, a thickness of the layer of the hydrophobic solvent is within about 0.2 percent and 10 percent of a thickness of the MePR layer. In an embodiment, the method further includes flowing the hydrophobic solvent over the bevel region of the wafer between about 30 minutes and about 2 hours.
  • According to some embodiments of the present disclosure, a system for manufacturing a semiconductor device includes an edge coating device that includes a first stage for mounting a substrate. The first stage includes a heating element. The edge coating device also includes a first shielding disk mounted over the first stage. The first shielding disk is spaced-apart and parallel to a main surface of the first stage. The first shielding disk is covers a central region of a substrate to be mounted on the first stage and expose an edge region of the substrate. The edge coating device further includes one or more first openings that are over the first shielding disk. The one or more openings are direct a solvent as a gas over the first shielding disk to an edge region of the substrate to be mounted on the first stage to produce an edge-coated substrate. The edge coating device includes one or more second openings passing through the first shielding disk. The one or more second openings are direct a purge gas through a gap between the edge-coated substrate mounted on the first stage and first shielding disk. The edge coating device also includes a resist dispensing module that includes a second stage to dispose a resist layer on a central region of the edge-coated substrate mounted on the second stage. In an embodiment, the edge coating device also includes a second disk mounted in parallel to the main surface of the first stage. The second disk directs the purge gas parallel to the main surface of the first stage. In an embodiment, the edge coating device further includes a flow-temperature controller coupled to the heating element of the first stage that controls a temperature of the first stage. In an embodiment, the edge coating device also includes first and second input gas ports, a first gas tank containing a solvent and coupled to the flow-temperature controller, and a second gas tank containing the purge gas and coupled to the flow-temperature controller. The edge coating device further includes a first pipe connected between the first gas tank and the first input gas port to deliver the solvent to the one or more first openings over the first shielding disk. The flow-temperature controller controls a flow rate of the solvent in the edge coating device and a time period the solvent is deposited on an edge region of a substrate mounted on the first stage. The edge coating device includes a second pipe connecting the second gas tank and the second input gas port to deliver the purge gas to the one or more second openings over a second shielding disk. The flow-temperature controller controls a flow of the purge gas in the edge coating device. The edge coating device also includes one or more output gas ports. The one or more output gas ports provide a path for the purge gas and a portion of the solvent that is not deposited to exit the edge coating device. In an embodiment, the system further includes a main controller and an analyzer module coupled to the main controller. The resist dispensing module further includes a metal particle sensor coupled to the second stage to measure a number of metal particles per unit area on the second stage. The metal particle sensor is coupled to the analyzer module, and the analyzer module receives the measured number of metal particles per unit area on the second stage. The analyzer module determines the flow rate of a solvent gas in the edge coating device and the time period a solvent is deposited on an edge region of a substrate in the edge coating device based on the measured number of metal particles. The main controller adjusts the flow rate of the solvent gas in the edge coating device and the time period the solvent is deposited on the edge region of the substrate in the edge coating device based on the determination of the analyzer module. In an embodiment, the system further includes an exposure device to project a layout pattern of a reticle on a resist layer on an edge-coated substrate to produce an exposed resist layer, a developer module to develop an exposed resist layer on the edge-coated substrate to produce a resist pattern, and a rinsing module to rinse an edge region of the edge-coated substrate after the development of the resist pattern.
  • As described in the foregoing embodiments, using the hydrophobic solvent layer 302 for edge coating does not require baking of the edge coat and does not require removing of the edge coat before the exposure operation 108 and redepositing the edge coat after the exposure operation 108 and, thus, improves the process speed. In addition, use of the hydrophobic solvent layer prevents metal contamination of the semiconductor device processing tools of the production line.
  • The foregoing outlines features of several embodiments or examples so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments or examples introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (20)

1. A method of manufacturing a semiconductor device, comprising:
depositing a layer of a hydrophobic solvent on an edge region of a wafer;
disposing a photo resist layer on a top surface of the wafer enclosed by the layer of the hydrophobic solvent; and
restricting a photo resist material of the photo resist layer to a region of the wafer enclosed by the layer of the hydrophobic solvent during a subsequent processing operation.
2. The method of claim 1, wherein the photo resist material is a metal-containing photo resist material (MePR), and wherein the subsequent processing operation is development of the photo resist layer.
3. The method of claim 1, wherein a width of the deposited layer of the hydrophobic solvent is between about 3 percent to about 5 percent of a radius of the wafer.
4. The method of claim 1, wherein the hydrophobic solvent is hexamethyldisilazane (HMDS).
5. The method of claim 1, further comprising:
maintaining the wafer at a temperature between about 50° C. to about 180° C. during the deposition of the layer of the hydrophobic solvent.
6. The method of claim 1, further comprising:
projecting, by extreme ultraviolet (EUV) radiation, a photo mask pattern onto the photo resist layer enclosed by the layer of the hydrophobic solvent to expose the photo resist layer to the EUV radiation;
developing the exposed photo resist layer to produce a resist pattern enclosed by the layer of the hydrophobic solvent on the wafer; and
rinsing the photo resist material from the edge region of the wafer.
7. The method of claim 1, further comprising:
maintaining a flow rate of 0.5 liter per minute (L/m) over the edge region of the wafer during the deposition of the layer of the hydrophobic solvent.
8. A method of manufacturing a semiconductor device, comprising:
flowing a hydrophobic solvent as a gas over a bevel region of a wafer;
depositing a layer of the hydrophobic solvent on an upper bevel of the bevel region on a top surface of the wafer and on a lower bevel of the bevel region on a bottom surface of the wafer;
disposing a metal-containing photo resist (MePR) layer on an internal region of the top surface of the wafer enclosed by the bevel region; and
restricting a photo resist material of the MePR layer inside the internal region of the top surface of the wafer during a subsequent processing operation.
9. The method of claim 8, further comprising:
maintaining the wafer at a temperature between about 50° C. to about 180° C. during the deposition of the layer of the hydrophobic solvent; and
maintaining the flowing of the hydrophobic solvent at a flow rate between about 0.2 L/min and 2 L/min during the deposition of the layer of the hydrophobic solvent.
10. The method of claim 8, wherein a width of the upper bevel is between about 1 percent to about 5 percent of a radius of the wafer and a width of the lower bevel is between about 1 percent to about 5 percent of a radius of the wafer.
11. The method of claim 8, further comprising:
projecting, by extreme ultraviolet (EUV) radiation, a photo mask pattern onto the MePR layer enclosed by the layer of the hydrophobic solvent to expose the MePR layer to the EUV radiation;
developing the MePR layer to produce a resist pattern enclosed by the layer of the hydrophobic solvent on the wafer; and
rinsing the photo resist material from the bevel region of the wafer.
12. The method of claim 8, wherein the hydrophobic solvent is hexamethyldisilazane (HMDS).
13. The method of claim 8, wherein a thickness of the layer of the hydrophobic solvent is within about 0.2 percent and 10 percent of a thickness of the MePR layer.
14. The method of claim 8, further comprising:
flowing the hydrophobic solvent over the bevel region of the wafer between about 30 minutes and about 2 hours.
15. A system for manufacturing a semiconductor device, comprising:
an edge coating device comprising:
a first stage configured to mount a substrate, wherein the first stage comprises a heating element;
a first shielding disk mounted over the first stage, spaced-apart and parallel to a main surface of the first stage wherein the first shielding disk is configured to cover a central region of a substrate to be mounted on the first stage, and expose an edge region of the substrate;
one or more first openings over the first shielding disk, wherein the one or more first openings are configured to direct a solvent as a gas over the first shielding disk to the edge region of the substrate to be mounted on the first stage to produce an edge-coated substrate;
one or more second openings passing through the first shielding disk, wherein the one or more second openings are configured to direct a purge gas through a gap between the edge-coated substrate mounted on the first stage and first shielding disk; and
a resist dispensing module comprising a second stage configured to dispose a resist layer on a central region of the edge-coated substrate mounted on the second stage.
16. The system of claim 15, wherein the edge coating device further comprises:
a second disk mounted in parallel to the main surface of the first stage, wherein the second disk is configured to direct the purge gas parallel to the main surface of the first stage.
17. The system of claim 15, wherein the edge coating device further comprises:
a flow-temperature controller coupled to the heating element of the first stage and configured to control a temperature of the first stage.
18. The system of claim 17, wherein the edge coating device further comprises:
first and second input gas ports;
a first gas tank containing a solvent and coupled to the flow-temperature controller;
a second gas tank containing the purge gas and coupled to the flow-temperature controller;
a first pipe connected between the first gas tank and the first input gas port and configured to deliver the solvent to the one or more first openings over the first shielding disk, wherein the flow-temperature controller is configured to control a flow rate of the solvent in the edge coating device and a time period the solvent is deposited on an edge region of a substrate mounted on the first stage; and
a second pipe connecting the second gas tank and the second input gas port and configured to deliver the purge gas to the one or more second openings over a second shielding disk, wherein the flow-temperature controller is configured to control a flow rate of the purge gas in the edge coating device; and
one or more output gas ports, wherein the one or more output gas ports are configured to provide a path for the purge gas and a portion of the solvent that is not deposited to exit the edge coating device.
19. The system of claim 18, further comprising:
a main controller; and
an analyzer module coupled to the main controller
wherein the resist dispensing module further comprises a metal particle sensor coupled to the second stage configured to measure a number of metal particles per unit area on the second stage,
wherein the metal particle sensor is coupled to the analyzer module, and wherein the analyzer module is configured to receive the measured number of metal particles per unit area on the second stage,
wherein the analyzer module is configured to determine the flow rate of a solvent gas in the edge coating device and the time period a solvent is deposited on an edge region of a substrate in the edge coating device based on the measured number of metal particles, and
wherein the main controller is configured to adjust the flow rate of the solvent gas in the edge coating device and the time period the solvent is deposited on the edge region of the substrate in the edge coating device based on the determination of the analyzer module.
20. The system of claim 15, further comprising:
an exposure device configured to project a layout pattern of a reticle on a resist layer on an edge-coated substrate to produce an exposed resist layer;
a developer module configured to develop an exposed resist layer on the edge-coated substrate to produce a resist pattern; and
a rinsing module configured to rinse an edge region of the edge-coated substrate after the development of the resist pattern.
US17/461,570 2021-08-30 2021-08-30 Method of manufacturing semiconductor devices Pending US20230063235A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US17/461,570 US20230063235A1 (en) 2021-08-30 2021-08-30 Method of manufacturing semiconductor devices
TW111107425A TW202309993A (en) 2021-08-30 2022-03-01 Method of manufacturing semiconductor devices
CN202210217027.0A CN115527839A (en) 2021-08-30 2022-03-07 System and method for manufacturing semiconductor device
US18/232,758 US20230386837A1 (en) 2021-08-30 2023-08-10 Method of manufacturing semiconductor devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US17/461,570 US20230063235A1 (en) 2021-08-30 2021-08-30 Method of manufacturing semiconductor devices

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US18/232,758 Division US20230386837A1 (en) 2021-08-30 2023-08-10 Method of manufacturing semiconductor devices

Publications (1)

Publication Number Publication Date
US20230063235A1 true US20230063235A1 (en) 2023-03-02

Family

ID=84693898

Family Applications (2)

Application Number Title Priority Date Filing Date
US17/461,570 Pending US20230063235A1 (en) 2021-08-30 2021-08-30 Method of manufacturing semiconductor devices
US18/232,758 Pending US20230386837A1 (en) 2021-08-30 2023-08-10 Method of manufacturing semiconductor devices

Family Applications After (1)

Application Number Title Priority Date Filing Date
US18/232,758 Pending US20230386837A1 (en) 2021-08-30 2023-08-10 Method of manufacturing semiconductor devices

Country Status (3)

Country Link
US (2) US20230063235A1 (en)
CN (1) CN115527839A (en)
TW (1) TW202309993A (en)

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0126266A2 (en) * 1983-05-23 1984-11-28 MicroSi, Inc. (a Delaware corporation) Low striation positive resist composition
US5221596A (en) * 1991-09-03 1993-06-22 Motorola, Inc. Method of forming a retrograde photoresist profile
US20070062647A1 (en) * 2005-09-19 2007-03-22 Bailey Joel B Method and apparatus for isolative substrate edge area processing
KR20090088808A (en) * 2008-02-15 2009-08-20 도쿄엘렉트론가부시키가이샤 Hydrophobic conversion processing method, hydrophobic conversion processing unit, coating-developing apparatus, and storage medium
EP2228684A2 (en) * 2009-03-13 2010-09-15 Tokyo Electron Limited Coating and developing apparatus, coating and developing method, and storage medium
US20150060401A1 (en) * 2013-08-29 2015-03-05 Corning Incorporated Method of edge coating a batch of glass articles
WO2015168231A1 (en) * 2014-04-30 2015-11-05 Corning Incorporated Method of applying a protective coating to substrate edges
US9711367B1 (en) * 2016-06-01 2017-07-18 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor method with wafer edge modification
JP2018049987A (en) * 2016-09-23 2018-03-29 東京エレクトロン株式会社 Application and development method and application and development apparatus
CN109962026A (en) * 2017-12-26 2019-07-02 无锡华润上华科技有限公司 A kind of preprocess method and photolithography method of wafer
US20200073244A1 (en) * 2018-09-04 2020-03-05 Tokyo Electron Limited Method and system for prevention of metal contamination by using a self-assembled monolayer coating

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0126266A2 (en) * 1983-05-23 1984-11-28 MicroSi, Inc. (a Delaware corporation) Low striation positive resist composition
US5221596A (en) * 1991-09-03 1993-06-22 Motorola, Inc. Method of forming a retrograde photoresist profile
US20070062647A1 (en) * 2005-09-19 2007-03-22 Bailey Joel B Method and apparatus for isolative substrate edge area processing
KR20090088808A (en) * 2008-02-15 2009-08-20 도쿄엘렉트론가부시키가이샤 Hydrophobic conversion processing method, hydrophobic conversion processing unit, coating-developing apparatus, and storage medium
JP2009194239A (en) * 2008-02-15 2009-08-27 Tokyo Electron Ltd Hydrophobic treatment method, hydrophobic treatment device, coating, development apparatus, and storage medium
EP2228684A2 (en) * 2009-03-13 2010-09-15 Tokyo Electron Limited Coating and developing apparatus, coating and developing method, and storage medium
US20150060401A1 (en) * 2013-08-29 2015-03-05 Corning Incorporated Method of edge coating a batch of glass articles
WO2015168231A1 (en) * 2014-04-30 2015-11-05 Corning Incorporated Method of applying a protective coating to substrate edges
US20150314322A1 (en) * 2014-04-30 2015-11-05 Corning Incorporated Method of applying a protective coating to substrate edges
US9711367B1 (en) * 2016-06-01 2017-07-18 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor method with wafer edge modification
JP2018049987A (en) * 2016-09-23 2018-03-29 東京エレクトロン株式会社 Application and development method and application and development apparatus
CN109962026A (en) * 2017-12-26 2019-07-02 无锡华润上华科技有限公司 A kind of preprocess method and photolithography method of wafer
US20200073244A1 (en) * 2018-09-04 2020-03-05 Tokyo Electron Limited Method and system for prevention of metal contamination by using a self-assembled monolayer coating

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Clark, Benjamin L., et al. "Coater/developer process integration of metal-oxide based photoresist." Advances in Patterning Materials and Processes XXXII. Vol. 9425. SPIE, 2015. (Year: 2015) *

Also Published As

Publication number Publication date
TW202309993A (en) 2023-03-01
CN115527839A (en) 2022-12-27
US20230386837A1 (en) 2023-11-30

Similar Documents

Publication Publication Date Title
US8037890B2 (en) Substrate cleaning device and substrate cleaning method
JP4584926B2 (en) A method and system for drying a substrate.
CN102540761B (en) Immersion lithography method and system
US20060194155A1 (en) Resist pattern forming method and semiconductor device manufacturing method
KR20180033103A (en) Applying, developing method and applying, developing apparatus
TW200836244A (en) Immersion lithography method
JP4813333B2 (en) Film forming method, film forming apparatus, pattern forming method, and computer-readable storage medium
US20230393481A1 (en) Resist pump buffer tank and method of resist defect reduction
US20230384693A1 (en) Enhancing lithography operation for manufacturing semiconductor devices
US20230063235A1 (en) Method of manufacturing semiconductor devices
CN110568730A (en) Semiconductor edge photoresist removing method
JPH08255736A (en) Pattern forming method and resist coating apparatus
JPH11111587A (en) Projection aligner for manufacturing semiconductor and semiconductor device manufacture process using it
US20220308464A1 (en) Method and device for cleaning substrates
US20240085795A1 (en) Patterning a semiconductor workpiece
US20080036980A1 (en) Pattern forming method and apparatus used for the same
US11754923B2 (en) Resist dispensing system and method of use
US20230062148A1 (en) Method and system for manufacturing a semiconductor device
US20230050816A1 (en) Electrostatic discharge prevention pump
KR100663013B1 (en) Photoresist Coater and Method of Removing a Photoresist on a Wafer
JPH02177420A (en) Wafer periphery aligner
TW202307563A (en) Method of inspecting outer surface of mask pod
WO2021094064A1 (en) Method for device fabrication
NL2025509A (en) Method for device fabrication
TW202020574A (en) Substrate processing method and substrate processing system

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIAO, CHUN-WEI;FENG, TUNG-HUNG;LEE, HUI-CHUN;SIGNING DATES FROM 20210215 TO 20210217;REEL/FRAME:057331/0880

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION