US20220367380A1 - Hardened interlayer dielectric layer - Google Patents
Hardened interlayer dielectric layer Download PDFInfo
- Publication number
- US20220367380A1 US20220367380A1 US17/875,206 US202217875206A US2022367380A1 US 20220367380 A1 US20220367380 A1 US 20220367380A1 US 202217875206 A US202217875206 A US 202217875206A US 2022367380 A1 US2022367380 A1 US 2022367380A1
- Authority
- US
- United States
- Prior art keywords
- ild layer
- layer
- dielectric
- ild
- hardness
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000010410 layer Substances 0.000 title claims abstract description 271
- 239000011229 interlayer Substances 0.000 title claims abstract description 9
- 239000004065 semiconductor Substances 0.000 claims abstract description 46
- 239000000758 substrate Substances 0.000 claims abstract description 44
- 239000000463 material Substances 0.000 claims description 21
- 229910052751 metal Inorganic materials 0.000 claims description 17
- 239000002184 metal Substances 0.000 claims description 16
- 238000004519 manufacturing process Methods 0.000 abstract description 6
- 238000000034 method Methods 0.000 description 59
- 235000019589 hardness Nutrition 0.000 description 43
- 230000008569 process Effects 0.000 description 42
- 238000000151 deposition Methods 0.000 description 31
- 239000007789 gas Substances 0.000 description 24
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 22
- 230000008021 deposition Effects 0.000 description 22
- 239000011295 pitch Substances 0.000 description 22
- 238000005530 etching Methods 0.000 description 21
- 239000002243 precursor Substances 0.000 description 19
- 239000004020 conductor Substances 0.000 description 13
- MYMOFIZGZYHOMD-UHFFFAOYSA-N Dioxygen Chemical compound O=O MYMOFIZGZYHOMD-UHFFFAOYSA-N 0.000 description 12
- 239000003989 dielectric material Substances 0.000 description 12
- 229910001882 dioxygen Inorganic materials 0.000 description 12
- 229920002120 photoresistant polymer Polymers 0.000 description 12
- 239000000377 silicon dioxide Substances 0.000 description 12
- 238000005452 bending Methods 0.000 description 11
- 235000012239 silicon dioxide Nutrition 0.000 description 11
- 230000004888 barrier function Effects 0.000 description 10
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 9
- GQPLMRYTRLFLPF-UHFFFAOYSA-N Nitrous Oxide Chemical compound [O-][N+]#N GQPLMRYTRLFLPF-UHFFFAOYSA-N 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 7
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 6
- CURLTUGMZLYLDI-UHFFFAOYSA-N Carbon dioxide Chemical compound O=C=O CURLTUGMZLYLDI-UHFFFAOYSA-N 0.000 description 6
- 239000000126 substance Substances 0.000 description 6
- 239000010936 titanium Substances 0.000 description 6
- 238000005137 deposition process Methods 0.000 description 5
- UGFAIRIUMAVXCW-UHFFFAOYSA-N Carbon monoxide Chemical compound [O+]#[C-] UGFAIRIUMAVXCW-UHFFFAOYSA-N 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 4
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 4
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 4
- 238000013459 approach Methods 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 4
- 229910002092 carbon dioxide Inorganic materials 0.000 description 4
- 239000001569 carbon dioxide Substances 0.000 description 4
- 229910002091 carbon monoxide Inorganic materials 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- 239000001307 helium Substances 0.000 description 4
- 229910052734 helium Inorganic materials 0.000 description 4
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 4
- 239000001272 nitrous oxide Substances 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910052786 argon Inorganic materials 0.000 description 3
- 238000013461 design Methods 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- 238000010894 electron beam technology Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 239000001257 hydrogen Substances 0.000 description 3
- 229910052739 hydrogen Inorganic materials 0.000 description 3
- 125000004435 hydrogen atom Chemical class [H]* 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 230000007246 mechanism Effects 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- WZJUBBHODHNQPW-UHFFFAOYSA-N 2,4,6,8-tetramethyl-1,3,5,7,2$l^{3},4$l^{3},6$l^{3},8$l^{3}-tetraoxatetrasilocane Chemical compound C[Si]1O[Si](C)O[Si](C)O[Si](C)O1 WZJUBBHODHNQPW-UHFFFAOYSA-N 0.000 description 2
- BMYNFMYTOJXKLE-UHFFFAOYSA-N 3-azaniumyl-2-hydroxypropanoate Chemical compound NCC(O)C(O)=O BMYNFMYTOJXKLE-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 238000010560 atom transfer radical polymerization reaction Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- JJQZDUKDJDQPMQ-UHFFFAOYSA-N dimethoxy(dimethyl)silane Chemical compound CO[Si](C)(C)OC JJQZDUKDJDQPMQ-UHFFFAOYSA-N 0.000 description 2
- PKTOVQRKCNPVKY-UHFFFAOYSA-N dimethoxy(methyl)silicon Chemical compound CO[Si](C)OC PKTOVQRKCNPVKY-UHFFFAOYSA-N 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- POPACFLNWGUDSR-UHFFFAOYSA-N methoxy(trimethyl)silane Chemical compound CO[Si](C)(C)C POPACFLNWGUDSR-UHFFFAOYSA-N 0.000 description 2
- BFXIKLCIZHOAAZ-UHFFFAOYSA-N methyltrimethoxysilane Chemical compound CO[Si](C)(OC)OC BFXIKLCIZHOAAZ-UHFFFAOYSA-N 0.000 description 2
- HMMGMWAXVFQUOA-UHFFFAOYSA-N octamethylcyclotetrasiloxane Chemical compound C[Si]1(C)O[Si](C)(C)O[Si](C)(C)O[Si](C)(C)O1 HMMGMWAXVFQUOA-UHFFFAOYSA-N 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 229910021426 porous silicon Inorganic materials 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- -1 siloxanes Chemical class 0.000 description 2
- FOQJQXVUMYLJSU-UHFFFAOYSA-N triethoxy(1-triethoxysilylethyl)silane Chemical compound CCO[Si](OCC)(OCC)C(C)[Si](OCC)(OCC)OCC FOQJQXVUMYLJSU-UHFFFAOYSA-N 0.000 description 2
- CPUDPFPXCZDNGI-UHFFFAOYSA-N triethoxy(methyl)silane Chemical compound CCO[Si](C)(OCC)OCC CPUDPFPXCZDNGI-UHFFFAOYSA-N 0.000 description 2
- PQDJYEQOELDLCP-UHFFFAOYSA-N trimethylsilane Chemical compound C[SiH](C)C PQDJYEQOELDLCP-UHFFFAOYSA-N 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- 229910018557 Si O Inorganic materials 0.000 description 1
- 238000000560 X-ray reflectometry Methods 0.000 description 1
- 150000001343 alkyl silanes Chemical class 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910021419 crystalline silicon Inorganic materials 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- GAURFLBIDLSLQU-UHFFFAOYSA-N diethoxy(methyl)silicon Chemical compound CCO[Si](C)OCC GAURFLBIDLSLQU-UHFFFAOYSA-N 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000005108 dry cleaning Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 229910021389 graphene Inorganic materials 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- QSHDDOUJBYECFT-UHFFFAOYSA-N mercury Chemical compound [Hg] QSHDDOUJBYECFT-UHFFFAOYSA-N 0.000 description 1
- 229910052753 mercury Inorganic materials 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000009832 plasma treatment Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000003361 porogen Substances 0.000 description 1
- 238000011112 process operation Methods 0.000 description 1
- 238000005086 pumping Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000000523 sample Substances 0.000 description 1
- 150000004756 silanes Chemical class 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Inorganic materials [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- CZDYPVPMEAXLPK-UHFFFAOYSA-N tetramethylsilane Chemical compound C[Si](C)(C)C CZDYPVPMEAXLPK-UHFFFAOYSA-N 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000003631 wet chemical etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02211—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02214—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen
- H01L21/02216—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound comprising silicon and oxygen the compound being a molecule comprising at least one silicon-oxygen bond and the compound having hydrogen or an organic group attached to the silicon or oxygen, e.g. a siloxane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76804—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76813—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving a partial via etch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76825—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. by exposing the layer to particle radiation, e.g. ion implantation, irradiation with UV light or electrons etc.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76826—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. by contacting the layer with gases, liquids or plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
Definitions
- dielectric materials can be used as insulating layers between circuits and components of circuits (e.g., integrated circuits).
- dielectric materials can be used between interconnection layers of a multilayer interconnect structure of a semiconductor device. These dielectric materials can be referred to as “interlayer dielectrics” (ILDs), also known as “inter-metal dielectrics (IMDs).”
- ILDs interlayer dielectrics
- ILDs inter-metal dielectrics
- FIG. 1 is a cross-sectional view of an exemplary semiconductor device, in accordance with some embodiments.
- FIGS. 2A -2F are cross-sectional views of a partially-fabricated exemplary semiconductor device, in accordance with some embodiments.
- FIG. 3 illustrates exemplary occurrences of arcing in relation to pressure and a ratio of radio frequency (RF) discharge power to flow rate in a chamber, in accordance with some embodiments.
- RF radio frequency
- FIG. 4 is a cross-sectional view of an exemplary apparatus for forming an interlayer dielectric (ILD) layer, in accordance with some embodiments.
- ILD interlayer dielectric
- FIG. 5 is a flow diagram of an exemplary method for forming a semiconductor device, in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features are disposed between the first and second features, such that the first and second features are not in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- nominal refers to a desired, or target, value of a characteristic or parameter for a component or a process operation, set during the design phase of a product or a process, together with a range of values above and/or below the desired value.
- the range of values can be due to slight variations in manufacturing processes or tolerances.
- the term “about” as used herein indicates the value of a given quantity that can vary based on a particular technology node associated with the subject semiconductor device. Based on the particular technology node, the term “about” can indicate a value of a given quantity that varies within, for example, 10-30% of the value (e.g., ⁇ 10%, ⁇ 20%, or ⁇ 30% of the value).
- Semiconductor chip fabrication process can be divided into three “modules,” in which each module may include all or some of the following operations: patterning (e.g., photolithography and etching), implantation, metal and dielectric material deposition, wet or dry cleaning, and planarization (e.g., etch-back process or chemical mechanical planarization).
- the three modules can be categorized as front end of the line (FEOL), middle of the line (MOL)/middle end of the line (MEOL), and back end of the line (BEOL).
- FEOL active devices, such as field effect transistors (FETs).
- FETs field effect transistors
- FEOL includes the formation of source/drain terminals, a gate stack, and spacers on sides of the gate stack.
- the source/drain terminals can be doped substrate regions formed with an implantation process after the gate stack formation.
- the gate stack can include a metal gate electrode, which can include two or more metal layers.
- the gate dielectric can include a high dielectric constant (high-k) material (e.g., greater than 3.9, which is the dielectric constant of silicon dioxide (SiO 2 )).
- Metals in the gate electrode can set a work function of the gate, in which the work function can be different between a p-type FET and an n-type FET.
- the gate dielectric can provide electrical isolation between the metal gate electrode and a channel formed between the source and the drain terminals when the FET is in operation.
- low level interconnects are formed and can include two layers of contacts on top of each other.
- the MOL interconnects can have smaller critical dimensions (CDs; e.g., line width) and can be spaced closer together compared to their BEOL counterparts.
- a purpose of the MOL contact layers is to electrically connect the FET terminals (e.g., the source/drain and gate electrodes) to higher-level interconnects in BEOL.
- a first layer of contacts in MOL, known as “trench silicide (TS),” are formed over the source and drain terminals on either side of a gate stack. In the TS configuration, the silicide is formed in the trench after trench formation. The silicide can lower a resistance between source/drain regions and the metal contacts.
- the gate stack and the first layer of contacts are considered to be on the same “interconnect level.”
- the second layer of contacts can be formed over the gate electrode and TS.
- MOL contacts can be embedded in a dielectric material, or a dielectric stack of materials, which ensures their electrical isolation.
- an ILD layer is deposited over the MOL contacts.
- an “ILD layer” is also known as an “IMD layer.”
- the formation of high level interconnects in the BEOL can include patterning a hard mask (HM) layer and subsequently etching through the HM layer to form holes and trenches in the ILD layer.
- the ILD layer can be manufactured using a low-k material.
- Low-k materials can have a dielectric constant below 3.9, which is the dielectric constant of silicon dioxide.
- Low-k materials in the BEOL include, for example, fluorine-doped silicon dioxide, carbon-doped silicon dioxide, or porous silicon dioxide.
- BEOL interconnects can include two types of conductive lines: vertical interconnect access lines (vias) and lateral lines (lines).
- the vias can run through the ILD layer in a vertical direction and create electrical connections to layers above or below the ILD layer. Lines can be laid in the lateral direction within the ILD layer to connect a variety of components within the same ILD layer.
- the BEOL can include multiple layers (e.g., up to 9 or more layers) of vias and lines with increasing CDs (e.g., line width) and interconnect pitch. Each layer can align to a previous layer to ensure proper via and line connectivity.
- Miniaturization of semiconductor devices can decrease mechanical strength of low-k ILD layers.
- dielectric layer bending may occur during interconnect formation due to the weak mechanical strength of the low-k ILD layers.
- stress introduced by the deposition of a barrier layer may compromise the structure of the low-k ILD layer surrounding a via such that the structure may no longer support the via.
- Dielectric layer bending can decrease the CDs and cause poor metal gap-fill, thereby reducing yield and reliability of semiconductor devices.
- Various embodiments in accordance with the present disclosure provide mechanisms of forming a low-k ILD layer high with improved hardness to increase the mechanical strength in a semiconductor structure.
- Various low-k ILD layers can be fabricated for different interconnect pitches in the BEOL.
- a low-k ILD layer with enhanced hardness e.g., at least 3 GPa
- the ILD deposition parameters e.g., the RF discharge power and/or total gas flow rate
- arcing occurred in plasma-enhanced processes can be prevented to avoid damaging the semiconductor device when forming hardened ILD layers.
- semiconductor structures can be manufactures with lower RC delay, higher breakdown resistance, and more controllable interconnect line structure in a fabrication process that minimizes dielectric layer arcing.
- FIG. 1 is a cross-sectional view of an exemplary semiconductor device 100 , in accordance with some embodiments.
- Semiconductor device 100 includes a substrate 102 , a dielectric layer 104 on substrate 102 , and a contact 106 in pre-metal dielectric layer 104 .
- Substrate 102 may be a doped or undoped bulk silicon substrate or a silicon-on-insulator (SOI) substrate.
- SOI substrate can include a layer of a semiconductor material such as silicon (Si), germanium (Ge), silicon germanium (SiGe), silicon germanium on insulator (SGOI), or combinations thereof.
- Other substrates that may be used include multi-layered substrates, gradient substrates, or hybrid orientation substrates.
- active devices may be formed in and/or on substrate 102 .
- the active devices may also include capacitors, resistors, inductors, or any other devices that can be used to generate the desired structural and functional requirements of the design for semiconductor device 100 .
- the active devices may be formed using any suitable methods either within or on the surface of substrate 102 .
- pre-metal dielectric layer 104 is disposed on substrate 102 .
- Dielectric layer 104 may include a dielectric, such as silicon dioxide, or a dielectric stack, which ensures electrical isolation.
- contact 106 is formed in dielectric layer 104 to electrically connect the active devices in and/or on substrate 102 .
- Contact 106 may include conductive materials, such as tungsten (W).
- contact 106 may further include a barrier layer and an adhesion layer (not shown) to prevent diffusion and provide adhesion of the conductive material of contact 106 to dielectric layer 104 .
- the barrier layer may be made of one or more layers of titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), or any other suitable materials.
- the BEOL of semiconductor device 100 includes a first etch stop layer 108 , a first ILD layer 110 on first etch stop layer 108 , interconnects 112 , 114 in first ILD layer 110 , a second etch stop layer 116 on first ILD layer 110 , and a second ILD layer 118 on second etch stop layer 116 .
- First etch stop layer 108 may be used to protect substrate 102 , dielectric layer 104 , and contact 106 from damage caused by further processing and provide a control point for further etching processes.
- first etch stop layer 108 may be made of silicon nitride using plasma enhanced chemical vapor deposition (PECVD).
- first etch stop layer 108 may have a thickness of between about 50 ⁇ and about 2,000 ⁇ , such as about 200 ⁇ .
- first ILD layer 110 is disposed on first etch stop layer 108 , and over substrate 102 .
- First ILD layer 110 includes a first dielectric having a dielectric constant of less than about 3.3 and a hardness greater than 3 GPa.
- the first dielectric has a dielectric constant of about 3 (e.g., 3) and a hardness of about 5 GPa (e.g., 5 GPa).
- the dielectric constant of the first dielectric is measured by a mercury probe approach.
- the dielectric constant of the first dielectric is between about 2.9 and about 3.3 (e.g., between 2.9 and 3.3).
- the dielectric constant of the first dielectric is between about 2.9 and about 3.2 (e.g., between 2.9 and 3.2, between 2.9 and 3.1, between 2.9 and 3.0, between 3.0 and 3.2, between 3.0 and 3.1, or between 3.1 and 3.2).
- the first dielectric can be a low-k dielectric as it has a dielectric constant less than 3.9.
- the hardness of the first dielectric can be measured by a nanoindenter approach.
- the hardness of the first dielectric is between about 3 GPa and about 7 GPa (e.g., between 3 GPa and 7 GPa, between 4 GPa and 7 GPa, between 5 GPa and 7 GPa, between 6 GPa and 7 GPa, between 3 GPa and 6 GPa, between 4 GPa and 6 GPa, between 5 GPa and 6 GPa, between 3 GPa and 5 GPa, between 4 GPa and 5 GPa, or between 3 GPa and 4 GPa).
- the first dielectric is considered as an enhanced hardness dielectric as it has a hardness greater than about 3 GPa.
- the first dielectric of first ILD layer 110 has a refractive index of at least about 1.42 for light having a wavelength of 633 nm.
- the refractive index of the first dielectric is measured by an ellipsometer approach.
- the refractive index of the first dielectric is between about 1.42 and about 1.48 (e.g., between 1.42 and 1.48) for light having a wavelength of 633 nm.
- the first dielectric of first ILD layer 110 has a density of at least 1.6 g/cm 3 . The density of the first dielectric is measured by an X-ray reflectometry approach.
- the density of the first dielectric is between about 1.6 g/cm 3 and about 1.9 g/cm 3 (e.g., between 1.6 g/cm 3 and 1.9 g/cm 3 ).
- the first dielectric of first ILD layer 110 may be made of, for example, fluorine-doped silicon dioxide, carbon-doped silicon dioxide, porous silicon dioxide, porous carbon-doped silicon dioxide, spin-on organic polymeric dielectrics, spin-on silicon based polymeric dielectrics, or the like.
- a plurality of interconnects are formed in first ILD layer 110 .
- Via 112 may be formed in first ILD layer 110 and first etch stop layer 108 to electrically connect contact 106 in dielectric layer 104 to form a multilayer interconnect structure in semiconductor device 100 .
- Line 114 may be formed in first ILD layer 110 .
- Via 112 and line 114 may include conductive materials, such as copper (Cu).
- via 112 and line 114 may further include barrier layers and/or adhesion layers (not shown) to prevent diffusion and provide adhesion of the conductive materials of via 112 and line 114 to the first dielectric of first ILD layer 110 .
- the barrier layer may be made of one or more layers of titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), or any other suitable materials.
- a pitch of the plurality of interconnects (e.g., via 112 and line 114 ) in first ILD layer 110 is less than about 40 nm (e.g., less than 40 nm, between 1 nm and 40 nm, between 5 nm and 40 nm, between 10 nm and 40 nm, between 15 nm and 40 nm, between 20 nm and 40 nm, between 25 nm and 40 nm, or between 30 nm and 40 nm).
- the pitch of the plurality of interconnects in first ILD layer 110 is between about 28 nm and about 39 nm (e.g., between 28 nm and 39 nm).
- the pitch of the plurality of interconnects in first ILD layer 110 is about 28 nm (e.g., 28 nm), about 20 nm (e.g., 20 nm), about 16 nm (e.g., 16 nm), about 12 nm (e.g., 12 nm), about 10 nm (e.g., 10 nm), about 7 nm (e.g., 7 nm), about 5 nm (e.g., 5 nm), or about 3 nm (e.g., 3 nm).
- the occurrence of dielectric layer bending may relate to the interconnect pitch since smaller interconnect pitches may require a higher dielectric hardness to support the interconnect openings prior to gap-fill.
- the hardness (and the dielectric constant in some embodiments) of the first dielectric of first ILD layer 110 may vary depending on the pitch of the interconnects in first ILD layer 110 .
- the first dielectric having a hardness of at least about 3 GPa can reduce dielectric layer bending for interconnects having a pitch of about 40 nm.
- the pitch of the interconnects in first ILD layer 110 is between 28 nm and 39 nm
- the spacing of the first dielectric in first ILD layer 110 is between 14 nm and 20 nm
- the aspect ratio of the first dielectric in first ILD layer 110 is 3.8.
- the dielectric constant of the first dielectric is between 2.9 and 3.2
- the hardness of the first dielectric is between 3 GPa and 7 GPa.
- second etch stop layer 116 is formed on first ILD layer 110 to protect first ILD layer 110 and via 112 and line 114 from damage caused by further processing and provide for a control point for further etching processes.
- second etch stop layer 116 may be made of silicon nitride, oxynitride, carbide, boride, combinations thereof, or the like. Second etch stop layer 116 may have a thickness of between about 50 ⁇ and about 2,000 ⁇ , such as about 200 ⁇ .
- second ILD layer 118 is disposed on second etch stop layer 116 . Similar to first ILD layer 110 , second ILD layer 118 may include an enhanced hardness, low-k dielectric as described herein with respect to the first dielectric.
- the material properties of second dielectric in second ILD layer 118 may be nominally the same as the material properties of first dielectric in first ILD layer 110 , according to some embodiments. For example, the dielectric constant and hardness of the first and second dielectrics in first and second ILD layers 110 and 118 , respectively, may be nominally the same.
- the material properties of second dielectric in second ILD layer 118 may be different than the material properties of first dielectric in first ILD layer 110 , according to some embodiments
- the pitches of the interconnects in first and second ILD layers 110 and 118 can be different since first and second ILD layers 110 and 118 are in different vertical levels of semiconductor device 100 .
- the pitch of the interconnects (not shown) in second ILD layer 118 can be larger than the pitch of the interconnects in first ILD layer 110 .
- the hardness of the second dielectric in second ILD layers 118 may be smaller than the hardness of the first dielectric in first ILD layer 110 .
- the dielectric constants of the first and second dielectrics in first and second ILD layers 110 and 118 may be different, and/or the hardnesses of the first and second dielectrics in first and second ILD layers 110 , 118 may be different.
- FIGS. 2A-2F are cross-sectional views of a partially-fabricated exemplary semiconductor device 200 , in accordance with some embodiments.
- a partially-fabricated semiconductor device 200 includes first etch stop layer 108 and first ILD layer 110 over a substrate (not shown).
- a photolithography operation and a series of etching operations can be performed to form openings for interconnects in first etch stop layer 108 and first ILD layer 110 .
- An HM layer 202 is deposited on first ILD layer 110 , followed by photoresist 204 coated on HM layer 202 .
- HM layer 202 may include a metal film, such as but not limited to, chrome (Cr) or titanium nitride (TiN).
- first ILD layer 110 includes the first dielectric having a dielectric constant of at most about 3.3 and a hardness of at least about 3 GPa, according to some embodiments.
- the first dielectric may be formed by a film deposition process, such as a CVD process, using precursor and oxygen (O 2 ) gas.
- the precursor includes, for example, tetra-ethyl-ortho-silicate (TEOS), methyldiethoxy silane (DEMS), silanes, alkylsilanes (e.g., trimethylsilane and tetramethylsilane), alkoxysilanes (e.g., methyltriethoxysilane (MTEOS), methyltrimethoxysilane (MTMOS), methyldimethoxysilane (MDMOS), trimethylmethoxysilane (TMMOS) and dimethyldimethoxysilane (DMDMOS)), linear siloxanes and cyclic siloxanes (e.g., octamethylcyclotetrasiloxane (OMCTS) and tetramethylcyclotetrasiloxane (TMCTS)), or any combination thereof.
- TEOS methyltriethoxysilane
- MTMOS methyltrimethoxysilane
- MDMOS
- CxHy is incorporated within precursor (e.g., TEOS), or CxHy is added by separate precursor (e.g., C 3 H 8 or atom-transfer radical-polymerization (ATRP)) during the CVD process.
- precursor e.g., TEOS
- CxHy is added by separate precursor (e.g., C 3 H 8 or atom-transfer radical-polymerization (ATRP)) during the CVD process.
- the precursor includes Si—O embedded TEOS/mDEOS.
- the precursor includes Si—C—Si embedded bis(triethoxysilyl)ethane (BTSE).
- porogen is not used in the CVD process.
- a PECVD process is used to deposit the first dielectric to increase the deposition rate of the CVD process.
- the film deposition process for forming the first dielectric can be any other suitable process such as, for example, atomic layer deposition (ALD), plasma-enhanced ALD (PEALD), electron beam assisted deposition, molecular beam epitaxy (MBE), high density plasma CVD (HDPCVD), metal organic CVD (MOCVD), remote plasma CVD (RPCVD), plating, and/or combinations thereof.
- ALD atomic layer deposition
- PEALD plasma-enhanced ALD
- MBE molecular beam epitaxy
- HDPCVD high density plasma CVD
- MOCVD metal organic CVD
- RPCVD remote plasma CVD
- the first dielectric of first ILD layer 110 is deposited using PECVD.
- the temperature in the PECVD chamber during deposition may be between about 100° C. and about 500° C. (e.g., between 100° C. and 500° C.).
- the ratio (flow ratio) of the first flow rate of the precursor and the second flow rate of the oxygen gas is at least about 25 (e.g., 25).
- the flow ratio is between about 25 and about 100 (e.g., between 25 and 100, 35 and 100, 45 and 100, 55 and 100, 65 and 100, 75 and 100, 85 and 100, 95 and 100, 25 and 90, 35 and 90, 45 and 90, 55 and 90, 65 and 90, 75 and 90, 85 and 90, 25 and 80, 35 and 80, 45 and 80, 55 and 80, 65 and 80, 75 and 80, 25 and 70, 35 and 70, 45 and 70, 55 and 70, 65 and 70, 25 and 60, 35 and 60, 45 and 60, 55 and 60, 25 and 50, 35 and 50, 45 and 50, 25 and 40, 35 and 40, or 25 and 30).
- the gas ratio is about 50 (e.g., 50).
- the power of the RF discharge is at most about 600 W. In some embodiments, the RF discharge power is between about 200 W and about 600 W (e.g., between 200 W and 600 W, 300 W and 600 W, 400 W and 600W, 500 W and 600 W, 200 W and 500 W, 300 W and 500 W, 400 W and 500 W, 200 W and 400 W, 300 W and 400 W, or 200 W and 300 W).
- the total flow rate of the first flow rate of the precursor and the second flow rate of the oxygen gas is at most about 5000 sccm.
- the total flow rate is between about 1500 sccm and about 5000 sccm (e.g., between 1500 sccm and 5000 sccm, 2500 sccm and 5000 sccm, 3500 sccm and 5000 sccm, 4500 sccm and 5000 sccm, 1500 sccm and 4000 sccm, 2500 sccm and 4000 sccm, 3500 sccm and 4000 sccm, 1500 sccm and 3000 sccm, 2500 sccm and 3000 sccm, or 1500 sccm and 2000 sccm).
- ultraviolet (LTV) curing is performed with UV wavelength at 150 nm to 400 nm, with a pressure of 1 Torr to 50 Torr, with a temperature of 100° C. to 500° C., and with an environment of helium (He), argon (Ar), nitrogen (N 2 ), and/or hydrogen (H 2 ) gases.
- a thermal treatment and a plasma treatment are also performed at a temperature between 100° C. and 500° C. and in an environment of helium (He), argon (Ar), nitrogen (N 2 ), hydrogen (H 2 ), carbon monoxide (CO), carbon dioxide (CO 2 ), and/or nitrous oxide (N 2 O) gases.
- an electron beam treatment is performed at a temperature of 100° C. to 500° C., with a pressure of 0.01 mTorr to 100 mTorr, and in an environment of helium (He), argon (Ar), nitrogen (N 2 ), hydrogen (H 2 ), carbon monoxide (CO), carbon dioxide (CO 2 ), and/or nitrous oxide (N 2 O) gases.
- He helium
- Ar argon
- H 2 hydrogen
- CO carbon monoxide
- CO 2 carbon dioxide
- N 2 O nitrous oxide
- photoresist 204 is photo-exposed and patterned over HM layer 202 to form a patterned photoresist 206 .
- Patterned photoresist 206 can be used to expose areas of partially-fabricated semiconductor device 200 where interconnects will be formed and to protect other areas where interconnects should not be formed.
- the photolithography mask for making patterned photoresist 206 may have a pitch that is nominally the same as the pitch of the interconnects to be formed in first ILD layer 110 of partially-fabricated semiconductor device 200 . That is, in some embodiments, the pitch of the interconnects to be formed in first ILD layer 110 of partially-fabricated semiconductor device 200 may be defined by the pitch of patterned photoresist 206 .
- HM layer 202 is etched using patterned photoresist 206 as the mask to form a patterned HM layer 208 .
- the exposed areas of HM layer 202 that are not covered by patterned photoresist 206 are removed by a wet etching or a dry etching process, leaving the areas of HM layer 202 that are covered by patterned photoresist 206 remain in patterned HM layer 208 .
- the etching processes can be performed using dry etching processes, such as reactive ion etch (RIE) or other suitable processes. In some embodiments, the etching processes can be formed using wet chemical etching process.
- Another etching process using patterned HM layer 208 as the mask removes exposed areas of first ILD layer 110 and first etch stop layer 108 to form a via hole 210 that stops on underlying contact (not shown).
- the etching process also removes the exposed areas of first ILD layer 110 to form a trench 212 that stops in first ILD layer 110 .
- the etching process has high selectivity for first ILD layer 110 and first etch stop layer 108 .
- the etching process automatically stops after a predetermined amount of time, for example, for forming trench 212 .
- An etching process which is terminated after a predetermined amount of time is referred to as a “timed etch.”
- An “end-pointed” etching process is a process that automatically stops when the layer directly underneath the etched layer is detected, for example, for forming via hole 210 . End-point detection is possible because first etch stop layer 108 and the underlying layer contact are made of different materials. Consequently, first etch stop layer 108 and the underlying layer can have different etch rates for a given etching chemical substance. Since the etching process can be used to etch different materials (e.g., first ILD layer 110 and first etch stop layer 108 ), different etching chemical substances may be required.
- An exemplary etching chemical substance can include a combination of hydrobromic acid (HBr), helium (He), oxygen (O 2 ) and chlorine (Cl 2 ).
- HBr hydrobromic acid
- He helium
- O 2 oxygen
- Cl 2 chlorine
- other etching process parameters can be adjusted, such as flow rate, temperature, and pressure. These parameters can be used to control the etch rate, etch profile, uniformity, etc.
- a gap-fill process is performed to fill via hole 210 and trench 212 with conductive material 216 .
- a barrier layer 214 is first deposited to cover the field regions of partially-fabricated semiconductor device 200 , the sidewalls of via hole 210 and trench 212 , and the bottom surface of trench 212 .
- Barrier layer 214 may be made of one or more layers of titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), or any other suitable materials by CVD and/or PVD.
- Conductive material 216 such as copper (Cu), cobalt (Co), aluminum (Al), graphene, or any other suitable conductive material, may be deposited over barrier layer 214 .
- Conductive material 216 may be deposited by CVD, PVD, an electroplating process, an electroless process, or any other suitable deposition process.
- a seed layer (now shown) may be deposited over barrier layer 214 prior to the deposition of conductive material 216 .
- conductive material 216 is removed to a depth that reaches or approximately reaches the top surface of first ILD layer 110 .
- Patterned photoresist 206 and patterned HM layer 208 may be removed to expose first ILD layer 110 .
- patterned photoresist 206 and/or patterned HM layer 208 may be removed prior to the formation of barrier layer 214 .
- Conductive material 216 , patterned photoresist 206 , and patterned HM layer 208 can be removed by chemical mechanical polishing (CMP), dry etching, wet etching, or any other suitable removal technique.
- CMP chemical mechanical polishing
- second etch stop layer 116 is deposited on first ILD layer 110
- second ILD layer 118 is deposited on second etch stop layer 116 and formed over first ILD layer 110 .
- the process of forming second etch stop layer 116 may be nominally the same as the process of forming first etch stop layer 108 .
- Second ILD layer 118 includes the second dielectric.
- the process of forming second ILD layer 118 may be nominally the same as the process of forming first ILD layer 110 such that the material properties (e.g., dielectric constant and hardness) of the second dielectric of second ILD layer 118 are nominally the same as those of the first dielectric of first ILD layer 110 as described herein in detail.
- the process of forming second ILD layer 118 may be different than the process of forming first ILD layer 110 such that the material properties (e.g., dielectric constant and hardness) of the second dielectric of second ILD layer 118 are different from those of the first dielectric of first ILD layer 110 .
- the second dielectric may be different than the first dielectric and have a dielectric constant of at most about 3.3 and a hardness of at least about 3 GPa.
- the hardness of the second dielectric of second ILD layer 118 is less than the hardness of the first dielectric of first ILD layer 110 .
- the second dielectric of second ILD layer 118 may have a hardness less than 3 GPa (which may not be an enhanced hardness dielectric according to embodiments of the present disclosure).
- FIG. 3 illustrates exemplary occurrences of arcing in relation to the pressure and the ratio of RF discharge power and flow rate in the chamber, in accordance with some embodiments.
- each solid dot represents one deposition event in which arcing occurs
- each open dot represents one deposition event in which no arcing occurs.
- a “arcing zone” can be seen in FIG. 3 (represented as the hashed region), while the remaining region is a “non-arcing zone.”
- increasing the deposition pressure and/or decreasing the ratio of RF discharge power and flow rate may move the deposition events out from the arcing zone in FIG. 3 .
- FIG. 4 is a cross-sectional view of an exemplary apparatus 400 for forming an ILD layer, in accordance with some embodiments.
- Apparatus 400 may be used to deposit an enhanced hardness low-k dielectric in an ILD layer, such as first ILD layer 110 and second ILD layer 118 as described herein.
- Apparatus 400 may be a CVD machine (e.g., a PECVD machine), an ALD machine (e.g., a PEALD machine), an electron beam assisted deposition machine, or any other suitable machine for film deposition.
- Apparatus 400 may include a chamber 401 , a gas input area 403 , and a controller 405 .
- Chamber 401 may be capable of maintaining a vacuum, holding substrate 102 (and its overlying layers such as dielectric layer 104 and first etch stop layer 108 ) on a platen 407 , and exhausting gases through exhaust ports 409 . Further, a showerhead 411 is disposed within chamber 401 . showerhead 411 may be connected to gas input area 403 , which feeds gas into showerhead 411 . showerhead 411 may receive multiple gases simultaneously from gas input area 403 through gas pipes 415 . Mechanisms 417 may be in place to structurally support, heat, and rotate substrate 102 . In some embodiments, chamber 401 may be configured to hold multiple work pieces.
- Gas input area 403 may be internal to apparatus 400 , such as bottles of source gas (e.g., precursors and oxygen gas as described herein), alternate gas sources, a valve system connected to an external gas distribution area, or the like. Alternately, gas input area 403 may be external to apparatus 400 . Multiple gases may be received by showerhead 411 , which delivers the gases to chamber 401 .
- source gas e.g., precursors and oxygen gas as described herein
- alternate gas sources e.g., a valve system connected to an external gas distribution area, or the like.
- gas input area 403 may be external to apparatus 400 .
- Multiple gases may be received by showerhead 411 , which delivers the gases to chamber 401 .
- Controller 405 may be any appropriate microprocessor unit, including a computer internal or external to apparatus 400 . Controller 405 may control the gas flow into showerhead 411 through a connection 419 . Further, controller 405 may control the temperature, the rotation of substrate 102 , the vacuum and/or pumping of chamber 401 , and the like, through a connection 421 .
- apparatus 400 is a PECVD machine, a PEALD machine, or any plasma-enhanced deposition machine.
- Apparatus 400 can include an RF source 413 for generating plasma in chamber 401 during the deposition. Controller 405 may further control the power of RF discharge generated by RF source 413 during the deposition.
- controller 405 controls gas input area 403 to introduce the precursor and the oxygen gas (e.g., at the same time) to chamber 401 .
- the precursor may be introduced at a rate of between about 1440 sccm and about 4950 sccm, such as about 2942 sccm, while the oxygen gas may be introduced at a rate of between about 50 sccm and about 60 sccm, such as about 58 sccm.
- controller 405 controls gas input area 403 so that the total flow rate of the precursor and the oxygen gas is between 1500 sccm and 5000 sccm, such as 3000 sccm, and the flow ratio of the precursor and the oxygen gas is between 25 and 100, such as 50.
- controller 405 controls RF source 413 to generate plasma at the RF discharge power of between 200 W and 600 W, such as 400 W.
- FIG. 5 is a flow diagram of an exemplary method 500 of forming a semiconductor device, in accordance with some embodiments. Other operations may be performed between the various operations of method 500 , and are omitted merely for clarity.
- the fabrication process of a semiconductor device having an ILD layer including an enhanced hardness low-k dielectric is not limited to the exemplary method 500 .
- Method 500 starts with operation 502 , where a substrate is provided.
- the substrate may be a doped or undoped bulk silicon substrate or a SOI substrate.
- FEOL and MOL structures such as the active devices, dielectric layer 104 , and contact 106 may be formed over substrate 102 .
- First etch stop layer 108 may be formed over substrate 102 as well.
- the first ILD layer may include a dielectric made of carbon-doped silicon dioxide.
- the dielectric constant of the dielectric is at most about 3.3, and the hardness of the dielectric is at least about 3 GPa, according to some embodiments. In some embodiments, the dielectric constant of the dielectric is between about 2.9 and about 3.2, such as about 3. In some embodiments, the hardness of the dielectric is between about 3 GPa and about 7 GPa, such as about 5 GPa. In some embodiments, the refractive index of the dielectric is at least about 1.42 for light having a wavelength of 633 nm, such as between about 1.42 and about 1.48.
- the density of the dielectric is at least about 1.6 g/cm 3 , such as about 1.6 g/cm 3 and about 1.9 g/cm 3 .
- the first ILD layer may be first ILD layer 110 or second ILD layer 118 in FIG. 1 .
- operation 504 may include two operations for depositing the first ILD layer.
- a precursor and oxygen gas are introduced to a deposition chamber (e.g., chamber 401 ).
- a ratio between the first flow rate of the precursor and the second flow rate of the oxygen gas is at least about 25, and a total flow rate of the first and second flow rates is at most about 5000 sccm. In some embodiments, the ratio is between about 25 and about 100, and the total flow rate is between about 1500 sccm and about 5000 sccm.
- the temperature in the chamber is between about 100° C. and about 500° C.
- controller 405 controls gas input area 403 to introduce the precursor and the oxygen gas at the same time to chamber 401 . Controller 405 may also control the flow ratio and total flow rate as described herein.
- an RF discharge having a power of at most 600 W is provided.
- the power of the RF discharge is between about 200 W and about 600 W.
- controller 405 controls RF source 413 to provide RF discharge at the power as described herein to generate plasma in chamber 401 during the deposition of the enhanced hardness low-k dielectric of the first ILD layer.
- Openings may include via openings and trenches and may be etched through the entire thickness of the first ILD layer or some of the entire thickness of the first ILD layer.
- Method 500 continues with operation 508 , where interconnects are deposited in the openings.
- the pitch of the interconnects may be at most about 40 nm. In some embodiments, the pitch of the interconnects is between about 28 nm and about 39 nm, such as about 28 nm.
- the interconnects may include via 112 and line 114 in FIG. 1 .
- Method 500 continues with operation 510 where a second ILD layer is deposited over the first ILD layer.
- the second ILD layer includes a second dielectric having a dielectric constant different from the dielectric constant of the first dielectric of the first ILD layer and a hardness different from the hardness of the first dielectric of the first ILD layer.
- the second ILD layer includes a second dielectric having a dielectric constant nominally the same as the dielectric constant of the first dielectric of the first ILD layer and a hardness nominally the same as the hardness of the first dielectric of the first ILD layer.
- an enhanced hardness low-k dielectric in ILD layers as disclosed in the present disclosure can reduce or eliminate dielectric layer bending in the openings.
- Via bending is one example of dielectric layer bending in openings, which is the bending of sidewalls of an opening (e.g., a trench) in the ILD layer induced by the via underneath. Via bending can cause the critical dimension (CD) of an interconnect formed in the trench to change, which can be quantified by After Barrier Seed Deposition Inspection (ABSI) CD bias.
- CD critical dimension
- an enhanced hardness low-k dielectric in ILD layers as disclosed herein can cause the ABSI CD bias of interconnects formed in the ILD layers to be less than about 3 nm, such as less than 0.1 nm, less than 0.2 nm, less than 0.3 nm, less than 0.4 nm, less than 0.5 nm, less than 0.6 nm, less than 0.7 nm, less than 0.8 nm, less than 0.9 nm, less than 1 nm, less than 1.5 nm, less than 2 nm, less than 2.5 nm, less than 3 nm, any range bounded on the lower end by any of these values, or within any range defined by any two of these values.
- an ILD layer having an enhanced hardness low-k dielectric is formed.
- the hardness of the low-k dielectric is sufficient to overcome the dielectric layer bending of the openings (e.g., trenches and via holes) of the interconnects (e.g., lines and vias) formed in the ILD layer.
- the low-k ILD layers with enhanced hardness may be formed by a high-carbon deposition process.
- the ratio between the flow rate of the precursor and the flow rate of the oxygen gas introduced into the deposition chamber may be at least about 25.
- the ILD deposition parameters e.g., the RF discharge power and total flow rate, arcing occurred in some plasma enhanced processes can be prevented to avoid damaging the semiconductor devices during the high-carbon deposition process.
- a semiconductor device in some embodiments, includes a substrate and a ILD layer over the substrate.
- the ILD layer includes a dielectric with a dielectric constant of less than about 3.3 and a hardness of at least about 3 GPa.
- the semiconductor device also includes an interconnect formed in the ILD layer.
- a method of forming a semiconductor device includes providing a substrate and depositing an ILD layer over the substrate.
- the ILD layer includes a dielectric with a dielectric constant of less than about 3.3 and a hardness of at least about 3 GPa.
- the method further includes etching an opening in the ILD layer and depositing an interconnect in the opening.
- a method of forming a semiconductor device includes providing a substrate and depositing an ILD layer over the substrate.
- Forming the ILD layer includes introducing a precursor at a first flow rate and an oxygen gas at a second flow rate to the chamber.
- a ratio between the first flow rate and the second flow rate is at least about 25.
- a total flow rate of the first and second flow rates is at most about 5000 sccm.
- Forming the ILD layer further includes providing an RF discharge having a power of at most about 600 W in the chamber.
- the method further includes etching an opening in first ILD layer and depositing an interconnect in the opening.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Plasma & Fusion (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is a divisional of U.S. patent application Ser. No. 15/940,145, filed on Mar. 29, 2018 and titled “Hardened Interlayer Dielectric Layer,” which claims the benefit of U.S. Provisional Patent Application No. 62/564,460, filed on Sep. 28, 2017 and titled “Hardened Interlayer Dielectric Layer,” both of which are incorporated herein by reference in their entireties.
- Semiconductor fabrication technologies can use dielectric materials as insulating layers between circuits and components of circuits (e.g., integrated circuits). For example, dielectric materials can be used between interconnection layers of a multilayer interconnect structure of a semiconductor device. These dielectric materials can be referred to as “interlayer dielectrics” (ILDs), also known as “inter-metal dielectrics (IMDs).” As dimensions decrease in semiconductor device components, the requirement to isolate adjacent features from one another becomes more critical, and more difficult. The design of ILDs is thus critical to meet these challenges.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the common practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of illustration and discussion.
-
FIG. 1 is a cross-sectional view of an exemplary semiconductor device, in accordance with some embodiments. -
FIGS. 2A -2F are cross-sectional views of a partially-fabricated exemplary semiconductor device, in accordance with some embodiments. -
FIG. 3 illustrates exemplary occurrences of arcing in relation to pressure and a ratio of radio frequency (RF) discharge power to flow rate in a chamber, in accordance with some embodiments. -
FIG. 4 is a cross-sectional view of an exemplary apparatus for forming an interlayer dielectric (ILD) layer, in accordance with some embodiments. -
FIG. 5 is a flow diagram of an exemplary method for forming a semiconductor device, in accordance with some embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features are disposed between the first and second features, such that the first and second features are not in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- The term “nominal” as used herein refers to a desired, or target, value of a characteristic or parameter for a component or a process operation, set during the design phase of a product or a process, together with a range of values above and/or below the desired value. The range of values can be due to slight variations in manufacturing processes or tolerances.
- The term “vertical,” as used herein, means nominally perpendicular to the surface of a substrate
- The term “about” as used herein indicates the value of a given quantity that can vary based on a particular technology node associated with the subject semiconductor device. Based on the particular technology node, the term “about” can indicate a value of a given quantity that varies within, for example, 10-30% of the value (e.g., ±10%, ±20%, or ±30% of the value).
- Semiconductor chip fabrication process can be divided into three “modules,” in which each module may include all or some of the following operations: patterning (e.g., photolithography and etching), implantation, metal and dielectric material deposition, wet or dry cleaning, and planarization (e.g., etch-back process or chemical mechanical planarization). The three modules can be categorized as front end of the line (FEOL), middle of the line (MOL)/middle end of the line (MEOL), and back end of the line (BEOL).
- In the FEOL, active devices, such as field effect transistors (FETs), are formed. For example, FEOL includes the formation of source/drain terminals, a gate stack, and spacers on sides of the gate stack. The source/drain terminals can be doped substrate regions formed with an implantation process after the gate stack formation. The gate stack can include a metal gate electrode, which can include two or more metal layers. The gate dielectric can include a high dielectric constant (high-k) material (e.g., greater than 3.9, which is the dielectric constant of silicon dioxide (SiO2)). Metals in the gate electrode can set a work function of the gate, in which the work function can be different between a p-type FET and an n-type FET. The gate dielectric can provide electrical isolation between the metal gate electrode and a channel formed between the source and the drain terminals when the FET is in operation.
- In the MOL, low level interconnects (contacts) are formed and can include two layers of contacts on top of each other. The MOL interconnects can have smaller critical dimensions (CDs; e.g., line width) and can be spaced closer together compared to their BEOL counterparts. A purpose of the MOL contact layers is to electrically connect the FET terminals (e.g., the source/drain and gate electrodes) to higher-level interconnects in BEOL. A first layer of contacts in MOL, known as “trench silicide (TS),” are formed over the source and drain terminals on either side of a gate stack. In the TS configuration, the silicide is formed in the trench after trench formation. The silicide can lower a resistance between source/drain regions and the metal contacts. The gate stack and the first layer of contacts are considered to be on the same “interconnect level.” The second layer of contacts can be formed over the gate electrode and TS. MOL contacts can be embedded in a dielectric material, or a dielectric stack of materials, which ensures their electrical isolation.
- In the BEOL, an ILD layer is deposited over the MOL contacts. As disclosed herein, an “ILD layer” is also known as an “IMD layer.” The formation of high level interconnects in the BEOL can include patterning a hard mask (HM) layer and subsequently etching through the HM layer to form holes and trenches in the ILD layer. The ILD layer can be manufactured using a low-k material. Low-k materials can have a dielectric constant below 3.9, which is the dielectric constant of silicon dioxide. Low-k materials in the BEOL include, for example, fluorine-doped silicon dioxide, carbon-doped silicon dioxide, or porous silicon dioxide. These low-k materials can reduce unwanted parasitic capacitances and minimize resistance-capacitance (RC) delays in the FET. BEOL interconnects can include two types of conductive lines: vertical interconnect access lines (vias) and lateral lines (lines). The vias can run through the ILD layer in a vertical direction and create electrical connections to layers above or below the ILD layer. Lines can be laid in the lateral direction within the ILD layer to connect a variety of components within the same ILD layer. The BEOL can include multiple layers (e.g., up to 9 or more layers) of vias and lines with increasing CDs (e.g., line width) and interconnect pitch. Each layer can align to a previous layer to ensure proper via and line connectivity.
- Miniaturization of semiconductor devices (e.g., dimensional shrinkage in BEOL, such as the reduction of interconnect pitch) can decrease mechanical strength of low-k ILD layers. As a result, dielectric layer bending may occur during interconnect formation due to the weak mechanical strength of the low-k ILD layers. For example, stress introduced by the deposition of a barrier layer may compromise the structure of the low-k ILD layer surrounding a via such that the structure may no longer support the via. Dielectric layer bending can decrease the CDs and cause poor metal gap-fill, thereby reducing yield and reliability of semiconductor devices.
- Various embodiments in accordance with the present disclosure provide mechanisms of forming a low-k ILD layer high with improved hardness to increase the mechanical strength in a semiconductor structure. Various low-k ILD layers can be fabricated for different interconnect pitches in the BEOL. In some embodiments, for interconnect pitches less than 40 nm, a low-k ILD layer with enhanced hardness (e.g., at least 3 GPa) that is sufficient to overcome dielectric layer bending can be employed. In some embodiments, by adjusting the ILD deposition parameters, e.g., the RF discharge power and/or total gas flow rate, arcing occurred in plasma-enhanced processes can be prevented to avoid damaging the semiconductor device when forming hardened ILD layers. As a result, semiconductor structures can be manufactures with lower RC delay, higher breakdown resistance, and more controllable interconnect line structure in a fabrication process that minimizes dielectric layer arcing.
-
FIG. 1 is a cross-sectional view of anexemplary semiconductor device 100, in accordance with some embodiments.Semiconductor device 100 includes asubstrate 102, adielectric layer 104 onsubstrate 102, and acontact 106 in pre-metaldielectric layer 104.Substrate 102 may be a doped or undoped bulk silicon substrate or a silicon-on-insulator (SOI) substrate. The SOI substrate can include a layer of a semiconductor material such as silicon (Si), germanium (Ge), silicon germanium (SiGe), silicon germanium on insulator (SGOI), or combinations thereof. Other substrates that may be used include multi-layered substrates, gradient substrates, or hybrid orientation substrates. - In some embodiments, as part of the FEOL of
semiconductor device 100, active devices (not shown), such as FETs, may be formed in and/or onsubstrate 102. The active devices may also include capacitors, resistors, inductors, or any other devices that can be used to generate the desired structural and functional requirements of the design forsemiconductor device 100. The active devices may be formed using any suitable methods either within or on the surface ofsubstrate 102. - In some embodiments, pre-metal
dielectric layer 104 is disposed onsubstrate 102.Dielectric layer 104 may include a dielectric, such as silicon dioxide, or a dielectric stack, which ensures electrical isolation. As part of the MOL ofsemiconductor device 100, contact 106 is formed indielectric layer 104 to electrically connect the active devices in and/or onsubstrate 102. Contact 106 may include conductive materials, such as tungsten (W). In some embodiments, contact 106 may further include a barrier layer and an adhesion layer (not shown) to prevent diffusion and provide adhesion of the conductive material ofcontact 106 todielectric layer 104. The barrier layer may be made of one or more layers of titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), or any other suitable materials. - In some embodiments, the BEOL of
semiconductor device 100 includes a firstetch stop layer 108, afirst ILD layer 110 on firstetch stop layer 108, interconnects 112, 114 infirst ILD layer 110, a secondetch stop layer 116 onfirst ILD layer 110, and asecond ILD layer 118 on secondetch stop layer 116. Firstetch stop layer 108 may be used to protectsubstrate 102,dielectric layer 104, and contact 106 from damage caused by further processing and provide a control point for further etching processes. In some embodiments, firstetch stop layer 108 may be made of silicon nitride using plasma enhanced chemical vapor deposition (PECVD). Other materials, such as nitride, oxynitride, carbide, boride, combinations thereof, or the like can be used to form firstetch stop layer 108 and alternative techniques of forming firstetch stop layer 108 can be used such as low pressure CVD (LPCVD), physical vapor deposition (PVD), or the like. Firstetch stop layer 108 may have a thickness of between about 50 Å and about 2,000 Å, such as about 200 Å. - In some embodiments,
first ILD layer 110 is disposed on firstetch stop layer 108, and oversubstrate 102.First ILD layer 110 includes a first dielectric having a dielectric constant of less than about 3.3 and a hardness greater than 3 GPa. In some embodiments, the first dielectric has a dielectric constant of about 3 (e.g., 3) and a hardness of about 5 GPa (e.g., 5 GPa). The dielectric constant of the first dielectric is measured by a mercury probe approach. In some embodiments, the dielectric constant of the first dielectric is between about 2.9 and about 3.3 (e.g., between 2.9 and 3.3). In some embodiments, the dielectric constant of the first dielectric is between about 2.9 and about 3.2 (e.g., between 2.9 and 3.2, between 2.9 and 3.1, between 2.9 and 3.0, between 3.0 and 3.2, between 3.0 and 3.1, or between 3.1 and 3.2). The first dielectric can be a low-k dielectric as it has a dielectric constant less than 3.9. The hardness of the first dielectric can be measured by a nanoindenter approach. In some embodiments, the hardness of the first dielectric is between about 3 GPa and about 7 GPa (e.g., between 3 GPa and 7 GPa, between 4 GPa and 7 GPa, between 5 GPa and 7 GPa, between 6 GPa and 7 GPa, between 3 GPa and 6 GPa, between 4 GPa and 6 GPa, between 5 GPa and 6 GPa, between 3 GPa and 5 GPa, between 4 GPa and 5 GPa, or between 3 GPa and 4 GPa). In some embodiments, the first dielectric is considered as an enhanced hardness dielectric as it has a hardness greater than about 3 GPa. - In some embodiments, the first dielectric of
first ILD layer 110 has a refractive index of at least about 1.42 for light having a wavelength of 633 nm. The refractive index of the first dielectric is measured by an ellipsometer approach. In some embodiments, the refractive index of the first dielectric is between about 1.42 and about 1.48 (e.g., between 1.42 and 1.48) for light having a wavelength of 633 nm. In some embodiments, the first dielectric offirst ILD layer 110 has a density of at least 1.6 g/cm3. The density of the first dielectric is measured by an X-ray reflectometry approach. In some embodiments, the density of the first dielectric is between about 1.6 g/cm3 and about 1.9 g/cm3 (e.g., between 1.6 g/cm3 and 1.9 g/cm3). The first dielectric offirst ILD layer 110 may be made of, for example, fluorine-doped silicon dioxide, carbon-doped silicon dioxide, porous silicon dioxide, porous carbon-doped silicon dioxide, spin-on organic polymeric dielectrics, spin-on silicon based polymeric dielectrics, or the like. - In some embodiments, a plurality of interconnects, including a via 112 and a
line 114, are formed infirst ILD layer 110. Via 112 may be formed infirst ILD layer 110 and firstetch stop layer 108 to electrically connectcontact 106 indielectric layer 104 to form a multilayer interconnect structure insemiconductor device 100.Line 114 may be formed infirst ILD layer 110. Via 112 andline 114 may include conductive materials, such as copper (Cu). In some embodiments, via 112 andline 114 may further include barrier layers and/or adhesion layers (not shown) to prevent diffusion and provide adhesion of the conductive materials of via 112 andline 114 to the first dielectric offirst ILD layer 110. The barrier layer may be made of one or more layers of titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), or any other suitable materials. - In some embodiments, a pitch of the plurality of interconnects (e.g., via 112 and line 114) in
first ILD layer 110 is less than about 40 nm (e.g., less than 40 nm, between 1 nm and 40 nm, between 5 nm and 40 nm, between 10 nm and 40 nm, between 15 nm and 40 nm, between 20 nm and 40 nm, between 25 nm and 40 nm, or between 30 nm and 40 nm). In some embodiments, the pitch of the plurality of interconnects infirst ILD layer 110 is between about 28 nm and about 39 nm (e.g., between 28 nm and 39 nm). In some embodiments, the pitch of the plurality of interconnects infirst ILD layer 110 is about 28 nm (e.g., 28 nm), about 20 nm (e.g., 20 nm), about 16 nm (e.g., 16 nm), about 12 nm (e.g., 12 nm), about 10 nm (e.g., 10 nm), about 7 nm (e.g., 7 nm), about 5 nm (e.g., 5 nm), or about 3 nm (e.g., 3 nm). It is to be appreciated that the occurrence of dielectric layer bending may relate to the interconnect pitch since smaller interconnect pitches may require a higher dielectric hardness to support the interconnect openings prior to gap-fill. Thus, the hardness (and the dielectric constant in some embodiments) of the first dielectric offirst ILD layer 110 may vary depending on the pitch of the interconnects infirst ILD layer 110. In some embodiments, the first dielectric having a hardness of at least about 3 GPa can reduce dielectric layer bending for interconnects having a pitch of about 40 nm. In some embodiments, when the pitch of the interconnects infirst ILD layer 110 is between 28 nm and 39 nm, the spacing of the first dielectric infirst ILD layer 110 is between 14 nm and 20 nm, and the aspect ratio of the first dielectric infirst ILD layer 110 is 3.8. Further, in some embodiments, the dielectric constant of the first dielectric is between 2.9 and 3.2, and the hardness of the first dielectric is between 3 GPa and 7 GPa. - In some embodiments, second
etch stop layer 116 is formed onfirst ILD layer 110 to protectfirst ILD layer 110 and via 112 andline 114 from damage caused by further processing and provide for a control point for further etching processes. In some embodiments, secondetch stop layer 116 may be made of silicon nitride, oxynitride, carbide, boride, combinations thereof, or the like. Secondetch stop layer 116 may have a thickness of between about 50 Å and about 2,000 Å, such as about 200 Å. - In some embodiments,
second ILD layer 118 is disposed on secondetch stop layer 116. Similar tofirst ILD layer 110,second ILD layer 118 may include an enhanced hardness, low-k dielectric as described herein with respect to the first dielectric. The material properties of second dielectric insecond ILD layer 118 may be nominally the same as the material properties of first dielectric infirst ILD layer 110, according to some embodiments. For example, the dielectric constant and hardness of the first and second dielectrics in first and second ILD layers 110 and 118, respectively, may be nominally the same. - In some embodiments, the material properties of second dielectric in
second ILD layer 118 may be different than the material properties of first dielectric infirst ILD layer 110, according to some embodiments For example, the pitches of the interconnects in first and second ILD layers 110 and 118 can be different since first and second ILD layers 110 and 118 are in different vertical levels ofsemiconductor device 100. The pitch of the interconnects (not shown) insecond ILD layer 118 can be larger than the pitch of the interconnects infirst ILD layer 110. Thus, the hardness of the second dielectric in second ILD layers 118 may be smaller than the hardness of the first dielectric infirst ILD layer 110. In another example, the dielectric constants of the first and second dielectrics in first and second ILD layers 110 and 118 may be different, and/or the hardnesses of the first and second dielectrics in first and second ILD layers 110, 118 may be different. -
FIGS. 2A-2F are cross-sectional views of a partially-fabricatedexemplary semiconductor device 200, in accordance with some embodiments. InFIG. 2A , a partially-fabricatedsemiconductor device 200 includes firstetch stop layer 108 andfirst ILD layer 110 over a substrate (not shown). A photolithography operation and a series of etching operations can be performed to form openings for interconnects in firstetch stop layer 108 andfirst ILD layer 110. AnHM layer 202 is deposited onfirst ILD layer 110, followed byphotoresist 204 coated onHM layer 202.HM layer 202 may include a metal film, such as but not limited to, chrome (Cr) or titanium nitride (TiN). - As described herein with respect to
FIG. 1 ,first ILD layer 110 includes the first dielectric having a dielectric constant of at most about 3.3 and a hardness of at least about 3 GPa, according to some embodiments. The first dielectric may be formed by a film deposition process, such as a CVD process, using precursor and oxygen (O2) gas. The precursor includes, for example, tetra-ethyl-ortho-silicate (TEOS), methyldiethoxy silane (DEMS), silanes, alkylsilanes (e.g., trimethylsilane and tetramethylsilane), alkoxysilanes (e.g., methyltriethoxysilane (MTEOS), methyltrimethoxysilane (MTMOS), methyldimethoxysilane (MDMOS), trimethylmethoxysilane (TMMOS) and dimethyldimethoxysilane (DMDMOS)), linear siloxanes and cyclic siloxanes (e.g., octamethylcyclotetrasiloxane (OMCTS) and tetramethylcyclotetrasiloxane (TMCTS)), or any combination thereof. In some embodiments, CxHy is incorporated within precursor (e.g., TEOS), or CxHy is added by separate precursor (e.g., C3H8 or atom-transfer radical-polymerization (ATRP)) during the CVD process. In one example, the precursor includes trimethylsilane (3MS)/tetramethysilane (4MS) (Si—(CxHy)z; x=1˜10, y=2˜30, z=1˜4 or O embedded). In another example, the precursor includes Si—O embedded TEOS/mDEOS. In still another example, the precursor includes Si—C—Si embedded bis(triethoxysilyl)ethane (BTSE). In some embodiments, porogen is not used in the CVD process. In some embodiments, a PECVD process is used to deposit the first dielectric to increase the deposition rate of the CVD process. It is to be appreciated that the film deposition process for forming the first dielectric can be any other suitable process such as, for example, atomic layer deposition (ALD), plasma-enhanced ALD (PEALD), electron beam assisted deposition, molecular beam epitaxy (MBE), high density plasma CVD (HDPCVD), metal organic CVD (MOCVD), remote plasma CVD (RPCVD), plating, and/or combinations thereof. - In some embodiments, the first dielectric of
first ILD layer 110 is deposited using PECVD. The temperature in the PECVD chamber during deposition may be between about 100° C. and about 500° C. (e.g., between 100° C. and 500° C.). To control the hardness of the first dielectric to be at least 3, in the PECVD chamber, the ratio (flow ratio) of the first flow rate of the precursor and the second flow rate of the oxygen gas is at least about 25 (e.g., 25). In some embodiments, the flow ratio is between about 25 and about 100 (e.g., between 25 and 100, 35 and 100, 45 and 100, 55 and 100, 65 and 100, 75 and 100, 85 and 100, 95 and 100, 25 and 90, 35 and 90, 45 and 90, 55 and 90, 65 and 90, 75 and 90, 85 and 90, 25 and 80, 35 and 80, 45 and 80, 55 and 80, 65 and 80, 75 and 80, 25 and 70, 35 and 70, 45 and 70, 55 and 70, 65 and 70, 25 and 60, 35 and 60, 45 and 60, 55 and 60, 25 and 50, 35 and 50, 45 and 50, 25 and 40, 35 and 40, or 25 and 30). In some embodiments, the gas ratio is about 50 (e.g., 50). - In some embodiments, increasing the flow ratio (e.g., above 25) may increase the occurrence of arcing occurred during the PECVD process. In some embodiments, to decrease the occurrence of arcing in depositing the first dielectric of
first ILD layer 110, the power of the RF discharge is at most about 600 W. In some embodiments, the RF discharge power is between about 200 W and about 600 W (e.g., between 200 W and 600 W, 300 W and 600 W, 400 W and 600W, 500 W and 600 W, 200 W and 500 W, 300 W and 500 W, 400 W and 500 W, 200 W and 400 W, 300 W and 400 W, or 200 W and 300 W). In some embodiments, to decrease the occurrence of arcing in depositing the first dielectric offirst ILD layer 110, the total flow rate of the first flow rate of the precursor and the second flow rate of the oxygen gas is at most about 5000 sccm. In some embodiments, the total flow rate is between about 1500 sccm and about 5000 sccm (e.g., between 1500 sccm and 5000 sccm, 2500 sccm and 5000 sccm, 3500 sccm and 5000 sccm, 4500 sccm and 5000 sccm, 1500 sccm and 4000 sccm, 2500 sccm and 4000 sccm, 3500 sccm and 4000 sccm, 1500 sccm and 3000 sccm, 2500 sccm and 3000 sccm, or 1500 sccm and 2000 sccm). - In some embodiments, ultraviolet (LTV) curing is performed with UV wavelength at 150 nm to 400 nm, with a pressure of 1 Torr to 50 Torr, with a temperature of 100° C. to 500° C., and with an environment of helium (He), argon (Ar), nitrogen (N2), and/or hydrogen (H2) gases. In some embodiments, after depositing the first dielectric, a thermal treatment and a plasma treatment are also performed at a temperature between 100° C. and 500° C. and in an environment of helium (He), argon (Ar), nitrogen (N2), hydrogen (H2), carbon monoxide (CO), carbon dioxide (CO2), and/or nitrous oxide (N2O) gases. In some embodiments, after depositing the first dielectric, an electron beam treatment is performed at a temperature of 100° C. to 500° C., with a pressure of 0.01 mTorr to 100 mTorr, and in an environment of helium (He), argon (Ar), nitrogen (N2), hydrogen (H2), carbon monoxide (CO), carbon dioxide (CO2), and/or nitrous oxide (N2O) gases.
- In
FIG. 2B ,photoresist 204 is photo-exposed and patterned overHM layer 202 to form apatterned photoresist 206.Patterned photoresist 206 can be used to expose areas of partially-fabricatedsemiconductor device 200 where interconnects will be formed and to protect other areas where interconnects should not be formed. The photolithography mask for makingpatterned photoresist 206 may have a pitch that is nominally the same as the pitch of the interconnects to be formed infirst ILD layer 110 of partially-fabricatedsemiconductor device 200. That is, in some embodiments, the pitch of the interconnects to be formed infirst ILD layer 110 of partially-fabricatedsemiconductor device 200 may be defined by the pitch of patternedphotoresist 206. - In
FIG. 2C ,HM layer 202 is etched using patternedphotoresist 206 as the mask to form apatterned HM layer 208. The exposed areas ofHM layer 202 that are not covered by patternedphotoresist 206 are removed by a wet etching or a dry etching process, leaving the areas ofHM layer 202 that are covered by patternedphotoresist 206 remain inpatterned HM layer 208. The etching processes can be performed using dry etching processes, such as reactive ion etch (RIE) or other suitable processes. In some embodiments, the etching processes can be formed using wet chemical etching process. - Another etching process using patterned
HM layer 208 as the mask removes exposed areas offirst ILD layer 110 and firstetch stop layer 108 to form a viahole 210 that stops on underlying contact (not shown). The etching process also removes the exposed areas offirst ILD layer 110 to form atrench 212 that stops infirst ILD layer 110. In some embodiments, the etching process has high selectivity forfirst ILD layer 110 and firstetch stop layer 108. In some embodiments, the etching process automatically stops after a predetermined amount of time, for example, for formingtrench 212. An etching process which is terminated after a predetermined amount of time is referred to as a “timed etch.” An “end-pointed” etching process is a process that automatically stops when the layer directly underneath the etched layer is detected, for example, for forming viahole 210. End-point detection is possible because firstetch stop layer 108 and the underlying layer contact are made of different materials. Consequently, firstetch stop layer 108 and the underlying layer can have different etch rates for a given etching chemical substance. Since the etching process can be used to etch different materials (e.g.,first ILD layer 110 and first etch stop layer 108), different etching chemical substances may be required. An exemplary etching chemical substance can include a combination of hydrobromic acid (HBr), helium (He), oxygen (O2) and chlorine (Cl2). In addition to the etching chemical substance, other etching process parameters can be adjusted, such as flow rate, temperature, and pressure. These parameters can be used to control the etch rate, etch profile, uniformity, etc. - In
FIG. 2D , a gap-fill process is performed to fill viahole 210 andtrench 212 withconductive material 216. Prior to a deposition ofconductive material 216, abarrier layer 214 is first deposited to cover the field regions of partially-fabricatedsemiconductor device 200, the sidewalls of viahole 210 andtrench 212, and the bottom surface oftrench 212.Barrier layer 214 may be made of one or more layers of titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), or any other suitable materials by CVD and/or PVD.Conductive material 216, such as copper (Cu), cobalt (Co), aluminum (Al), graphene, or any other suitable conductive material, may be deposited overbarrier layer 214.Conductive material 216 may be deposited by CVD, PVD, an electroplating process, an electroless process, or any other suitable deposition process. Depending on the material ofconductive material 216, a seed layer (now shown) may be deposited overbarrier layer 214 prior to the deposition ofconductive material 216. - In
FIG. 2E ,conductive material 216 is removed to a depth that reaches or approximately reaches the top surface offirst ILD layer 110.Patterned photoresist 206 and patternedHM layer 208 may be removed to exposefirst ILD layer 110. In some embodiments, patternedphotoresist 206 and/or patternedHM layer 208 may be removed prior to the formation ofbarrier layer 214.Conductive material 216, patternedphotoresist 206, and patternedHM layer 208 can be removed by chemical mechanical polishing (CMP), dry etching, wet etching, or any other suitable removal technique. - In
FIG. 2F , secondetch stop layer 116 is deposited onfirst ILD layer 110, andsecond ILD layer 118 is deposited on secondetch stop layer 116 and formed overfirst ILD layer 110. The process of forming secondetch stop layer 116 may be nominally the same as the process of forming firstetch stop layer 108.Second ILD layer 118 includes the second dielectric. In some embodiments, the process of formingsecond ILD layer 118 may be nominally the same as the process of formingfirst ILD layer 110 such that the material properties (e.g., dielectric constant and hardness) of the second dielectric ofsecond ILD layer 118 are nominally the same as those of the first dielectric offirst ILD layer 110 as described herein in detail. - In some embodiments, depending on the pitch of the interconnects to be formed in
second ILD layer 118, the process of formingsecond ILD layer 118 may be different than the process of formingfirst ILD layer 110 such that the material properties (e.g., dielectric constant and hardness) of the second dielectric ofsecond ILD layer 118 are different from those of the first dielectric offirst ILD layer 110. For example, the second dielectric may be different than the first dielectric and have a dielectric constant of at most about 3.3 and a hardness of at least about 3 GPa. In some embodiments, the hardness of the second dielectric ofsecond ILD layer 118 is less than the hardness of the first dielectric offirst ILD layer 110. In some embodiments, the second dielectric ofsecond ILD layer 118 may have a hardness less than 3 GPa (which may not be an enhanced hardness dielectric according to embodiments of the present disclosure). -
FIG. 3 illustrates exemplary occurrences of arcing in relation to the pressure and the ratio of RF discharge power and flow rate in the chamber, in accordance with some embodiments. InFIG. 3 , each solid dot represents one deposition event in which arcing occurs, and each open dot represents one deposition event in which no arcing occurs. A “arcing zone” can be seen inFIG. 3 (represented as the hashed region), while the remaining region is a “non-arcing zone.” In some embodiments, increasing the deposition pressure and/or decreasing the ratio of RF discharge power and flow rate may move the deposition events out from the arcing zone inFIG. 3 . -
FIG. 4 is a cross-sectional view of anexemplary apparatus 400 for forming an ILD layer, in accordance with some embodiments.Apparatus 400 may be used to deposit an enhanced hardness low-k dielectric in an ILD layer, such asfirst ILD layer 110 andsecond ILD layer 118 as described herein.Apparatus 400 may be a CVD machine (e.g., a PECVD machine), an ALD machine (e.g., a PEALD machine), an electron beam assisted deposition machine, or any other suitable machine for film deposition.Apparatus 400 may include achamber 401, agas input area 403, and acontroller 405.Chamber 401 may be capable of maintaining a vacuum, holding substrate 102 (and its overlying layers such asdielectric layer 104 and first etch stop layer 108) on aplaten 407, and exhausting gases throughexhaust ports 409. Further, a showerhead 411 is disposed withinchamber 401. Showerhead 411 may be connected togas input area 403, which feeds gas into showerhead 411. Showerhead 411 may receive multiple gases simultaneously fromgas input area 403 throughgas pipes 415.Mechanisms 417 may be in place to structurally support, heat, and rotatesubstrate 102. In some embodiments,chamber 401 may be configured to hold multiple work pieces. -
Gas input area 403 may be internal toapparatus 400, such as bottles of source gas (e.g., precursors and oxygen gas as described herein), alternate gas sources, a valve system connected to an external gas distribution area, or the like. Alternately,gas input area 403 may be external toapparatus 400. Multiple gases may be received by showerhead 411, which delivers the gases tochamber 401. -
Controller 405 may be any appropriate microprocessor unit, including a computer internal or external toapparatus 400.Controller 405 may control the gas flow into showerhead 411 through a connection 419. Further,controller 405 may control the temperature, the rotation ofsubstrate 102, the vacuum and/or pumping ofchamber 401, and the like, through aconnection 421. - In some embodiments,
apparatus 400 is a PECVD machine, a PEALD machine, or any plasma-enhanced deposition machine.Apparatus 400 can include anRF source 413 for generating plasma inchamber 401 during the deposition.Controller 405 may further control the power of RF discharge generated byRF source 413 during the deposition. - In some embodiments,
controller 405 controlsgas input area 403 to introduce the precursor and the oxygen gas (e.g., at the same time) tochamber 401. For example, the precursor may be introduced at a rate of between about 1440 sccm and about 4950 sccm, such as about 2942 sccm, while the oxygen gas may be introduced at a rate of between about 50 sccm and about 60 sccm, such as about 58 sccm. In some embodiments,controller 405 controlsgas input area 403 so that the total flow rate of the precursor and the oxygen gas is between 1500 sccm and 5000 sccm, such as 3000 sccm, and the flow ratio of the precursor and the oxygen gas is between 25 and 100, such as 50. In some embodiments,controller 405controls RF source 413 to generate plasma at the RF discharge power of between 200 W and 600 W, such as 400 W. -
FIG. 5 is a flow diagram of anexemplary method 500 of forming a semiconductor device, in accordance with some embodiments. Other operations may be performed between the various operations ofmethod 500, and are omitted merely for clarity. The fabrication process of a semiconductor device having an ILD layer including an enhanced hardness low-k dielectric is not limited to theexemplary method 500. -
Method 500 starts withoperation 502, where a substrate is provided. The substrate may be a doped or undoped bulk silicon substrate or a SOI substrate. For example, as shown inFIG. 1 , FEOL and MOL structures, such as the active devices,dielectric layer 104, and contact 106 may be formed oversubstrate 102. Firstetch stop layer 108 may be formed oversubstrate 102 as well. -
Method 500 continues withoperation 504, where a first ILD layer is deposited over the substrate. The first ILD layer may include a dielectric made of carbon-doped silicon dioxide. The dielectric constant of the dielectric is at most about 3.3, and the hardness of the dielectric is at least about 3 GPa, according to some embodiments. In some embodiments, the dielectric constant of the dielectric is between about 2.9 and about 3.2, such as about 3. In some embodiments, the hardness of the dielectric is between about 3 GPa and about 7 GPa, such as about 5 GPa. In some embodiments, the refractive index of the dielectric is at least about 1.42 for light having a wavelength of 633 nm, such as between about 1.42 and about 1.48. In some embodiments, the density of the dielectric is at least about 1.6 g/cm3, such as about 1.6 g/cm3 and about 1.9 g/cm3. For example, the first ILD layer may befirst ILD layer 110 orsecond ILD layer 118 inFIG. 1 . - In some embodiments,
operation 504 may include two operations for depositing the first ILD layer. First, a precursor and oxygen gas are introduced to a deposition chamber (e.g., chamber 401). A ratio between the first flow rate of the precursor and the second flow rate of the oxygen gas is at least about 25, and a total flow rate of the first and second flow rates is at most about 5000 sccm. In some embodiments, the ratio is between about 25 and about 100, and the total flow rate is between about 1500 sccm and about 5000 sccm. The temperature in the chamber is between about 100° C. and about 500° C. For example, as shown inFIG. 4 ,controller 405 controlsgas input area 403 to introduce the precursor and the oxygen gas at the same time tochamber 401.Controller 405 may also control the flow ratio and total flow rate as described herein. - Second, an RF discharge having a power of at most 600 W is provided. In some embodiments, the power of the RF discharge is between about 200 W and about 600 W. For example, as shown in
FIG. 4 ,controller 405controls RF source 413 to provide RF discharge at the power as described herein to generate plasma inchamber 401 during the deposition of the enhanced hardness low-k dielectric of the first ILD layer. By controlling the total flow rate and/or the RF discharge power as described herein, the chance of arcing occurred during operations in method 600 can be reduced or eliminated. -
Method 500 continues withoperation 506, where opening are etched in the first ILD layer. Openings may include via openings and trenches and may be etched through the entire thickness of the first ILD layer or some of the entire thickness of the first ILD layer. -
Method 500 continues withoperation 508, where interconnects are deposited in the openings. The pitch of the interconnects may be at most about 40 nm. In some embodiments, the pitch of the interconnects is between about 28 nm and about 39 nm, such as about 28 nm. For example, the interconnects may include via 112 andline 114 inFIG. 1 . -
Method 500 continues withoperation 510 where a second ILD layer is deposited over the first ILD layer. In some embodiments, the second ILD layer includes a second dielectric having a dielectric constant different from the dielectric constant of the first dielectric of the first ILD layer and a hardness different from the hardness of the first dielectric of the first ILD layer. In some embodiments, the second ILD layer includes a second dielectric having a dielectric constant nominally the same as the dielectric constant of the first dielectric of the first ILD layer and a hardness nominally the same as the hardness of the first dielectric of the first ILD layer. - According to some embodiments, an enhanced hardness low-k dielectric in ILD layers as disclosed in the present disclosure can reduce or eliminate dielectric layer bending in the openings. Via bending is one example of dielectric layer bending in openings, which is the bending of sidewalls of an opening (e.g., a trench) in the ILD layer induced by the via underneath. Via bending can cause the critical dimension (CD) of an interconnect formed in the trench to change, which can be quantified by After Barrier Seed Deposition Inspection (ABSI) CD bias. In some embodiments, an enhanced hardness low-k dielectric in ILD layers as disclosed herein can cause the ABSI CD bias of interconnects formed in the ILD layers to be less than about 3 nm, such as less than 0.1 nm, less than 0.2 nm, less than 0.3 nm, less than 0.4 nm, less than 0.5 nm, less than 0.6 nm, less than 0.7 nm, less than 0.8 nm, less than 0.9 nm, less than 1 nm, less than 1.5 nm, less than 2 nm, less than 2.5 nm, less than 3 nm, any range bounded on the lower end by any of these values, or within any range defined by any two of these values.
- Various embodiments in accordance with the present disclosure provide mechanisms of forming an enhanced hardness low-k dielectric in ILD layers to increase the mechanical strength in a semiconductor structure. In some embodiments, an ILD layer having an enhanced hardness low-k dielectric is formed. The hardness of the low-k dielectric is sufficient to overcome the dielectric layer bending of the openings (e.g., trenches and via holes) of the interconnects (e.g., lines and vias) formed in the ILD layer. In some embodiments, the low-k ILD layers with enhanced hardness may be formed by a high-carbon deposition process. For example, the ratio between the flow rate of the precursor and the flow rate of the oxygen gas introduced into the deposition chamber may be at least about 25. In some embodiments, by adjusting the ILD deposition parameters, e.g., the RF discharge power and total flow rate, arcing occurred in some plasma enhanced processes can be prevented to avoid damaging the semiconductor devices during the high-carbon deposition process.
- In some embodiments, a semiconductor device includes a substrate and a ILD layer over the substrate. The ILD layer includes a dielectric with a dielectric constant of less than about 3.3 and a hardness of at least about 3 GPa. The semiconductor device also includes an interconnect formed in the ILD layer.
- In some embodiments, a method of forming a semiconductor device includes providing a substrate and depositing an ILD layer over the substrate. The ILD layer includes a dielectric with a dielectric constant of less than about 3.3 and a hardness of at least about 3 GPa. The method further includes etching an opening in the ILD layer and depositing an interconnect in the opening.
- In some embodiments, a method of forming a semiconductor device includes providing a substrate and depositing an ILD layer over the substrate. Forming the ILD layer includes introducing a precursor at a first flow rate and an oxygen gas at a second flow rate to the chamber. A ratio between the first flow rate and the second flow rate is at least about 25. A total flow rate of the first and second flow rates is at most about 5000 sccm. Forming the ILD layer further includes providing an RF discharge having a power of at most about 600 W in the chamber. The method further includes etching an opening in first ILD layer and depositing an interconnect in the opening.
- It is to be appreciated that the Detailed Description section, and not the Abstract of the Disclosure, is intended to be used to interpret the claims. The Abstract of the Disclosure section may set forth one or more but not all exemplary embodiments contemplated and thus, are not intended to be limiting to the subjoined claims.
- The foregoing disclosure outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art will appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art will also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the subjoined claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/875,206 US20220367380A1 (en) | 2017-09-28 | 2022-07-27 | Hardened interlayer dielectric layer |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201762564460P | 2017-09-28 | 2017-09-28 | |
US15/940,145 US12087692B2 (en) | 2017-09-28 | 2018-03-29 | Hardened interlayer dielectric layer |
US17/875,206 US20220367380A1 (en) | 2017-09-28 | 2022-07-27 | Hardened interlayer dielectric layer |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/940,145 Division US12087692B2 (en) | 2017-09-28 | 2018-03-29 | Hardened interlayer dielectric layer |
Publications (1)
Publication Number | Publication Date |
---|---|
US20220367380A1 true US20220367380A1 (en) | 2022-11-17 |
Family
ID=65807811
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/940,145 Active 2038-07-16 US12087692B2 (en) | 2017-09-28 | 2018-03-29 | Hardened interlayer dielectric layer |
US17/875,206 Pending US20220367380A1 (en) | 2017-09-28 | 2022-07-27 | Hardened interlayer dielectric layer |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/940,145 Active 2038-07-16 US12087692B2 (en) | 2017-09-28 | 2018-03-29 | Hardened interlayer dielectric layer |
Country Status (3)
Country | Link |
---|---|
US (2) | US12087692B2 (en) |
CN (1) | CN109585417A (en) |
TW (1) | TW201916368A (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US12087692B2 (en) | 2017-09-28 | 2024-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hardened interlayer dielectric layer |
US11482552B2 (en) * | 2019-11-15 | 2022-10-25 | Vanguard International Semiconductor Corporation | Semiconductor devices and methods for forming the same |
US20220392832A1 (en) * | 2021-06-06 | 2022-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structures and methods of forming the same |
US20230066891A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure having verticle conductive graphene and method for forming the same |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040087133A1 (en) * | 2002-10-31 | 2004-05-06 | Asm Japan K.K. | Method for manufacturing semiconductor device having porous structure with air-gaps |
US20050124151A1 (en) * | 2003-12-04 | 2005-06-09 | Taiwan Semiconductor Manufacturing Co. | Novel method to deposit carbon doped SiO2 films with improved film quality |
US20070205516A1 (en) * | 2006-03-01 | 2007-09-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low-k dielectric layer, semiconductor device, and method for fabricating the same |
US20100227470A1 (en) * | 2009-03-05 | 2010-09-09 | Renesas Technology Corp. | Manufacturing Method of Semiconductor Integrated Circuit Device |
US8173537B1 (en) * | 2007-03-29 | 2012-05-08 | Novellus Systems, Inc. | Methods for reducing UV and dielectric diffusion barrier interaction |
US20150179579A1 (en) * | 2013-12-20 | 2015-06-25 | Christopher J. Jezewski | Cobalt based interconnects and methods of fabrication thereof |
US20150255330A1 (en) * | 2014-03-04 | 2015-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier-seed tool for fine-pitched metal interconnects |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4338495B2 (en) * | 2002-10-30 | 2009-10-07 | 富士通マイクロエレクトロニクス株式会社 | Silicon oxycarbide, semiconductor device, and method of manufacturing semiconductor device |
US20070278682A1 (en) | 2006-05-31 | 2007-12-06 | Chung-Chi Ko | Self-assembled mono-layer liner for cu/porous low-k interconnections |
US7626245B2 (en) | 2008-01-02 | 2009-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Extreme low-k dielectric film scheme for advanced interconnect |
KR20130043096A (en) * | 2010-02-25 | 2013-04-29 | 어플라이드 머티어리얼스, 인코포레이티드 | Ultra low dielectric materials using hybrid precursors containing silicon with organic functional groups by plasma-enhanced chemical vapor deposition |
US8405192B2 (en) | 2010-09-29 | 2013-03-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Low dielectric constant material |
US9117882B2 (en) * | 2011-06-10 | 2015-08-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-hierarchical metal layers for integrated circuits |
US20150027189A1 (en) | 2013-07-25 | 2015-01-29 | Sungwoo Hitech Co., Ltd. | Flexible roll forming method |
US9275657B1 (en) * | 2013-08-14 | 2016-03-01 | Western Digital (Fremont), Llc | Process for making PMR writer with non-conformal side gaps |
JP6282474B2 (en) * | 2014-01-31 | 2018-02-21 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
US9425150B2 (en) * | 2014-02-13 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-via interconnect structure and method of manufacture |
US9443723B2 (en) * | 2014-07-08 | 2016-09-13 | GlobalFoundries, Inc. | Integrated circuits with an insultating layer and methods for producing such integrated circuits |
US9679850B2 (en) * | 2015-10-30 | 2017-06-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Method of fabricating semiconductor structure |
US10249489B2 (en) * | 2016-11-02 | 2019-04-02 | Versum Materials Us, Llc | Use of silyl bridged alkyl compounds for dense OSG films |
US12087692B2 (en) | 2017-09-28 | 2024-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hardened interlayer dielectric layer |
US20190363048A1 (en) * | 2018-05-22 | 2019-11-28 | Lam Research Corporation | Via prefill in a fully aligned via |
EP3997729A4 (en) * | 2019-08-16 | 2023-07-12 | Versum Materials US, LLC | Silicon compounds and methods for depositing films using same |
-
2018
- 2018-03-29 US US15/940,145 patent/US12087692B2/en active Active
- 2018-09-17 TW TW107132621A patent/TW201916368A/en unknown
- 2018-09-18 CN CN201811087115.3A patent/CN109585417A/en active Pending
-
2022
- 2022-07-27 US US17/875,206 patent/US20220367380A1/en active Pending
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040087133A1 (en) * | 2002-10-31 | 2004-05-06 | Asm Japan K.K. | Method for manufacturing semiconductor device having porous structure with air-gaps |
US20050124151A1 (en) * | 2003-12-04 | 2005-06-09 | Taiwan Semiconductor Manufacturing Co. | Novel method to deposit carbon doped SiO2 films with improved film quality |
US20070205516A1 (en) * | 2006-03-01 | 2007-09-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low-k dielectric layer, semiconductor device, and method for fabricating the same |
US8173537B1 (en) * | 2007-03-29 | 2012-05-08 | Novellus Systems, Inc. | Methods for reducing UV and dielectric diffusion barrier interaction |
US20100227470A1 (en) * | 2009-03-05 | 2010-09-09 | Renesas Technology Corp. | Manufacturing Method of Semiconductor Integrated Circuit Device |
US20150179579A1 (en) * | 2013-12-20 | 2015-06-25 | Christopher J. Jezewski | Cobalt based interconnects and methods of fabrication thereof |
US20150255330A1 (en) * | 2014-03-04 | 2015-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier-seed tool for fine-pitched metal interconnects |
Also Published As
Publication number | Publication date |
---|---|
TW201916368A (en) | 2019-04-16 |
CN109585417A (en) | 2019-04-05 |
US20190096820A1 (en) | 2019-03-28 |
US12087692B2 (en) | 2024-09-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11658062B2 (en) | Air gap spacer formation for nano-scale semiconductor devices | |
US20220367380A1 (en) | Hardened interlayer dielectric layer | |
US12080547B2 (en) | Interconnect system with improved low-K dielectrics | |
TWI552226B (en) | Hybrid manganese and manganese nitride barriers for back-end-of-line metallization and methods for fabricating the same | |
US9536733B2 (en) | Hydrogen-free silicon-based deposited dielectric films for nano device fabrication | |
US20090093100A1 (en) | Method for forming an air gap in multilevel interconnect structure | |
KR20190062135A (en) | Low-k dielectric and processes for forming same | |
US11164776B2 (en) | Metallic interconnect structure | |
US11658064B2 (en) | Interconnect structure with dielectric cap layer and etch stop layer stack | |
US11961803B2 (en) | Semiconductor structure having high breakdown voltage etch-stop layer | |
US9564383B2 (en) | Low-K dielectric layer and porogen | |
KR20220166338A (en) | Dielectric Material Filling and Processing Methods | |
US20050140029A1 (en) | Heterogeneous low k dielectric | |
US9502232B2 (en) | Inhibiting diffusion of elements between material layers of a layered circuit structure | |
KR102723772B1 (en) | Interconnect structure with dielectric cap layer and etch stop layer stack | |
US20240363336A1 (en) | Interconnect system with improved low-k dielectrics |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |