US20220336532A1 - Method to produce 3d semiconductor devices and structures with memory - Google Patents
Method to produce 3d semiconductor devices and structures with memory Download PDFInfo
- Publication number
- US20220336532A1 US20220336532A1 US17/850,840 US202217850840A US2022336532A1 US 20220336532 A1 US20220336532 A1 US 20220336532A1 US 202217850840 A US202217850840 A US 202217850840A US 2022336532 A1 US2022336532 A1 US 2022336532A1
- Authority
- US
- United States
- Prior art keywords
- level
- transistors
- single crystal
- memory cells
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 title claims abstract description 164
- 239000004065 semiconductor Substances 0.000 title claims abstract description 31
- 238000000034 method Methods 0.000 title claims description 155
- 239000013078 crystal Substances 0.000 claims abstract description 147
- 238000012545 processing Methods 0.000 claims abstract description 49
- 229910052751 metal Inorganic materials 0.000 claims abstract description 25
- 239000002184 metal Substances 0.000 claims abstract description 25
- 238000004519 manufacturing process Methods 0.000 claims abstract description 22
- 238000000151 deposition Methods 0.000 claims abstract description 12
- 230000008569 process Effects 0.000 claims description 73
- 238000001459 lithography Methods 0.000 claims description 20
- 238000000231 atomic layer deposition Methods 0.000 claims description 16
- 239000010410 layer Substances 0.000 description 273
- 235000012431 wafers Nutrition 0.000 description 95
- 239000010703 silicon Substances 0.000 description 66
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 64
- 229910052710 silicon Inorganic materials 0.000 description 64
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 52
- 238000005516 engineering process Methods 0.000 description 43
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 30
- 229920005591 polysilicon Polymers 0.000 description 28
- 230000002093 peripheral effect Effects 0.000 description 26
- 239000001257 hydrogen Substances 0.000 description 21
- 229910052739 hydrogen Inorganic materials 0.000 description 21
- 229910052814 silicon oxide Inorganic materials 0.000 description 20
- 230000015572 biosynthetic process Effects 0.000 description 19
- 238000012546 transfer Methods 0.000 description 19
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 17
- 230000008859 change Effects 0.000 description 15
- 235000012239 silicon dioxide Nutrition 0.000 description 15
- 239000000377 silicon dioxide Substances 0.000 description 15
- 239000002070 nanowire Substances 0.000 description 13
- 238000002955 isolation Methods 0.000 description 12
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 11
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 10
- 238000005530 etching Methods 0.000 description 10
- 238000007667 floating Methods 0.000 description 9
- 239000000463 material Substances 0.000 description 8
- 241000894007 species Species 0.000 description 8
- 239000000758 substrate Substances 0.000 description 8
- 239000007943 implant Substances 0.000 description 7
- 229910021417 amorphous silicon Inorganic materials 0.000 description 6
- 125000006850 spacer group Chemical group 0.000 description 6
- 238000010276 construction Methods 0.000 description 5
- 230000007547 defect Effects 0.000 description 5
- 239000002019 doping agent Substances 0.000 description 5
- 239000011229 interlayer Substances 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- 238000013459 approach Methods 0.000 description 4
- 239000001307 helium Substances 0.000 description 4
- 229910052734 helium Inorganic materials 0.000 description 4
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 4
- 150000002431 hydrogen Chemical class 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 238000001465 metallisation Methods 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 239000003989 dielectric material Substances 0.000 description 3
- 229910000449 hafnium oxide Inorganic materials 0.000 description 3
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 3
- 238000001953 recrystallisation Methods 0.000 description 3
- 230000003213 activating effect Effects 0.000 description 2
- 238000000137 annealing Methods 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 230000037230 mobility Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000011982 device technology Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000008520 organization Effects 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000003870 refractory metal Substances 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000007784 solid electrolyte Substances 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H01L27/2481—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
- H10B63/84—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/268—Bombardment with radiation with high-energy radiation using electromagnetic radiation, e.g. laser radiation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8221—Three dimensional integrated circuits stacked in different levels
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823475—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823828—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823842—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different gate conductor materials or different gate conductor implants, e.g. dual gate structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823871—Complementary field-effect transistors, e.g. CMOS interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/544—Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0688—Integrated circuits having a three-dimensional layout
- H01L27/0694—Integrated circuits having a three-dimensional layout comprising components formed on opposite sides of a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H01L27/10802—
-
- H01L27/10897—
-
- H01L27/11—
-
- H01L27/11529—
-
- H01L27/11551—
-
- H01L27/11578—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H01L27/228—
-
- H01L27/2436—
-
- H01L27/249—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42384—Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor
- H01L29/42392—Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor fully surrounding the channel, e.g. gate-all-around
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7841—Field effect transistors with field effect produced by an insulated gate with floating body, e.g. programmable transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/20—DRAM devices comprising floating-body transistors, e.g. floating-body cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/50—Peripheral circuit region structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/41—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region of a memory region comprising a cell select transistor, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
- H10B61/20—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors
- H10B61/22—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having three or more electrodes, e.g. transistors of the field-effect transistor [FET] type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L2029/7857—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET of the accumulation type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
- H01L21/2003—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
- H01L21/2007—Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68327—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/6834—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/6835—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during build up manufacturing of active devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68368—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used in a transfer process involving at least two transfer steps, i.e. including an intermediate handle substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54426—Marks applied to semiconductor devices or parts for alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54453—Marks applied to semiconductor devices or parts for use prior to dicing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0688—Integrated circuits having a three-dimensional layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
- H10B12/056—Making the transistor the transistor being a FinFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/36—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being a FinFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/40—EEPROM devices comprising charge-trapping gate insulators characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
- H10B63/84—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays
- H10B63/845—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays the switching components being connected to a common vertical conductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/823—Device geometry adapted for essentially horizontal current flow, e.g. bridge type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
Definitions
- This invention describes applications of monolithic 3D integration to at least semiconductor chips performing logic and memory functions.
- CMOS Complimentary Metal Oxide Semiconductor
- 3D stacking of semiconductor chips is one avenue to tackle issues with wires.
- transistors By arranging transistors in 3 dimensions instead of 2 dimensions (as was the case in the 1990s), one can place transistors in ICs closer to each other. This reduces wire lengths and keeps wiring delay low.
- barriers to practical implementation of 3D stacked chips include:
- 3D stacked memory In the NAND flash memory industry, several organizations have attempted to construct 3D stacked memory. These attempts predominantly use transistors constructed with poly-Si or selective epi technology as well as charge-trap concepts. References that describe these attempts to 3D stacked memory include “Integrated Interconnect Technologies for 3D Nanoelectronic Systems”, Artech House, 2009 by Bakir and Meindl (“Bakir”), “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory”, Symp. VLSI Technology Tech. Dig. pp. 14-15, 2007 by H. Tanaka, M. Kido, K. Yahashi, et al.
- the invention may be directed to at least multilayer or Three Dimensional Integrated Circuit (3D IC) devices, structures, and fabrication methods.
- 3D IC Three Dimensional Integrated Circuit
- a method for producing a 3D memory device including: providing a first level including a single crystal layer and first alignment marks; forming memory control circuits including first single crystal transistors, where the first single crystal transistors include portions of the single crystal layer; forming at least one second level above the first level; performing a first lithographic step over the at least one second level aligned to the first alignment marks; forming at least one third level above the at least one second level; performing a second lithographic step over the third level; performing a first etch step including etching holes within the third level defined by the second lithographic step; performing a third lithographic step over the at least one third level; performing a second etch step including etching holes within the at least one third level and the at least one second level defined by the third lithographic step; and performing additional processing steps to form a plurality of first memory cells within the at least one second level and a plurality of second memory cells within the at least one third level, where each of the plurality of first memory cells include one
- a method for producing a 3D memory device including: providing a first level including a single crystal layer and first alignment marks; forming memory control circuits including first single crystal transistors, where the first single crystal transistors include portions of the single crystal layer; forming at least one second level above the first level; performing a first etch step including etching lithography windows within the at least one second level; performing a first lithographic step over the at least one second level aligned to the first alignment marks; forming at least one third level above the at least one second level; performing a second lithographic step over the at least one third level; performing a second etch step including etching holes within the at least one third level defined by the second lithographic step; performing a third lithographic step over the at least one third level; performing a third etch step including etching holes within the at least one third level and the at least one second level defined by the third lithographic step; and performing additional processing steps to form a plurality of first memory cells within the at least one second level
- a method for producing a 3D memory device including: providing a first level including a single crystal layer and first alignment marks; forming memory control circuits including first single crystal transistors, where the first single crystal transistors include portions of the single crystal layer; forming at least one second level above the first level; performing a first etch step including etching lithography windows within the at least one second level; performing a first lithographic step over the at least one second level aligned to the first alignment marks; and performing additional processing steps to form a plurality of first memory cells within the at last one second level, where each of the plurality of first memory cells include one of a plurality of second transistors, and where the plurality of second transistors are aligned to the first alignment marks with a less than 40 nm alignment error.
- a 3D semiconductor device including: a first level including a first single crystal layer and first transistors, where the first transistors each include a single crystal channel; first metal layers interconnecting at least the first transistors; and a second level including a second single crystal layer and second transistors, where the second level overlays the first level, where the second transistors are horizontally oriented and include replacement gate, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
- a 3D semiconductor device including: a first level including a first single crystal layer and alignment marks; first transistors overlaying the first single crystal layer; and second transistors overlaying the first transistors, where the first transistors and the second transistors are self-aligned, being processed following the same lithography step, where the second transistors include replacement gate, being processed to replace a poly silicon gate to a metal based gate, where the first level includes third transistors disposed below the first transistor, where the third transistors are aligned to the alignment marks, and where the third transistors each include a single crystal channel.
- a 3D semiconductor device including: a first level including a first single crystal layer, first transistors, and second transistors, where the second transistors are overlaying the first transistors, and where the first transistors and the second transistors are self-aligned, being processed following the same lithography step; and a second level including a second single crystal layer and third transistors, where the second level overlays the first level, where the third transistors are horizontally oriented and include replacement gate, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, and where the fourth single crystal channel is disposed above the third single crystal channel; and at least one region of oxide to oxide bonds.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel; and at least one region of oxide to oxide bonds, where the at least one region of oxide to oxide bonds is disposed underneath the third single crystal channel and above the second single crystal channel.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel; and a layer of oxide to oxide bonds; and a single crystal substrate.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the fourth single crystal source, channel, and drain is disposed above the third single crystal source, channel, and drain; and an ohmic connection between the first single crystal source or drain and the second single crystal source or drain.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the first single crystal source or drain, and the second single crystal source or drain each include n+ doped regions.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel, and where formation of the fourth single crystal channel includes a layer transfer process.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the fourth single crystal source, channel, and drain is disposed above the third single crystal source, channel, and drain; and where at least one of the plurality of transistors includes two side gates.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the first single crystal channel is self-aligned to the second single crystal channel being processed following the same lithography step.
- a 3D semiconductor device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel, where the least one of the plurality of transistors is a horizontally oriented transistor, and where formation of the fourth single crystal channel includes a layer transfer process.
- a method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed on top of the control circuits; performing a first etch step into the second level; and performing additional processing steps to form a plurality of first memory cells within the second level, where each of the memory cells include at least one second transistors, and where the additional processing steps include depositing a gate electrode for the second transistors.
- a method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed on top of the control circuits; performing a first etch step into the second level; and performing additional processing steps to form a plurality of first memory cells within the second level, where each of the memory cells include at least one second transistor, where the performing additional processing steps includes using Atomic Layer Deposition (ALD), and where the additional processing steps include depositing a gate electrodes for the second transistors.
- ALD Atomic Layer Deposition
- a method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed on top of the control circuits; performing a first etch step into the second level; and performing additional processing steps to form a plurality of first memory cells within the second level, where each of the memory cells include at least one second transistor, where the forming control circuits includes using a weaker anneal process in consideration of subsequent thermal processing, and where the additional processing steps include depositing a gate electrode for the second transistors.
- a method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; and performing additional processing steps to form a plurality of first memory cells within the second level and a plurality of second memory cells within the third level, where each of the plurality of first memory cells include at least one second transistor, where each of the plurality of second memory cells include at least one third transistor, and where the additional processing steps include depositing a gate electrode simultaneously for the second transistors and the third transistors.
- a method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; and performing additional processing steps to form a plurality of first memory cells within the second level and plurality of second memory cells within the third level, where each of the plurality of first memory cells include at least one second transistor, where each of the plurality of second memory cells include at least one third transistor, where the additional processing steps include depositing a gate electrode simultaneously for the second transistors and the third transistors, and where the performing additional processing steps includes using Atomic Layer Deposition (ALD).
- ALD Atomic Layer Deposition
- a method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; and performing additional processing steps to form a plurality of first memory cells within the second level and a plurality of second memory cells within the third level, where each of the plurality of first memory cells include at least one second transistor, where each of the plurality of second memory cells include at least one third transistor, where the additional processing steps include depositing a gate electrode simultaneously for the second transistors and the third transistors, and where the forming control circuits includes using a weaker anneal process in consideration of subsequent thermal processing.
- FIGS. 1A-1C show different types of junction-less transistors (JLT) that could be utilized for 3D stacking
- FIGS. 2A-2K show a zero-mask per layer 3D floating body DRAM
- FIGS. 3A-3J show a zero-mask per layer 3D resistive memory with a junction-less transistor
- FIGS. 4A-4K show an alternative zero-mask per layer 3D resistive memory
- FIGS. 5A-5G show a zero-mask per layer 3D charge-trap memory
- FIGS. 6A-6B show periphery on top of memory layers
- FIGS. 7A-7E show polysilicon select devices for 3D memory and peripheral circuits at the bottom according to some embodiments of the current invention
- FIGS. 8A-8F show polysilicon select devices for 3D memory and peripheral circuits at the top according to some embodiments of the current invention
- FIGS. 9A-9F illustrate a process flow for 3D integrated circuits with gate-last high-k metal gate transistors and face-up layer transfer
- FIGS. 10A-10D depict a process flow for constructing 3D integrated chips and circuits with misalignment tolerance techniques and repeating pattern in one direction;
- FIGS. 11A-11G illustrate using a carrier wafer for layer transfer
- FIGS. 12A-12K illustrate constructing chips with nMOS and pMOS devices on either side of the wafer
- FIG. 13 illustrates constructing transistors with front gates and back gates on either side of the semiconductor layer
- FIG. 14A-14I show process flows for constructing 3D stacked logic chips using four-side gated junction-less transistors as switches;
- FIG. 15A-15C show window for alignment of top wafer to bottom wafer.
- FIG. 16A-16H show a two-mask per layer 3D floating body DRAM.
- FIGS. 1-16 Embodiments of the present invention are now described with reference to FIGS. 1-16 , it being appreciated that the figures illustrate the subject matter not to scale or to measure.
- Many figures describe process flows for building devices. These process flows, which are essentially a sequence of steps for building a device, have many structures, numerals and labels that are common between two or more adjacent steps. In such cases, some labels, numerals and structures used for a certain step's figure may have been described in previous steps' figures.
- FIG. 1A-1D shows that JLTs that can be 3D stacked fall into four categories based on the number of gates they use: One-side gated JLTs as shown in FIG. 1A , two-side gated JLTs as shown in FIG. 1B , three-side gated JLTs as shown in FIG. 1C , and gate-all-around JLTs as shown in FIG. 1D .
- the JLTS shown may include n+ Si 102 , gate dielectric 104 , gate electrode 106 , n+ source region 108 , n+ drain region 110 , and n+ region under gate 112 .
- the gate gets more control of the channel, thereby reducing leakage of the JLT at 0V.
- the enhanced gate control can be traded-off for higher doping (which improves contact resistance to source-drain regions) or bigger JLT cross-sectional areas (which is easier from a process integration standpoint).
- adding more gates typically increases process complexity.
- Some embodiments of this invention may involve floating body DRAM. Background information on floating body DRAM and its operation is given in “Floating Body RAM Technology and its Scalability to 32 nm Node and Beyond,” Electron Devices Meeting, 2006 . IEDM ' 06 . International , vol., no., pp. 1-4, 11-13 Dec. 2006 by T. Shino, N. Kusunoki, T.
- FIG. 2A-K describe a process flow to construct a horizontally-oriented monolithic 3D DRAM.
- This monolithic 3D DRAM utilizes the floating body effect and double-gate transistors.
- No mask is utilized on a “per-memory-layer” basis for the monolithic 3D DRAM concept shown in FIGS. 2A-K , and all other masks are shared between different layers.
- the process flow may include several steps in the following sequence.
- FIG. 2A shows a drawing illustration after Step (A).
- a wafer of p ⁇ Silicon 208 has an oxide layer 206 grown or deposited above it.
- hydrogen is implanted into the p ⁇ Silicon wafer at a certain depth indicated by 214 .
- some other atomic species such as Helium could be (co-)implanted.
- This hydrogen implanted p ⁇ Silicon wafer 208 forms the top layer 210 .
- the bottom layer 212 may include the peripheral circuits 202 with oxide layer 204 .
- FIG. 2C illustrates the structure after Step (C).
- the stack of top and bottom wafers after Step (B) is cleaved at the hydrogen plane 3014 using either a anneal or a sideways mechanical force or other means.
- a CMP process is then conducted.
- a layer of silicon oxide 218 is then deposited atop the p ⁇ Silicon layer 216 .
- a single-crystal p ⁇ Si layer 216 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
- FIG. 2F illustrates the structure after Step (F). Gate dielectric 226 and gate electrode 224 are then deposited following which a CMP is done to planarize the gate electrode 224 regions. Lithography and etch are utilized to define gate regions.
- Step (F) p ⁇ regions not covered by the gate are implanted to form n+ silicon regions 228 .
- Spacers are utilized during this multi-step implantation process and layers of silicon present in different layers of the stack have different spacer widths to account for lateral straggle of buried layer implants. Bottom layers could have larger spacer widths than top layers.
- a thermal annealing step such as a RTA or spike anneal or laser anneal or flash anneal, is then conducted to activate n+ doped regions.
- a silicon oxide layer 230 is then deposited and planarized.
- FIG. 2I illustrates the structure after Step (I).
- Bit-line (BL) contacts 236 are formed by etching and deposition. These BL contacts are shared among all layers of memory.
- BLs 238 are then constructed. Contacts are made to BLs, WLs and SLs of the memory array at its edges. SL contacts can be made into stair-like structures using techniques described in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on , vol., no., pp.
- FIG. 2K shows cross-sectional views of the array for clarity. Double-gated transistors may be utilized along with the floating body effect for storing information. A floating-body DRAM has thus been constructed, with (1) horizontally-oriented transistors—i.e.
- transistor channels (2) some of the memory cell control lines, e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates simultaneously deposited over multiple memory layers, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut.
- some of the memory cell control lines e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer
- side gates simultaneously deposited over multiple memory layers and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut.
- 12/901,890, 8,026,521) can be utilized for construction of various 3D DRAM structures.
- buried wiring i.e. where wiring for memory arrays is below the memory layers but above the periphery, may also be used.
- other variations of the monolithic 3D DRAM concepts are possible.
- resistive-memory types include phase change memory, Metal Oxide memory, resistive RAM (RRAM), memristors, solid-electrolyte memory, ferroelectric RAM, MRAM, etc. Background information on these resistive-memory types is given in “Overview of candidate device technologies for storage-class memory,” IBM Journal of Research and Development , vol. 52, no. 4.5, pp. 449-464, July 2008 by Burr, G. W.; Kurdi, B. N.; Scott, J. C.; Lam, C. H.; Gopalakrishnan, K.; Shenoy, R. S.
- FIGS. 3A-3J describe a novel memory architecture for resistance-based memories, and a procedure for its construction.
- the memory architecture utilizes junction-less transistors and has a resistance-based memory element in series with a transistor selector. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D resistance change memory (or resistive memory) concept shown in FIGS. 3A-J , and all other masks are shared between different layers.
- the process flow may include several steps that occur in the following sequence.
- FIG. 3A shows a drawing illustration after Step (A).
- a wafer of n+ Silicon 308 has an oxide layer 306 grown or deposited above it. Following this, hydrogen is implanted into the n+ Silicon wafer at a certain depth indicated by 314 . Alternatively, some other atomic species such as Helium could be (co-)implanted. This hydrogen implanted n+ Silicon wafer 308 forms the top layer 310 .
- the bottom layer 312 may include the peripheral circuits 302 with oxide layer 304 .
- the stack of top and bottom wafers after Step (B) is cleaved at the hydrogen plane 314 using either an anneal or a sideways mechanical force or other means.
- a CMP process is then conducted.
- a layer of silicon oxide 318 is then deposited atop the n+ Silicon layer 316 .
- a single-crystal n+ Si layer 316 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
- FIG. 3H illustrates the structure after Step (H). Vias are etched through multiple layers of silicon and silicon dioxide as shown in the figure. A resistance change memory material 336 is then deposited (preferably with atomic layer deposition (ALD)). Examples of such a material include hafnium oxide, well known to change resistance by applying voltage. An electrode for the resistance change memory element is then deposited (preferably using ALD) and is shown as electrode/BL contact 340 . A CMP process is then conducted to planarize the surface. It can be observed that multiple resistance change memory elements in series with junctionless transistors are created after this step. Step (I): FIG.
- ALD atomic layer deposition
- Step (I) illustrates the structure after Step (I).
- BLs 338 are then constructed.
- Contacts are made to BLs, WLs and SLs of the memory array at its edges.
- SL contacts can be made into stair-like structures using techniques described in in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on , vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be achieved in steps prior to Step (I) as well.
- 3J shows cross-sectional views of the array for clarity.
- a 3D resistance change memory has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels, (2) some of the memory cell control lines, e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates that are simultaneously deposited over multiple memory layers for transistors, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut.
- FIGS. 4A-4K describe an alternative process flow to construct a horizontally-oriented monolithic 3D resistive memory array.
- This embodiment has a resistance-based memory element in series with a transistor selector. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D resistance change memory (or resistive memory) concept shown in FIGS. 4A-4K , and all other masks are shared between different layers.
- the process flow may include several steps as described in the following sequence.
- FIG. 4A shows a drawing illustration after Step (A).
- a wafer of p ⁇ Silicon 408 has an oxide layer 406 grown or deposited above it. Following this, hydrogen is implanted into the p ⁇ Silicon wafer at a certain depth indicated by 414 . Alternatively, some other atomic species such as Helium could be (co-)implanted. This hydrogen implanted p ⁇ Silicon wafer 408 forms the top layer 410 .
- the bottom layer 412 may include the peripheral circuits 402 with oxide layer 404 .
- the stack of top and bottom wafers after Step (B) is cleaved at the hydrogen plane 414 using either a anneal or a sideways mechanical force or other means.
- a CMP process is then conducted.
- a layer of silicon oxide 418 is then deposited atop the p ⁇ Silicon layer 416 .
- a single-crystal p ⁇ Si layer 416 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
- Step (F) p ⁇ regions not covered by the gate are implanted to form n+ silicon regions 428 .
- Spacers are utilized during this multi-step implantation process and layers of silicon present in different layers of the stack have different spacer widths to account for lateral straggle of buried layer implants. Bottom layers could have larger spacer widths than top layers.
- a thermal annealing step such as a RTA or spike anneal or laser anneal or flash anneal, is then conducted to activate n+ doped regions.
- a silicon oxide layer 430 is then deposited and planarized.
- FIG. 4I illustrates the structure after Step (I). Vias are etched through multiple layers of silicon and silicon dioxide as shown in the figure. A resistance change memory material 436 is then deposited (preferably with atomic layer deposition (ALD)). Examples of such a material include hafnium oxide, which is well known to change resistance by applying voltage. An electrode for the resistance change memory element is then deposited (preferably using ALD) and is shown as electrode/BL contact 440 . A CMP process is then conducted to planarize the surface. It can be observed that multiple resistance change memory elements in series with transistors are created after this step. Step (J): FIG.
- ALD atomic layer deposition
- Step (J) illustrates the structure after Step (J).
- BLs 438 are then constructed.
- Contacts are made to BLs, WLs and SLs of the memory array at its edges.
- SL contacts can be made into stair-like structures using techniques described in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on , vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be done in steps prior to Step (I) as well.
- 4K shows cross-sectional views of the array for clarity.
- a 3D resistance change memory has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels, (2) some of the memory cell control lines—e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates simultaneously deposited over multiple memory layers for transistors, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut.
- NAND flash memory forms one of the most common non-volatile memory types. It can be constructed of two main types of devices: floating-gate devices where charge is stored in a floating gate and charge-trap devices where charge is stored in a charge-trap layer such as Silicon Nitride.
- FIGS. 5A-5G describes a memory architecture for single-crystal 3D charge-trap memories, and a procedure for its construction. It utilizes junction-less transistors. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D charge-trap memory concept shown in FIGS. 5A-5G , and all other masks are shared between different layers.
- the process flow may include several steps as described in the following sequence.
- FIG. 5A shows a drawing illustration after Step (A).
- a wafer of n+ Silicon 508 has an oxide layer 506 grown or deposited above it. Following this, hydrogen is implanted into the n+ Silicon wafer at a certain depth indicated by 514 . Alternatively, some other atomic species such as Helium could be implanted. This hydrogen implanted n+ Silicon wafer 508 forms the top layer 510 .
- the bottom layer 512 may include the peripheral circuits 502 with oxide layer 504 .
- FIG. 5C illustrates the structure after Step (C).
- the stack of top and bottom wafers after Step (B) is cleaved at the hydrogen plane 514 using either a anneal or a sideways mechanical force or other means.
- a CMP process is then conducted.
- a layer of silicon oxide 518 is then deposited atop the n+ Silicon layer 516 .
- a single-crystal n+ Si layer 516 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
- SL contacts can be made into stair-like structures using techniques described in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on , vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be performed in steps prior to Step (G) as well.
- a 3D charge-trap memory has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels, (2) some of the memory cell control lines—e.g., bit lines BL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates simultaneously deposited over multiple memory layers for transistors, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut.
- horizontally-oriented transistors i.e. current flowing in substantially the horizontal direction in transistor channels
- some of the memory cell control lines e.g., bit lines BL, constructed of heavily doped silicon and embedded in the memory cell layer
- side gates simultaneously deposited over multiple memory layers for transistors
- monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut.
- FIGS. 5A-5G give two examples of how single-crystal silicon layers with ion-cut can be used to produce 3D charge-trap memories
- the ion-cut technique for 3D charge-trap memory is fairly general. It could be utilized to produce any horizontally-oriented 3D monocrystalline-silicon charge-trap memory.
- FIGS. 6A-6B show it is not the only option for the architecture to have the peripheral transistors, such as periphery 602 , below the memory layers, including, for example, memory layer 604 , memory layer 606 , and/or memory layer 608 .
- Peripheral transistors such as periphery 610 , could also be constructed above the memory layers, including, for example, memory layer 604 , memory layer 606 , and/or memory layer 608 , and substrate or memory layer 612 , as shown in FIG. 6B .
- This periphery layer would utilize technologies described in this application; parent application and incorporated references, and could utilize transistors, for example, junction-less transistors or recessed channel transistors.
- FIGS. 7A-7E show one embodiment of the current invention, where polysilicon junction-less transistors are used to form a 3D resistance-based memory.
- the utilized junction-less transistors can have either positive or negative threshold voltages.
- the process may include the following steps as described in the following sequence:
- RTA Rapid Thermal Anneal
- the structure in FIG. 7D has multiple levels of junction-less transistor selectors for resistive memory devices.
- the resistance change memory is indicated as 736 while its electrode and contact to the BL is indicated as 740 .
- the WL is indicated as 732 , while the SL is indicated as 734 .
- FIG. 8A-F show another embodiment of the current invention, where polysilicon junction-less transistors are used to form a 3D resistance-based memory.
- the utilized junction-less transistors can have either positive or negative threshold voltages.
- the process may include the following steps occurring in sequence:
- RTA Rapid Thermal Anneal
- Step (C) The polysilicon region obtained after Step (C) is indicated as 810 . Since there are no circuits under these layers of polysilicon, very high temperatures (such as 1400° C.) can be used for the anneal process, leading to very good quality polysilicon with few grain boundaries and very high mobilities approaching those of single crystal silicon. Alternatively, a laser anneal could be conducted, either for all layers 806 at the same time or layer by layer at different times. Step (D): This is illustrated in FIG. 8D . Procedures similar to those described in FIG. 32E-H of incorporated parent reference U.S. Pat. No.
- FIG. 8D which has multiple levels of junctionless transistor selectors for resistive memory devices.
- the resistance change memory is indicated as 836 while its electrode and contact to the BL is indicated as 840 .
- the WL is indicated as 832 , while the SL is indicated as 834 .
- Gate dielectric of the junction-less transistor is indicated as 826 while the gate electrode of the junction-less transistor is indicated as 824 , this gate electrode also serves as part of the WL 832 .
- Silicon oxide is indicated as 830 Step (E): This is illustrated in FIG. 8E .
- Bit lines (indicated as BL 838 ) are constructed. Contacts are then made to peripheral circuits and various parts of the memory array as described in embodiments described previously.
- materials for memory layer transistors and memory layer wires e.g., by using tungsten and other materials that withstand high temperature processing for
- Section 1 of incorporated parent reference U.S. Pat. No. 8,026,521, described the formation of 3D stacked semiconductor circuits and chips with sub-400° C. processing temperatures to build transistors and high density of vertical connections.
- this section an alternative method is explained, in which a transistor is built with any replacement gate (or gate-last) scheme that is utilized widely in the industry. This method allows for high temperatures (above 400 C) to build the transistors.
- This method utilizes a combination of three concepts:
- FIG. 9A-9F The method mentioned in the previous paragraph is described in FIG. 9A-9F .
- the procedure may include several steps as described in the following sequence:
- the term “dummy gates” is used since these gates will be replaced by high k gate dielectrics and metal gates later in the process flow, according to the standard replacement gate (or gate-last) process. Further details of replacement gate processes are described in “A 45 nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193 nm Dry Patterning, and 100% Pb-free Packaging,” IEDM Tech. Dig., pp. 247-250, 2007 by K. Mistry, et al.
- FIG. 9A illustrates the structure after Step (A).
- FIG. 9B illustrates the structure after Step (B).
- FIG. 9C illustrates the structure after Step (C).
- This temporary carrier wafer 2512 could be constructed of glass. Alternatively, it could be constructed of silicon.
- the temporary bonding adhesive 2514 could be a polymer material, such as a polyimide.
- a anneal or a sideways mechanical force is utilized to cleave the wafer at the hydrogen plane 2510 .
- a CMP process is then conducted.
- FIG. 9D illustrates the structure after Step (D).
- the temporary carrier wafer 2512 is then removed by shining a laser onto the temporary bonding adhesive 2514 through the temporary carrier wafer 2512 (which could be constructed of glass). Alternatively, an anneal could be used to remove the temporary bonding adhesive 2514 .
- Through-silicon connections 2516 with a non-conducting e.g.
- FIG. 9E illustrates the structure after Step (E).
- FIG. 9F illustrates the structure after Step (F). The remainder of the transistor, contact, and wiring layers are then constructed.
- FIGS. 10A-10D (and FIGS. 45A-D of incorporated parent reference U.S. Pat. No. 8,026,521) show an alternative procedure for forming CMOS circuits with a high density of connections between stacked layers.
- the process utilizes a repeating pattern in one direction for the top layer of transistors.
- the procedure may include several steps in the following sequence:
- FIGS. 9A-F illustrates the structure after Step (A).
- FIG. 10B illustrates the structure after Step (B).
- FIG. 10C illustrates the structure after Step (C).
- FIG. 10D illustrates the structure after Step (D). Following this, other process steps in the fabrication flow proceed as usual.
- FIGS. 11A-11G illustrate using a carrier wafer for layer transfer.
- FIG. 11A illustrates the first step of preparing transistors with dummy gates 4602 on first donor wafer (or top wafer) 4606 . This completes the first phase of transistor formation.
- FIG. 11B illustrates forming a cleave line 4608 by implant 4616 of atomic particles such as H+.
- FIG. 11C illustrates permanently bonding the first donor wafer 4606 to a second donor wafer 4626 .
- the permanent bonding may be oxide to oxide wafer bonding as described previously.
- FIG. 11D illustrates the second donor wafer 4626 acting as a carrier wafer after cleaving the first donor wafer off potentially at face 4632 ; leaving a thin layer 4606 with the now buried dummy gate transistors 4602 .
- FIG. 11E illustrates forming a second cleave line 4618 in the second donor wafer 4626 by implant 4646 of atomic species such as H+.
- FIG. 11F illustrates the second layer transfer step to bring the dummy gate transistors 4602 ready to be permanently bonded on top of the bottom layer of transistors and wires 4601 .
- FIG. 11G illustrates the bottom layer of transistors and wires 4601 with the dummy gate transistor 4602 on top after cleaving off the second donor wafer and removing the layers on top of the dummy gate transistors. Now we can proceed and replace the dummy gates with the final gates, form the metal interconnection layers, and continue the 3D fabrication process.
- an SOI (Silicon On Insulator) donor (or top) wafer 4700 may be processed in the normal state of the art high k metal gate gate-last manner with adjusted thermal cycles to compensate for later thermal processing up to the step prior to where CMP exposure of the polysilicon dummy gates 4704 takes place.
- FIG. 12A an SOI (Silicon On Insulator) donor (or top) wafer 4700 may be processed in the normal state of the art high k metal gate gate-last manner with adjusted thermal cycles to compensate for later thermal processing up to the step prior to where CMP exposure of the polysilicon dummy gates 4704 takes place.
- FIG. 12A illustrates a cross section of the SOI donor wafer substrate 4700 , the buried oxide (BOX) 4701 , the thin silicon layer 4702 of the SOI wafer, the isolation 4703 between transistors, the polysilicon 4704 and gate oxide 4705 of n-type CMOS transistors with dummy gates, their associated source and drains 4706 for NMOS, NMOS transistor channel regions 4707 , and the NMOS interlayer dielectric (ILD) 4708 .
- the PMOS device may be constructed at this stage. This completes the first phase of transistor formation.
- an implant of an atomic species 4710 is done to prepare the cleaving plane 4712 in the bulk of the donor substrate, as illustrated in FIG. 12B .
- the SOI donor wafer 4700 is now permanently bonded to a carrier wafer 4720 that has been prepared with an oxide layer 4716 for oxide to oxide bonding to the donor wafer surface 4714 as illustrated in FIG. 12 C.
- the details have been described previously.
- the donor wafer 4700 may then be cleaved at the cleaving plane 4712 and may be thinned by chemical mechanical polishing (CMP) and surface 4722 may be prepared for transistor formation.
- CMP chemical mechanical polishing
- the donor wafer layer 4700 at surface 4722 may be processed in the normal state of the art gate last processing to form the PMOS transistors with dummy gates. During processing the wafer is flipped so that surface 4722 is on top, but for illustrative purposes this is not shown in the subsequent FIGS. 12E-12G .
- FIG. 12E illustrates the cross section with the buried oxide (BOX) 4701 , the now thin silicon layer 4700 of the SOI substrate, the isolation 4733 between transistors, the polysilicon 4734 and gate oxide 4735 of p-type CMOS dummy gates, their associated source and drains 4736 for PMOS, PMOS transistor channel regions 4737 and the PMOS interlayer dielectric (ILD) 4738 .
- the PMOS transistors may be precisely aligned at state of the art tolerances to the NMOS transistors due to the shared substrate 4700 possessing the same alignment marks.
- the wafer could be put into high temperature cycle to activate both the dopants in the NMOS and the PMOS source drain regions.
- an implant of an atomic species 4740 such as H+, may prepare the cleaving plane 4721 in the bulk of the carrier wafer substrate 4720 for layer transfer suitability, as illustrated in FIG. 12F .
- the PMOS transistors are now ready for normal state of the art gate-last transistor formation completion.
- the inter layer dielectric 4738 may be chemical mechanically polished to expose the top of the polysilicon dummy gates 4734 .
- the dummy polysilicon gates 4734 may then be removed by etch and the PMOS hi-k gate dielectric 4740 and the PMOS specific work function metal gate 4741 may be deposited.
- An aluminum fill 4742 may be performed on the PMOS gates and the metal CMP′ed.
- a dielectric layer 4739 may be deposited and the normal gate 4743 and source/drain 4744 contact formation and metallization.
- the PMOS layer to NMOS layer via 4747 and metallization may be partially formed as illustrated in FIG. 12G and an oxide layer 4748 is deposited to prepare for bonding.
- the carrier wafer and two sided n/p layer is then permanently bonded to bottom wafer having transistors and wires 4799 with associated metal landing strip 4750 as illustrated in FIG. 12H .
- the carrier wafer 4720 may then be cleaved at the cleaving plane 4721 and may be thinned by chemical mechanical polishing (CMP) to oxide layer 4716 as illustrated in FIG. 12I .
- CMP chemical mechanical polishing
- the oxide layer 4716 and the NMOS inter layer dielectric 4708 may be chemical mechanically polished to expose the top of the NMOS polysilicon dummy gates 4704 .
- the dummy polysilicon gates 4704 may then be removed by etch and the NMOS hi-k gate dielectric 4760 and the NMOS specific work function metal gate 4761 may be deposited.
- An aluminum fill 4762 may be performed on the NMOS gates and the metal CMP′ed.
- a dielectric layer 4769 may be deposited and the normal gate 4763 and source/drain 4764 contact formation and metallization.
- the NMOS layer to PMOS layer via 4767 to connect to 4747 and metallization may be formed.
- the layer-to-layer contacts 4772 to the landing pads in the base wafer are now made.
- This same contact etch could be used to make the connections 4773 between the NMOS and PMOS layer as well, instead of using the two step ( 4747 and 4767 ) method in FIG. 12H .
- FIG. 13 where a transistor is constructed with front gate 4902 and back gate 4904 .
- the back gate could be utilized for many purposes such as threshold voltage control, reduction of variability, increase of drive current and other purposes.
- FIG. 14A-14J describes a process flow for forming four-side gated JLTs in 3D stacked circuits and chips.
- Four-side gated JLTs can also be referred to as gate-all around JLTs or silicon nanowire JLTs. They offer excellent electrostatic control of the channel and provide high-quality I-V curves with low leakage and high drive currents.
- the process flow in FIG. 14A-14J may include several steps in the following sequence:
- the Si and SiGe layers are carefully engineered in terms of thickness and stoichiometry to keep defect density due to lattice mismatch between Si and SiGe low. Some techniques for achieving this include keeping thickness of SiGe layers below the critical thickness for forming defects.
- a silicon dioxide layer 912 is deposited above the stack.
- FIG. 14A illustrates the structure after Step (A) is completed.
- FIG. 14B illustrates the structure after Step (B) is completed.
- FIG. 14C illustrates the structure after Step (C) is completed.
- FIG. 14D illustrates the structure after Step (D) is completed.
- Step (E) Using litho and etch, Si 918 and SiGe 916 regions are defined to be in locations where transistors are required. Oxide 920 is deposited to form isolation regions and to cover the Si/SiGe regions 916 and 918 .
- a CMP process is conducted.
- FIG. 14E illustrates the structure after Step (E) is completed.
- FIG. 14D illustrates the structure after Step (D) is completed.
- Step (E) Using litho and etch, Si 918 and SiGe 916 regions are defined to be in locations where transistors are required. Oxide 920 is deposited to form isolation regions and to cover the Si/SiGe regions 916 and 918 .
- Step (G) SiGe regions 916 in channel of the JLT are etched using an etching recipe that does not attack Si regions 918 .
- etching recipes are described in “High performance 5 nm radius twin silicon nanowire MOSFET(TSNWFET): Fabrication on bulk Si wafer, characteristics, and reliability,” in Proc. IEDM Tech. Dig., 2005, pp. 717-720 by S. D. Suk, S.-Y. Lee, S.-M. Kim, et al. (“Suk”).
- FIG. 14G illustrates the structure after Step (G) is completed.
- Step (H) This is an optional step where a hydrogen anneal can be utilized to reduce surface roughness of fabricated nanowires. The hydrogen anneal can also reduce thickness of nanowires. Following the hydrogen anneal, another optional step of oxidation (using plasma enhanced thermal oxidation) and etch-back of the produced silicon dioxide can be used. This process thins down the silicon nanowire further.
- FIG. 14H illustrates the structure after Step (H) is completed.
- FIG. 14I illustrates the structure after Step (I) is completed.
- FIG. 14J shows a cross-sectional view of structures after Step (I). It is clear that two nanowires are present for each transistor in the figure. It is possible to have one nanowire per transistor or more than two nanowires per transistor by changing the number of stacked Si/SiGe layers.
- top-level transistors are formed well-aligned to bottom-level wiring and transistor layers. Since the top-level transistor layers are very thin (preferably less than 200 nm), the top transistors can be aligned to features in the bottom-level. While the process flow shown in FIG. 14A-14J gives the key steps involved in forming a four-side gated JLT with 3D stacked components, it is conceivable to one skilled in the art that changes to the process can be made. For example, process steps and additional materials/regions to add strain to junctionless transistors can be added. Furthermore, more than two layers of chips or circuits can be 3D stacked.
- FIG. 15A-15C shows a process flow for constructing 3D stacked chips and circuits when the thickness of the transferred/stacked piece of silicon is so high that light does not penetrate the transferred piece of silicon to observe the alignment marks on the bottom wafer.
- the process to allow for alignment to the bottom wafer may include several steps as described in the following sequence.
- a layer of silicon oxide 2302 is deposited above it.
- FIG. 15A illustrates the structure after Step (A).
- FIG. 15B illustrates the structure after Step (B).
- Step (C) A portion of the p ⁇ Si 2310 from Step (B) is transferred atop the bottom wafer 2312 using procedures similar to FIG. 2A-E of incorporated by reference U.S. Pat. No. 8,026,521 issued on Sep. 27, 2011. It can be observed that the window 2316 can be used for aligning features constructed on the top wafer 2314 to features on the bottom wafer 2312 . Thus, the thickness of the top wafer 2314 can be chosen without constraints.
- FIG. 15C illustrates the structure after Step (C).
- FIG. 16A-16H describe a process flow to construct a horizontally-oriented monolithic 3D DRAM. Two masks are utilized on a “per-memory-layer” basis for the monolithic 3D DRAM concept shown in FIG. 16A-16H , while other masks are shared between all constructed memory layers.
- the process flow may include several steps in the following sequence.
- FIG. 16A illustrates the structure after Step (A).
- FIG. 16B illustrates the structure after Step (B).
- the stack is then cleaved at the hydrogen implant plane 2903 using either an anneal or a sideways mechanical force.
- a chemical mechanical polish (CMP) process is then conducted.
- CMP chemical mechanical polish
- peripheral circuits 2904 are such that they can withstand an additional rapid-thermal-anneal (RTA) and still remain operational, and preferably retain good performance.
- the peripheral circuits 2904 may be such that they have not had their RTA for activating dopants or they have had a weak RTA for activating dopants.
- peripheral circuits 2904 utilize a refractory metal such as tungsten that can withstand high temperatures greater than 400° C.
- FIG. 29C illustrates the structure after Step (C).
- FIG. 16D illustrates the structure after Step (D).
- FIG. 16F illustrates the structure after Step (F).
- FIG. 16G and FIG. 16H describe array organization of the floating-body DRAM: BLs 2916 in a direction substantially perpendicular to the directions of SLs 2915 and WLs 2914 .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- High Energy & Nuclear Physics (AREA)
- Electromagnetism (AREA)
- Optics & Photonics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A method for producing a 3D semiconductor device including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors and at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; performing additional processing steps to form first memory cells within the second level and second memory cells within the third level, where each of the first memory cells include at least one second transistor, where each of the second memory cells include at least one third transistor, and where the additional processing steps include depositing a gate electrode simultaneously for the second and third transistors.
Description
- This application is a continuation in part of U.S. patent application Ser. No. 17/718,932, which was filed on Apr. 12, 2022, which is a continuation in part of U.S. patent application Ser. No. 17/683,322, which was filed on Feb. 28, 2022, and now is U.S. Pat. No. 11,335,731 issued on May 17, 2022, which is a continuation in part of U.S. patent application Ser. No. 17/572,550, which was filed on Jan. 10, 2022, and now is U.S. Pat. No. 11,315,980 issued on Apr. 26, 2022, which is a continuation in part of U.S. patent application Ser. No. 17/542,490, which was filed on Dec. 5, 2021, and now is U.S. Pat. No. 11,257,867 issued on Feb. 22, 2022, which is a continuation in part of U.S. patent application Ser. No. 17/402,526, which was filed on Aug. 14, 2021, and now is U.S. Pat. No. 11,227,897 issued on Jan. 18, 2022, which is a continuation in part of U.S. patent application Ser. No. 17/223,822, which was filed on Apr. 6, 2021, and now is U.S. Pat. No. 11,133,351 issued on Sep. 28, 2021, which is a continuation in part of U.S. patent application Ser. No. 17/114,155, which was filed on Dec. 7, 2020, and now is U.S. Pat. No. 11,018,191 issued on May 25, 2021, which is a continuation in part of U.S. patent application Ser. No. 17/013,823, which was filed on Sep. 7, 2020, and now is U.S. Pat. No. 10,896,931 issued on Jan. 19, 2021, which is a continuation in part of U.S. patent application Ser. No. 16/409,813, which was filed on May 11, 2019, and now is U.S. Pat. No. 10,825,864 issued on Nov. 3, 2020, which is a continuation in part of U.S. patent application Ser. No. 15/803,732, which was filed on Nov. 3, 2017, and now is U.S. Pat. No. 10,290,682 issued on May 14, 2019, which is a continuation in part of U.S. patent application Ser. No. 14/555,494, which was filed on Nov. 26, 2014, and now is U.S. Pat. No. 9,818,800 issued on Nov. 14, 2017, which is a continuation of U.S. patent application Ser. No. 13/246,157, which was filed on Sep. 27, 2011 and now is U.S. Pat. No. 8,956,959 issued on Feb. 17, 2015, which is a continuation of U.S. patent application Ser. No. 13/173,999, which was filed on Jun. 30, 2011 and now is U.S. Pat. No. 8,203,148 issued on Jun. 19, 2012, which is a continuation of U.S. patent application Ser. No. 12/901,890, which was filed on Oct. 11, 2010, and now is U.S. Pat. No. 8,026,521 issued on Sep. 27, 2011, the entire contents of the foregoing are incorporated by reference herein.
- This invention describes applications of monolithic 3D integration to at least semiconductor chips performing logic and memory functions.
- Over the past 40 years, one has seen a dramatic increase in functionality and performance of Integrated Circuits (ICs). This has largely been due to the phenomenon of “scaling” i.e. component sizes within ICs have been reduced (“scaled”) with every successive generation of technology. There are two main classes of components in Complimentary Metal Oxide Semiconductor (CMOS) ICs, namely transistors and wires. With “scaling”, transistor performance and density typically improve and this has contributed to the previously-mentioned increases in IC performance and functionality. However, wires (interconnects) that connect together transistors degrade in performance with “scaling”. The situation today is that wires dominate performance, functionality and power consumption of ICs.
- 3D stacking of semiconductor chips is one avenue to tackle issues with wires. By arranging transistors in 3 dimensions instead of 2 dimensions (as was the case in the 1990s), one can place transistors in ICs closer to each other. This reduces wire lengths and keeps wiring delay low. However, there are many barriers to practical implementation of 3D stacked chips. These include:
-
- Constructing transistors in ICs typically require high temperatures (higher than ˜700° C.) while wiring levels are constructed at low temperatures (lower than ˜400° C.). Copper or Aluminum wiring levels, in fact, can get damaged when exposed to temperatures higher than ˜400° C. If one would like to arrange transistors in 3 dimensions along with wires, it has the challenge described below. For example, let us consider a 2 layer stack of transistors and wires i.e. Bottom Transistor Layer, above it Bottom Wiring Layer, above it Top Transistor Layer and above it Top Wiring Layer. When the Top Transistor Layer is constructed using Temperatures higher than 700° C., it can damage the Bottom Wiring Layer.
- Due to the above mentioned problem with forming transistor layers above wiring layers at temperatures lower than 400° C., the semiconductor industry has largely explored alternative architectures for 3D stacking. In these alternative architectures, Bottom Transistor Layers, Bottom Wiring Layers and Contacts to the Top Layer are constructed on one silicon wafer. Top Transistor Layers, Top Wiring Layers and Contacts to the Bottom Layer are constructed on another silicon wafer. These two wafers are bonded to each other and contacts are aligned, bonded and connected to each other as well. Unfortunately, the size of Contacts to the other Layer is large and the number of these Contacts is small. In fact, prototypes of 3D stacked chips today utilize as few as 10,000 connections between two layers, compared to billions of connections within a layer. This low connectivity between layers is because of two reasons: (i) Landing pad size needs to be relatively large due to alignment issues during wafer bonding. These could be due to many reasons, including bowing of wafers to be bonded to each other, thermal expansion differences between the two wafers, and lithographic or placement misalignment. This misalignment between two wafers limits the minimum contact landing pad area for electrical connection between two layers; (ii) The contact size needs to be relatively large. Forming contacts to another stacked wafer typically involves having a Through-Silicon Via (TSV) on a chip. Etching deep holes in silicon with small lateral dimensions and filling them with metal to form TSVs is not easy. This places a restriction on lateral dimensions of TSVs, which in turn impacts TSV density and contact density to another stacked layer. Therefore, connectivity between two wafers is limited.
- It is highly desirable to circumvent these issues and build 3D stacked semiconductor chips with a high-density of connections between layers. To achieve this goal, it is sufficient that one of three requirements must be met: (1) A technology to construct high-performance transistors with processing temperatures below ˜400° C.; (2) A technology where standard transistors are fabricated in a pattern, which allows for high density connectivity despite the misalignment between the two bonded wafers; and (3) A chip architecture where process temperature increase beyond 400° C. for the transistors in the top layer does not degrade the characteristics or reliability of the bottom transistors and wiring appreciably. This patent application describes approaches to address options (1), (2) and (3) in the detailed description section. In the rest of this section, background art that has previously tried to address options (1), (2) and (3) will be described.
- There are many techniques to construct 3D stacked integrated circuits or chips including:
-
- Through-silicon via (TSV) technology: Multiple layers of transistors (with or without wiring levels) can be constructed separately. Following this, they can be bonded to each other and connected to each other with through-silicon vias (TSVs).
- Monolithic 3D technology: With this approach, multiple layers of transistors and wires can be monolithically constructed. Some monolithic 3D and 3DIC approaches are described in U.S. Pat. Nos. 8,273,610, 8,298,875, 8,362,482, 8,378,715, 8,379,458, 8,450,804, 8,557,632, 8,574,929, 8,581,349, 8,642,416, 8,669,778, 8,674,470, 8,687,399, 8,742,476, 8,803,206, 8,836,073, 8,902,663, 8,994,404, 9,023,688, 9,029,173, 9,030,858, 9,117,749, 9,142,553, 9,219,005, 9,385,058, 9,406,670, 9,460,978, 9,509,313, 9,640,531, 9,691,760, 9,711,407, 9,721,927, 9,799,761, 9,871,034, 9,953,870, 9,953,994, 10,014,292, 10,014,318, 10,515,981, 10,892,016; and pending U.S. Patent Application Publications and application Ser Nos. 14/642,724, 15/150,395, 15/173,686, 16/337,665, 16/558,304, 16/649,660, 16/836,659, 17/151,867, 62/651,722; 62/681,249, 62/713,345, 62/770,751, 62/952,222, 62/824,288, 63/075,067, 63/091,307, 63/115,000, 63/220,443, 2021/0242189, 2020/0013791, 16/558,304; and PCT Applications (and Publications): PCT/US2010/052093, PCT/US2011/042071 (WO2012/015550), PCT/US2016/52726 (WO2017053329), PCT/US2017/052359 (WO2018/071143), PCT/US2018/016759 (WO2018144957), PCT/US2018/52332 (WO 2019/060798), and PCT/US2021/44110. The entire contents of all of the foregoing patents, publications, and applications are incorporated herein by reference.
- Electro-Optics: There is also work done for integrated monolithic 3D including layers of different crystals, such as U.S. Pat. Nos. 8,283,215, 8,163,581, 8,753,913, 8,823,122, 9,197,804, 9,419,031, 9,941,319, 10,679,977, 10,943,934, 10,998,374, 11,063,071, and 11,133,344. The entire contents of the foregoing patents, publications, and applications are incorporated by reference herein.
- In addition, the entire contents of U.S. Pat. Nos. 8,026,521, 8,203,148, 8,956,959, 9,818,800, 10,290,682, 10,825,864, and 10,896,931 are incorporated herein by reference.
- U.S. Pat. No. 7,052,941 from Sang-Yun Lee (“S-Y Lee”) describes methods to construct vertical transistors above wiring layers at less than 400° C. In these single crystal Si transistors, current flow in the transistor's channel region is in the vertical direction. Unfortunately, however, almost all semiconductor devices in the market today (logic, DRAM, flash memory) utilize horizontal (or planar) transistors due to their many advantages, and it is difficult to convince the industry to move to vertical transistor technology.
- A paper from IBM at the Intl. Electron Devices Meeting in 2005 describes a method to construct transistors for the top stacked layer of a 2 chip 3D stack on a separate wafer. This paper is “Enabling SOI-Based Assembly Technology for Three-Dimensional (3D) Integrated Circuits (ICs),” IEDM Tech. Digest, p. 363 (2005) by A. W. Topol, D. C. La Tulipe, L. Shi, et al. (“Topol”). A process flow is utilized to transfer this top transistor layer atop the bottom wiring and transistor layers at temperatures less than 400° C. Unfortunately, since transistors are fully formed prior to bonding, this scheme suffers from misalignment issues. While Topol describes techniques to reduce misalignment errors in the above paper, the techniques of Topol still suffer from misalignment errors that limit contact dimensions between two chips in the stack to >130 nm.
- The textbook “Integrated Interconnect Technologies for 3D Nanoelectronic Systems” by Bakir and Meindl (“Bahr”) describes a 3D stacked DRAM concept with horizontal (i.e. planar) transistors. Silicon for stacked transistors is produced using selective epitaxy technology or laser recrystallization. Unfortunately, however, these technologies have higher defect density compared to standard single crystal silicon. This higher defect density degrades transistor performance.
- In the NAND flash memory industry, several organizations have attempted to construct 3D stacked memory. These attempts predominantly use transistors constructed with poly-Si or selective epi technology as well as charge-trap concepts. References that describe these attempts to 3D stacked memory include “Integrated Interconnect Technologies for 3D Nanoelectronic Systems”, Artech House, 2009 by Bakir and Meindl (“Bakir”), “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory”, Symp. VLSI Technology Tech. Dig. pp. 14-15, 2007 by H. Tanaka, M. Kido, K. Yahashi, et al. (“Tanaka”), “A Highly Scalable 8-Layer 3D Vertical-Gate (VG) TFT NAND Flash Using Junction-Free Buried Channel BE-SONOS Device,” Symposium on VLSI Technology, 2010 by W. Kim, S. Choi, et al. (“W. Kim”), “A Highly Scalable 8-Layer 3D Vertical-Gate (VG) TFT NAND Flash Using Junction-Free Buried Channel BE-SONOS Device,” Symposium on VLSI Technology, 2010 by Hang-Ting Lue, et al. (“Lue”) and “Sub-50 nm Dual-Gate Thin-Film Transistors for Monolithic 3-D Flash”, IEEE Trans. Elect. Dev., vol. 56, pp. 2703-2710, November 2009 by A. J. Walker (“Walker”). An architecture and technology that utilizes single crystal Silicon using epi growth is described in “A Stacked SONOS Technology, Up to 4 Levels and 6 nm Crystalline Nanowires, with Gate-All-Around or Independent Gates (ΦFlash), Suitable for Full 3D Integration”, International Electron Devices Meeting, 2009 by A. Hubert, et al (“Hubert”). However, the approach described by Hubert has some challenges including use of difficult-to-manufacture nanowire transistors, higher defect densities due to formation of Si and SiGe layers atop each other, high temperature processing for long times, difficult manufacturing, etc.
- It is clear based on the background art mentioned above that invention of novel technologies for 3D stacked layer and chips will be useful.
- The invention may be directed to at least multilayer or Three Dimensional Integrated Circuit (3D IC) devices, structures, and fabrication methods.
- In one aspect, a method for producing a 3D memory device, the method including: providing a first level including a single crystal layer and first alignment marks; forming memory control circuits including first single crystal transistors, where the first single crystal transistors include portions of the single crystal layer; forming at least one second level above the first level; performing a first lithographic step over the at least one second level aligned to the first alignment marks; forming at least one third level above the at least one second level; performing a second lithographic step over the third level; performing a first etch step including etching holes within the third level defined by the second lithographic step; performing a third lithographic step over the at least one third level; performing a second etch step including etching holes within the at least one third level and the at least one second level defined by the third lithographic step; and performing additional processing steps to form a plurality of first memory cells within the at least one second level and a plurality of second memory cells within the at least one third level, where each of the plurality of first memory cells include one second transistor, and where each of the plurality of second memory cells include one third transistor.
- In another aspect, a method for producing a 3D memory device, the method including: providing a first level including a single crystal layer and first alignment marks; forming memory control circuits including first single crystal transistors, where the first single crystal transistors include portions of the single crystal layer; forming at least one second level above the first level; performing a first etch step including etching lithography windows within the at least one second level; performing a first lithographic step over the at least one second level aligned to the first alignment marks; forming at least one third level above the at least one second level; performing a second lithographic step over the at least one third level; performing a second etch step including etching holes within the at least one third level defined by the second lithographic step; performing a third lithographic step over the at least one third level; performing a third etch step including etching holes within the at least one third level and the at least one second level defined by the third lithographic step; and performing additional processing steps to form a plurality of first memory cells within the at least one second level and a plurality of second memory cells within the at least one third level, where each of the plurality of first memory cells include one second transistor, and where each of the plurality of second memory cells include one third transistor.
- In another aspect, a method for producing a 3D memory device, the method including: providing a first level including a single crystal layer and first alignment marks; forming memory control circuits including first single crystal transistors, where the first single crystal transistors include portions of the single crystal layer; forming at least one second level above the first level; performing a first etch step including etching lithography windows within the at least one second level; performing a first lithographic step over the at least one second level aligned to the first alignment marks; and performing additional processing steps to form a plurality of first memory cells within the at last one second level, where each of the plurality of first memory cells include one of a plurality of second transistors, and where the plurality of second transistors are aligned to the first alignment marks with a less than 40 nm alignment error.
- In another aspect, a 3D semiconductor device, the device including: a first level including a first single crystal layer and first transistors, where the first transistors each include a single crystal channel; first metal layers interconnecting at least the first transistors; and a second level including a second single crystal layer and second transistors, where the second level overlays the first level, where the second transistors are horizontally oriented and include replacement gate, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
- In another aspect, a 3D semiconductor device, the device including: a first level including a first single crystal layer and alignment marks; first transistors overlaying the first single crystal layer; and second transistors overlaying the first transistors, where the first transistors and the second transistors are self-aligned, being processed following the same lithography step, where the second transistors include replacement gate, being processed to replace a poly silicon gate to a metal based gate, where the first level includes third transistors disposed below the first transistor, where the third transistors are aligned to the alignment marks, and where the third transistors each include a single crystal channel.
- In another aspect, a 3D semiconductor device, the device including: a first level including a first single crystal layer, first transistors, and second transistors, where the second transistors are overlaying the first transistors, and where the first transistors and the second transistors are self-aligned, being processed following the same lithography step; and a second level including a second single crystal layer and third transistors, where the second level overlays the first level, where the third transistors are horizontally oriented and include replacement gate, where the second level is bonded to the first level, and where the bonded includes oxide to oxide bonds.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, and where the fourth single crystal channel is disposed above the third single crystal channel; and at least one region of oxide to oxide bonds.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel; and at least one region of oxide to oxide bonds, where the at least one region of oxide to oxide bonds is disposed underneath the third single crystal channel and above the second single crystal channel.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel; and a layer of oxide to oxide bonds; and a single crystal substrate.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the fourth single crystal source, channel, and drain is disposed above the third single crystal source, channel, and drain; and an ohmic connection between the first single crystal source or drain and the second single crystal source or drain.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the first single crystal source or drain, and the second single crystal source or drain each include n+ doped regions.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel, and where formation of the fourth single crystal channel includes a layer transfer process.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the fourth single crystal source, channel, and drain is disposed above the third single crystal source, channel, and drain; and where at least one of the plurality of transistors includes two side gates.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a second single crystal source, channel, and drain, where the second single crystal source, channel, and drain is disposed above the first single crystal source, channel, and drain, where at least one of the plurality of transistors includes a third single crystal source, channel, and drain, where the third single crystal source, channel, and drain is disposed above the second single crystal source, channel, and drain, where at least one of the plurality of transistors includes a fourth single crystal source, channel, and drain, and where the first single crystal channel is self-aligned to the second single crystal channel being processed following the same lithography step.
- In another aspect, a 3D semiconductor device, the device including: a plurality of transistors, where at least one of the plurality of transistors includes a first single crystal channel, where at least one of the plurality of transistors includes a second single crystal channel, where the second single crystal channel is disposed above the first single crystal channel, where at least one of the plurality of transistors includes a third single crystal channel, where the third single crystal channel is disposed above the second single crystal channel, where at least one of the plurality of transistors includes a fourth single crystal channel, where the fourth single crystal channel is disposed above the third single crystal channel, where the least one of the plurality of transistors is a horizontally oriented transistor, and where formation of the fourth single crystal channel includes a layer transfer process.
- In another aspect, a method for producing a 3D semiconductor device, the method including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed on top of the control circuits; performing a first etch step into the second level; and performing additional processing steps to form a plurality of first memory cells within the second level, where each of the memory cells include at least one second transistors, and where the additional processing steps include depositing a gate electrode for the second transistors.
- In another aspect, a method for producing a 3D semiconductor device, the method including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed on top of the control circuits; performing a first etch step into the second level; and performing additional processing steps to form a plurality of first memory cells within the second level, where each of the memory cells include at least one second transistor, where the performing additional processing steps includes using Atomic Layer Deposition (ALD), and where the additional processing steps include depositing a gate electrodes for the second transistors.
- In another aspect, a method for producing a 3D semiconductor device, the method including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed on top of the control circuits; performing a first etch step into the second level; and performing additional processing steps to form a plurality of first memory cells within the second level, where each of the memory cells include at least one second transistor, where the forming control circuits includes using a weaker anneal process in consideration of subsequent thermal processing, and where the additional processing steps include depositing a gate electrode for the second transistors.
- In another aspect, a method for producing a 3D semiconductor device, the method including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; and performing additional processing steps to form a plurality of first memory cells within the second level and a plurality of second memory cells within the third level, where each of the plurality of first memory cells include at least one second transistor, where each of the plurality of second memory cells include at least one third transistor, and where the additional processing steps include depositing a gate electrode simultaneously for the second transistors and the third transistors.
- In another aspect, a method for producing a 3D semiconductor device, the method including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; and performing additional processing steps to form a plurality of first memory cells within the second level and plurality of second memory cells within the third level, where each of the plurality of first memory cells include at least one second transistor, where each of the plurality of second memory cells include at least one third transistor, where the additional processing steps include depositing a gate electrode simultaneously for the second transistors and the third transistors, and where the performing additional processing steps includes using Atomic Layer Deposition (ALD).
- In another aspect, a method for producing a 3D semiconductor device, the method including: providing a first level, the first level including a first single crystal layer; forming first alignment marks and control circuits in and/or on the first level, where the control circuits include first single crystal transistors, and where the control circuits include at least two interconnection metal layers; forming at least one second level disposed above the control circuits; performing a first etch step into the second level; forming at least one third level disposed on top of the second level; and performing additional processing steps to form a plurality of first memory cells within the second level and a plurality of second memory cells within the third level, where each of the plurality of first memory cells include at least one second transistor, where each of the plurality of second memory cells include at least one third transistor, where the additional processing steps include depositing a gate electrode simultaneously for the second transistors and the third transistors, and where the forming control circuits includes using a weaker anneal process in consideration of subsequent thermal processing.
- Various embodiments of the invention will be understood and appreciated more fully from the following detailed description, taken in conjunction with the drawings in which:
-
FIGS. 1A-1C show different types of junction-less transistors (JLT) that could be utilized for 3D stacking; -
FIGS. 2A-2K show a zero-mask per layer 3D floating body DRAM; -
FIGS. 3A-3J show a zero-mask per layer 3D resistive memory with a junction-less transistor; -
FIGS. 4A-4K show an alternative zero-mask per layer 3D resistive memory; -
FIGS. 5A-5G show a zero-mask per layer 3D charge-trap memory; -
FIGS. 6A-6B show periphery on top of memory layers; -
FIGS. 7A-7E show polysilicon select devices for 3D memory and peripheral circuits at the bottom according to some embodiments of the current invention; -
FIGS. 8A-8F show polysilicon select devices for 3D memory and peripheral circuits at the top according to some embodiments of the current invention; -
FIGS. 9A-9F illustrate a process flow for 3D integrated circuits with gate-last high-k metal gate transistors and face-up layer transfer; -
FIGS. 10A-10D depict a process flow for constructing 3D integrated chips and circuits with misalignment tolerance techniques and repeating pattern in one direction; -
FIGS. 11A-11G illustrate using a carrier wafer for layer transfer; -
FIGS. 12A-12K illustrate constructing chips with nMOS and pMOS devices on either side of the wafer; -
FIG. 13 illustrates constructing transistors with front gates and back gates on either side of the semiconductor layer; -
FIG. 14A-14I show process flows for constructing 3D stacked logic chips using four-side gated junction-less transistors as switches; -
FIG. 15A-15C show window for alignment of top wafer to bottom wafer; and -
FIG. 16A-16H show a two-mask per layer 3D floating body DRAM. - Embodiments of the present invention are now described with reference to
FIGS. 1-16 , it being appreciated that the figures illustrate the subject matter not to scale or to measure. Many figures describe process flows for building devices. These process flows, which are essentially a sequence of steps for building a device, have many structures, numerals and labels that are common between two or more adjacent steps. In such cases, some labels, numerals and structures used for a certain step's figure may have been described in previous steps' figures. -
FIG. 1A-1D shows that JLTs that can be 3D stacked fall into four categories based on the number of gates they use: One-side gated JLTs as shown inFIG. 1A , two-side gated JLTs as shown inFIG. 1B , three-side gated JLTs as shown inFIG. 1C , and gate-all-around JLTs as shown inFIG. 1D . The JLTS shown may includen+ Si 102,gate dielectric 104,gate electrode 106,n+ source region 108,n+ drain region 110, and n+ region undergate 112. As the number of JLT gates increases, the gate gets more control of the channel, thereby reducing leakage of the JLT at 0V. Furthermore, the enhanced gate control can be traded-off for higher doping (which improves contact resistance to source-drain regions) or bigger JLT cross-sectional areas (which is easier from a process integration standpoint). However, adding more gates typically increases process complexity. - Some embodiments of this invention may involve floating body DRAM. Background information on floating body DRAM and its operation is given in “Floating Body RAM Technology and its Scalability to 32 nm Node and Beyond,” Electron Devices Meeting, 2006. IEDM '06. International, vol., no., pp. 1-4, 11-13 Dec. 2006 by T. Shino, N. Kusunoki, T. Higashi, et al., Overview and future challenges of floating body RAM (FBRAM) technology for 32 nm technology node and beyond, Solid-State Electronics, Volume 53, Issue 7, Papers Selected from the 38th European Solid-State Device Research Conference—ESSDERC '08, July 2009, Pages 676-683, ISSN 0038-1101, DOI: 10.1016/j.sse.2009.03.010 by Takeshi Hamamoto, Takashi Ohsawa, et al., “New Generation of Z-RAM,” Electron Devices Meeting, 2007. IEDM 2007. IEEE International, vol., no., pp. 925-928, 10-12 Dec. 2007 by Okhonin, S.; Nagoga, M.; Carman, E, et al. The above publications are incorporated herein by reference.
-
FIG. 2A-K describe a process flow to construct a horizontally-oriented monolithic 3D DRAM. This monolithic 3D DRAM utilizes the floating body effect and double-gate transistors. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D DRAM concept shown inFIGS. 2A-K , and all other masks are shared between different layers. The process flow may include several steps in the following sequence. - Step (A): Peripheral circuits with
tungsten wiring 202 are first constructed and above this a layer ofsilicon dioxide 204 is deposited.FIG. 2A shows a drawing illustration after Step (A).
Step (B):FIG. 2B illustrates the structure after Step (B). A wafer of p−Silicon 208 has anoxide layer 206 grown or deposited above it. Following this, hydrogen is implanted into the p− Silicon wafer at a certain depth indicated by 214. Alternatively, some other atomic species such as Helium could be (co-)implanted. This hydrogen implanted p−Silicon wafer 208 forms thetop layer 210. Thebottom layer 212 may include theperipheral circuits 202 withoxide layer 204. Thetop layer 210 is flipped and bonded to thebottom layer 212 using oxide-to-oxide bonding.
Step (C):FIG. 2C illustrates the structure after Step (C). The stack of top and bottom wafers after Step (B) is cleaved at the hydrogen plane 3014 using either a anneal or a sideways mechanical force or other means. A CMP process is then conducted. A layer ofsilicon oxide 218 is then deposited atop the p− Silicon layer 216. At the end of this step, a single-crystal p− Si layer 216 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
Step (D):FIG. 2D illustrates the structure after Step (D). Using methods similar to Step (B) and (C), multiple p−silicon layers 220 are formed with silicon oxide layers in between.
Step (E):FIG. 2E illustrates the structure after Step (E). Lithography and etch processes are then utilized to make a structure as shown in the figure, including layer regions of p−silicon 221 and associated isolation/bonding oxides 222. - Step (F):
FIG. 2F illustrates the structure after Step (F).Gate dielectric 226 andgate electrode 224 are then deposited following which a CMP is done to planarize thegate electrode 224 regions. Lithography and etch are utilized to define gate regions. - Step (G):
FIG. 2G illustrates the structure after Step (G). Using the hard mask defined in Step (F), p− regions not covered by the gate are implanted to formn+ silicon regions 228. Spacers are utilized during this multi-step implantation process and layers of silicon present in different layers of the stack have different spacer widths to account for lateral straggle of buried layer implants. Bottom layers could have larger spacer widths than top layers. A thermal annealing step, such as a RTA or spike anneal or laser anneal or flash anneal, is then conducted to activate n+ doped regions.
Step (H):FIG. 2H illustrates the structure after Step (H). Asilicon oxide layer 230 is then deposited and planarized. For clarity, the silicon oxide layer is shown transparent, along with word-line (WL) 232 and source-line (SL) 234 regions.
Step (I):FIG. 2I illustrates the structure after Step (I). Bit-line (BL)contacts 236 are formed by etching and deposition. These BL contacts are shared among all layers of memory.
Step (J):FIG. 2J illustrates the structure after Step (J).BLs 238 are then constructed. Contacts are made to BLs, WLs and SLs of the memory array at its edges. SL contacts can be made into stair-like structures using techniques described in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on, vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be done in steps prior to Step (J) as well.
FIG. 2K shows cross-sectional views of the array for clarity. Double-gated transistors may be utilized along with the floating body effect for storing information.
A floating-body DRAM has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels (2) some of the memory cell control lines, e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates simultaneously deposited over multiple memory layers, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut. - With the explanations for the formation of monolithic 3D DRAM with ion-cut in this section, it is clear to one skilled in the art that alternative implementations are possible. BL and SL nomenclature has been used for two terminals of the 3D DRAM array, and this nomenclature can be interchanged. Each gate of the double gate 3D DRAM can be independently controlled for better control of the memory cell. To implement these changes, the process steps in
FIG. 2 may be modified. Moreover, selective epi technology or laser recrystallization technology could be utilized for implementing structures shown inFIG. 2A-K . Various other types of layer transfer schemes that have been described in Section 1.3.4 of the parent application (Ser. No. 12/901,890, 8,026,521) can be utilized for construction of various 3D DRAM structures. Furthermore, buried wiring, i.e. where wiring for memory arrays is below the memory layers but above the periphery, may also be used. In addition, other variations of the monolithic 3D DRAM concepts are possible. - While many of today's memory technologies rely on charge storage, several companies are developing non-volatile memory technologies based on resistance of a material changing. Examples of these resistance-based memories include phase change memory, Metal Oxide memory, resistive RAM (RRAM), memristors, solid-electrolyte memory, ferroelectric RAM, MRAM, etc. Background information on these resistive-memory types is given in “Overview of candidate device technologies for storage-class memory,” IBM Journal of Research and Development, vol. 52, no. 4.5, pp. 449-464, July 2008 by Burr, G. W.; Kurdi, B. N.; Scott, J. C.; Lam, C. H.; Gopalakrishnan, K.; Shenoy, R. S.
-
FIGS. 3A-3J describe a novel memory architecture for resistance-based memories, and a procedure for its construction. The memory architecture utilizes junction-less transistors and has a resistance-based memory element in series with a transistor selector. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D resistance change memory (or resistive memory) concept shown inFIGS. 3A-J , and all other masks are shared between different layers. The process flow may include several steps that occur in the following sequence. - Step (A):
Peripheral circuits 302 are first constructed and above this a layer ofsilicon dioxide 304 is deposited.FIG. 3A shows a drawing illustration after Step (A).
Step (B):FIG. 3B illustrates the structure after Step (B). A wafer ofn+ Silicon 308 has anoxide layer 306 grown or deposited above it. Following this, hydrogen is implanted into the n+ Silicon wafer at a certain depth indicated by 314. Alternatively, some other atomic species such as Helium could be (co-)implanted. This hydrogen implantedn+ Silicon wafer 308 forms thetop layer 310. Thebottom layer 312 may include theperipheral circuits 302 withoxide layer 304. Thetop layer 310 is flipped and bonded to thebottom layer 312 using oxide-to-oxide bonding.
Step (C):FIG. 3C illustrates the structure after Step (C). The stack of top and bottom wafers after Step (B) is cleaved at thehydrogen plane 314 using either an anneal or a sideways mechanical force or other means. A CMP process is then conducted. A layer ofsilicon oxide 318 is then deposited atop then+ Silicon layer 316. At the end of this step, a single-crystaln+ Si layer 316 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
Step (D):FIG. 3D illustrates the structure after Step (D). Using methods similar to Step (B) and (C), multiple n+ silicon layers 320 are formed with silicon oxide layers in between.
Step (E):FIG. 3E illustrates the structure after Step (E). Lithography and etch processes are then utilized to make a structure as shown in the figure, including layer regions ofn+ silicon 321 and associated bonding/isolation oxides 322.
Step (F):FIG. 3F illustrates the structure after Step (F).Gate dielectric 326 andgate electrode 324 are then deposited following which a CMP is performed to planarize thegate electrode 324 regions. Lithography and etch are utilized to define gate regions.
Step (G):FIG. 3G illustrates the structure after Step (G). Asilicon oxide layer 330 is then deposited and planarized. The silicon oxide layer is shown transparent in the figure for clarity, along with word-line (WL) 332 and source-line (SL) 334 regions.
Step (H):FIG. 3H illustrates the structure after Step (H). Vias are etched through multiple layers of silicon and silicon dioxide as shown in the figure. A resistancechange memory material 336 is then deposited (preferably with atomic layer deposition (ALD)). Examples of such a material include hafnium oxide, well known to change resistance by applying voltage. An electrode for the resistance change memory element is then deposited (preferably using ALD) and is shown as electrode/BL contact 340. A CMP process is then conducted to planarize the surface. It can be observed that multiple resistance change memory elements in series with junctionless transistors are created after this step.
Step (I):FIG. 3I illustrates the structure after Step (I).BLs 338 are then constructed. Contacts are made to BLs, WLs and SLs of the memory array at its edges. SL contacts can be made into stair-like structures using techniques described in in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on, vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be achieved in steps prior to Step (I) as well.
FIG. 3J shows cross-sectional views of the array for clarity.
A 3D resistance change memory has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels, (2) some of the memory cell control lines, e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates that are simultaneously deposited over multiple memory layers for transistors, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut. -
FIGS. 4A-4K describe an alternative process flow to construct a horizontally-oriented monolithic 3D resistive memory array. This embodiment has a resistance-based memory element in series with a transistor selector. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D resistance change memory (or resistive memory) concept shown inFIGS. 4A-4K , and all other masks are shared between different layers. The process flow may include several steps as described in the following sequence. - Step (A): Peripheral circuits with
tungsten wiring 402 are first constructed and above this a layer ofsilicon dioxide 404 is deposited.FIG. 4A shows a drawing illustration after Step (A).
Step (B):FIG. 4B illustrates the structure after Step (B). A wafer of p− Silicon 408 has an oxide layer 406 grown or deposited above it. Following this, hydrogen is implanted into the p− Silicon wafer at a certain depth indicated by 414. Alternatively, some other atomic species such as Helium could be (co-)implanted. This hydrogen implanted p− Silicon wafer 408 forms the top layer 410. The bottom layer 412 may include theperipheral circuits 402 withoxide layer 404. The top layer 410 is flipped and bonded to the bottom layer 412 using oxide-to-oxide bonding.
Step (C):FIG. 4C illustrates the structure after Step (C). The stack of top and bottom wafers after Step (B) is cleaved at the hydrogen plane 414 using either a anneal or a sideways mechanical force or other means. A CMP process is then conducted. A layer ofsilicon oxide 418 is then deposited atop the p− Silicon layer 416. At the end of this step, a single-crystal p− Si layer 416 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
Step (D):FIG. 4D illustrates the structure after Step (D). Using methods similar to Step (B) and (C), multiple p−silicon layers 420 are formed with silicon oxide layers in between.
Step (E):FIG. 4E illustrates the structure after Step (E). Lithography and etch processes are then utilized to make a structure as shown in the figure, including layer regions of p−silicon 421 and associated bonding/isolation oxide 422.
Step (F):FIG. 4F illustrates the structure on after Step (F).Gate dielectric 426 andgate electrode 424 are then deposited following which a CMP is done to planarize thegate electrode 424 regions. Lithography and etch are utilized to define gate regions.
Step (G):FIG. 4G illustrates the structure after Step (G). Using the hard mask defined in Step (F), p− regions not covered by the gate are implanted to formn+ silicon regions 428. Spacers are utilized during this multi-step implantation process and layers of silicon present in different layers of the stack have different spacer widths to account for lateral straggle of buried layer implants. Bottom layers could have larger spacer widths than top layers. A thermal annealing step, such as a RTA or spike anneal or laser anneal or flash anneal, is then conducted to activate n+ doped regions.
Step (H):FIG. 4H illustrates the structure after Step (H). Asilicon oxide layer 430 is then deposited and planarized. The silicon oxide layer is shown transparent in the figure for clarity, along with word-line (WL) 432 and source-line (SL) 434 regions.
Step (I):FIG. 4I illustrates the structure after Step (I). Vias are etched through multiple layers of silicon and silicon dioxide as shown in the figure. A resistancechange memory material 436 is then deposited (preferably with atomic layer deposition (ALD)). Examples of such a material include hafnium oxide, which is well known to change resistance by applying voltage. An electrode for the resistance change memory element is then deposited (preferably using ALD) and is shown as electrode/BL contact 440. A CMP process is then conducted to planarize the surface. It can be observed that multiple resistance change memory elements in series with transistors are created after this step.
Step (J):FIG. 4J illustrates the structure after Step (J).BLs 438 are then constructed. Contacts are made to BLs, WLs and SLs of the memory array at its edges. SL contacts can be made into stair-like structures using techniques described in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on, vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be done in steps prior to Step (I) as well.
FIG. 4K shows cross-sectional views of the array for clarity. A 3D resistance change memory has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels, (2) some of the memory cell control lines—e.g., source-lines SL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates simultaneously deposited over multiple memory layers for transistors, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut. - While explanations have been given for formation of monolithic 3D resistive memories with ion-cut in this section, it is clear to one skilled in the art that alternative implementations are possible. BL and SL nomenclature has been used for two terminals of the 3D resistive memory array, and this nomenclature can be interchanged. Moreover, selective epi technology or laser recrystallization technology could be utilized for implementing structures shown in
FIGS. 3A-3J andFIGS. 4A-4K . Various other types of layer transfer schemes that have been described in Section 1.3.4 of the parent application can be utilized for construction of various 3D resistive memory structures. One could also use buried wiring, i.e. where wiring for memory arrays is below the memory layers but above the periphery. Other variations of the monolithic 3D resistive memory concepts are possible. - While resistive memories described previously form a class of non-volatile memory, others classes of non-volatile memory exist. NAND flash memory forms one of the most common non-volatile memory types. It can be constructed of two main types of devices: floating-gate devices where charge is stored in a floating gate and charge-trap devices where charge is stored in a charge-trap layer such as Silicon Nitride. Background information on charge-trap memory can be found in “Integrated Interconnect Technologies for 3D Nanoelectronic Systems”, Artech House, 2009 by Bakir and Meindl (“Bakir”) and “A Highly Scalable 8-Layer 3D Vertical-Gate (VG) TFT NAND Flash Using Junction-Free Buried Channel BE-SONOS Device,” Symposium on VLSI Technology, 2010 by Hang-Ting Lue, et al. The architectures shown in
FIG. 5A-5G are relevant for any type of charge-trap memory. -
FIGS. 5A-5G describes a memory architecture for single-crystal 3D charge-trap memories, and a procedure for its construction. It utilizes junction-less transistors. No mask is utilized on a “per-memory-layer” basis for the monolithic 3D charge-trap memory concept shown inFIGS. 5A-5G , and all other masks are shared between different layers. The process flow may include several steps as described in the following sequence. - Step (A):
Peripheral circuits 502 are first constructed and above this a layer ofsilicon dioxide 504 is deposited.FIG. 5A shows a drawing illustration after Step (A).
Step (B):FIG. 5B illustrates the structure after Step (B). A wafer ofn+ Silicon 508 has anoxide layer 506 grown or deposited above it. Following this, hydrogen is implanted into the n+ Silicon wafer at a certain depth indicated by 514. Alternatively, some other atomic species such as Helium could be implanted. This hydrogen implantedn+ Silicon wafer 508 forms thetop layer 510. Thebottom layer 512 may include theperipheral circuits 502 withoxide layer 504. Thetop layer 510 is flipped and bonded to thebottom layer 512 using oxide-to-oxide bonding.
Step (C):FIG. 5C illustrates the structure after Step (C). The stack of top and bottom wafers after Step (B) is cleaved at thehydrogen plane 514 using either a anneal or a sideways mechanical force or other means. A CMP process is then conducted. A layer ofsilicon oxide 518 is then deposited atop then+ Silicon layer 516. At the end of this step, a single-crystaln+ Si layer 516 exists atop the peripheral circuits, and this has been achieved using layer-transfer techniques.
Step (D):FIG. 5D illustrates the structure after Step (D). Using methods similar to Step (B) and (C), multiple n+ silicon layers 520 are formed with silicon oxide layers in between.
Step (E):FIG. 5E illustrates the structure after Step (E). Lithography and etch processes are then utilized to make a structure as shown in the figure.
Step (F):FIG. 5F illustrates the structure after Step (F).Gate dielectric 526 andgate electrode 524 are then deposited following which a CMP is done to planarize thegate electrode 524 regions. Lithography and etch are utilized to define gate regions. Gates of theNAND string 536 as well gates of select gates of theNAND string 538 are defined.
Step (G):FIG. 5G illustrates the structure after Step (G). Asilicon oxide layer 530 is then deposited and planarized. It is shown transparent in the figure for clarity. Word-lines, bit-lines and source-lines are defined as shown in the figure. Contacts are formed to various regions/wires at the edges of the array as well. SL contacts can be made into stair-like structures using techniques described in “Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory,” VLSI Technology, 2007 IEEE Symposium on, vol., no., pp. 14-15, 12-14 Jun. 2007 by Tanaka, H.; Kido, M.; Yahashi, K.; Oomura, M.; et al., following which contacts can be constructed to them. Formation of stair-like structures for SLs could be performed in steps prior to Step (G) as well.
A 3D charge-trap memory has thus been constructed, with (1) horizontally-oriented transistors—i.e. current flowing in substantially the horizontal direction in transistor channels, (2) some of the memory cell control lines—e.g., bit lines BL, constructed of heavily doped silicon and embedded in the memory cell layer, (3) side gates simultaneously deposited over multiple memory layers for transistors, and (4) monocrystalline (or single-crystal) silicon layers obtained by layer transfer techniques such as ion-cut. This use of single-crystal silicon obtained with ion-cut is a key differentiator from past work on 3D charge-trap memories such as “A Highly Scalable 8-Layer 3D Vertical-Gate (VG) TFT NAND Flash Using Junction-Free Buried Channel BE-SONOS Device,” Symposium on VLSI Technology, 2010 by Hang-Ting Lue, et al. that used polysilicon. - While
FIGS. 5A-5G give two examples of how single-crystal silicon layers with ion-cut can be used to produce 3D charge-trap memories, the ion-cut technique for 3D charge-trap memory is fairly general. It could be utilized to produce any horizontally-oriented 3D monocrystalline-silicon charge-trap memory. - While the 3D DRAM and 3D resistive memory implementations in
Section 3 andSection 4 have been described with single crystal silicon constructed with ion-cut technology, other options exist. One could construct them with selective epi technology. Procedures for doing these will be clear to those skilled in the art. -
FIGS. 6A-6B show it is not the only option for the architecture to have the peripheral transistors, such as periphery 602, below the memory layers, including, for example, memory layer 604, memory layer 606, and/ormemory layer 608. Peripheral transistors, such as periphery 610, could also be constructed above the memory layers, including, for example, memory layer 604, memory layer 606, and/ormemory layer 608, and substrate ormemory layer 612, as shown inFIG. 6B . This periphery layer would utilize technologies described in this application; parent application and incorporated references, and could utilize transistors, for example, junction-less transistors or recessed channel transistors. - The monolithic 3D integration concepts described in this patent application can lead to novel embodiments of poly-silicon-based memory architectures as well. Poly silicon based architectures could potentially be cheaper than single crystal silicon based architectures when a large number of memory layers need to be constructed. While the below concepts are explained by using resistive memory architectures as an example, it will be clear to one skilled in the art that similar concepts can be applied to NAND flash memory and DRAM architectures described previously in this patent application.
-
FIGS. 7A-7E show one embodiment of the current invention, where polysilicon junction-less transistors are used to form a 3D resistance-based memory. The utilized junction-less transistors can have either positive or negative threshold voltages. The process may include the following steps as described in the following sequence: - Step (A): As illustrated in
FIG. 7A ,peripheral circuits 702 are constructed above which a layer ofsilicon dioxide 704 is made.
Step (B): As illustrated inFIG. 7B , multiple layers of n+ doped amorphous silicon orpolysilicon 706 are deposited with layers ofsilicon dioxide 708 in between. The amorphous silicon orpolysilicon layers 706 could be deposited using a chemical vapor deposition process, such as LPCVD or PECVD.
Step (C): As illustrated inFIG. 7C , a Rapid Thermal Anneal (RTA) is conducted to crystallize the layers of polysilicon or amorphous silicon deposited in Step (B). Temperatures during this RTA could be as high as 700° C. or more, and could even be as high as 800° C. The polysilicon region obtained after Step (C) is indicated as 710. Alternatively, a laser anneal could be conducted, either for alllayers 706 at the same time or layer by layer. The thickness of theoxide 704 would need to be optimized if that process were conducted.
Step (D): As illustrated inFIG. 7D , procedures similar to those described inFIGS. 3E-3H are utilized to construct the structure shown. The structure inFIG. 7D has multiple levels of junction-less transistor selectors for resistive memory devices. The resistance change memory is indicated as 736 while its electrode and contact to the BL is indicated as 740. The WL is indicated as 732, while the SL is indicated as 734. Gate dielectric of the junction-less transistor is indicated as 726 while the gate electrode of the junction-less transistor is indicated as 724, this gate electrode also serves as part of theWL 732. Silicon oxide is indicated as 730.
Step (E): As illustrated inFIG. 7E , bit lines (indicated as BL 738) are constructed. Contacts are then made to peripheral circuits and various parts of the memory array as described in embodiments described previously. -
FIG. 8A-F show another embodiment of the current invention, where polysilicon junction-less transistors are used to form a 3D resistance-based memory. The utilized junction-less transistors can have either positive or negative threshold voltages. The process may include the following steps occurring in sequence: - Step (A): As illustrated in
FIG. 8A , a layer ofsilicon dioxide 804 is deposited or grown above a silicon substrate withoutcircuits 802.
Step (B): As illustrated inFIG. 8B , multiple layers of n+ doped amorphous silicon orpolysilicon 806 are deposited with layers ofsilicon dioxide 808 in between. The amorphous silicon orpolysilicon layers 806 could be deposited using a chemical vapor deposition process, such as LPCVD or PECVD abbreviated as above.
Step (C): As illustrated inFIG. 8C , a Rapid Thermal Anneal (RTA) or standard anneal is conducted to crystallize the layers of polysilicon or amorphous silicon deposited in Step (B). Temperatures during this RTA could be as high as 700° C. or more, and could even be as high as 1400° C. The polysilicon region obtained after Step (C) is indicated as 810. Since there are no circuits under these layers of polysilicon, very high temperatures (such as 1400° C.) can be used for the anneal process, leading to very good quality polysilicon with few grain boundaries and very high mobilities approaching those of single crystal silicon. Alternatively, a laser anneal could be conducted, either for alllayers 806 at the same time or layer by layer at different times.
Step (D): This is illustrated inFIG. 8D . Procedures similar to those described inFIG. 32E-H of incorporated parent reference U.S. Pat. No. 8,026,521, are utilized to obtain the structure shown inFIG. 8D which has multiple levels of junctionless transistor selectors for resistive memory devices. The resistance change memory is indicated as 836 while its electrode and contact to the BL is indicated as 840. The WL is indicated as 832, while the SL is indicated as 834. Gate dielectric of the junction-less transistor is indicated as 826 while the gate electrode of the junction-less transistor is indicated as 824, this gate electrode also serves as part of theWL 832. Silicon oxide is indicated as 830
Step (E): This is illustrated inFIG. 8E . Bit lines (indicated as BL 838) are constructed. Contacts are then made to peripheral circuits and various parts of the memory array as described in embodiments described previously.
Step (F): Using procedures described in Section 1 andSection 2 of this patent application's parent, peripheral circuits 898 (with transistors and wires) could be formed well aligned to the multiple memory layers shown in Step (E). For the periphery, one could use the process flow shown inSection 2 where replacement gate processing is used, or one could use sub-400° C. processed transistors such as junction-less transistors or recessed channel transistors. Alternatively, one could use laser anneals for peripheral transistors' source-drain processing. Various other procedures described in Section 1 andSection 2 could also be used. Connections can then be formed between the multiple memory layers and peripheral circuits. By proper choice of materials for memory layer transistors and memory layer wires (e.g., by using tungsten and other materials that withstand high temperature processing for wiring), even standard transistors processed at high temperatures (>1000° C.) for the periphery could be used. - Section 1, of incorporated parent reference U.S. Pat. No. 8,026,521, described the formation of 3D stacked semiconductor circuits and chips with sub-400° C. processing temperatures to build transistors and high density of vertical connections. In this section an alternative method is explained, in which a transistor is built with any replacement gate (or gate-last) scheme that is utilized widely in the industry. This method allows for high temperatures (above 400 C) to build the transistors. This method utilizes a combination of three concepts:
-
- Replacement gate (or gate-last) high k/metal gate fabrication
- Face-up layer transfer using a carrier wafer
- Misalignment tolerance techniques that utilize regular or repeating layouts. In these repeating layouts, transistors could be arranged in substantially parallel bands.
A very high density of vertical connections is possible with this method. Single crystal silicon (or monocrystalline silicon) layers that are transferred are less than 2 um thick, or could even be thinner than 0.4 um or 0.2 um.
- The method mentioned in the previous paragraph is described in
FIG. 9A-9F . The procedure may include several steps as described in the following sequence: - Step (A): After creating isolation regions using a shallow-trench-isolation (STI)
process 2504,dummy gates 2502 are constructed with silicon dioxide and poly silicon. The term “dummy gates” is used since these gates will be replaced by high k gate dielectrics and metal gates later in the process flow, according to the standard replacement gate (or gate-last) process. Further details of replacement gate processes are described in “A 45 nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193 nm Dry Patterning, and 100% Pb-free Packaging,” IEDM Tech. Dig., pp. 247-250, 2007 by K. Mistry, et al. and “Ultralow-EOT (5 Å) Gate-First and Gate-Last High Performance CMOS Achieved by Gate-Electrode Optimization,” IEDM Tech. Dig., pp. 663-666, 2009 by L. Ragnarsson, et al.FIG. 9A illustrates the structure after Step (A). - Step (B): Rest of the transistor fabrication flow proceeds with formation of source-
drain regions 2506, strain enhancement layers to improve mobility, high temperature anneal to activate source-drain regions 2506, formation of inter-layer dielectric (ILD) 2508, etc.FIG. 9B illustrates the structure after Step (B). - Step (C): Hydrogen is implanted into the wafer at the dotted line regions indicated by 2510.
FIG. 9C illustrates the structure after Step (C). - Step (D): The wafer after step (C) is bonded to a
temporary carrier wafer 2512 using atemporary bonding adhesive 2514. Thistemporary carrier wafer 2512 could be constructed of glass. Alternatively, it could be constructed of silicon. The temporary bonding adhesive 2514 could be a polymer material, such as a polyimide. A anneal or a sideways mechanical force is utilized to cleave the wafer at thehydrogen plane 2510. A CMP process is then conducted.FIG. 9D illustrates the structure after Step (D). - Step (E): An
oxide layer 2520 is deposited onto the bottom of the wafer shown in Step (D). The wafer is then bonded to the bottom layer of wires andtransistors 2522 using oxide-to-oxide bonding. The bottom layer of wires andtransistors 2522 could also be called a base wafer. Thetemporary carrier wafer 2512 is then removed by shining a laser onto the temporary bonding adhesive 2514 through the temporary carrier wafer 2512 (which could be constructed of glass). Alternatively, an anneal could be used to remove thetemporary bonding adhesive 2514. Through-silicon connections 2516 with a non-conducting (e.g. oxide)liner 2515 to the landing pads 2518 in the base wafer could be constructed at a very high density using special alignment methods described in at leastFIGS. 26A-D andFIGS. 27A-F of incorporated parent reference U.S. Pat. No. 8,026,521.FIG. 9E illustrates the structure after Step (E). - Step (F):
Dummy gates 2502 are etched away, followed by the construction of a replacement with highk gate dielectrics 2524 andmetal gates 2526. Essentially, partially-formed high performance transistors are layer transferred atop the base wafer (may also be called target wafer) followed by the completion of the transistor processing with a low (sub 400° C.) process.FIG. 9F illustrates the structure after Step (F). The remainder of the transistor, contact, and wiring layers are then constructed. - It will be obvious to someone skilled in the art that alternative versions of this flow are possible with various methods to attach temporary carriers and with various versions of the gate-last process flow.
-
FIGS. 10A-10D (andFIGS. 45A-D of incorporated parent reference U.S. Pat. No. 8,026,521) show an alternative procedure for forming CMOS circuits with a high density of connections between stacked layers. The process utilizes a repeating pattern in one direction for the top layer of transistors. The procedure may include several steps in the following sequence: - Step (A): Using procedures similar to
FIG. 9A-F , a top layer oftransistors 4404 is transferred atop a bottom layer of transistors andwires 4402.Landing pads 4406 are utilized on the bottom layer of transistors andwires 4402.Dummy gates FIGS. 9A-F and this structure is the layout of oxide isolation regions between transistors.FIG. 10A illustrates the structure after Step (A). - Step (B): Through-
silicon connections 4412 are formed well-aligned to the bottom layer of transistors andwires 4402. Alignment schemes to be described inFIGS. 45A-D of incorporated parent reference U.S. Pat. No. 8,026,521 are utilized for this purpose. All features constructed in future steps are also formed well-aligned to the bottom layer of transistors andwires 4402.FIG. 10B illustrates the structure after Step (B). - Step (C):
Oxide isolation regions 4414 are formed between adjacent transistors to be defined. These isolation regions are formed by lithography and etch of gate and silicon regions and then fill with oxide.FIG. 10C illustrates the structure after Step (C). - Step (D): The
dummy gates replacement gates FIG. 10D illustrates the structure after Step (D). Following this, other process steps in the fabrication flow proceed as usual. -
FIGS. 11A-11G illustrate using a carrier wafer for layer transfer.FIG. 11A illustrates the first step of preparing transistors withdummy gates 4602 on first donor wafer (or top wafer) 4606. This completes the first phase of transistor formation. -
FIG. 11B illustrates forming acleave line 4608 byimplant 4616 of atomic particles such as H+.FIG. 11C illustrates permanently bonding thefirst donor wafer 4606 to asecond donor wafer 4626. The permanent bonding may be oxide to oxide wafer bonding as described previously. -
FIG. 11D illustrates thesecond donor wafer 4626 acting as a carrier wafer after cleaving the first donor wafer off potentially atface 4632; leaving athin layer 4606 with the now burieddummy gate transistors 4602.FIG. 11E illustrates forming asecond cleave line 4618 in thesecond donor wafer 4626 byimplant 4646 of atomic species such as H+. -
FIG. 11F illustrates the second layer transfer step to bring thedummy gate transistors 4602 ready to be permanently bonded on top of the bottom layer of transistors andwires 4601. For the simplicity of the explanation we left out the now obvious steps of surface layer preparation done for each of these bonding steps. -
FIG. 11G illustrates the bottom layer of transistors andwires 4601 with thedummy gate transistor 4602 on top after cleaving off the second donor wafer and removing the layers on top of the dummy gate transistors. Now we can proceed and replace the dummy gates with the final gates, form the metal interconnection layers, and continue the 3D fabrication process. - An interesting alternative is available when using the carrier wafer flow described in
FIG. 11A-11G . In this flow we can use the two sides of the transferred layer to build NMOS on one side and PMOS on the other side. Timing properly the replacement gate step such flow could enable full performance transistors properly aligned to each other. As illustrated inFIG. 12A , an SOI (Silicon On Insulator) donor (or top)wafer 4700 may be processed in the normal state of the art high k metal gate gate-last manner with adjusted thermal cycles to compensate for later thermal processing up to the step prior to where CMP exposure of thepolysilicon dummy gates 4704 takes place.FIG. 12A illustrates a cross section of the SOIdonor wafer substrate 4700, the buried oxide (BOX) 4701, thethin silicon layer 4702 of the SOI wafer, theisolation 4703 between transistors, thepolysilicon 4704 andgate oxide 4705 of n-type CMOS transistors with dummy gates, their associated source and drains 4706 for NMOS, NMOStransistor channel regions 4707, and the NMOS interlayer dielectric (ILD) 4708. Alternatively, the PMOS device may be constructed at this stage. This completes the first phase of transistor formation. - At this step, or alternatively just after a CMP of
layer 4708 to expose thepolysilicon dummy gates 4704 or to planarize theoxide layer 4708 and not expose thedummy gates 4704, an implant of anatomic species 4710, such as H+, is done to prepare the cleavingplane 4712 in the bulk of the donor substrate, as illustrated inFIG. 12B . - The
SOI donor wafer 4700 is now permanently bonded to acarrier wafer 4720 that has been prepared with anoxide layer 4716 for oxide to oxide bonding to thedonor wafer surface 4714 as illustrated in FIG. 12C. The details have been described previously. Thedonor wafer 4700 may then be cleaved at the cleavingplane 4712 and may be thinned by chemical mechanical polishing (CMP) andsurface 4722 may be prepared for transistor formation. Thedonor wafer layer 4700 atsurface 4722 may be processed in the normal state of the art gate last processing to form the PMOS transistors with dummy gates. During processing the wafer is flipped so thatsurface 4722 is on top, but for illustrative purposes this is not shown in the subsequentFIGS. 12E-12G . -
FIG. 12E illustrates the cross section with the buried oxide (BOX) 4701, the nowthin silicon layer 4700 of the SOI substrate, theisolation 4733 between transistors, thepolysilicon 4734 andgate oxide 4735 of p-type CMOS dummy gates, their associated source and drains 4736 for PMOS, PMOStransistor channel regions 4737 and the PMOS interlayer dielectric (ILD) 4738. The PMOS transistors may be precisely aligned at state of the art tolerances to the NMOS transistors due to the sharedsubstrate 4700 possessing the same alignment marks. At this step, or alternatively just after a CMP oflayer 4738 to expose the PMOS polysilicon dummy gates or to planarize theoxide layer 4738 and not expose the dummy gates, the wafer could be put into high temperature cycle to activate both the dopants in the NMOS and the PMOS source drain regions. - Then an implant of an
atomic species 4740, such as H+, may prepare the cleavingplane 4721 in the bulk of thecarrier wafer substrate 4720 for layer transfer suitability, as illustrated inFIG. 12F . The PMOS transistors are now ready for normal state of the art gate-last transistor formation completion. - As illustrated in
FIG. 12G , the inter layer dielectric 4738 may be chemical mechanically polished to expose the top of thepolysilicon dummy gates 4734. Thedummy polysilicon gates 4734 may then be removed by etch and the PMOS hi-k gate dielectric 4740 and the PMOS specific workfunction metal gate 4741 may be deposited. Analuminum fill 4742 may be performed on the PMOS gates and the metal CMP′ed. Adielectric layer 4739 may be deposited and thenormal gate 4743 and source/drain 4744 contact formation and metallization. - The PMOS layer to NMOS layer via 4747 and metallization may be partially formed as illustrated in
FIG. 12G and anoxide layer 4748 is deposited to prepare for bonding. - The carrier wafer and two sided n/p layer is then permanently bonded to bottom wafer having transistors and
wires 4799 with associatedmetal landing strip 4750 as illustrated inFIG. 12H . - The
carrier wafer 4720 may then be cleaved at the cleavingplane 4721 and may be thinned by chemical mechanical polishing (CMP) tooxide layer 4716 as illustrated inFIG. 12I . - The NMOS transistors are now ready for normal state of the art gate-last transistor formation completion. As illustrated in
FIG. 12J , theoxide layer 4716 and the NMOS inter layer dielectric 4708 may be chemical mechanically polished to expose the top of the NMOSpolysilicon dummy gates 4704. Thedummy polysilicon gates 4704 may then be removed by etch and the NMOS hi-k gate dielectric 4760 and the NMOS specific workfunction metal gate 4761 may be deposited. Analuminum fill 4762 may be performed on the NMOS gates and the metal CMP′ed. Adielectric layer 4769 may be deposited and thenormal gate 4763 and source/drain 4764 contact formation and metallization. The NMOS layer to PMOS layer via 4767 to connect to 4747 and metallization may be formed. - As illustrated in
FIG. 12K , the layer-to-layer contacts 4772 to the landing pads in the base wafer are now made. This same contact etch could be used to make theconnections 4773 between the NMOS and PMOS layer as well, instead of using the two step (4747 and 4767) method inFIG. 12H . - Using procedures similar to
FIG. 12A-K , it is possible to construct structures such asFIG. 13 where a transistor is constructed withfront gate 4902 and backgate 4904. The back gate could be utilized for many purposes such as threshold voltage control, reduction of variability, increase of drive current and other purposes. -
FIG. 14A-14J describes a process flow for forming four-side gated JLTs in 3D stacked circuits and chips. Four-side gated JLTs can also be referred to as gate-all around JLTs or silicon nanowire JLTs. They offer excellent electrostatic control of the channel and provide high-quality I-V curves with low leakage and high drive currents. The process flow inFIG. 14A-14J may include several steps in the following sequence: - Step (A): On a p−
Si wafer 902, multiple n+ Si layers 904 and 908 and multiple n+ SiGe layers 906 and 910 are epitaxially grown. The Si and SiGe layers are carefully engineered in terms of thickness and stoichiometry to keep defect density due to lattice mismatch between Si and SiGe low. Some techniques for achieving this include keeping thickness of SiGe layers below the critical thickness for forming defects. Asilicon dioxide layer 912 is deposited above the stack.FIG. 14A illustrates the structure after Step (A) is completed.
Step (B): Hydrogen is implanted at a certain depth in the p− wafer, to form acleave plane 920 after bonding to bottom wafer of the two-chip stack. Alternatively, some other atomic species such as He can be used.FIG. 14B illustrates the structure after Step (B) is completed.
Step (C): The structure after Step (B) is flipped and bonded to another wafer on which bottom layers of transistors andwires 914 are constructed. Bonding occurs with an oxide-to-oxide bonding process.FIG. 14C illustrates the structure after Step (C) is completed.
Step (D): A cleave process occurs at the hydrogen plane using a sideways mechanical force. Alternatively, an anneal could be used for cleaving purposes. A CMP process is conducted till one reaches then+ Si layer 904.FIG. 14D illustrates the structure after Step (D) is completed.
Step (E): Using litho and etch,Si 918 andSiGe 916 regions are defined to be in locations where transistors are required.Oxide 920 is deposited to form isolation regions and to cover the Si/SiGe regions FIG. 14E illustrates the structure after Step (E) is completed.
Step (F): Using litho and etch,Oxide regions 920 are removed in locations where a gate needs to be present. It is clear thatSi regions 918 andSiGe regions 916 are exposed in the channel region of the JLT.FIG. 14F illustrates the structure after Step (F) is completed.
Step (G):SiGe regions 916 in channel of the JLT are etched using an etching recipe that does not attackSi regions 918. Such etching recipes are described in “High performance 5 nm radius twin silicon nanowire MOSFET(TSNWFET): Fabrication on bulk Si wafer, characteristics, and reliability,” in Proc. IEDM Tech. Dig., 2005, pp. 717-720 by S. D. Suk, S.-Y. Lee, S.-M. Kim, et al. (“Suk”).FIG. 14G illustrates the structure after Step (G) is completed.
Step (H): This is an optional step where a hydrogen anneal can be utilized to reduce surface roughness of fabricated nanowires. The hydrogen anneal can also reduce thickness of nanowires. Following the hydrogen anneal, another optional step of oxidation (using plasma enhanced thermal oxidation) and etch-back of the produced silicon dioxide can be used. This process thins down the silicon nanowire further.FIG. 14H illustrates the structure after Step (H) is completed.
Step (I): Gate dielectric and gate electrode regions are deposited or grown. Examples of gate dielectrics include hafnium oxide, silicon dioxide, etc. Examples of gate electrodes include polysilicon, TiN, TaN, etc. A CMP is conducted after gate electrode deposition. Following this, rest of the process flow for forming transistors, contacts and wires for the top layer continues.FIG. 14I illustrates the structure after Step (I) is completed. -
FIG. 14J shows a cross-sectional view of structures after Step (I). It is clear that two nanowires are present for each transistor in the figure. It is possible to have one nanowire per transistor or more than two nanowires per transistor by changing the number of stacked Si/SiGe layers. - Note that top-level transistors are formed well-aligned to bottom-level wiring and transistor layers. Since the top-level transistor layers are very thin (preferably less than 200 nm), the top transistors can be aligned to features in the bottom-level. While the process flow shown in
FIG. 14A-14J gives the key steps involved in forming a four-side gated JLT with 3D stacked components, it is conceivable to one skilled in the art that changes to the process can be made. For example, process steps and additional materials/regions to add strain to junctionless transistors can be added. Furthermore, more than two layers of chips or circuits can be 3D stacked. Also, there are many methods to construct silicon nanowire transistors and these are described in “High performance and highly uniform gate-all-around silicon nanowire MOSFETs with wire size dependent scaling,” Electron Devices Meeting (IEDM), 2009 IEEE International, vol., no., pp. 1-4, 7-9 Dec. 2009 by Bangsaruntip, S.; Cohen, G. M.; Majumdar, A.; et al. (“Bangsaruntip”) and in “High performance 5 nm radius twin silicon nanowire MOSFET(TSNWFET): Fabrication on bulk Si wafer, characteristics, and reliability,” in Proc. IEDM Tech. Dig., 2005, pp. 717-720 by S. D. Suk, S.-Y. Lee, S.-M. Kim, et al. (“Suk”). Contents of these publications are incorporated herein by reference. Techniques described in these publications can be utilized for fabricating four-side gated JLTs without junctions as well. - Most of the figures described thus far in this document assumed the transferred top layer of silicon is very thin (preferably <200 nm). This enables light to penetrate the silicon and allows features on the bottom wafer to be observed. However, that is not always the case.
FIG. 15A-15C shows a process flow for constructing 3D stacked chips and circuits when the thickness of the transferred/stacked piece of silicon is so high that light does not penetrate the transferred piece of silicon to observe the alignment marks on the bottom wafer. The process to allow for alignment to the bottom wafer may include several steps as described in the following sequence. - Step (A): A
bottom wafer 2312 is processed to form abottom transistor layer 2306 and abottom wiring layer 2304. A layer ofsilicon oxide 2302 is deposited above it.FIG. 15A illustrates the structure after Step (A).
Step (B): A wafer of p−Si 2310 has anoxide layer 2306 deposited or grown above it. Using lithography, a window pattern is etched into the p−Si 2310 and is filled with oxide. A step of CMP is done. This window pattern will be used in Step (C) to allow light to penetrate through the top layer of silicon to align to circuits on thebottom wafer 2312. The window size is chosen based on misalignment tolerance of the alignment scheme used while bonding the top wafer to the bottom wafer in Step (C). Furthermore, some alignment marks also exist in the wafer of p−Si 2310.FIG. 15B illustrates the structure after Step (B). Step (C): A portion of the p−Si 2310 from Step (B) is transferred atop thebottom wafer 2312 using procedures similar toFIG. 2A-E of incorporated by reference U.S. Pat. No. 8,026,521 issued on Sep. 27, 2011. It can be observed that thewindow 2316 can be used for aligning features constructed on thetop wafer 2314 to features on thebottom wafer 2312. Thus, the thickness of thetop wafer 2314 can be chosen without constraints.FIG. 15C illustrates the structure after Step (C). -
FIG. 16A-16H describe a process flow to construct a horizontally-oriented monolithic 3D DRAM. Two masks are utilized on a “per-memory-layer” basis for the monolithic 3D DRAM concept shown inFIG. 16A-16H , while other masks are shared between all constructed memory layers. The process flow may include several steps in the following sequence. - Step (A): A p−
Silicon wafer 2901 is taken and anoxide layer 2902 is grown or deposited above it.FIG. 16A illustrates the structure after Step (A).
Step (B): Hydrogen is implanted into the p−wafer 2901 at a certain depth denoted by 2903.FIG. 16B illustrates the structure after Step (B).
Step (C): The wafer after Step (B) is flipped and bonded onto a wafer havingperipheral circuits 2904 covered with oxide. This bonding process occurs using oxide-to-oxide bonding. The stack is then cleaved at thehydrogen implant plane 2903 using either an anneal or a sideways mechanical force. A chemical mechanical polish (CMP) process is then conducted. Note thatperipheral circuits 2904 are such that they can withstand an additional rapid-thermal-anneal (RTA) and still remain operational, and preferably retain good performance. For this purpose, theperipheral circuits 2904 may be such that they have not had their RTA for activating dopants or they have had a weak RTA for activating dopants. Also,peripheral circuits 2904 utilize a refractory metal such as tungsten that can withstand high temperatures greater than 400° C.FIG. 29C illustrates the structure after Step (C).
Step (D): The transferred layer of p− silicon after Step (C) is then processed to form isolation regions using a STI process. Following,gate regions 2905 are deposited and patterned, following which source-drain regions 2908 are implanted using a self-aligned process. An inter-level dielectric (ILD) constructed of oxide (silicon dioxide) 2906 is then constructed. Note that no RTA is done to activate dopants in this layer of partially-depleted SOI (PD-SOI) transistors. Alternatively, transistors could be of fully-depleted SOI type.FIG. 16D illustrates the structure after Step (D).
Step (E): Using steps similar to Step (A)-Step (D), another layer ofmemory 2909 is constructed. After all the desired memory layers are constructed, a RTA is conducted to activate dopants in all layers of memory (and potentially also the periphery).FIG. 16E illustrates the structure after Step (E).
Step (F): Contact plugs 2910 are made to source and drain regions of different layers of memory. Bit-line (BL)wiring 2911 and Source-line (SL)wiring 2912 are connected to contactplugs 2910.Gate regions 2913 of memory layers are connected together to form word-line (WL) wiring.FIG. 16F illustrates the structure after Step (F).FIG. 16G andFIG. 16H describe array organization of the floating-body DRAM:BLs 2916 in a direction substantially perpendicular to the directions ofSLs 2915 andWLs 2914. - It will also be appreciated by persons of ordinary skill in the art that the invention is not limited to what has been particularly shown and described hereinabove. For example, drawings or illustrations may not show n or p wells for clarity in illustration. Further, combinations and sub-combinations of the various features described hereinabove may be utilized to form a 3D IC based system. Rather, the scope of the invention includes both combinations and sub-combinations of the various features described hereinabove as well as modifications and variations which would occur to such skilled persons upon reading the foregoing description. Thus the invention is to be limited only by the appended claims.
Claims (20)
1. A method for producing a 3D semiconductor device, the method comprising:
providing a first level, said first level comprising a first single crystal layer;
forming first alignment marks and control circuits in and/or on said first level,
wherein said control circuits comprise first single crystal transistors, and
wherein said control circuits comprise at least two interconnection metal layers;
forming at least one second level disposed above said control circuits;
performing a first etch step into said second level;
forming at least one third level disposed on top of said second level; and
performing additional processing steps to form a plurality of first memory cells within said second level and a plurality of second memory cells within said third level,
wherein each of said plurality of first memory cells comprise at least one second transistor,
wherein each of said plurality of second memory cells comprise at least one third transistor, and
wherein said additional processing steps comprise depositing a gate electrode simultaneously for said second transistors and said third transistors.
2. The method according to claim 1 , further comprising:
processing said first memory cells into nonvolatile type memory cells.
3. The method according to claim 1 ,
wherein said second level comprises at least two overlaying layers.
4. The method according to claim 1 ,
wherein said first etch step comprises performing a lithography step aligned to said first alignment marks.
5. The method according to claim 1 ,
wherein said performing additional processing steps comprises using Atomic Layer Deposition (ALD).
6. The method according to claim 1 , further comprising:
processing a second etch step to open lithography windows to underlying alignment marks.
7. The method according to claim 1 ,
wherein said forming control circuits comprises using a weaker anneal process in consideration of subsequent thermal processing.
8. A method for producing a 3D semiconductor device, the method comprising:
providing a first level, said first level comprising a first single crystal layer;
forming first alignment marks and control circuits in and/or on said first level,
wherein said control circuits comprise first single crystal transistors, and
wherein said control circuits comprise at least two interconnection metal layers;
forming at least one second level disposed above said control circuits;
performing a first etch step into said second level;
forming at least one third level disposed on top of said second level; and
performing additional processing steps to form a plurality of first memory cells within said second level and plurality of second memory cells within said third level,
wherein each of said plurality of first memory cells comprise at least one second transistor,
wherein each of said plurality of second memory cells comprise at least one third transistor,
wherein said additional processing steps comprise depositing a gate electrode simultaneously for said second transistors and said third transistors, and
wherein said performing additional processing steps comprises using Atomic Layer Deposition (ALD).
9. The method according to claim 8 , further comprising:
processing said first memory cells into NAND nonvolatile type memory cells.
10. The method according to claim 8 ,
wherein said second level comprises at least two overlaying layers.
11. The method according to claim 8 ,
wherein said first etch step comprises performing a lithography step aligned to said first alignment marks.
12. The method according to claim 8 , further comprising:
forming at least one pair of bonded layers,
wherein said bonded comprises oxide to oxide bonds.
13. The method according to claim 8 , further comprising:
processing a second etch step to open lithography windows to underlying alignment marks.
14. The method according to claim 8 ,
wherein said forming control circuits comprises using a weaker anneal process in consideration of subsequent thermal processing.
15. A method for producing a 3D semiconductor device, the method comprising:
providing a first level, said first level comprising a first single crystal layer;
forming first alignment marks and control circuits in and/or on said first level,
wherein said control circuits comprise first single crystal transistors, and
wherein said control circuits comprise at least two interconnection metal layers;
forming at least one second level disposed above said control circuits;
performing a first etch step into said second level;
forming at least one third level disposed on top of said second level; and
performing additional processing steps to form a plurality of first memory cells within said second level and a plurality of second memory cells within said third level,
wherein each of said plurality of first memory cells comprise at least one second transistor,
wherein each of said plurality of second memory cells comprise at least one third transistor,
wherein said additional processing steps comprise depositing a gate electrode simultaneously for said second transistors and said third transistors, and
wherein said forming control circuits comprises using a weaker anneal process in consideration of subsequent thermal processing.
16. The method according to claim 15 , further comprising:
processing said plurality of first memory cells into NAND nonvolatile type memory cells.
17. The method according to claim 15 ,
wherein said second level comprises at least two overlaying layers.
18. The method according to claim 15 , further comprising:
forming at least one pair of bonded layers,
wherein said bonded comprises oxide to oxide bonds.
19. The method according to claim 15 , further comprising:
processing a second etch step to open lithography windows to underlying alignment marks.
20. The method according to claim 15 ,
wherein said performing additional processing steps comprises using Atomic Layer Deposition (ALD).
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/850,840 US11462586B1 (en) | 2010-10-11 | 2022-06-27 | Method to produce 3D semiconductor devices and structures with memory |
US17/898,475 US11600667B1 (en) | 2010-10-11 | 2022-08-29 | Method to produce 3D semiconductor devices and structures with memory |
US18/105,041 US11793005B2 (en) | 2010-10-11 | 2023-02-02 | 3D semiconductor devices and structures |
US18/234,368 US11956976B2 (en) | 2010-10-11 | 2023-08-15 | 3D semiconductor devices and structures with transistors |
US18/596,623 US20240215267A1 (en) | 2010-10-11 | 2024-03-06 | Method for producing 3d semiconductor devices and structures with transistors and memory cells |
Applications Claiming Priority (15)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/901,890 US8026521B1 (en) | 2010-10-11 | 2010-10-11 | Semiconductor device and structure |
US13/173,999 US8203148B2 (en) | 2010-10-11 | 2011-06-30 | Semiconductor device and structure |
US13/246,157 US8956959B2 (en) | 2010-10-11 | 2011-09-27 | Method of manufacturing a semiconductor device with two monocrystalline layers |
US14/555,494 US9818800B2 (en) | 2010-10-11 | 2014-11-26 | Self aligned semiconductor device and structure |
US15/803,732 US10290682B2 (en) | 2010-10-11 | 2017-11-03 | 3D IC semiconductor device and structure with stacked memory |
US16/409,813 US10825864B2 (en) | 2010-10-11 | 2019-05-11 | 3D semiconductor device and structure |
US17/013,823 US10896931B1 (en) | 2010-10-11 | 2020-09-07 | 3D semiconductor device and structure |
US17/114,155 US11018191B1 (en) | 2010-10-11 | 2020-12-07 | 3D semiconductor device and structure |
US17/223,822 US11133351B2 (en) | 2010-10-11 | 2021-04-06 | 3D semiconductor device and structure |
US17/402,526 US11227897B2 (en) | 2010-10-11 | 2021-08-14 | Method for producing a 3D semiconductor memory device and structure |
US17/542,490 US11257867B1 (en) | 2010-10-11 | 2021-12-05 | 3D semiconductor device and structure with oxide bonds |
US17/572,550 US11315980B1 (en) | 2010-10-11 | 2022-01-10 | 3D semiconductor device and structure with transistors |
US17/683,322 US11335731B1 (en) | 2010-10-11 | 2022-02-28 | 3D semiconductor device and structure with transistors |
US17/718,932 US11469271B2 (en) | 2010-10-11 | 2022-04-12 | Method to produce 3D semiconductor devices and structures with memory |
US17/850,840 US11462586B1 (en) | 2010-10-11 | 2022-06-27 | Method to produce 3D semiconductor devices and structures with memory |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/718,932 Continuation-In-Part US11469271B2 (en) | 2010-10-11 | 2022-04-12 | Method to produce 3D semiconductor devices and structures with memory |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/898,475 Continuation-In-Part US11600667B1 (en) | 2010-10-11 | 2022-08-29 | Method to produce 3D semiconductor devices and structures with memory |
Publications (2)
Publication Number | Publication Date |
---|---|
US11462586B1 US11462586B1 (en) | 2022-10-04 |
US20220336532A1 true US20220336532A1 (en) | 2022-10-20 |
Family
ID=83451200
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/850,840 Active US11462586B1 (en) | 2010-10-11 | 2022-06-27 | Method to produce 3D semiconductor devices and structures with memory |
Country Status (1)
Country | Link |
---|---|
US (1) | US11462586B1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11600667B1 (en) * | 2010-10-11 | 2023-03-07 | Monolithic 3D Inc. | Method to produce 3D semiconductor devices and structures with memory |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6271542B1 (en) * | 1997-12-08 | 2001-08-07 | International Business Machines Corporation | Merged logic and memory combining thin film and bulk Si transistors |
US20030067043A1 (en) * | 2001-10-07 | 2003-04-10 | Guobiao Zhang | Three-dimensional memory |
US20030173669A1 (en) * | 2002-03-14 | 2003-09-18 | Jeng-Jye Shau | Three dimensional integrated circuits using sub-micron thin-film diodes |
-
2022
- 2022-06-27 US US17/850,840 patent/US11462586B1/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6271542B1 (en) * | 1997-12-08 | 2001-08-07 | International Business Machines Corporation | Merged logic and memory combining thin film and bulk Si transistors |
US20030067043A1 (en) * | 2001-10-07 | 2003-04-10 | Guobiao Zhang | Three-dimensional memory |
US20030173669A1 (en) * | 2002-03-14 | 2003-09-18 | Jeng-Jye Shau | Three dimensional integrated circuits using sub-micron thin-film diodes |
Also Published As
Publication number | Publication date |
---|---|
US11462586B1 (en) | 2022-10-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10896931B1 (en) | 3D semiconductor device and structure | |
US10217667B2 (en) | 3D semiconductor device, fabrication method and system | |
US8026521B1 (en) | Semiconductor device and structure | |
US8440542B2 (en) | Semiconductor device and structure | |
US11018191B1 (en) | 3D semiconductor device and structure | |
US11335731B1 (en) | 3D semiconductor device and structure with transistors | |
US9953870B2 (en) | 3D semiconductor device and system | |
US20200365463A1 (en) | 3d semiconductor device and structure | |
US11315980B1 (en) | 3D semiconductor device and structure with transistors | |
US20180350686A1 (en) | 3d semiconductor device and system | |
US20190074222A1 (en) | 3d semiconductor device and system | |
US20180350689A1 (en) | 3d semiconductor device and system | |
US20180350688A1 (en) | 3d semiconductor device and system | |
US11133351B2 (en) | 3D semiconductor device and structure | |
US11793005B2 (en) | 3D semiconductor devices and structures | |
US20190057903A1 (en) | 3d semiconductor device and system | |
US11462586B1 (en) | Method to produce 3D semiconductor devices and structures with memory | |
US11600667B1 (en) | Method to produce 3D semiconductor devices and structures with memory | |
US11257867B1 (en) | 3D semiconductor device and structure with oxide bonds | |
US10290682B2 (en) | 3D IC semiconductor device and structure with stacked memory | |
US11024673B1 (en) | 3D semiconductor device and structure | |
US20190139827A1 (en) | 3d semiconductor device and system | |
US11469271B2 (en) | Method to produce 3D semiconductor devices and structures with memory | |
US11956976B2 (en) | 3D semiconductor devices and structures with transistors | |
US11227897B2 (en) | Method for producing a 3D semiconductor memory device and structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |