US20220045711A1 - Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission - Google Patents
Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission Download PDFInfo
- Publication number
- US20220045711A1 US20220045711A1 US17/452,393 US202117452393A US2022045711A1 US 20220045711 A1 US20220045711 A1 US 20220045711A1 US 202117452393 A US202117452393 A US 202117452393A US 2022045711 A1 US2022045711 A1 US 2022045711A1
- Authority
- US
- United States
- Prior art keywords
- impedance
- circuit
- line driver
- mode
- amplifier
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000005540 biological transmission Effects 0.000 title description 6
- 238000000034 method Methods 0.000 claims description 19
- 230000008859 change Effects 0.000 claims description 9
- 238000004891 communication Methods 0.000 description 7
- 230000006870 function Effects 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 239000011230 binding agent Substances 0.000 description 5
- 238000004804 winding Methods 0.000 description 4
- 238000013461 design Methods 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 101150012579 ADSL gene Proteins 0.000 description 1
- 102100020775 Adenylosuccinate lyase Human genes 0.000 description 1
- 108700040193 Adenylosuccinate lyases Proteins 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- 238000012790 confirmation Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 238000011144 upstream manufacturing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/38—Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
- H04B1/40—Circuits
- H04B1/44—Transmit/receive switching
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H11/00—Networks using active elements
- H03H11/02—Multiple-port networks
- H03H11/28—Impedance matching networks
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B3/00—Line transmission systems
- H04B3/02—Details
- H04B3/32—Reducing cross-talk, e.g. by compensating
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/0272—Arrangements for coupling to multiple lines, e.g. for differential transmission
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/0264—Arrangements for coupling to transmission lines
- H04L25/0278—Arrangements for impedance matching
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/14—Two-way operation using the same type of signal, i.e. duplex
Definitions
- the present disclosure relates to wireline communication, and line driver circuitry exhibiting substantially constant impedance when switching between a transmit mode and a receive mode.
- a line driver circuit as defined in claim 1 or a method as defined in claim 13 are provided.
- the dependent claims define further embodiments and a transceiver comprising such a line driver circuit.
- FIG. 1 is a schematic diagram illustrating a line driver circuit in a transmit mode according to one embodiment of the disclosure
- FIG. 2 is a schematic diagram of a line driver circuit in a receive mode according to one embodiment of the disclosure
- FIG. 3 is a schematic diagram of the line driver circuit in the receive mode
- FIGS. 4A and 4B are schematic diagram illustrating details of an impedance converter circuit within a line driver circuit according to embodiments of the disclosure
- FIG. 5 is a flow chart diagram illustrating a method of operating a line driver circuit when switching between transmit and receive modes according to one embodiment of the disclosure.
- FIG. 6 is a diagram illustrating a communication system according to an embodiment.
- a component can be a processor (e.g., a microprocessor, a controller, or other processing device), a process running on a processor, a controller, an object, an executable, a program, a storage device, a computer, a tablet PC, an electronic circuit and/or a mobile phone with a processing device.
- a processor e.g., a microprocessor, a controller, or other processing device
- an application running on a server and the server can also be a component.
- One or more components can reside within a process, and a component can be localized on one computer and/or distributed between two or more computers.
- a set of elements or a set of other components can be described herein, in which the term “set” can be interpreted as “one or more”.
- these components can execute from various computer readable storage media having various data structures stored thereon such as with a module, for example.
- the components can communicate via local and/or remote processes such as in accordance with a signal having one or more data packets (e.g., data from one component interacting with another component in a local system, distributed system, and/or across a network, such as, the Internet, a local area network, a wide area network, or similar network with other systems via the signal).
- a signal having one or more data packets (e.g., data from one component interacting with another component in a local system, distributed system, and/or across a network, such as, the Internet, a local area network, a wide area network, or similar network with other systems via the signal).
- a component can be an apparatus with specific functionality provided by mechanical parts operated by electric or electronic circuitry, in which the electric or electronic circuitry can be operated by a software application or a firmware application executed by one or more processors.
- the one or more processors can be internal or external to the apparatus and can execute at least a part of the software or firmware application.
- a component can be an apparatus that provides specific functionality through electronic components without mechanical parts; the electronic components can include one or more processors therein to execute software and/or firmware that confer(s), at least in part, the functionality of the electronic components.
- circuitry may refer to, be part of, or include an Application Specific Integrated Circuit (ASIC), an electronic circuit, a processor (shared, dedicated, or group), and/or memory (shared, dedicated, or group) that execute one or more software or firmware programs, a combinational logic circuit, and/or other suitable hardware components that provide the described functionality.
- ASIC Application Specific Integrated Circuit
- the circuitry may be implemented in, or functions associated with the circuitry may be implemented by, one or more software or firmware modules.
- circuitry may include logic, at least partially operable in hardware.
- FIG. 6 illustrates an example of a system according to an embodiment where line driver circuits as described later in more detail may be used.
- the system of FIG. 6 comprises a provider equipment 200 communicating with a plurality of customer premises transceivers 202 A- 202 D via a plurality of respective data lines, for example copper lines.
- a respective transceiver 201 A- 201 D is provided for each line.
- four transceivers 201 A- 201 D, four lines and four transceivers 202 A- 202 D are shown in FIG. 6 , this number is merely an example, and any number may be provided, including a single transceiver 201 A and a single transceiver 202 A.
- Some or all of the data lines may run in a common cable binder for at least part of their length, which makes them prone to crosstalk.
- Provider equipment 200 may for example be or form part of a street cabinet, a distribution point, a digital subscriber line access multiplexer (DSLAM) or any central office (CO) equipment.
- Communication via the data lines may for example be any xDSL (digital subscriber line) communication like G.fast according to ITU-T recommendation G.9701 of January 2015 or VDSL according to ITU-T G.993.2 of January 2015, possibly using vectoring as defined in ITU-T G.993.5 of January 2015.
- Different data lines may use different standards. For example, some lines may use G.fast, while others may use VDSL or another xDSL standard like ADSL or ADSL2.
- a changing output impedance on one data line has the ability to change the transmission characteristics of one or more data lines in the bundle of cables or even affect the complete cable bundle. This alteration of transmission characteristics may also affect the transmission quality on the other data lines of the cable binder.
- Output impedance as used herein refers to the impedance of a line driver circuit used in transceivers like transceivers 201 A- 201 D or 202 A- 202 D as seen by the respective data line.
- the present disclosure is directed to a transceiver design having line driver circuitry that does not exhibit a substantial change in impedance when changing between a transmit mode and a receive mode, as is common in the TDD architecture.
- the present disclosure is directed to a line driver circuit that is configured to transmit and receive signals on a data line such as a broadband data line that is subject to crosstalk.
- the line driver circuit comprises an amplifier circuit that switches on and off for asynchronous communication and is configured to be coupled to terminals of the line driver circuit.
- the impedance across the terminals of the line driver circuit is maintained substantially constant so that the crosstalk on the broadband data line (e.g., with other data lines in a cable bundle) is substantially maintained and not increased due to switching of the line driver circuit, for example, between a transmit mode and a receive mode.
- the line driver circuit is configured to exhibit a substantially constant impedance such that a linearity of harmonic distortion is maintained.
- the line driver circuitry is incorporated into a single chip.
- the line driver circuitry is configured to provide drive signals that comport with the G.fast standard.
- the line driver circuitry is configured to be included in a hybrid DSL/G.fast type system.
- FIG. 1 illustrates an end portion 10 of a transmit chain for a transceiver, wherein other components thereof are not shown for purposes of simplicity.
- the end portion 10 comprises a line driver circuit 24 that includes an amplifier 14 and an impedance converter circuit 16 , also referred to as impedance switching circuit, at an output thereof.
- the amplifier circuit 14 comprises a differential input 18 comprising first and second input terminals 20 , 22 , and a differential output 24 comprising first and second output terminals 26 , 28 .
- the impedance converter circuit 16 is coupled between the first and second output terminals 26 , 28 of the amplifier circuit 14 .
- an output impedance Zout is established, as will be more fully appreciated below, the output impedance Zout will be a function of the state of the impedance converter circuit 16 .
- first and second termination impedances 30 , 32 are coupled at their first terminals, while second terminals of the first and second termination impedances 30 , 32 connect to opposing terminals of a first winding 34 of a transformer 36 .
- Opposing terminals of a second winding 38 of the transformer 36 are coupled to the load that characterizes the line impedance Zline.
- the line driver circuit 24 switches between a transmit mode and a receive mode.
- the amplifier circuit 14 is activated and the impedance converter circuit 16 establishes a first impedance configuration by switching to a first switching mode.
- the first impedance configuration establishes a transmit mode output impedance that is substantially equal to zero (i.e., Zout(TX) 0 ). This advantageously facilitates maximum transfer of the differential output signal to the load.
- the end portion 10 is illustrated with the line driver circuit 24 in a receive mode.
- the amplifier circuit 14 is deactivated.
- the amplifier in this deactivated or power down state has a high output impedance, for example in the kiloohm range.
- the impedance converter circuit is configured to establish a second, different impedance configuration by switching to a second switching mode.
- the second, different impedance configuration establishes a receive mode output impedance as the output of the amplifier circuit 14 .
- the change in the output impedance at the output of the amplifier circuit 14 (including the effect of impedance converter circuit 16 ) is very small so as to be considered effectively constant.
- the receive mode output impedance is configured by the impedance converter circuit 16 to be less than 50%, for example less than 20% of a termination impedance as defined by the first and second termination impedances.
- the variation in impedance may be greater, depending on requirements.
- Impedance converter circuit may also improve a linearity for a receive (RX) signal at secondary winding 38 (for example multi-tone power ratio MTPR ⁇ 64 dB as required in ITU-T G.9701 Amendment 2). This may improve performance of receive circuitry like an analog frontend (AFE) coupled to RX terminals shown in FIG. 2 .
- AFE analog frontend
- the impedance converter circuit 16 is an impedance switching circuit to establish first and second impedance configurations associated with transmit and receive output impedances, respectively.
- FIG. 3 shows the line driver circuit 24 in the receive mode, wherein two embodiments of the impedance converter circuit 16 is illustrated in FIGS. 4A and 4B , respectively.
- the impedance converter circuit 16 ′ comprises components that are coupled between the output terminals 26 , 28 of the amplifier circuit 14 .
- the circuit components comprise first and second impedances 40 , 42 and first and second switches 44 , 46 , respectively.
- the first and second switches 44 , 46 comprise transistor devices in one embodiment that are connected in series at a node connection 48 .
- the node connection is connected to a common mode voltage Vcm having a value dictated by the design (e.g., depending on whether one wishes to operate as a single ended or differential type design).
- Vcm common mode voltage
- the control terminals of the transistors are connected together in one embodiment so that the transistors 44 , 46 turn on or turn off concurrently. Alternatively, such transistors may be controlled independently.
- the transistors 44 , 46 are off, thereby making the impedance of the impedance converter circuit 16 ′ substantially infinite, with such infinite impedance being in parallel with the output impedance of the amplifier circuit 14 , which is substantially zero.
- the first impedance configuration is activated when switching to the transmit mode.
- the transistors 44 , 46 are on, thereby making the impedance of the impedance converter circuit 16 ′ effectively the impedance of the two series-connected impedances 40 , 42 .
- This impedance is then coupled in parallel with the output impedance of the amplifier circuit 14 (that has been deactivated in the receive mode and thus is extremely large) and consequently the impedance of the impedance converter circuit dominates to establish an output impedance ⁇ 50% or 20% of Rterm, although other relationships are also possible.
- This change in impedance when switching between the transmit mode and the receive mode is small enough (e.g., substantially constant or less than a desired or required threshold) that the impedance change does not alter the crosstalk characteristics in the bundle of lines.
- FIG. 4B is similar to FIG. 4A with first and second impedances 40 , 42 and first and second switches 44 , 46 (e.g., transistors) connected together in series, with a node connection coupled to circuit ground (GND).
- first and second impedances 40 , 42 and first and second switches 44 , 46 e.g., transistors
- GND circuit ground
- the transistor 44 , 46 turn on and off together in one embodiment or independently in another embodiment, when switching between the transmit and receive modes.
- FIG. 5 is a flow chart illustrating a method 100 operating a line driver circuit.
- the method comprises operating an impedance converter circuit at an output of an amplifier in a transmit mode during a transmit operation, wherein the amplifier is activated, wherein the impedance converter circuit establishes a first impedance configuration during the transmit operation at 102 .
- the method 100 continues at 104 with operating the impedance converter circuit at the output of the amplifier in a receive mode during a receive operation, wherein the amplifier is deactivated, wherein the impedance converter circuit establishes a second, different impedance configuration during the transmit operation.
- the magnitude of a difference between a first output impedance of the line driver circuit based on the first impedance configuration and a second output impedance of the line driver circuit based on the second impedance configuration is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the line driver circuit switches between the transmit mode and the receive mode.
- circuitry may refer to, be part of, or include an Application Specific Integrated Circuit (ASIC), an electronic circuit, a processor (shared, dedicated, or group), and/or memory (shared, dedicated, or group) that execute one or more software or firmware programs, a combinational logic circuit, and/or other suitable hardware components that provide the described functionality.
- ASIC Application Specific Integrated Circuit
- the circuitry may be implemented in, or functions associated with the circuitry may be implemented by, one or more software or firmware modules.
- circuitry may include logic, at least partially operable in hardware.
- Non-limiting examples herein can include subject matter such as a method, means for performing acts or blocks of the method, at least one machine-readable medium including executable instructions that, when performed by a machine (e.g., a processor with memory or the like) cause the machine to perform acts of the method or of an apparatus or system for concurrent communication using multiple communication technologies according to embodiments and examples described.
- a machine e.g., a processor with memory or the like
- Example 1 is a line driver circuit having first and second differential input terminals and first and second differential output terminals, the line driver circuit configured to interface with first and second termination impedances coupled between the first and second differential output terminals, respectively, and first and second transmit chain output terminals, respectively.
- the line driver circuit comprises an amplifier circuit having first and second input terminals coupled to the first and second differential input terminals of the line driver circuit, respectively, and first and second output terminals coupled to the first and second differential output terminals of the line driver circuit, respectively, and an impedance switching circuit coupled between the first and second output terminals of the amplifier circuit.
- the impedance switching circuit is configured to switch between a first switching mode and a second switching mode, wherein in the first switching mode a first switching configuration is established resulting in a first output impedance at the first and second differential output terminals, wherein the first output impedance is substantially zero, and wherein in the second switching mode a second switching configuration is established resulting in a second output impedance at the first and second output terminals, wherein the second impedance may be less than about 50% or 20% of a termination impedance as defined by the first and second termination impedances, but is not limited thereto.
- the impedance switching circuit comprises a first impedance, a first switch coupled in series with the first impedance, a second switch connected in series with the first switch at a connection node, and a second impedance connected in series with the second switch.
- the first and second switches are open, resulting in the impedance switching circuit operating as an open circuit at the first and second output terminals of the amplifier circuit.
- Example 3 that depends upon Example 2, in the second switching configuration the first and second switches are closed, thereby effectively connecting the first and second impedance together in series between the first and second output terminals of the amplifier circuit.
- the line driver circuit further comprises a common mode voltage coupled to the connection node between the first and second closed switches, thereby balancing a voltage drop across the first and second impedances.
- the common mode voltage comprises circuit ground.
- the first and second switches comprise first and second transistors, respectively, and wherein a control terminal of the first and second transistors are connected together to effectuate a turning on or a turning off of the first and second transistors together.
- a transceiver is configured to operate in a time division duplexing fashion, and comprises a differential transmit chain having a differential line driver circuit at an output thereof, and first and second termination impedances coupled to first and second output terminals of the differential lie driver circuit, respectively.
- the differential line driver circuit is configured to switch between transmit and receives modes, and exhibits a first output impedance in the transmit mode and exhibits a second, different output impedance in a receive mode, wherein a magnitude of a difference between the first output impedance and a second output impedance is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the transceiver switches between the transmit mode and the receive mode.
- the differential line driver circuit comprises an amplifier circuit having first and second differential input terminals and first and second differential output terminals, and an impedance converter circuit coupled between the first and second differential output terminals.
- the impedance converter circuit is configured to establish a first impedance configuration between the first and second differential output terminals in the transmit mode, and a second, different impedance confirmation between the first and second differential output terminals in the receive mode.
- the impedance converter circuit comprises an impedance device, and a switching circuit configured to reflect a first switching configuration to manipulate the impedance device to establish the first impedance configuration in the transmit mode, and reflect a second, different switching configuration to manipulate the impedance device to establish the second impedance configuration in the receive mode.
- the impedance devices comprises first and second impedances
- the switching circuit comprises a first switch coupled in series with the first impedance, and a second switch connected in series with the first switch at a connection node; and connected in series with the second impedance.
- the first and second switches are open, resulting in the impedance switching circuit operating as an open circuit at the first and second differential output terminals of the amplifier circuit.
- Example 11 that depends upon the Example 10, in the second switching configuration the first and second switches are closed, thereby effectively connecting the first and second impedances together in series between the first and second differential output terminals of the amplifier circuit.
- a common mode voltage is coupled to the connection node between the first and second closed switches, thereby balancing a voltage drop across the first and second impedances.
- the common mode voltage comprises circuit ground.
- the first and second switches comprise first and second transistors, respectively, and wherein a control terminal of the first and second transistors are connected together to effectuate a turning on or a turning off of the first and second transistors together.
- the first impedance configuration results in an output impedance of the line driver circuit of substantially zero.
- the second impedance configuration results in an output impedance of the line driver circuit that is less than about 20% of a termination impedance as defined by the first and second termination impedances.
- a method of operating a line driver circuit comprises operating an impedance converter circuit at an output of an amplifier in a transmit mode during a transmit operation, wherein the amplifier is activated, wherein the impedance converter circuit establishes a first impedance configuration during the transmit operation.
- the method further comprises operating the impedance converter circuit at the output of the amplifier in a receive mode during a receive operation, wherein the amplifier is deactivated, wherein the impedance converter circuit establishes a second, different impedance configuration during the receive operation, wherein a magnitude of a difference between a first output impedance of the line driver circuit based on the first impedance configuration and a second output impedance of the line driver circuit based on the second impedance configuration is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the line driver circuit switches between the transmit mode and the receive mode.
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Computer Networks & Wireless Communication (AREA)
- Power Engineering (AREA)
- Dc Digital Transmission (AREA)
Abstract
A line driver circuit having an amplifier circuit having a differential output, the differential output including a first output terminal and a second output terminal and an impedance switching circuit coupled between the first output terminal and the second output terminal of the amplifier circuit, wherein the impedance switching circuit is configured to reduce or maintain impedance across the first output terminal and the second output terminal of the amplifier circuit.
Description
- This application is a continuation of U.S. application Ser. No. 15/622,728 filed on Jun. 14, 2017, which claims priority to U.S. Provisional Application 62/362,448 filed on Jul. 14, 2016, and European Patent Application 16195777.4 filed on Oct. 26, 2016, each of which are hereby incorporated by reference in their entireties.
- The present disclosure relates to wireline communication, and line driver circuitry exhibiting substantially constant impedance when switching between a transmit mode and a receive mode.
- Conventional systems for data transmission on twisted pair cables transmitted data continuously, using frequency division duplexing to separate upstream and downstream directions. Consequently, the electrical characteristics of the transmitter and the receiver did not change appreciably over time. G.fast, which is a next generation copper access technology, uses time division duplexing, which requires driver circuitry to switch between a transmit mode and a receive mode. Consequently, the electrical characteristics such as the output impedance of the line driver circuitry is not constant when switching between the transmit mode, the receive mode and an idle mode (where no signal is transmitted or received).
- According to some embodiments, a line driver circuit as defined in
claim 1 or a method as defined in claim 13 are provided. The dependent claims define further embodiments and a transceiver comprising such a line driver circuit. -
FIG. 1 is a schematic diagram illustrating a line driver circuit in a transmit mode according to one embodiment of the disclosure; -
FIG. 2 is a schematic diagram of a line driver circuit in a receive mode according to one embodiment of the disclosure; -
FIG. 3 is a schematic diagram of the line driver circuit in the receive mode; -
FIGS. 4A and 4B are schematic diagram illustrating details of an impedance converter circuit within a line driver circuit according to embodiments of the disclosure; -
FIG. 5 is a flow chart diagram illustrating a method of operating a line driver circuit when switching between transmit and receive modes according to one embodiment of the disclosure; and -
FIG. 6 is a diagram illustrating a communication system according to an embodiment. - The present disclosure will now be described with reference to the attached drawing figures, wherein like reference numerals are used to refer to like elements throughout, and wherein the illustrated structures and devices are not necessarily drawn to scale. As utilized herein, terms “component,” “system,” “interface,” and the like are intended to refer to a computer-related entity, hardware, software (e.g., in execution), and/or firmware. For example, a component can be a processor (e.g., a microprocessor, a controller, or other processing device), a process running on a processor, a controller, an object, an executable, a program, a storage device, a computer, a tablet PC, an electronic circuit and/or a mobile phone with a processing device. By way of illustration, an application running on a server and the server can also be a component. One or more components can reside within a process, and a component can be localized on one computer and/or distributed between two or more computers. A set of elements or a set of other components can be described herein, in which the term “set” can be interpreted as “one or more”.
- Further, these components can execute from various computer readable storage media having various data structures stored thereon such as with a module, for example. The components can communicate via local and/or remote processes such as in accordance with a signal having one or more data packets (e.g., data from one component interacting with another component in a local system, distributed system, and/or across a network, such as, the Internet, a local area network, a wide area network, or similar network with other systems via the signal).
- As another example, a component can be an apparatus with specific functionality provided by mechanical parts operated by electric or electronic circuitry, in which the electric or electronic circuitry can be operated by a software application or a firmware application executed by one or more processors. The one or more processors can be internal or external to the apparatus and can execute at least a part of the software or firmware application. As yet another example, a component can be an apparatus that provides specific functionality through electronic components without mechanical parts; the electronic components can include one or more processors therein to execute software and/or firmware that confer(s), at least in part, the functionality of the electronic components.
- Use of the word exemplary is intended to present concepts in a concrete fashion. As used in this application, the term “or” is intended to mean an inclusive “or” rather than an exclusive “or”. That is, unless specified otherwise, or clear from context, “X employs A or B” is intended to mean any of the natural inclusive permutations. That is, if X employs A; X employs B; or X employs both A and B, then “X employs A or B” is satisfied under any of the foregoing instances. In addition, the articles “a” and “an” as used in this application and the appended claims should generally be construed to mean “one or more” unless specified otherwise or clear from context to be directed to a singular form. Furthermore, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in either the detailed description and the claims, such terms are intended to be inclusive in a manner similar to the term “comprising”.
- As used herein, the term “circuitry” may refer to, be part of, or include an Application Specific Integrated Circuit (ASIC), an electronic circuit, a processor (shared, dedicated, or group), and/or memory (shared, dedicated, or group) that execute one or more software or firmware programs, a combinational logic circuit, and/or other suitable hardware components that provide the described functionality. In some embodiments, the circuitry may be implemented in, or functions associated with the circuitry may be implemented by, one or more software or firmware modules. In some embodiments, circuitry may include logic, at least partially operable in hardware.
- In many deployment scenarios, data transmission for multiple subscribers uses a shared cable binder such that the individual transmitters and receivers in the various data lines in the cable binder influence each other. This influence is not only due to cross talk (i.e., when the transmit signal is coupled from one data line to another), but also due to impedance changes on the respective data lines.
FIG. 6 illustrates an example of a system according to an embodiment where line driver circuits as described later in more detail may be used. - The system of
FIG. 6 comprises aprovider equipment 200 communicating with a plurality ofcustomer premises transceivers 202A-202D via a plurality of respective data lines, for example copper lines. For each line, in provider equipment arespective transceiver 201A-201D is provided. While fourtransceivers 201A-201D, four lines and fourtransceivers 202A-202D are shown inFIG. 6 , this number is merely an example, and any number may be provided, including asingle transceiver 201A and asingle transceiver 202A. Some or all of the data lines may run in a common cable binder for at least part of their length, which makes them prone to crosstalk. -
Provider equipment 200 may for example be or form part of a street cabinet, a distribution point, a digital subscriber line access multiplexer (DSLAM) or any central office (CO) equipment. Communication via the data lines may for example be any xDSL (digital subscriber line) communication like G.fast according to ITU-T recommendation G.9701 of January 2015 or VDSL according to ITU-T G.993.2 of January 2015, possibly using vectoring as defined in ITU-T G.993.5 of January 2015. Different data lines may use different standards. For example, some lines may use G.fast, while others may use VDSL or another xDSL standard like ADSL or ADSL2. - A changing output impedance on one data line has the ability to change the transmission characteristics of one or more data lines in the bundle of cables or even affect the complete cable bundle. This alteration of transmission characteristics may also affect the transmission quality on the other data lines of the cable binder. Output impedance as used herein refers to the impedance of a line driver circuit used in transceivers like
transceivers 201A-201D or 202A-202D as seen by the respective data line. - Further, the mutual influence does not only occur between G.fast lines, but the impedance change on a G.fast line due to the time division duplexing operation also affects legacy services such as VDSL2. Therefore the present disclosure is directed to a transceiver design having line driver circuitry that does not exhibit a substantial change in impedance when changing between a transmit mode and a receive mode, as is common in the TDD architecture.
- The present disclosure is directed to a line driver circuit that is configured to transmit and receive signals on a data line such as a broadband data line that is subject to crosstalk. The line driver circuit comprises an amplifier circuit that switches on and off for asynchronous communication and is configured to be coupled to terminals of the line driver circuit. In such circuitry, the impedance across the terminals of the line driver circuit is maintained substantially constant so that the crosstalk on the broadband data line (e.g., with other data lines in a cable bundle) is substantially maintained and not increased due to switching of the line driver circuit, for example, between a transmit mode and a receive mode.
- In one embodiment, the line driver circuit is configured to exhibit a substantially constant impedance such that a linearity of harmonic distortion is maintained.
- In one embodiment, the line driver circuitry is incorporated into a single chip.
- In one embodiment, the line driver circuitry is configured to provide drive signals that comport with the G.fast standard.
- In one embodiment, the line driver circuitry is configured to be included in a hybrid DSL/G.fast type system.
- Referring now to the figures,
FIG. 1 illustrates anend portion 10 of a transmit chain for a transceiver, wherein other components thereof are not shown for purposes of simplicity. Theend portion 10 comprises aline driver circuit 24 that includes anamplifier 14 and animpedance converter circuit 16, also referred to as impedance switching circuit, at an output thereof. Theamplifier circuit 14 comprises adifferential input 18 comprising first andsecond input terminals differential output 24 comprising first andsecond output terminals FIG. 1 , theimpedance converter circuit 16 is coupled between the first andsecond output terminals amplifier circuit 14. At the output of theline driver circuit 24, an output impedance Zout is established, as will be more fully appreciated below, the output impedance Zout will be a function of the state of theimpedance converter circuit 16. - At the first and
second output terminals second termination impedances second termination impedances transformer 36. Opposing terminals of a second winding 38 of thetransformer 36 are coupled to the load that characterizes the line impedance Zline. - As highlighted earlier, in some instances, such as a TDD operation mode, the
line driver circuit 24 switches between a transmit mode and a receive mode. In the transmit mode, theamplifier circuit 14 is activated and theimpedance converter circuit 16 establishes a first impedance configuration by switching to a first switching mode. In one embodiment, the first impedance configuration establishes a transmit mode output impedance that is substantially equal to zero (i.e., Zout(TX) 0). This advantageously facilitates maximum transfer of the differential output signal to the load. - In
FIG. 2 , theend portion 10 is illustrated with theline driver circuit 24 in a receive mode. When theline driver circuit 24 switches from the transmit mode to the receive mode, theamplifier circuit 14 is deactivated. By itself, the amplifier in this deactivated or power down state has a high output impedance, for example in the kiloohm range. The impedance converter circuit is configured to establish a second, different impedance configuration by switching to a second switching mode. In one embodiment the second, different impedance configuration establishes a receive mode output impedance as the output of theamplifier circuit 14. According to one embodiment the change in the output impedance at the output of the amplifier circuit 14 (including the effect of impedance converter circuit 16) is very small so as to be considered effectively constant. For example, while the transmit output mode impedance is substantially zero, the receive mode output impedance is configured by theimpedance converter circuit 16 to be less than 50%, for example less than 20% of a termination impedance as defined by the first and second termination impedances. In one example, the first andsecond termination impedances transformer 36. By maintaining ZoutRX<0.5 or 0.2Rterm, the change in output impedance when switching between transmit and receive modes is sufficiently small to not adversely alter a crosstalk characteristic of other lines in the same binder. However, in other embodiments the variation in impedance may be greater, depending on requirements. For example, even a ZoutRX=Rterm may reduce the impedance variation between transmit mode and receive mode compared to a case withoutimpedance switching circuit 16. Impedance converter circuit may also improve a linearity for a receive (RX) signal at secondary winding 38 (for example multi-tone power ratio MTPR<−64 dB as required in ITU-T G.9701 Amendment 2). This may improve performance of receive circuitry like an analog frontend (AFE) coupled to RX terminals shown inFIG. 2 . - As stated above, the
impedance converter circuit 16 is an impedance switching circuit to establish first and second impedance configurations associated with transmit and receive output impedances, respectively.FIG. 3 shows theline driver circuit 24 in the receive mode, wherein two embodiments of theimpedance converter circuit 16 is illustrated inFIGS. 4A and 4B , respectively. InFIG. 4A , theimpedance converter circuit 16′ comprises components that are coupled between theoutput terminals amplifier circuit 14. In one embodiment the circuit components comprise first andsecond impedances second switches second switches node connection 48. In one embodiment the node connection is connected to a common mode voltage Vcm having a value dictated by the design (e.g., depending on whether one wishes to operate as a single ended or differential type design). The control terminals of the transistors are connected together in one embodiment so that thetransistors - In the first impedance configuration associated with the transmit mode, the
transistors impedance converter circuit 16′ substantially infinite, with such infinite impedance being in parallel with the output impedance of theamplifier circuit 14, which is substantially zero. Thus the first impedance configuration is activated when switching to the transmit mode. - In the second impedance configuration associated with the receive mode the
transistors impedance converter circuit 16′ effectively the impedance of the two series-connectedimpedances -
FIG. 4B is similar toFIG. 4A with first andsecond impedances second switches 44, 46 (e.g., transistors) connected together in series, with a node connection coupled to circuit ground (GND). In this manner, the voltages across theimpedances amplifier circuit 14 operates in a differential fashion. Thetransistor - While the methods described within this disclosure are illustrated in and described herein as a series of acts or events, it will be appreciated that the illustrated ordering of such acts or events are not to be interpreted in a limiting sense. For example, some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein. In addition, not all illustrated acts may be required to implement one or more aspects or embodiments of the description herein. Further, one or more of the acts depicted herein may be carried out in one or more separate acts and/or phases.
-
FIG. 5 is a flow chart illustrating amethod 100 operating a line driver circuit. The method comprises operating an impedance converter circuit at an output of an amplifier in a transmit mode during a transmit operation, wherein the amplifier is activated, wherein the impedance converter circuit establishes a first impedance configuration during the transmit operation at 102. Themethod 100 continues at 104 with operating the impedance converter circuit at the output of the amplifier in a receive mode during a receive operation, wherein the amplifier is deactivated, wherein the impedance converter circuit establishes a second, different impedance configuration during the transmit operation. In this instance the magnitude of a difference between a first output impedance of the line driver circuit based on the first impedance configuration and a second output impedance of the line driver circuit based on the second impedance configuration is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the line driver circuit switches between the transmit mode and the receive mode. - As used herein, the term “circuitry” may refer to, be part of, or include an Application Specific Integrated Circuit (ASIC), an electronic circuit, a processor (shared, dedicated, or group), and/or memory (shared, dedicated, or group) that execute one or more software or firmware programs, a combinational logic circuit, and/or other suitable hardware components that provide the described functionality. In some embodiments, the circuitry may be implemented in, or functions associated with the circuitry may be implemented by, one or more software or firmware modules. In some embodiments, circuitry may include logic, at least partially operable in hardware.
- Non-limiting examples herein can include subject matter such as a method, means for performing acts or blocks of the method, at least one machine-readable medium including executable instructions that, when performed by a machine (e.g., a processor with memory or the like) cause the machine to perform acts of the method or of an apparatus or system for concurrent communication using multiple communication technologies according to embodiments and examples described.
- Example 1 is a line driver circuit having first and second differential input terminals and first and second differential output terminals, the line driver circuit configured to interface with first and second termination impedances coupled between the first and second differential output terminals, respectively, and first and second transmit chain output terminals, respectively. The line driver circuit comprises an amplifier circuit having first and second input terminals coupled to the first and second differential input terminals of the line driver circuit, respectively, and first and second output terminals coupled to the first and second differential output terminals of the line driver circuit, respectively, and an impedance switching circuit coupled between the first and second output terminals of the amplifier circuit. The impedance switching circuit is configured to switch between a first switching mode and a second switching mode, wherein in the first switching mode a first switching configuration is established resulting in a first output impedance at the first and second differential output terminals, wherein the first output impedance is substantially zero, and wherein in the second switching mode a second switching configuration is established resulting in a second output impedance at the first and second output terminals, wherein the second impedance may be less than about 50% or 20% of a termination impedance as defined by the first and second termination impedances, but is not limited thereto.
- In an Example 2 that depends upon Example 1, wherein the impedance switching circuit comprises a first impedance, a first switch coupled in series with the first impedance, a second switch connected in series with the first switch at a connection node, and a second impedance connected in series with the second switch. In the first switching configuration the first and second switches are open, resulting in the impedance switching circuit operating as an open circuit at the first and second output terminals of the amplifier circuit.
- In an Example 3 that depends upon Example 2, in the second switching configuration the first and second switches are closed, thereby effectively connecting the first and second impedance together in series between the first and second output terminals of the amplifier circuit.
- In an Example 4 that depends upon Example 3, the line driver circuit further comprises a common mode voltage coupled to the connection node between the first and second closed switches, thereby balancing a voltage drop across the first and second impedances.
- In an Example 5 that depends upon Example 4, the common mode voltage comprises circuit ground.
- In an Example 6 that depends upon Example 3, the first and second switches comprise first and second transistors, respectively, and wherein a control terminal of the first and second transistors are connected together to effectuate a turning on or a turning off of the first and second transistors together.
- In an Example 7 a transceiver is configured to operate in a time division duplexing fashion, and comprises a differential transmit chain having a differential line driver circuit at an output thereof, and first and second termination impedances coupled to first and second output terminals of the differential lie driver circuit, respectively. The differential line driver circuit is configured to switch between transmit and receives modes, and exhibits a first output impedance in the transmit mode and exhibits a second, different output impedance in a receive mode, wherein a magnitude of a difference between the first output impedance and a second output impedance is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the transceiver switches between the transmit mode and the receive mode.
- In an Example 8 that depends upon the Example 7, the differential line driver circuit comprises an amplifier circuit having first and second differential input terminals and first and second differential output terminals, and an impedance converter circuit coupled between the first and second differential output terminals. The impedance converter circuit is configured to establish a first impedance configuration between the first and second differential output terminals in the transmit mode, and a second, different impedance confirmation between the first and second differential output terminals in the receive mode.
- In an Example 9 that depends upon the Example 8, the impedance converter circuit comprises an impedance device, and a switching circuit configured to reflect a first switching configuration to manipulate the impedance device to establish the first impedance configuration in the transmit mode, and reflect a second, different switching configuration to manipulate the impedance device to establish the second impedance configuration in the receive mode.
- In an Example 10 that depends upon the Example 9, the impedance devices comprises first and second impedances, and the switching circuit comprises a first switch coupled in series with the first impedance, and a second switch connected in series with the first switch at a connection node; and connected in series with the second impedance. In the first switching configuration the first and second switches are open, resulting in the impedance switching circuit operating as an open circuit at the first and second differential output terminals of the amplifier circuit.
- In an Example 11 that depends upon the Example 10, in the second switching configuration the first and second switches are closed, thereby effectively connecting the first and second impedances together in series between the first and second differential output terminals of the amplifier circuit.
- In an Example 12 that depends upon the Example 11, a common mode voltage is coupled to the connection node between the first and second closed switches, thereby balancing a voltage drop across the first and second impedances.
- In an Example 13 that depends upon the Example 12, the common mode voltage comprises circuit ground.
- In an Example 14 that depends upon the Example 11, the first and second switches comprise first and second transistors, respectively, and wherein a control terminal of the first and second transistors are connected together to effectuate a turning on or a turning off of the first and second transistors together.
- In an Example 15 that depends upon the Example 8, the first impedance configuration results in an output impedance of the line driver circuit of substantially zero.
- In an Example 16 that depends upon the Example 15, the second impedance configuration results in an output impedance of the line driver circuit that is less than about 20% of a termination impedance as defined by the first and second termination impedances.
- In an Example 17 a method of operating a line driver circuit comprises operating an impedance converter circuit at an output of an amplifier in a transmit mode during a transmit operation, wherein the amplifier is activated, wherein the impedance converter circuit establishes a first impedance configuration during the transmit operation. The method further comprises operating the impedance converter circuit at the output of the amplifier in a receive mode during a receive operation, wherein the amplifier is deactivated, wherein the impedance converter circuit establishes a second, different impedance configuration during the receive operation, wherein a magnitude of a difference between a first output impedance of the line driver circuit based on the first impedance configuration and a second output impedance of the line driver circuit based on the second impedance configuration is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the line driver circuit switches between the transmit mode and the receive mode.
- The above description of illustrated embodiments of the subject disclosure, including what is described in the Abstract, is not intended to be exhaustive or to limit the disclosed embodiments to the precise forms disclosed. While specific embodiments and examples are described herein for illustrative purposes, various modifications are possible that are considered within the scope of such embodiments and examples, as those skilled in the relevant art can recognize.
- In this regard, while the disclosed subject matter has been described in connection with various embodiments and corresponding Figures, where applicable, it is to be understood that other similar embodiments can be used or modifications and additions can be made to the described embodiments for performing the same, similar, alternative, or substitute function of the disclosed subject matter without deviating therefrom. Therefore, the disclosed subject matter should not be limited to any single embodiment described herein, but rather should be construed in breadth and scope in accordance with the appended claims below.
- In particular regard to the various functions performed by the above described components or structures (assemblies, devices, circuits, systems, etc.), the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component or structure which performs the specified function of the described component (e.g., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the herein illustrated exemplary implementations of the invention. In addition, while a particular feature may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application.
Claims (20)
1. A line driver circuit, comprising:
an amplifier circuit having a differential output, the differential output comprising a first output terminal and a second output terminal; and
an impedance switching circuit coupled between the first output terminal and the second output terminal of the amplifier circuit, wherein the impedance switching circuit is configured to reduce or maintain impedance across the first output terminal and the second output terminal of the amplifier circuit.
2. The line driver circuit of claim 1 , the amplifier circuit having a differential input, the differential input comprising a first input terminal and a second input terminal.
3. The line driver circuit of claim 1 , wherein the impedance switching circuit is configured to reduce or maintain impedance across the first output terminal and the second output terminal of the amplifier circuit when the line driver circuit switches between a first mode and a second mode.
4. The line driver circuit of claim 3 , wherein in the first mode, a first switching configuration is established resulting in a first output impedance at the first output terminal and the second output terminal of the amplifier circuit.
5. The line driver circuit of claim 4 , wherein in the second mode, a second switching configuration is established resulting in a second output impedance at the first output terminal and the second output terminal of the amplifier circuit,
6. The line driver circuit of claim 5 , wherein the second output impedance is less than about 50% of a termination impedance as defined by the first and second termination impedances.
7. The line driver circuit of claim 6 , wherein the second output impedance is less than about 20% of the termination impedance.
8. The line driver circuit of claim 3 , wherein the first mode includes a transmit mode and the second mode includes a receive mode.
9. The line driver circuit of claim 1 , wherein the impedance switching circuit is configured to maintain impedance across the first output terminal and the second output terminal of the amplifier circuit so that a crosstalk on a data line is substantially maintained.
10. The line driver circuit of claim 1 , wherein the impedance switching circuit comprises:
a first impedance;
a first switch coupled in series with the first impedance;
a second switch connected in series with the first switch at a connection node; and
a second impedance connected in series with the second switch,
wherein in a first switching configuration the first and second switches are open, resulting in the impedance switching circuit operating as an open circuit at the first output terminal and the second output terminal of the amplifier circuit.
11. The line driver circuit of claim 10 , wherein in the second switching configuration the first and second switches are closed, thereby effectively connecting the first and second impedance together in series between the first output terminal and the second output terminal of the amplifier circuit.
12. The line driver circuit of claim 10 , further comprising one of a common mode voltage or a circuit ground coupled to the connection node between the first and second closed switches, thereby balancing a voltage drop across the first and second impedances.
13. The line driver circuit of claim 10 , wherein the first and second switches comprise first and second transistors, respectively, and wherein a control terminal of the first and second transistors are connected together to effectuate a turning on or a turning off of the first and second transistors together.
14. The line driver circuit of claim 1 , wherein the amplifier is switchable between an active mode and a power down mode, wherein the impedance switching circuit is configured to be set in a first mode when the amplifier is in the active mode and to be set in a second mode when the amplifier is in the power down mode.
15. The line driver circuit of claim 14 , wherein the impedance switching circuit is configured to at least partially compensate a change of output impedance of the line driver circuit when the amplifier switches between an active mode and an inactive mode.
16. The line driver circuit of claim 1 configured to operate in a time division duplexing (TDD) mode.
17. A method to operate a line driver circuit, the method comprising:
operating an impedance switching circuit at an output of an amplifier in a first mode during a first operation, wherein the amplifier is activated, wherein the impedance switching circuit establishes a first impedance configuration during the first operation; and
operating the impedance switching circuit at the output of the amplifier in a second mode during a second operation, wherein the amplifier is deactivated, wherein the impedance switching circuit establishes a second impedance configuration during the second operation;
wherein the impedance switching circuit is configured to reduce or maintain impedance at an output of the amplifier.
18. The method of claim 17 , wherein a magnitude of a difference between a first output impedance of the line driver circuit based on the first impedance configuration and a second output impedance of the line driver circuit based on the second impedance configuration is less than a predetermined threshold so as to substantially maintain a crosstalk performance characteristic associated therewith when the line driver circuit switches between the first mode and the second mode.
19. The method of claim 17 , wherein the impedance switching circuit is configured to reduce or maintain impedance at an output of the amplifier when the line driver circuit switches between a first mode and a second mode.
20. The method of claim 17 , wherein the impedance is maintained across a first output terminal and a second output terminal of the amplifier so that a crosstalk on a data line is substantially maintained.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/452,393 US20220045711A1 (en) | 2016-07-14 | 2021-10-26 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201662362448P | 2016-07-14 | 2016-07-14 | |
EP16195777.4 | 2016-10-26 | ||
EP16195777.4A EP3270518B1 (en) | 2016-07-14 | 2016-10-26 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
US15/622,728 US11159193B2 (en) | 2016-07-14 | 2017-06-14 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
US17/452,393 US20220045711A1 (en) | 2016-07-14 | 2021-10-26 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/622,728 Continuation US11159193B2 (en) | 2016-07-14 | 2017-06-14 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
Publications (1)
Publication Number | Publication Date |
---|---|
US20220045711A1 true US20220045711A1 (en) | 2022-02-10 |
Family
ID=57206155
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/622,728 Active 2039-08-21 US11159193B2 (en) | 2016-07-14 | 2017-06-14 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
US17/452,393 Pending US20220045711A1 (en) | 2016-07-14 | 2021-10-26 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/622,728 Active 2039-08-21 US11159193B2 (en) | 2016-07-14 | 2017-06-14 | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission |
Country Status (4)
Country | Link |
---|---|
US (2) | US11159193B2 (en) |
EP (1) | EP3270518B1 (en) |
CN (1) | CN107634921A (en) |
TW (1) | TW201803290A (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI710223B (en) * | 2019-07-15 | 2020-11-11 | 立積電子股份有限公司 | Radio frequency signal transmission circuit |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5943203A (en) * | 1997-09-12 | 1999-08-24 | Linfinity Microelectronics Inc. | Electronic circuit breaker |
Family Cites Families (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5578939A (en) * | 1995-01-23 | 1996-11-26 | Beers; Gregory E. | Bidirectional transmission line driver/receiver |
US5936393A (en) * | 1997-02-25 | 1999-08-10 | U.S. Philips Corporation | Line driver with adaptive output impedance |
JP3755338B2 (en) * | 1999-05-13 | 2006-03-15 | 株式会社日立製作所 | Non-reflective branch bus system |
US8249134B2 (en) * | 2000-01-28 | 2012-08-21 | Dasari Jagadish Kumar | High impedance state for digital subscriber line transceivers on copper pairs |
DE10045721C1 (en) * | 2000-09-15 | 2002-03-07 | Infineon Technologies Ag | Differential line driver circuit has symmetrical arrangement of 2 operational amplifiers with coupling resistance between each circuit output and inverting input of opposite amplifier |
TW548621B (en) * | 2000-12-08 | 2003-08-21 | Matsushita Electric Ind Co Ltd | EL display device |
US6642741B2 (en) * | 2001-06-01 | 2003-11-04 | Tektronix, Inc. | Electronically adjustable integrated circuit input/output termination method and apparatus |
SE520184C2 (en) * | 2001-10-11 | 2003-06-10 | Ericsson Telefon Ab L M | Ekosläckningsanordning |
BR0309615A (en) * | 2002-04-29 | 2005-06-28 | Ambient Corp | Full duplex for powerline data communications |
US7609097B2 (en) * | 2004-07-06 | 2009-10-27 | Agere Systems, Inc. | Driver circuit and a method for matching the output impedance of a driver circuit with a load impedance |
US7362169B2 (en) * | 2005-04-04 | 2008-04-22 | Gang Liu | Power efficient amplifier |
TWI307210B (en) * | 2006-03-22 | 2009-03-01 | Anpec Electronics Corp | Driving circuit to avoid reverse current for soft switching dc motor |
WO2009105696A1 (en) * | 2008-02-22 | 2009-08-27 | Keyeye Communications, Inc. | Feedback technique and filter and method |
US8896351B2 (en) * | 2008-03-19 | 2014-11-25 | Lantiq Deutschland Gmbh | Line driver method and apparatus |
CN102055697B (en) * | 2009-10-30 | 2013-01-09 | 国基电子(上海)有限公司 | Energy-saving circuit of cable modem |
US8610456B2 (en) * | 2011-09-23 | 2013-12-17 | Qualcomm Incorporated | Load detecting impedance matching buffer |
US8760198B2 (en) * | 2011-12-27 | 2014-06-24 | Broadcom Corporation | Low voltage line driver |
US8639193B2 (en) * | 2011-12-29 | 2014-01-28 | Qualcomm Incorporated | Tri-state control for a line driver |
US9252833B2 (en) * | 2012-05-07 | 2016-02-02 | Broadcom Corporation | Power efficient driver architecture |
WO2015057114A1 (en) * | 2013-10-14 | 2015-04-23 | Telefonaktiebolaget L M Ericsson (Publ) | Method and system for single-ended line testing |
EP2866399A1 (en) * | 2013-10-22 | 2015-04-29 | Alcatel Lucent | Transmit circuitry and method for transmitting a signal |
-
2016
- 2016-10-26 EP EP16195777.4A patent/EP3270518B1/en active Active
-
2017
- 2017-06-01 TW TW106118143A patent/TW201803290A/en unknown
- 2017-06-14 US US15/622,728 patent/US11159193B2/en active Active
- 2017-06-14 CN CN201710446546.3A patent/CN107634921A/en active Pending
-
2021
- 2021-10-26 US US17/452,393 patent/US20220045711A1/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5943203A (en) * | 1997-09-12 | 1999-08-24 | Linfinity Microelectronics Inc. | Electronic circuit breaker |
Also Published As
Publication number | Publication date |
---|---|
US20180019783A1 (en) | 2018-01-18 |
TW201803290A (en) | 2018-01-16 |
EP3270518A1 (en) | 2018-01-17 |
US11159193B2 (en) | 2021-10-26 |
CN107634921A (en) | 2018-01-26 |
EP3270518B1 (en) | 2019-08-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4885747A (en) | Broadband and baseband LAN | |
US20090320086A1 (en) | Loss reduction in a coaxial network | |
US20090067614A1 (en) | Common mode transmission line termination | |
US20060029215A1 (en) | Lightning protection circuit | |
WO2010004444A1 (en) | Multichannel interfacing device having a termination circuit | |
CN107431500A (en) | Control the signal isolation control device and method of hybrid juction | |
US20220045711A1 (en) | Time division duplexing receiver with constant impedance for a broadband line terminal with asynchronous transmission | |
EP3582402A1 (en) | Reduce echo level by scrambling phases of echoes from multiple ports in fdx node | |
WO2015134977A1 (en) | Method and apparatus for performing multi-symbol rate vectoring | |
JP4141707B2 (en) | Hybrid circuit for broadband modem | |
US20120236915A1 (en) | Crosstalk control methods and apparatus utilizing compressed representation of compensation coefficients | |
US20040028144A1 (en) | Method and device for injecting a noise signal into a paired wire communication link | |
EP1675288B1 (en) | An arrangement for the transmission of a data signal in a cable television network | |
US20190386700A1 (en) | Full duplex (fdx) enhanced node | |
EP3245742B1 (en) | Systems and methods for enhanced high frequency power bias tee designs | |
US8315378B2 (en) | Hybrid circuit without inductors | |
US6757380B2 (en) | Impedance blocking filter circuit for digital subscriber line communication systems | |
CN102082886A (en) | Circuit and equipment of digital subscriber line | |
US4053716A (en) | Switching network with a crosstalk elimination capability | |
Strobel | Physical layer framework for the multi-gigabit copper-fiber access networks | |
US6754288B2 (en) | Line receiver with improved dynamic range | |
CN113382121B (en) | Single board circuit, transformer and DSL client device | |
EP1973272A1 (en) | Combiner with active balun for providing broadband internet access on catv networks | |
TW201249123A (en) | Hybrid circuit for very-high-speed digital subscriber line | |
EP2131563A1 (en) | Line termination board with multi type xDSL line high pass filters |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |