US20210271276A1 - Multiple power management integrated circuits and apparatus having dual pin interface - Google Patents
Multiple power management integrated circuits and apparatus having dual pin interface Download PDFInfo
- Publication number
- US20210271276A1 US20210271276A1 US17/027,946 US202017027946A US2021271276A1 US 20210271276 A1 US20210271276 A1 US 20210271276A1 US 202017027946 A US202017027946 A US 202017027946A US 2021271276 A1 US2021271276 A1 US 2021271276A1
- Authority
- US
- United States
- Prior art keywords
- pmic
- power
- signal
- sub
- line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/02—Conversion of dc power input into dc power output without intermediate conversion into ac
- H02M3/04—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
- H02M3/10—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
- G06F15/163—Interprocessor communication
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/10—Regulating voltage or current
- G05F1/46—Regulating voltage or current wherein the variable actually regulated by the final control device is dc
- G05F1/56—Regulating voltage or current wherein the variable actually regulated by the final control device is dc using semiconductor devices in series with the load as final control devices
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/02—Conversion of dc power input into dc power output without intermediate conversion into ac
- H02M3/04—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
- H02M3/10—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/157—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators with digital control
Definitions
- Various example embodiments of the inventive concepts relate to power control, and more particularly, to power management integrated circuit (PMIC) systems, methods, and apparatuses for inter-device signaling by using an interface implemented by dual pins.
- PMIC power management integrated circuit
- SoC system on chip
- CPU central processing unit
- memory a memory
- digital signal processing circuit a digital signal processing circuit
- analog signal processing circuit an analog signal processing circuit
- An SoC is developed to a further complex system including a processor, multimedia, graphics, security, and the like.
- An SoC embedded in mobile devices, such as smartphones and tablet PCs, etc. includes a PMIC in response to an increase in demand for the power necessary for various functions of the mobile device, as well as for efficient power management.
- the PMIC performs a power conversion function and a power sequence function for outputting various output voltages to voltage rails.
- an SoC may employ multiple PMICs.
- the multiple PMICs may disperse the thermal load and allow external components to be easily placed.
- the demand for a plurality of board-level connection parts (or pins) for communication and operation coordination between the multiple PMICs may exist.
- the plurality of board-level connection parts may cause SoC board-level routing congestion. Accordingly, pin count reduction for improving and/or optimizing a physical area, an operating cost, and routing of the PMIC and/or SoC is demanded.
- PMIC power management integrated circuit
- a power management integrated circuit (PMIC) system including: a main PMIC; and at least one sub-PMIC configured to communicate with the main PMIC through a first signal line and a second signal line, the first signal line using a single bidirectional signaling scheme, and the second signal line using a single unidirectional signaling scheme, the main PMIC configured to transmit a power status signal to the at least one sub-PMIC on the first signal line, the at least one sub-PMIC further configured to perform an operation associated with power state information and a power sequence based on the power status signal, and the main PMIC is further configured to control the power sequence of the at least one sub-PMIC using a power sequence control signal transmitted to the at least one sub-PMIC on the second signal line.
- PMIC power management integrated circuit
- a method of signaling between multiple power management integrated circuits including: coupling a main PMIC and at least one sub-PMIC to each other through a first bidirectional line; coupling the main PMIC to the at least one sub-PMIC to each other through a second unidirectional line; asserting an operation associated with a power sequence of the main PMIC and the at least one sub-PMIC based on a power status signal on the single bidirectional line from the main PMIC and the at least one sub-PMIC; and asserting an operation of controlling a power sequence of the at least one sub-PMIC by using a power sequence control signal on the single unidirectional line from the main PMIC to the at least one sub-PMIC.
- PMICs power management integrated circuits
- an apparatus for signaling between a plurality of power management integrated circuits including: at least one application processor including a plurality of power domains; and the plurality of PMICs configured to generate a plurality of output voltages in association with a power sequence of the plurality of power domains, and provide the plurality of output voltages to the plurality of power domains through voltage rails, the plurality of PMICs including a main PMIC configured to communicate with the at least one application processor through a system interface, at least one sub-PMIC configured to communicate with the main PMIC through a communication interface connected to a first signal line and a second signal line, the first signal line using a single bidirectional signaling scheme, and the second signal line using a single unidirectional signaling scheme, the main PMIC is further configured to exchange power state information and a power status signal with the at least one sub-PMIC on the first signal line, the at least one sub-PMIC is further configured to perform an operation associated with
- PMICs power management integrated circuits
- FIG. 1 is a block diagram of an apparatus using a communication interface in which inter-device signaling is implemented by dual pins through which two signals are provided, according to at least one example embodiment of the inventive concepts;
- FIG. 2 is a block diagram of a power management integrated circuit (PMIC) system of FIG. 1 according to at least one example embodiment
- FIG. 3 is a diagram of a timing behavior of the PMIC system of FIG. 2 according to at least one example embodiment
- FIG. 4 is a block diagram of the PMIC system of FIG. 1 according to at least one example embodiment
- FIG. 5 is a circuit diagram of a reference voltage generator of FIG. 4 according to at least one example embodiment
- FIGS. 6A and 6B are a block diagram and a timing diagram of a first regulator of FIG. 4 , respectively, according to at least one example embodiment
- FIG. 7 is a diagram of a timing behavior of the PMIC system of FIG. 4 according to at least one example embodiment
- FIG. 8 is a timing diagram of a timing behavior of the PMIC system of FIG. 4 according to at least one example embodiment
- FIG. 9 is a diagram of a timing behavior of the PMIC system of FIG. 4 according to at least one example embodiment
- FIG. 10 is a diagram of a timing behavior of the PMIC system of FIG. 4 according to at least one example embodiment
- FIG. 11 is a diagram of a timing behavior of the PMIC system of FIG. 4 according to at least one example embodiment
- FIGS. 12A to 12E are diagrams of inter-device signaling in a PMIC system, according to some example embodiments of the inventive concepts.
- FIG. 13 is a timing diagram of a power-on sequence performed by a PMIC system, according to at least one example embodiment of the inventive concepts.
- FIG. 14 is a timing diagram of a power-off sequence performed by a PMIC system, according to at least one example embodiment of the inventive concepts.
- FIG. 1 is a block diagram of an apparatus 10 using a communication interface in which inter-device signaling is implemented by dual pins through which two signals are provided, according to at least one example embodiment of the inventive concepts.
- the apparatus 10 may be implemented by a system on chip (SoC) including a power management integrated circuit (PMIC) system 100 and/or at least one application processor (hereinafter, referred to as “AP”) 200 configured to control an operation of the apparatus 10 , etc., but the example embodiments are not limited thereto, and the SoC may include a greater or lesser number of constituent components, such as additional PMICs, additional processors, at least one bus, etc.
- SoC system on chip
- PMIC power management integrated circuit
- AP application processor
- the apparatus 10 may be an electronic device, such as a wireless mobile device, a mobile telephone, a mobile computing system, a laptop computer, a tablet computing device, a media player, a gaming device, a smart device, an Internet of Things device, a virtual reality and/or augmented reality device, a television, an appliance, a vehicle, or the like.
- the apparatus 10 may include a wireless communication device configured to communicate with a radio access network, a core access network, the Internet and/or other networks through a radio frequency (RF) transceiver, an infrared (IR) receiver, etc.
- the AP 200 may be connected and communicate with the PMIC system 100 through a system interface 12 and/or voltage rails 14 , 16 , and 18 , but is not limited thereto.
- connection and/or “coupled” together with the derivatives thereof. These terms are not necessarily intended as synonyms for each other. For example, a description using the terms “connected” and/or “coupled” may indicate that two or more elements are in physical or electrical contact with each other. In addition, the terms “connection” and/or “coupling” may also indicate that two or more elements are not in direct contact with each other but still cooperate or interact with each other.
- the AP 200 may include a one or more integrated processors (IPs) driven using various power domains, e.g., a processing circuit 210 , a display controller 220 , a camera controller 230 , and/or storage media 240 , etc.
- IP integrated processors
- An IP may be a circuit, a logic, and/or a combination thereof, which may be integrated in an SoC.
- the processing circuit 210 , display controller 220 , camera controller 230 , storage media 240 , etc. may be combined into one or more components and/or modules of the AP 200 .
- the AP 200 may access and execute software applications using the processing circuit 210 , control logic circuitry (not shown), timing logic circuitry (not shown), and/or other devices.
- the AP 200 may support a user interface configured to manage or operate the display controller 220 and control an operation of a camera or a video input device by using the camera controller 230 , etc.
- the display controller 220 may include circuits and software drivers supporting displays such as a liquid crystal display (LCD) panel, a touchscreen display, and/or an indicator, etc.
- the AP 200 may be any processing circuitry capable of performing the functionality of one or more of the processing circuit 210 , display controller 220 , and/or camera controller 230 , etc.
- the processing circuitry may include hardware, such as processors, processor cores, logic circuits, etc.; a hardware/software combination such as at least one processor core executing software and/or executing any instruction set, etc.; or a combination thereof.
- the processing circuitry more specifically may include, but is not limited to, a field programmable gate array (FPGA), a programmable logic unit, an application-specific integrated circuit (ASIC), etc.
- the storage media 240 may include transitory and/or non-transitory storage devices configured to maintain commands and data to be used for components of a device controlled by the processing circuit 210 and/or the AP 200 , etc.
- the PMIC system 100 may include multiple PMICs.
- the PMIC system 100 may include a main PMIC 110 and one or more sub-PMICs, e.g., a first sub-PMIC 120 and a second sub-PMIC 130 , etc., but is not limited thereto.
- the system interface 12 may be connected between the main PMIC 110 and the AP 200 , etc., and command, data, and/or control information may be exchanged through the system interface 12 .
- the plurality of voltage rails 14 , 16 , and 18 may connect all of the PMICs, that is, the main PMIC 110 , the first sub-PMIC 120 , and the second sub-PMIC 130 , etc., to the AP 200 , but is not limited thereto.
- the one or more PMICs may include a plurality of communication interfaces 112 , 122 , and 132 , respectively, but is not limited thereto, and for example a different number of communication interfaces may be used (e.g., a single communication interface, two communication interfaces, four communication interfaces, etc.).
- the plurality of communication interfaces 112 , 122 , and 132 may communicate with other PMICs, that is, the main PMIC 110 , the first sub-PMIC 120 , and the second sub-PMIC 130 , through two signal (e.g., PSTATUS, PIF) lines.
- the PMICs may include a plurality of power converters 114 , 124 , and 134 , respectively.
- the power converters 114 , 124 , and 134 may control the voltage rails 14 , 16 , and 18 respectively connected to the PMICs, that is, the main PMIC 110 , the first sub-PMIC 120 , and the second sub-PMIC 130 , by using information provided through the communication interfaces 112 , 122 , and 132 , so that a power source voltage is supplied, or blocked, (e.g., enabled and/or disabled) to or from all or partial number of the power domains of the AP 200 (e.g., the integrated processors of the AP 200 , the storage media 240 , etc.).
- the two signal (e.g., PSTATUS, PIF) lines may include a first signal line 11 and a second signal line 13 .
- the first signal line 11 may perform communication using a single bidirectional signaling scheme, and the plurality of PMICs, for example, the main PMIC 110 , the first sub-PMIC 120 , and the second sub-PMIC 130 , etc., may be coupled to each other through the first signal line 11 , but the example embodiments are not limited thereto.
- An operation associated with power state information and a power sequence of the PMICs may be asserted by using a power status signal PSTATUS exchanged among the plurality of PMICs, for example, the main PMIC 110 , the first sub-PMIC 120 , and/or the second sub-PMIC 130 , etc., but the example embodiments are not limited thereto.
- the second signal line 13 may perform communication using a single unidirectional signaling scheme, and, e.g., the main PMIC 110 may be coupled to the first and second sub-PMICs 120 and 130 through the second signal line 13 , but the example embodiments are not limited thereto.
- An operation of controlling a power sequence of the first and second sub-PMICs 120 and 130 may be asserted by using a power sequence control signal PIF transmitted from the main PMIC 110 to the first and second sub-PMICs 120 and 130 , etc.
- the first signal line 11 may be referred to as a power status signal (e.g., PSTATUS) line
- the second signal line 13 may referred to as a power sequence control signal (e.g., PIF) line.
- FIG. 2 is a block diagram of the PMIC system 100 of FIG. 1 according to at least one example embodiment.
- a structure of the plurality of communication interfaces, e.g., communication interfaces 112 , 122 , and 132 , etc., respectively included in the main PMIC 110 and the first and second sub-PMICs 120 and 130 of the PMIC system 100 will be described in more detail with reference to FIG. 2 , but the example embodiments are not limited thereto.
- the main PMIC 110 may communicate with one or more sub-PMICs, such as the first and second sub-PMICs 120 and 130 , through the at least two signal (PSTATUS, PIF) lines, but is not limited thereto.
- the main PMIC 110 and the first and second sub-PMICs 120 and 130 may operate by being connected to an external power source, for example, operate by being connected to battery power VBAT, but is not limited thereto.
- the main PMIC 110 may include the communication interface 112 connected to the at least two signal (PSTATUS, PIF) lines, and a control logic 113 (e.g., control logic circuitry, etc.) configured to control the communication interface 112 .
- the control logic 113 may be any processing circuitry capable of controlling the communication interface 112 , such as hardware, logic circuits, processors, processor cores, etc.; a hardware/software combination such as at least one processor core executing software and/or executing any instruction set, etc.; or a combination thereof.
- the processing circuitry more specifically may include, but is not limited to, a field programmable gate array (FPGA), a programmable logic unit, an application-specific integrated circuit (ASIC), etc.
- FPGA field programmable gate array
- ASIC application-specific integrated circuit
- the communication interface 112 may include at least a first pin 115 through which the power status signal PSTATUS is transmitted and/or received, and a second pin 116 through which the power sequence control signal PIF is transmitted, but the example embodiments are not limited thereto.
- the power status signal PSTATUS output from the main PMIC 110 may be transmitted to the first and second sub-PMICs 120 and 130 , and the power status signals PSTATUS output from the first and second sub-PMICs 120 and 130 may be received by the main PMIC 110 , etc.
- the power status signal PSTATUS may be provided using a bidirectional signaling access scheme using a single wire, or in other words, the PSTATUS signal line may be a bidirectional signal line.
- the power sequence control signal PIF output from the main PMIC 110 may be transmitted to the first and second sub-PMICs 120 and 130 , etc.
- the power sequence control signal PIF may be provided using a single unidirectional signaling access scheme, or in other words, the PIF signal line may be a unidirectional signal line, and, for example, signaled by a bi-phase Manchester code scheme, but is not limited thereto.
- the power status signal PSTATUS is a signal for assertion and/or de-assertion of an operation including power state confirmation of all of the plurality of PMICs, e.g., the main PMIC 110 , the first sub-PMIC 120 , and the second sub-PMIC 130 , etc., as well as the power ON/OFF of a total system, i.e., the apparatus 10 , power sequence execution of the PMIC system 100 , and the like.
- the power sequence control signal PIF is a signal for assertion and/or de-assertion of, for example, an operation including clock synchronization (and/or calibration) notification to the first and second sub-PMICs 120 and 130 , power-off trigger point notification through frequency shift keying, identification (ID) check of the first and second sub-PMICs 120 and 130 , power-on sequence notification of the first and second sub-PMICs 120 and 130 , and the like.
- the communication interface 112 of the main PMIC 110 may include, for example, a first resistor RH, a second resistor RL, a first switch SWH, a second switch SWL, an n-channel metal-oxide semiconductor (NMOS) transistor MN 1 , a buffer BUF 1 , and/or at least a first and second connection nodes 118 and 119 respectively connected to the at least first and second pins 115 and 116 , but the example embodiments are not limited thereto, and a greater or lesser number of constituent components may be included in the communication interface 112 .
- NMOS n-channel metal-oxide semiconductor
- the first resistor RH and the first switch SWH are connected in series between a battery power (VBAT) line and a first connection node ( 118 ) line, and the first switch SWH is turned on/off in response to a first enable signal H_EN, but the example embodiments are not limited thereto.
- the second resistor RL and the second switch SWL are connected in series between the battery power (VBAT) line and the first connection node ( 118 ) line, and the second switch SWL is turned on/off in response to a second enable signal L_EN, but the example embodiments are not limited thereto.
- the first resistor RH may be configured to have a larger (and/or significantly) larger resistance value than the second resistor RL, but is not limited thereto.
- the NMOS transistor MN 1 is connected between the first connection node ( 118 ) line and a ground voltage (VSS) line, and a third enable signal M_S_EN is applied to a gate of the NMOS transistor MN 1 , but the example embodiments are not limited thereto.
- the buffer BUF 1 has an input connected to the first connection node ( 118 ) line and an output, but is not limited thereto. An output of the buffer BUF 1 is output as a state input signal M_S_IN.
- the first connection node ( 118 ) line may be connected to the first pin 115 through which the power status signal PSTATUS is transmitted and received and connected to the power status signal (PSTATUS) line.
- a second connection node ( 119 ) line may be connected to the second pin 116 through which the power sequence control signal PIF is transmitted and connected to the power sequence control signal (PIF) line.
- the control logic circuitry 113 may generate the first to third enable signals H_EN, L_EN, and M_S_EN and the power sequence control signal PIF and provide the first to third enable signals H_EN, L_EN, and M_S_EN and the power sequence control signal PIF to the communication interface 112 , according to an operational behavior of the PMIC system 100 , but the example embodiments are not limited thereto.
- the control logic circuitry 113 may receive the state input signal M_S_IN output from the buffer BUF 1 of the communication interface 112 and check power states of the one or more sub-PMICs, e.g., the first and second sub-PMICs 120 and 130 , etc.
- the control logic circuitry 113 may generate a power on reset signal M_POR_RESET for resetting the main PMIC 110 for a normal operation of the main PMIC 110 when a voltage level of the battery power VBAT provided to the main PMIC 110 is stably and/or constantly maintained, etc.
- the control logic circuitry 113 may decode a command to be provided from the AP 200 through the system interface 12 and provide a control voltage (VCONI of FIG. 5 ) to at least one reference voltage generator (e.g., 411 of FIG. 5 ) according to an operation mode included in the command, but the example embodiments are not limited thereto.
- the first sub-PMIC 120 may include a communication interface 122 connected to the at least two signal (e.g., PSTATUS, PIF) lines and a control logic circuitry 123 configured to control the communication interface 122 .
- the communication interface 122 may include a first pin 125 through which the power status signal PSTATUS is transmitted and/or received and a second pin 126 through which the power sequence control signal PIF is received, etc.
- the communication interface 122 may include first and second connection node ( 128 , 129 ) lines respectively connected to the first and second pins 125 and 126 and an NMOS transistor MN 2 and a buffer BUF 2 connected to a first connection node 128 , but the example embodiments are not limited thereto.
- the NMOS transistor MN 2 is connected between the first connection node ( 128 ) line and the ground voltage (VSS) line, and a state enable signal S1_S_EN is applied to a gate of the NMOS transistor MN 2 , but is not limited thereto.
- the state enable signal S1_S_EN is provided from the control logic circuitry 123 according to an operational behavior of the PMIC system 100 , but the example embodiments are not limited thereto.
- An input of the buffer BUF 2 is connected to the first connection node ( 128 ) line, and an output of the buffer BUF 2 is provided to the control logic circuitry 123 as a state input signal S1_S_IN.
- the control logic circuitry 123 may generate a power on reset signal S1_POR_RESET for resetting the first sub-PMIC 120 for a normal operation of the first sub-PMIC 120 when the voltage level of the battery power VBAT provided to the first sub-PMIC 120 is stably and/or constantly maintained, etc.
- the second sub-PMIC 130 may also include a communication interface 132 connected to the at least two signal (e.g., PSTATUS, PIF) lines and a control logic circuitry 133 configured to control the communication interface 132 , but the example embodiments are not limited thereto.
- the communication interface 132 may include a first pin 135 through which the power status signal PSTATUS is transmitted and received and a second pin 136 through which the power sequence control signal PIF is received, but is not limited thereto.
- the communication interface 132 may include first and second connection node ( 138 , 139 ) lines respectively connected to the first and second pins 125 and 126 and an NMOS transistor MN 3 and a buffer BUF 3 connected to a first connection node 138 , but the example embodiments are not limited thereto.
- the NMOS transistor MN 3 is connected between the first connection node ( 138 ) line and the ground voltage (VSS) line, and a state enable signal S2_S_EN is applied to a gate of the NMOS transistor MN 3 , but is not limited thereto.
- the state enable signal S2_S_EN is provided from the control logic circuitry 133 according to an operational behavior of the PMIC system 100 .
- An input of the buffer BUF 3 is connected to the first connection node ( 138 ) line, and an output of the buffer BUF 3 is provided to the control logic circuitry 133 as a state input signal S2_S_IN, but the example embodiments are not limited thereto.
- the control logic circuitry 133 may generate a power on reset signal S2_POR_RESET for resetting the second sub-PMIC 130 for a normal operation of the second sub-PMIC 130 when the voltage level of the battery power VBAT provided to the second sub-PMIC 130 is stably and/or constantly maintained, etc.
- FIG. 3 is a diagram of a timing behavior of the PMIC system 100 of FIG. 2 according to at least one example embodiment.
- FIG. 3 shows a scheme by which the main PMIC 110 , for example, checks a power ready state of the first sub-PMIC 120 between the first and second sub-PMICs 120 and 130 , but the example embodiments are not limited thereto.
- the same scheme as described with reference to FIG. 3 may also be applied to a scheme by which the main PMIC 110 checks a power ready state of the second sub-PMIC 130 , etc.
- an operational behavior between the first sub-PMIC 120 of the first and second sub-PMICs 120 and 130 and the main PMIC 110 will be mainly described, but the example embodiments are not limited thereto. It will be understood that the timing diagrams described in the example embodiments of the inventive concepts are not necessarily shown at and/or limited to a constant ratio.
- the NMOS transistor MN 1 is turned on by the third enable signal M_S_EN of a logic high level in the main PMIC 110
- the NMOS transistor MN 2 is turned on by the state enable signal S1_S_EN of the logic high level in the first sub-PMIC 120
- the power status signal PSTATUS has a logic low level, but the example embodiments are not limited thereto.
- the power status signal PSTATUS is de-asserted to the logic low level, but is not limited thereto.
- the main PMIC 110 may generate the power on reset signal M_POR_RESET of the logic high level. In this case, the main PMIC 110 may be in a reset mode.
- the main PMIC 110 may generate the first enable signal H_EN of the logic high level and the third enable signal M_S_EN of the logic low level.
- the first switch SWH is turned on by the first enable signal H_EN of the logic high level, and the NMOS transistor MN 1 is turned off by the third enable signal M_S_EN of the logic low level.
- the first sub-PMIC 120 may generate the power on reset signal S1_POR_RESET of the logic high level and the state enable signal S1_S_EN of the logic low level, but the example embodiments are not limited thereto.
- the NMOS transistor MN 2 is turned off by the state enable signal S1_S_EN of the logic low level, but is not limited thereto.
- the second sub-PMIC 130 may generate the power on reset signal S2_POR_RESET of the logic high level and the state enable signal S2_S_EN of the logic low level, thereby turning the NMOS transistor MN 3 off.
- S2_POR_RESET reset signal
- S2_S_EN state enable signal
- power may be transmitted from the battery power VBAT to the first connection node ( 118 ) line through the first resistor RH and the first switch SWH by the first enable signal H_EN of the logic high level so that the first connection node ( 118 ) line goes to the logic high level.
- the logic high level on the first connection node ( 118 ) line may be outputted as the state input signal M_S_IN through the buffer BUF 1 and provided to the control logic circuitry 113 , but the example embodiments are not limited thereto.
- the control logic circuitry 113 may trigger the first enable signal H_EN to the logic low level and the third enable signal M_S_EN to the logic high level based on the state input signal M_S_IN of the logic high level, etc. Accordingly, on the first connection node ( 118 ) line, a pulse signal having a ramping leading edge and a trailing edge may be generated, but the example embodiments are not limited thereto.
- an interface level 301 is shown on the first connection node (e.g., 118 , 128 ) lines and the power status signal (e.g., PSTATUS) line.
- the interface level 301 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) the main PMIC 110 and the at least first and second sub-PMICs 120 and 130 , etc., and may assert that the main PMIC 110 and the at least first and second sub-PMICs 120 and 130 are in a power ready state.
- the main PMIC 110 may check the power ready state of the PMIC system 100 by the interface level 301 of the power status signal PSTATUS.
- the main PMIC 110 may transmit the power ready state of the PMIC system 100 to the AP 200 through the system interface 12 , but the example embodiments are not limited thereto.
- FIG. 4 is a block diagram of the PMIC system 100 of FIG. 1 according to at least one example embodiment.
- FIG. 4 shows in more detail a structure of the power converters 114 and 124 respectively included in the main PMIC 110 and the first sub-PMIC 120 of the PMIC system 100 , but the example embodiments are not limited thereto.
- the power converters 114 and 124 may be configured to receive the battery power VBAT and respectively generate a plurality of output voltages VOUT 1 to VOUT 3 and VOUTa to VOUTc having various target levels, but the example embodiments are not limited thereto.
- the plurality of output voltages VOUT 1 to VOUT 3 and VOUTa to VOUTc of the plurality of power converters 114 and 124 may be provided to power domains of a plurality of IPs included in the AP 200 through the voltage rails 14 and 16 , but the example embodiments are not limited thereto.
- the power converters 114 and 124 may include, e.g., buck regulators (or converters) configured to generate the output voltages VOUT 1 to VOUT 3 and VOUTa to VOUTc lower than the voltage level of the battery power VBAT based on the battery power VBAT, but the example embodiments are not limited thereto, and other types of power regulators or converters may be used.
- the power converters 114 and 124 are described by an example context of a buck regulator.
- One or more features of the disclosure may be utilized for other types of power converters, e.g., a boost regulator (or converter), a buck-boost regulator (or converter), and the like of which an output voltage is higher than a voltage of the battery power VBAT.
- the power converter 114 of the main PMIC 110 may include a power sequence controller 410 , a plurality of reference voltage generators 411 , 413 , and 415 , and a plurality of regulators 412 , 414 , and 416 , etc.
- the power converter 114 may operate in a ready state in response to a reference voltage enable signal M_REF_EN provided from the control logic circuitry 113 .
- the power converter 114 may generate a plurality of desired output voltages VOUT 1 , VOUT 2 , and VOUT 3 by stepping down the battery power VBAT.
- the reference voltage generators 411 , 413 , and 415 may be one-to-one connected to the regulators 412 , 414 , and 416 , and first to third reference voltages VREF 1 , VREF 2 , and VREF 3 generated by the reference voltage generators 411 , 413 , and 415 may be respectively provided to the regulators 412 , 414 , and 416 , so that the output voltages VOUT 1 , VOUT 2 , and VOUT 3 lower than the voltage level of the battery power VBAT may be generated, but the example embodiments are not limited thereto.
- the output voltages VOUT 1 , VOUT 2 , and VOUT 3 of the power converter 114 may be provided to a plurality of power domains of the AP 200 .
- the power sequence controller 410 may control a power sequence for providing the plurality of output voltages VOUT 1 , VOUT 2 , and VOUT 3 generated by the power converter 114 to the plurality of power domains.
- the power sequence indicates a power-up sequence (or a power-on sequence), a power-down sequence (or a power-off sequence), or the like.
- the power-up sequence indicates a sequence of the power domains in the AP 200 , which transition from a power-down state to a power-up state
- the power-down sequence indicates a sequence of the power domains in the AP 200 , which transition from the power-up state to the power-down state.
- the power sequence may be controlled in a power domain unit or a power domain group unit, but is not limited thereto.
- the power converter 124 of the first sub-PMIC 120 may also include a power sequence controller 420 , a plurality of reference voltage generators 421 , 423 , and 425 , and a plurality of regulators 422 , 424 , and 426 , but the example embodiments are not limited thereto.
- the power converter 124 may operate the reference voltage generators 421 , 423 , and 425 in the ready state in response to a reference voltage enable signal S1_REF_EN provided by the control logic circuitry 123 .
- the power converter 124 may provide a reference voltage acknowledgement signal S1_REF_OK indicating the ready state of the reference voltage generators 421 , 423 , and 425 to the control logic circuitry 123 .
- the power converter 124 may generate a plurality of desired output voltages VOUTa, VOUTb, and VOUTc by stepping down the battery power VBAT, but is not limited thereto.
- the power sequence controller 420 may control a power-on sequence or a power-off sequence for providing, in a power domain unit or a power domain group unit, the output voltages VOUTa, VOUTb, and VOUTc generated by the power converter 124 to the plurality of power domains in the AP 200 through the voltage rails 16 , but is not limited thereto.
- FIG. 5 is a circuit diagram of the reference voltage generator 411 of FIG. 4 according to at least one example embodiment.
- the reference voltage generator 411 may include an operational amplifier 501 , a p-channel metal-oxide semiconductor (PMOS) transistor 502 , and/or a feedbacker 504 including first and second resistors R 11 and R 12 , etc., but the example embodiments are not limited thereto.
- the PMOS transistor 502 may include a source connected to a power source voltage (VDD) line, a drain connected to the first resistor R 11 , and/or a gate to which an output of the operational amplifier 501 is applied, etc., but the example embodiments are not limited thereto.
- the power source voltage VDD is a stable driving voltage derived from the battery power VBAT.
- the first and second resistors R 11 and R 12 of the feedbacker 504 are connected to a second node ( 505 ) line, the first resistor R 11 is connected to a first node ( 503 ) line, and the second resistor R 2 is connected to the ground voltage (VS S) line, etc.
- the first reference voltage VREF 1 may be output to the first node ( 503 ) line to which the drain of the PMOS transistor 502 is connected, a feedback voltage VFB 1 divided from the first reference voltage VREF 1 at a ratio of the first and second resistors R 11 and R 12 may be provided to a positive (+) input terminal of the operational amplifier 501 , and a first control voltage VCON 1 may be provided to a negative ( ⁇ ) input terminal of the operational amplifier 501 , but is not limited thereto.
- the first control voltage VCON 1 may be provided by the control logic circuitry 113 in response to a command for designating a driving mode indicating a driving voltage level to be provided to a power domain of the AP 200 , etc.
- the reference voltage generator 411 may generate the first reference voltage VREF 1 following a voltage level of the first control voltage VCON 1 based on the power source voltage VDD, but is not limited thereto.
- the other reference voltage generators 413 , 415 , 421 , 423 , and 425 may have substantially the same structure as the reference voltage generator 411 , or may have a different structure than the reference voltage generator 411 .
- control voltages of voltage levels different from the voltage level of the first control voltage VCON 1 may be provided to the negative ( ⁇ ) input terminal of the operational amplifier 501 in the reference voltage generators 413 , 415 , 421 , 423 , and 425 .
- the plurality of reference voltage generators 413 , 415 , 421 , 423 , and 425 may generate a plurality of reference voltages VREF 2 , VREF 3 , VREFa, VREFb, and VREFc following corresponding control voltage levels based on the power source voltage VDD, respectively, but are not limited thereto.
- FIGS. 6A and 6B are a block diagram and a timing diagram of the regulator 412 of FIG. 4 , respectively, according to some example embodiments.
- FIG. 6A is a block diagram of the regulator 412 , such as a pulse width modulation (PWM) direct current (DC)-DC converter, etc.
- FIG. 6B is a timing diagram of an operation of the regulator 412 of FIG. 6A , but the example embodiments are not limited thereto.
- PWM pulse width modulation
- DC direct current
- the regulator 412 may include a voltage divider 610 , an error amplifier 620 , a comparator 630 , a clock generator 640 , a timing logic 650 (e.g., timing logic circuitry, etc.), a switch block 660 , an inductor L, and/or an output capacitor C, etc., but the example embodiments are not limited thereto.
- the timing logic 650 may be any processing circuitry capable of controlling switches, such as hardware, logic circuits, processors, etc.; a hardware/software combination such as at least one processor core executing software and/or executing any instruction set, etc.; or a combination thereof.
- the processing circuitry more specifically may include, but is not limited to, a field programmable gate array (FPGA), a programmable logic unit, an application-specific integrated circuit (ASIC), etc.
- the regulator 412 may be configured to change a duty cycle for turning on switches SW 1 and SW 2 of the switch block 660 so as to alternately connect and disconnect the inductor L to and from the battery power VBAT and configured to output the output voltage VOUT 1 lower than the battery power VBAT according to the inductor L, which stores energy and discharges the energy, but the example embodiments are not limited thereto.
- the voltage divider 610 may include for example, first and second resistors R 1 and R 2 connected in series between an output node ( 664 ) line and the ground voltage (VS S) line and output a feedback voltage VFB, but is not limited thereto. Resistance values of the first and second resistors R 1 and R 2 may be or may not be the same.
- the feedback voltage VFB is output to a node ( 612 ) line to which the first and second resistors R 1 and R 2 are connected and transmitted to an inverted input terminal ( ⁇ ) of the error amplifier 620 , but the example embodiments are not limited thereto.
- the voltage divider 610 may provide the feedback voltage VFB that is proportionally low by dividing down the output voltage VOUT 1 , etc.
- the error amplifier 620 may output an error signal ERR by amplifying a voltage difference between the feedback voltage VFB and the first reference voltage VREF 1 .
- the first reference voltage VREF 1 may be generated by the reference voltage generator 411 (of FIG. 5 ) so as to have a certain and/or desired voltage level (e.g., a level of the first control voltage VCON 1 ) and provided to a non-inverted input terminal (+) of the error amplifier 620 , but the example embodiments are not limited thereto.
- a voltage level of the error signal ERR may decrease according to a voltage difference therebetween.
- a voltage level of the error signal ERR may increase according to a voltage difference therebetween.
- the comparator 630 may receive the error signal ERR by a non-inverted input terminal (+) thereof, and compare the error signal ERR with a ramp signal RAMP by an inverted input terminal ( ⁇ ) thereof, thereby generating a PWM signal.
- the ramp signal RAMP has a triangular waveform and may be provided from the clock generator 640 , but the example embodiments are not limited thereto.
- the comparator 630 may generate the PWM signal having a logic high state.
- the PWM signal may have a logic low state.
- the example embodiments are not limited thereto.
- the clock generator 640 may generate the ramp signal RAMP and a clock signal CLOCK to be provided to the timing logic circuitry 650 , etc. According to at least one example embodiment of the inventive concepts, the clock generator 640 may randomly change a period (or a frequency) of the clock signal CLOCK according to a dynamic voltage frequency scaling (DVFS) policy provided from the AP 200 , but is not limited thereto.
- DVFS dynamic voltage frequency scaling
- the timing logic circuitry 650 may receive the PWM signal and the clock signal CLOCK and provide series and shunt control signals SC 1 and SC 2 so that a series switch SW 1 and a shunt switch SW 2 of the switch block 660 exclusively function. That is, the timing logic circuitry 650 may turn off the shunt switch SW 2 when the series switch SW 1 is turned on, and turn on the shunt switch SW 2 when the series switch SW 1 is turned off. The timing logic circuitry 650 may control relative timing of the series and shunt switches SW 1 and SW 2 by using the series and shunt control signals SC 1 and SC 2 .
- the switch block 660 may include a plurality of driver amplifiers 661 and 662 and the plurality of series and shunt switches SW 1 and SW 2 connected in series between the battery power (VBAT) line and the ground voltage (VSS) line, but is not limited thereto.
- the inductor L may be connected between a switch node ( 663 ) line to which the series switch SW 1 and the shunt switch SW 2 are connected and an output node ( 664 ) line, and the output capacitor C may be connected between the output node ( 664 ) line and the ground voltage (VSS) line, but the example embodiments are not limited thereto.
- the series and shunt switches SW 1 and SW 2 may be implemented by large (and/or relatively physically large) switching transistors, but the example embodiments are not limited thereto.
- the series and shunt control signals SC 1 and SC 2 provided from the timing logic circuitry 650 may be amplified before they are used to control the series and shunt switches SW 1 and SW 2 .
- the driver amplifiers 661 and 662 may include a cascade of inverters, each inverter may be larger than the inverters of a previous stage, and an inverter of the last stage may be designed to be sufficiently large so as to drive a capacitance of the series and shunt switches SW 1 and SW 2 of a several-millimeter size, but the example embodiments are not limited thereto.
- the clock signal CLOCK goes to a high pulse
- the ramp signal RAMP may drop to a low level below a level (e.g., desired level and/or threshold level) of the error signal ERR.
- a level e.g., desired level and/or threshold level
- the level of the ramp signal RAMP may intersect with the level of the error signal ERR, and the PWM signal output from the comparator 630 may transition to the logic high state.
- the clock signal CLOCK transitions from high to low, and the ramp signal RAMP may start ramping up according to at least one example embodiment.
- the series switch may be turned on, and power may be transmitted from the battery power VBAT to the switch node 663 so that a voltage VSW of the switch node 663 goes to high, etc.
- the ramping ramp signal RAMP intersects with the level (e.g., desired level and/or threshold level) of the error signal ERR, and the PWM signal may transition from high to low.
- the shunt switch SW 2 may be turned on, and the current of the inductor L may decrease, so that the voltage VSW of the switch node 663 goes to low, etc.
- a dead time may be interposed between a period TSW 1 in which the series switch SW 1 is turned on and a period TSW 2 in which the shunt switch SW 2 is turned on, so as not to simultaneously turn the series and shunt switches SW 1 and SW 2 on.
- the dead time may be set to decrease and/or prevent excessive power dissipation due to a current directly flowing from the battery power VBAT to the ground voltage VSS, and decrease and/or prevent possible reliability impairment, which may occur due to the excessive power dissipation.
- the voltage VSW of the switch node ( 663 ) line which repeatedly increases and decreases according to turn-on and turn-off states of the series and shunt switches SW 1 and SW 2 , may be smoothed by the inductor L and the output capacitor C to output the output voltage VOUT 1 having a target level. It may be configured that an average voltage value VOUT ⁇ avg> of the output voltage VOUT 1 is output to be lower than the voltage level of the battery power VBAT and be the target level of the output voltage VOUT 1 , but the example embodiments are not limited thereto.
- the other regulators 414 , 416 , 422 , 424 , and 426 may also have the same structure and operation as the regulator 412 , or may have different structures.
- corresponding reference voltages VREF 2 , VREF 3 , VREFa, VREFb, and VREFc may be provided to the non-inverted input terminal (+) of the error amplifier 620 , and output voltages VOUT 2 , VOUT 3 , VOUTa, VOUTb, and VOUTc may be output, respectively, according to at least one example embodiment, but the example embodiments are not limited thereto.
- FIG. 7 is a diagram of a timing behavior of the PMIC system 100 of FIG. 4 according to at least one example embodiment.
- FIG. 7 shows a scheme of checking states of the reference voltage generators 421 , 423 , and 425 of the first sub-PMIC 120 before performing a power-on sequence of the PMIC system 100 in response to a power-on trigger of the main PMIC 110 , but the example embodiments are not limited thereto.
- the third enable signal M_S_EN has the logic high level, and the reference voltage enable signal M_REF_EN and the second enable signal L_EN have the logic low level, but are not limited thereto.
- the NMOS transistor MN 1 is turned on by the third enable signal M_S_EN of the logic high level, and thus, the power status signal PSTATUS has the logic low level.
- the state enable signal S1_S_EN, the reference voltage enable signal S1_REF_EN, and the reference voltage acknowledgement signal S1_REF_OK have the logic low level.
- the power status signal PSTATUS is de-asserted to the logic low level.
- the main PMIC 110 may be triggered to be turned on.
- the main PMIC 110 may generate the third enable signal M_S_EN having the logic low level, and generate the reference voltage enable signal M_REF_EN and the second enable signal L_EN having the logic high level, but the example embodiments are not limited thereto.
- Power may be transmitted from the battery power VBAT to the first connection node ( 118 ) line through the second resistor RL and the second switch SWL by the second enable signal L_EN of the logic high level so that the first connection node ( 118 ) line goes to the logic high level.
- the logic high level of the first connection node ( 118 ) line is transmitted to the first pin 125 of the first sub-PMIC 120 through the power status signal (PSTATUS) line, etc.
- the logic high level received by the first pin 125 may be output as the state input signal S1_S_IN through the buffer BUF 2 and provided to the control logic circuitry 123 , etc.
- the control logic circuitry 123 may generate the state enable signal S1_S_EN and the reference voltage enable signal S1_REF_EN at the logic high level based on the state input signal S1_S_IN having the logic high level.
- the NMOS transistor MN 2 may be turned on by the state enable signal S1_S_EN having the logic high level so that the first connection node ( 128 ) line goes to the logic low level.
- the logic low level of the first connection node ( 128 ) line is transmitted to the power status signal (PSTATUS) line so that the power status signal (PSTATUS) line has the logic low level.
- the first sub-PMIC 120 may wait for the reference voltage acknowledgement signal S1_REF_OK, but is not limited thereto.
- the power converter 124 may generate the reference voltage acknowledgement signal S1_REF_OK having the logic high level and provide the generated reference voltage acknowledgement signal S1_REF_OK to the control logic circuitry 123 .
- the control logic circuitry 123 may generate the state enable signal S1_S_EN having the logic low level based on the reference voltage acknowledgement signal S1_REF_OK having the logic high level.
- the NMOS transistor MN 2 may be turned off based on the state enable signal S1_S_EN having the logic low level.
- the main PMIC 110 maintains the third enable signal M_S_EN of the logic low level and the second enable signal L_EN of the logic high level, but the example embodiments are not limited thereto. Accordingly, power may be transmitted from the battery power VBAT to the first connection node ( 118 ) line through the second resistor RL and the second switch SWL based on the second enable signal L_EN with the logic high level so that the first connection node ( 118 ) line goes to the logic high level.
- the logic high level of the first connection node ( 118 ) line is transmitted to the power status signal (PSTATUS) line, and the power status signal PSTATUS has the logic high level, but the example embodiments are not limited thereto.
- an interface level 701 having a pulse signal with a ramping leading edge and a trailing edge and then triggered from the logic low level to the logic high level is shown on the power status signal (PSTATUS) line, but the example embodiments are not limited thereto.
- the interface level 701 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) the main PMIC 110 and the first sub-PMIC 120 and may assert that the plurality of reference voltage generators 421 , 423 , and 425 of the first sub-PMIC 120 are in the ready state.
- the main PMIC 110 may confirm that the plurality of reference voltage generators 421 , 423 , and 425 of the first sub-PMIC 120 are in the ready state, by the interface level 701 of the power status signal PSTATUS.
- the main PMIC 110 may perform a power-on sequence after confirming that the plurality of reference voltage generators 421 , 423 , and 425 of the first sub-PMIC 120 are in the ready state.
- the example embodiments are not limited thereto.
- FIG. 8 is a timing diagram of a timing behavior of the PMIC system 100 of FIG. 4 according to at least one example embodiment.
- FIG. 8 shows a scheme of performing a power sequence of the PMIC system 100 in response to a power-off trigger of the main PMIC 110 , but the example embodiments are not limited thereto.
- the power status signal PSTATUS has the logic high level
- the main PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence
- the power sequence control signal PIF is de-asserted to the logic low level, but the example embodiments are not limited thereto.
- the third enable signal M_S_EN has the logic low level.
- the main PMIC 110 may be triggered to power-off.
- the main PMIC 110 may generate the third enable signal M_S_EN having the logic high level, and the NMOS transistor MN 1 may be turned on based on the third enable signal M_S_EN having the logic high level, so that the first connection node ( 118 ) line goes to the logic low level.
- the logic low level of the first connection node ( 118 ) line is transmitted to the first pin 125 of the first sub-PMIC 120 through the power status signal (PSTATUS) line, etc.
- the main PMIC 110 may perform a power-off sequence of the main PMIC 110 in response to the power-off trigger, but the example embodiments are not limited thereto.
- the main PMIC 110 may control the power-off sequence to a power domain group G 1 of the AP 200 , etc.
- the control logic circuitry 113 of the main PMIC 110 may generate a preamble signal indicating transmission of the power sequence control signal PIF, and provide the generated preamble signal to the second connection node ( 119 ) line.
- the preamble signal may be set to a bit code, e.g., “11”, having a polarity change in the middle of a bit duration by using the bi-phase Manchester code scheme, but the example embodiments are not limited thereto.
- the preamble signal of the power sequence control signal PIF on the second connection node ( 119 ) line is transmitted to the second pin 126 , the second connection node ( 129 ) line and the control logic circuitry 123 of the first sub-PMIC 120 through the power sequence control signal (PIF) line, etc.
- the first sub-PMIC 120 may wait for a power-off sequence.
- the main PMIC 110 may generate the power sequence control signal PIF toggled at every desired and/or certain time, and provide the generated power sequence control signal PIF to the first sub-PMIC 120 .
- the power sequence control signal PIF may be set to be toggled at every certain time, e.g., 2 ⁇ s, etc., for clock calibration between the main PMIC 110 and the first sub-PMIC 120 , but the example embodiments are not limited thereto.
- a time point T 4 indicates that a period in which the power status signal PSTATUS has the logic low level from the time point T 2 is timed out for a particular time TO, e.g., 15 ⁇ s, but is not limited thereto.
- An interface level 801 of the power sequence control signal PIF signaled as a preamble signal and a signal toggled at every desired and/or certain time during the time-out time TO of the power status signal PSTATUS is shown on the power sequence control signal (PIF) line.
- the interface level 801 of the power sequence control signal PIF is observed by (and/or detected by, received by, etc.) the first sub-PMIC 120 , and clock calibration of the first sub-PMIC 120 may be asserted.
- the first sub-PMIC 120 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and control a power-off sequence to a power domain group Ga of the AP 200 , but the example embodiments are not limited thereto.
- FIG. 9 is a diagram of a timing behavior of the PMIC system 100 of FIG. 4 according to at least one example embodiment.
- FIG. 9 shows a scheme of performing a power sequence of the PMIC system 100 in response to a power-off trigger of the first sub-PMIC 120 , but the example embodiments are not limited thereto.
- the power status signal PSTATUS has the logic high level
- the main PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence
- the power sequence control signal PIF is de-asserted to the logic low level, but the example embodiments are not limited thereto.
- the third enable signal M_S_EN of the main PMIC 110 has the logic low level
- the state enable signal S1_S_EN of the first sub-PMIC 120 has the logic low level.
- the main PMIC 110 may be triggered to power-off.
- the first sub-PMIC 120 may generate the state enable signal S1_S_EN having the logic high level, and the NMOS transistor MN 2 may be turned on based on the state enable signal S1_S_EN having the logic high level, so that the first connection node ( 128 ) line goes to the logic low level, but is not limited thereto.
- the logic low level of the first connection node ( 128 ) line is transmitted to the first pin 115 of the main PMIC 110 through the power status signal (PSTATUS) line.
- the power status signal PSTATUS has the logic low level.
- a time point T 3 is shorter than the power status signal PSTATUS having the logic low level starting at the time point T 2 is timed out.
- the interval between the time points T 2 and T 3 may be set to a time less than the time-out time period TO, e.g., 15 ⁇ s, etc.
- the first sub-PMIC 120 may generate the state enable signal S1_S_EN of the logic low level.
- the main PMIC 110 maintains the power status signal PSTATUS of the logic high level. That is, in the main PMIC 110 , power may be transmitted from the battery power VBAT to the first connection node ( 118 ) line through the second resistor RL and the second switch SWL by the second enable signal L_EN of the logic high level so that the first connection node ( 118 ) line and the power status signal (PSTATUS) line go to the logic high level, but the example embodiments are not limited thereto.
- the control logic circuitry 113 may generate the third enable signal M_S_EN having the logic high level based on the state input signal M_S_IN.
- the NMOS transistor MN 1 may be turned on by the third enable signal M_S_EN of the logic high level, so that the first connection node ( 118 ) line and the power status signal (PSTATUS) line go to the logic low level, but the example embodiments are not limited thereto.
- an interface level 901 having a pulse signal with a trailing edge and a ramping leading edge for a time less than the time-out time period TO is shown on the power status signal (PSTATUS) line, but is not limited thereto.
- the interface level 901 of the power status signal PSTATUS is observed by (and/or detected, received by, etc.) the main PMIC 110 and the first and second sub-PMICs 120 and 130 , and the main PMIC 110 may perform a power-off sequence based on the interface level 901 of the power status signal PSTATUS.
- the main PMIC 110 may control a power-off sequence to the power domain group G 1 of the AP 200 , but is not limited thereto.
- the main PMIC 110 may generate the power sequence control signal PIF as a preamble signal and a signal toggled at every desired and/or certain time during the time-out time TO of the power status signal PSTATUS, as described above with reference to FIG. 8 .
- the interface level 901 of the power sequence control signal PIF is observed by (and/or detected by, received by, etc.) the first sub-PMIC 120 , and clock calibration of the first sub-PMIC 120 may be asserted.
- the first sub-PMIC 120 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and control a power-off sequence to the power domain group Ga of the AP 200 , but the example embodiments are not limited thereto.
- FIG. 10 is a diagram of a timing behavior of the PMIC system 100 of FIG. 4 according to at least one example embodiment.
- FIG. 10 shows a scheme of performing a power sequence of the PMIC system 100 in response to a shut-down event observed by (and/or detected by, received by, etc.) the first sub-PMIC 120 , but the example embodiments are not limited thereto.
- the power status signal PSTATUS has the logic high level
- the main PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence, but are not limited thereto.
- the power on reset signal S1_POR_RESET has the logic high level.
- the power on reset signal S1_POR_RESET may be triggered to the logic low level by a shut-down event, but is not limited thereto.
- the first sub-PMIC 120 may generate the state enable signal S1_S_EN having the logic high level, and the NMOS transistor MN 2 may be turned on by the state enable signal S1_S_EN having the logic high level, so that the first connection node ( 128 ) line goes to the logic low level.
- the logic low level of the first connection node 128 is transmitted to the first pin 115 of the main PMIC 110 through the power status signal (PSTATUS) line.
- the first sub-PMIC 120 may be turned off in response to the power on reset signal S1_POR_RESET of the logic low level, but is not limited thereto.
- a time point T 3 indicates that the power status signal PSTATUS of the logic low level at the time point T 2 elapses (and/or expired) the time-out time period TO.
- the main PMIC 110 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and may be turned off.
- FIG. 11 is a diagram of a timing behavior of the PMIC system 100 of FIG. 4 according to at least one example embodiment.
- FIG. 11 shows a scheme of performing a power sequence of the PMIC system 100 in response to a shut-down event observed by (and/or detected by, received by, etc.) the main PMIC 110 .
- the power status signal PSTATUS has the logic high level
- the main PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence, but the example embodiments are not limited thereto.
- the power on reset signal M_POR_RESET has the logic high level.
- the power on reset signal M_POR_RESET may be triggered to the logic low level by a shut-down event.
- the main PMIC 110 may generate the third enable signal M_S_EN of the logic high level, and the NMOS transistor MN 1 may be turned on based on the third enable signal M_S_EN having the logic high level, so that the first connection node ( 118 ) line goes to the logic low level.
- the logic low level of the first connection node 118 is transmitted to the first pin 125 of the first sub-PMIC 120 through the power status signal (PSTATUS) line.
- the main PMIC 110 may be turned off in response to the power on reset signal M_POR_RESET having the logic low level, but is not limited thereto.
- a time point T 3 indicates that the power status signal PSTATUS of the logic low level at the time point T 2 elapses the time-out time period TO.
- the first sub-PMIC 120 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and may be turned off.
- FIGS. 12A to 12E are diagrams of inter-device signaling in a PMIC system, according to some example embodiments of the inventive concepts.
- FIGS. 12A to 12E show signaling associated with the power sequence control signal PIF of the PMIC system 100 of FIG. 1 , but the example embodiments are not limited thereto.
- the power sequence control signal PIF may be signaled by the bi-phase Manchester code scheme, but is not limited thereto.
- a bit code is indicated as, e.g., “0”, etc., when there is no polarity change in the middle of a bit duration bd, and as, e.g., “1”, when there is a polarity change, but the example embodiments are not limited thereto.
- the power sequence control signal PIF may assert ID check of the first and second sub-PMICs 120 and 130 in the PMIC system 100 .
- the power sequence control signal PIF may include at least two preamble bits, one start bit, three chip ID bits, one parity bit, and one stop bit.
- particular chip ID bits of one of the first and second sub-PMICs 120 and 130 may be, e.g., “000”, and the parity bit may be an odd parity, etc.
- the power sequence control signal PIF may assert start of a power-on sequence.
- the power sequence control signal PIF may include two preamble bits, one start bit, three power-on sequence command bits, one parity bit, and one stop bit, etc., but are not limited thereto.
- particular power-on sequence command bits may be, e.g., “111”, and the parity bit may be an odd parity, etc.
- the power sequence control signal PIF may assert clock synchronization (or calibration) of the PMIC system 100 .
- the power sequence control signal PIF may be signaled as a two-bit preamble signal and a signal toggled at every desired and/or certain time, but the example embodiments are not limited thereto.
- the power sequence control signal PIF may assert a trigger point of a power-on and/or power-off sequence of the PMIC system 100 .
- the power sequence control signal PIF may be frequency-shifted by using frequency shift keying, but the example embodiments are not limited thereto, and other keying schemes may be used.
- Recognition of a frequency shift time point 1201 of the power sequence control signal PIF may be dominant to (and/or cause) a counting operation by a counter.
- the plurality of output voltages VOUT 1 , VOUT 2 , VOUT 3 , VOUTa, VOUTb, and VOUTc, etc., output from the main PMIC 110 and the first sub-PMIC 120 are generated according to the power-on or power-off sequence.
- a generation order of the plurality of output voltages VOUT 1 , VOUT 2 , VOUT 3 , VOUTa, VOUTb, and VOUTc, etc. may be set in correspondence to (and/or based on) an order corresponding to a counting value.
- the frequency shift time point 1201 of the power sequence control signal PIF may indicate a trigger point of the power-on or power-off sequence.
- FIG. 13 is a timing diagram of a power-on sequence performed by the PMIC system 100 through inter-device signaling, according to at least one example embodiment of the inventive concepts.
- the PMIC system 100 may perform an operation of checking the power ready state of the main PMIC 110 and the first sub-PMIC 120 , which has been described with reference to FIG. 3 , but the example embodiments are not limited thereto.
- the main PMIC 110 may perform, once more, an operation of checking the power ready state of the first sub-PMIC 120 , but the example embodiments are not limited thereto.
- the interface level 301 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) the main PMIC 110 and the first sub-PMIC 120 , and it may be asserted to the main PMIC 110 that the first sub-PMIC 120 is in the power ready state.
- the PMIC system 100 may perform an operation of checking states of the plurality of reference voltage generators 421 , 423 , and 425 of the first sub-PMIC 120 before performing a power-on sequence of the PMIC system in response to a power-on trigger of the main PMIC 110 , which has been described with reference to FIG. 7 . Accordingly, the interface level 701 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) the main PMIC 110 and the first sub-PMIC 120 , and it may be asserted to the main PMIC 110 that the plurality of reference voltage generators 421 , 423 , and 425 of the first sub-PMIC 120 are in the ready state.
- the PMIC system 100 may assert ID check of the first sub-PMIC 120 to the main PMIC 110 , which has been described with reference to FIG. 12B , and the main PMIC 110 may respond to the ID check of the first sub-PMIC 120 by using an interface level 1301 of the power status signal PSTATUS.
- the PMIC system 100 may assert start of a power-on sequence by using the power sequence control signal PIF, which has been described with reference to FIG. 12C .
- the PMIC system 100 may perform a power-on sequence in which the power converters 114 and 124 of the main PMIC 110 and the first sub-PMIC 120 generate the plurality of output voltages VOUT 1 , VOUT 2 , VOUT 3 , VOUTa, VOUTb, and VOUTc, etc.
- the PMIC system 100 may control the power-on sequence in a power domain unit or a power domain group unit of the AP 200 , but is not limited thereto.
- FIG. 14 is a timing diagram of a power-off sequence performed by the PMIC system 100 through inter-device signaling, according to at least one example embodiment of the inventive concepts.
- the PMIC system 100 in FIG. 14 may perform an operation of performing a power sequence of the PMIC system 100 in response to a power-off trigger of the main PMIC 110 , which has been described with reference to FIG. 8 , but the example embodiments are not limited thereto.
- the main PMIC 110 is triggered to power-off and may perform a power-off sequence of blocking power supply in a sequential order of power domain groups G 2 , G 3 , G 4 , G 5 , and G 6 by starting from the power domain group G 1 of the AP 200 in response to the power-off trigger, but the example embodiments are not limited thereto, and for example, other orders for performing the power-off sequence may be used and/or the power domain groups may be powered off simultaneously, randomly, etc.
- the main PMIC 110 may assert clock synchronization (or calibration) to the first sub-PMIC 120 by using the power sequence control signal PIF signaled as a preamble signal and a signal toggled at every desired and/or certain time during the time-out time TO of the power status signal PSTATUS.
- the first sub-PMIC 120 may receive the power sequence control signal PIF and confirm elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS, thereby blocking power supply to the power domain group Ga of the AP 200 .
- the PMIC system 100 may assert a power-off sequence trigger point of the first sub-PMIC 120 by using the frequency shift time point 1201 of the power sequence control signal PIF, which has been described with reference to FIG. 12E , but the example embodiments are not limited thereto.
- the first sub-PMIC 120 may block power supply to a power domain group Gb of the AP 200 in response to the power-off sequence trigger point of the power sequence control signal PIF.
- the first sub-PMIC 120 may block power supply in an order of power domain groups Gc, Gd, and Ge of the AP 200 in response to power-off sequence trigger points of the power sequence control signal PIF.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Electromagnetism (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Power Engineering (AREA)
- Software Systems (AREA)
- Power Sources (AREA)
Abstract
Description
- This U.S. non-provisional application claims the benefit of priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2020-0026129, filed on Mar. 2, 2020, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
- Various example embodiments of the inventive concepts relate to power control, and more particularly, to power management integrated circuit (PMIC) systems, methods, and apparatuses for inter-device signaling by using an interface implemented by dual pins.
- A system on chip (SoC) indicates a technology of integrating various functional blocks such as a central processing unit (CPU), a memory, a digital signal processing circuit, and/or an analog signal processing circuit, into one semiconductor integrated circuit or one integrated circuit integrated according to the technology. An SoC is developed to a further complex system including a processor, multimedia, graphics, security, and the like. An SoC embedded in mobile devices, such as smartphones and tablet PCs, etc., includes a PMIC in response to an increase in demand for the power necessary for various functions of the mobile device, as well as for efficient power management. The PMIC performs a power conversion function and a power sequence function for outputting various output voltages to voltage rails.
- When circuits in the PMIC are too large, an increased physical footprint size may cause a high operation cost due to reasons such as, circuit layout challenges, external component placement congestion, thermal density challenges, and/or increased complexity of the PMIC design, etc. When reaching a PMIC physical size limit, an SoC may employ multiple PMICs. The multiple PMICs may disperse the thermal load and allow external components to be easily placed.
- However, the demand for a plurality of board-level connection parts (or pins) for communication and operation coordination between the multiple PMICs may exist. The plurality of board-level connection parts may cause SoC board-level routing congestion. Accordingly, pin count reduction for improving and/or optimizing a physical area, an operating cost, and routing of the PMIC and/or SoC is demanded.
- Various example embodiments of the inventive concepts provide power management integrated circuit (PMIC) systems, methods, and/or apparatuses for inter-device signaling by using a communication interface implemented by dual pins.
- According to at least one example embodiment of the inventive concepts, there is provided a power management integrated circuit (PMIC) system including: a main PMIC; and at least one sub-PMIC configured to communicate with the main PMIC through a first signal line and a second signal line, the first signal line using a single bidirectional signaling scheme, and the second signal line using a single unidirectional signaling scheme, the main PMIC configured to transmit a power status signal to the at least one sub-PMIC on the first signal line, the at least one sub-PMIC further configured to perform an operation associated with power state information and a power sequence based on the power status signal, and the main PMIC is further configured to control the power sequence of the at least one sub-PMIC using a power sequence control signal transmitted to the at least one sub-PMIC on the second signal line.
- According to at least one example embodiment of the inventive concepts, there is provided a method of signaling between multiple power management integrated circuits (PMICs), the method including: coupling a main PMIC and at least one sub-PMIC to each other through a first bidirectional line; coupling the main PMIC to the at least one sub-PMIC to each other through a second unidirectional line; asserting an operation associated with a power sequence of the main PMIC and the at least one sub-PMIC based on a power status signal on the single bidirectional line from the main PMIC and the at least one sub-PMIC; and asserting an operation of controlling a power sequence of the at least one sub-PMIC by using a power sequence control signal on the single unidirectional line from the main PMIC to the at least one sub-PMIC.
- According to at least one example embodiment of the inventive concepts, there is provided an apparatus for signaling between a plurality of power management integrated circuits (PMICs), the apparatus including: at least one application processor including a plurality of power domains; and the plurality of PMICs configured to generate a plurality of output voltages in association with a power sequence of the plurality of power domains, and provide the plurality of output voltages to the plurality of power domains through voltage rails, the plurality of PMICs including a main PMIC configured to communicate with the at least one application processor through a system interface, at least one sub-PMIC configured to communicate with the main PMIC through a communication interface connected to a first signal line and a second signal line, the first signal line using a single bidirectional signaling scheme, and the second signal line using a single unidirectional signaling scheme, the main PMIC is further configured to exchange power state information and a power status signal with the at least one sub-PMIC on the first signal line, the at least one sub-PMIC is further configured to perform an operation associated with the power state information and a power sequence based on the power state information, and the main PMIC is further configured to control a power sequence of the at least one sub-PMIC based on a power sequence control signal transmitted to the at least one sub-PMIC on the second signal line.
- Various example embodiments of the inventive concepts will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIG. 1 is a block diagram of an apparatus using a communication interface in which inter-device signaling is implemented by dual pins through which two signals are provided, according to at least one example embodiment of the inventive concepts; -
FIG. 2 is a block diagram of a power management integrated circuit (PMIC) system ofFIG. 1 according to at least one example embodiment; -
FIG. 3 is a diagram of a timing behavior of the PMIC system ofFIG. 2 according to at least one example embodiment; -
FIG. 4 is a block diagram of the PMIC system ofFIG. 1 according to at least one example embodiment; -
FIG. 5 is a circuit diagram of a reference voltage generator ofFIG. 4 according to at least one example embodiment; -
FIGS. 6A and 6B are a block diagram and a timing diagram of a first regulator ofFIG. 4 , respectively, according to at least one example embodiment; -
FIG. 7 is a diagram of a timing behavior of the PMIC system ofFIG. 4 according to at least one example embodiment; -
FIG. 8 is a timing diagram of a timing behavior of the PMIC system ofFIG. 4 according to at least one example embodiment; -
FIG. 9 is a diagram of a timing behavior of the PMIC system ofFIG. 4 according to at least one example embodiment; -
FIG. 10 is a diagram of a timing behavior of the PMIC system ofFIG. 4 according to at least one example embodiment; -
FIG. 11 is a diagram of a timing behavior of the PMIC system ofFIG. 4 according to at least one example embodiment; -
FIGS. 12A to 12E are diagrams of inter-device signaling in a PMIC system, according to some example embodiments of the inventive concepts; -
FIG. 13 is a timing diagram of a power-on sequence performed by a PMIC system, according to at least one example embodiment of the inventive concepts; and -
FIG. 14 is a timing diagram of a power-off sequence performed by a PMIC system, according to at least one example embodiment of the inventive concepts. -
FIG. 1 is a block diagram of anapparatus 10 using a communication interface in which inter-device signaling is implemented by dual pins through which two signals are provided, according to at least one example embodiment of the inventive concepts. - Referring to
FIG. 1 , theapparatus 10 may be implemented by a system on chip (SoC) including a power management integrated circuit (PMIC)system 100 and/or at least one application processor (hereinafter, referred to as “AP”) 200 configured to control an operation of theapparatus 10, etc., but the example embodiments are not limited thereto, and the SoC may include a greater or lesser number of constituent components, such as additional PMICs, additional processors, at least one bus, etc. Theapparatus 10 may be an electronic device, such as a wireless mobile device, a mobile telephone, a mobile computing system, a laptop computer, a tablet computing device, a media player, a gaming device, a smart device, an Internet of Things device, a virtual reality and/or augmented reality device, a television, an appliance, a vehicle, or the like. Theapparatus 10 may include a wireless communication device configured to communicate with a radio access network, a core access network, the Internet and/or other networks through a radio frequency (RF) transceiver, an infrared (IR) receiver, etc. The AP 200 may be connected and communicate with thePMIC system 100 through asystem interface 12 and/orvoltage rails - Some examples may be described by using the expressions “connected” and/or “coupled” together with the derivatives thereof. These terms are not necessarily intended as synonyms for each other. For example, a description using the terms “connected” and/or “coupled” may indicate that two or more elements are in physical or electrical contact with each other. In addition, the terms “connection” and/or “coupling” may also indicate that two or more elements are not in direct contact with each other but still cooperate or interact with each other.
- The AP 200 may include a one or more integrated processors (IPs) driven using various power domains, e.g., a
processing circuit 210, adisplay controller 220, acamera controller 230, and/orstorage media 240, etc. An IP may be a circuit, a logic, and/or a combination thereof, which may be integrated in an SoC. Additionally, in at least one example embodiment, theprocessing circuit 210,display controller 220,camera controller 230,storage media 240, etc., may be combined into one or more components and/or modules of the AP 200. The AP 200 may access and execute software applications using theprocessing circuit 210, control logic circuitry (not shown), timing logic circuitry (not shown), and/or other devices. The AP 200 may support a user interface configured to manage or operate thedisplay controller 220 and control an operation of a camera or a video input device by using thecamera controller 230, etc. Thedisplay controller 220 may include circuits and software drivers supporting displays such as a liquid crystal display (LCD) panel, a touchscreen display, and/or an indicator, etc. According to some example embodiments, the AP 200 may be any processing circuitry capable of performing the functionality of one or more of theprocessing circuit 210,display controller 220, and/orcamera controller 230, etc. The processing circuitry may include hardware, such as processors, processor cores, logic circuits, etc.; a hardware/software combination such as at least one processor core executing software and/or executing any instruction set, etc.; or a combination thereof. For example, the processing circuitry more specifically may include, but is not limited to, a field programmable gate array (FPGA), a programmable logic unit, an application-specific integrated circuit (ASIC), etc. Thestorage media 240 may include transitory and/or non-transitory storage devices configured to maintain commands and data to be used for components of a device controlled by theprocessing circuit 210 and/or theAP 200, etc. - The
PMIC system 100 may include multiple PMICs. ThePMIC system 100 may include amain PMIC 110 and one or more sub-PMICs, e.g., afirst sub-PMIC 120 and asecond sub-PMIC 130, etc., but is not limited thereto. Thesystem interface 12 may be connected between themain PMIC 110 and the AP 200, etc., and command, data, and/or control information may be exchanged through thesystem interface 12. The plurality ofvoltage rails main PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, etc., to theAP 200, but is not limited thereto. - The one or more PMICs, that is, the
main PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, etc., may include a plurality ofcommunication interfaces communication interfaces main PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, through two signal (e.g., PSTATUS, PIF) lines. The PMICs, that is, themain PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, may include a plurality ofpower converters power converters voltage rails main PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, by using information provided through thecommunication interfaces AP 200, thestorage media 240, etc.). - The two signal (e.g., PSTATUS, PIF) lines may include a
first signal line 11 and asecond signal line 13. According to at least one example embodiment, thefirst signal line 11 may perform communication using a single bidirectional signaling scheme, and the plurality of PMICs, for example, themain PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, etc., may be coupled to each other through thefirst signal line 11, but the example embodiments are not limited thereto. An operation associated with power state information and a power sequence of the PMICs, that is, themain PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, may be asserted by using a power status signal PSTATUS exchanged among the plurality of PMICs, for example, themain PMIC 110, thefirst sub-PMIC 120, and/or thesecond sub-PMIC 130, etc., but the example embodiments are not limited thereto. According to at least one example embodiment, thesecond signal line 13 may perform communication using a single unidirectional signaling scheme, and, e.g., themain PMIC 110 may be coupled to the first and second sub-PMICs 120 and 130 through thesecond signal line 13, but the example embodiments are not limited thereto. An operation of controlling a power sequence of the first and second sub-PMICs 120 and 130 may be asserted by using a power sequence control signal PIF transmitted from themain PMIC 110 to the first and second sub-PMICs 120 and 130, etc. Hereinafter, thefirst signal line 11 may be referred to as a power status signal (e.g., PSTATUS) line, and thesecond signal line 13 may referred to as a power sequence control signal (e.g., PIF) line. -
FIG. 2 is a block diagram of thePMIC system 100 ofFIG. 1 according to at least one example embodiment. A structure of the plurality of communication interfaces, e.g., communication interfaces 112, 122, and 132, etc., respectively included in themain PMIC 110 and the first and second sub-PMICs 120 and 130 of thePMIC system 100 will be described in more detail with reference toFIG. 2 , but the example embodiments are not limited thereto. - Referring to
FIG. 2 , in thePMIC system 100, themain PMIC 110 may communicate with one or more sub-PMICs, such as the first and second sub-PMICs 120 and 130, through the at least two signal (PSTATUS, PIF) lines, but is not limited thereto. For example, themain PMIC 110 and the first and second sub-PMICs 120 and 130 may operate by being connected to an external power source, for example, operate by being connected to battery power VBAT, but is not limited thereto. - The
main PMIC 110 may include thecommunication interface 112 connected to the at least two signal (PSTATUS, PIF) lines, and a control logic 113 (e.g., control logic circuitry, etc.) configured to control thecommunication interface 112. According to some example embodiments, thecontrol logic 113 may be any processing circuitry capable of controlling thecommunication interface 112, such as hardware, logic circuits, processors, processor cores, etc.; a hardware/software combination such as at least one processor core executing software and/or executing any instruction set, etc.; or a combination thereof. For example, the processing circuitry more specifically may include, but is not limited to, a field programmable gate array (FPGA), a programmable logic unit, an application-specific integrated circuit (ASIC), etc. Thecommunication interface 112 may include at least a first pin 115 through which the power status signal PSTATUS is transmitted and/or received, and asecond pin 116 through which the power sequence control signal PIF is transmitted, but the example embodiments are not limited thereto. For example, through the first pin 115, the power status signal PSTATUS output from themain PMIC 110 may be transmitted to the first and second sub-PMICs 120 and 130, and the power status signals PSTATUS output from the first and second sub-PMICs 120 and 130 may be received by themain PMIC 110, etc. The power status signal PSTATUS may be provided using a bidirectional signaling access scheme using a single wire, or in other words, the PSTATUS signal line may be a bidirectional signal line. Through thesecond pin 116, the power sequence control signal PIF output from themain PMIC 110 may be transmitted to the first and second sub-PMICs 120 and 130, etc. The power sequence control signal PIF may be provided using a single unidirectional signaling access scheme, or in other words, the PIF signal line may be a unidirectional signal line, and, for example, signaled by a bi-phase Manchester code scheme, but is not limited thereto. - According to some example embodiments of the inventive concepts, the power status signal PSTATUS is a signal for assertion and/or de-assertion of an operation including power state confirmation of all of the plurality of PMICs, e.g., the
main PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, etc., as well as the power ON/OFF of a total system, i.e., theapparatus 10, power sequence execution of thePMIC system 100, and the like. The power sequence control signal PIF is a signal for assertion and/or de-assertion of, for example, an operation including clock synchronization (and/or calibration) notification to the first and second sub-PMICs 120 and 130, power-off trigger point notification through frequency shift keying, identification (ID) check of the first and second sub-PMICs 120 and 130, power-on sequence notification of the first and second sub-PMICs 120 and 130, and the like. - The
communication interface 112 of themain PMIC 110 may include, for example, a first resistor RH, a second resistor RL, a first switch SWH, a second switch SWL, an n-channel metal-oxide semiconductor (NMOS) transistor MN1, a buffer BUF1, and/or at least a first andsecond connection nodes second pins 115 and 116, but the example embodiments are not limited thereto, and a greater or lesser number of constituent components may be included in thecommunication interface 112. According to at least one example embodiment, the first resistor RH and the first switch SWH are connected in series between a battery power (VBAT) line and a first connection node (118) line, and the first switch SWH is turned on/off in response to a first enable signal H_EN, but the example embodiments are not limited thereto. The second resistor RL and the second switch SWL are connected in series between the battery power (VBAT) line and the first connection node (118) line, and the second switch SWL is turned on/off in response to a second enable signal L_EN, but the example embodiments are not limited thereto. The first resistor RH may be configured to have a larger (and/or significantly) larger resistance value than the second resistor RL, but is not limited thereto. The NMOS transistor MN1 is connected between the first connection node (118) line and a ground voltage (VSS) line, and a third enable signal M_S_EN is applied to a gate of the NMOS transistor MN1, but the example embodiments are not limited thereto. The buffer BUF1 has an input connected to the first connection node (118) line and an output, but is not limited thereto. An output of the buffer BUF1 is output as a state input signal M_S_IN. The first connection node (118) line may be connected to the first pin 115 through which the power status signal PSTATUS is transmitted and received and connected to the power status signal (PSTATUS) line. A second connection node (119) line may be connected to thesecond pin 116 through which the power sequence control signal PIF is transmitted and connected to the power sequence control signal (PIF) line. - The
control logic circuitry 113 may generate the first to third enable signals H_EN, L_EN, and M_S_EN and the power sequence control signal PIF and provide the first to third enable signals H_EN, L_EN, and M_S_EN and the power sequence control signal PIF to thecommunication interface 112, according to an operational behavior of thePMIC system 100, but the example embodiments are not limited thereto. Thecontrol logic circuitry 113 may receive the state input signal M_S_IN output from the buffer BUF1 of thecommunication interface 112 and check power states of the one or more sub-PMICs, e.g., the first and second sub-PMICs 120 and 130, etc. Thecontrol logic circuitry 113 may generate a power on reset signal M_POR_RESET for resetting themain PMIC 110 for a normal operation of themain PMIC 110 when a voltage level of the battery power VBAT provided to themain PMIC 110 is stably and/or constantly maintained, etc. Thecontrol logic circuitry 113 may decode a command to be provided from theAP 200 through thesystem interface 12 and provide a control voltage (VCONI ofFIG. 5 ) to at least one reference voltage generator (e.g., 411 ofFIG. 5 ) according to an operation mode included in the command, but the example embodiments are not limited thereto. - The
first sub-PMIC 120 may include acommunication interface 122 connected to the at least two signal (e.g., PSTATUS, PIF) lines and acontrol logic circuitry 123 configured to control thecommunication interface 122. Thecommunication interface 122 may include afirst pin 125 through which the power status signal PSTATUS is transmitted and/or received and asecond pin 126 through which the power sequence control signal PIF is received, etc. Thecommunication interface 122 may include first and second connection node (128, 129) lines respectively connected to the first andsecond pins first connection node 128, but the example embodiments are not limited thereto. The NMOS transistor MN2 is connected between the first connection node (128) line and the ground voltage (VSS) line, and a state enable signal S1_S_EN is applied to a gate of the NMOS transistor MN2, but is not limited thereto. The state enable signal S1_S_EN is provided from thecontrol logic circuitry 123 according to an operational behavior of thePMIC system 100, but the example embodiments are not limited thereto. An input of the buffer BUF2 is connected to the first connection node (128) line, and an output of the buffer BUF2 is provided to thecontrol logic circuitry 123 as a state input signal S1_S_IN. Thecontrol logic circuitry 123 may generate a power on reset signal S1_POR_RESET for resetting the first sub-PMIC 120 for a normal operation of thefirst sub-PMIC 120 when the voltage level of the battery power VBAT provided to thefirst sub-PMIC 120 is stably and/or constantly maintained, etc. - The
second sub-PMIC 130 may also include acommunication interface 132 connected to the at least two signal (e.g., PSTATUS, PIF) lines and acontrol logic circuitry 133 configured to control thecommunication interface 132, but the example embodiments are not limited thereto. Thecommunication interface 132 may include afirst pin 135 through which the power status signal PSTATUS is transmitted and received and asecond pin 136 through which the power sequence control signal PIF is received, but is not limited thereto. Thecommunication interface 132 may include first and second connection node (138, 139) lines respectively connected to the first andsecond pins first connection node 138, but the example embodiments are not limited thereto. The NMOS transistor MN3 is connected between the first connection node (138) line and the ground voltage (VSS) line, and a state enable signal S2_S_EN is applied to a gate of the NMOS transistor MN3, but is not limited thereto. The state enable signal S2_S_EN is provided from thecontrol logic circuitry 133 according to an operational behavior of thePMIC system 100. An input of the buffer BUF3 is connected to the first connection node (138) line, and an output of the buffer BUF3 is provided to thecontrol logic circuitry 133 as a state input signal S2_S_IN, but the example embodiments are not limited thereto. Thecontrol logic circuitry 133 may generate a power on reset signal S2_POR_RESET for resetting the second sub-PMIC 130 for a normal operation of thesecond sub-PMIC 130 when the voltage level of the battery power VBAT provided to thesecond sub-PMIC 130 is stably and/or constantly maintained, etc. -
FIG. 3 is a diagram of a timing behavior of thePMIC system 100 ofFIG. 2 according to at least one example embodiment.FIG. 3 shows a scheme by which themain PMIC 110, for example, checks a power ready state of thefirst sub-PMIC 120 between the first and second sub-PMICs 120 and 130, but the example embodiments are not limited thereto. The same scheme as described with reference toFIG. 3 may also be applied to a scheme by which themain PMIC 110 checks a power ready state of thesecond sub-PMIC 130, etc. Hereinafter, for the sake of convenience of description, an operational behavior between thefirst sub-PMIC 120 of the first and second sub-PMICs 120 and 130 and themain PMIC 110 will be mainly described, but the example embodiments are not limited thereto. It will be understood that the timing diagrams described in the example embodiments of the inventive concepts are not necessarily shown at and/or limited to a constant ratio. - Referring to
FIGS. 2 and 3 , before a time point T1, the NMOS transistor MN1 is turned on by the third enable signal M_S_EN of a logic high level in themain PMIC 110, and the NMOS transistor MN2 is turned on by the state enable signal S1_S_EN of the logic high level in thefirst sub-PMIC 120, and thus the power status signal PSTATUS has a logic low level, but the example embodiments are not limited thereto. The power status signal PSTATUS is de-asserted to the logic low level, but is not limited thereto. - At the time point T1, when the voltage level of the battery power VBAT provided to the
main PMIC 110 is stably and/or constantly maintained (e.g., the voltage level received by thePMIC 110 is at a constant or near constant voltage level within a desired threshold voltage range, such as +/−10%, etc.), themain PMIC 110 may generate the power on reset signal M_POR_RESET of the logic high level. In this case, themain PMIC 110 may be in a reset mode. - At a time point T2, the
main PMIC 110 may generate the first enable signal H_EN of the logic high level and the third enable signal M_S_EN of the logic low level. The first switch SWH is turned on by the first enable signal H_EN of the logic high level, and the NMOS transistor MN1 is turned off by the third enable signal M_S_EN of the logic low level. - At a time point T3, when the voltage level of the battery power VBAT provided to the
first sub-PMIC 120 is stably and/or constantly maintained, thefirst sub-PMIC 120 may generate the power on reset signal S1_POR_RESET of the logic high level and the state enable signal S1_S_EN of the logic low level, but the example embodiments are not limited thereto. The NMOS transistor MN2 is turned off by the state enable signal S1_S_EN of the logic low level, but is not limited thereto. In addition, approximately at the time point T3, when the voltage level of the battery power VBAT provided to thesecond sub-PMIC 130 is stably and/or constantly maintained, thesecond sub-PMIC 130 may generate the power on reset signal S2_POR_RESET of the logic high level and the state enable signal S2_S_EN of the logic low level, thereby turning the NMOS transistor MN3 off. As an example, it is assumed that power states of all the PMICs, that is, themain PMIC 110, thefirst sub-PMIC 120, and thesecond sub-PMIC 130, are stable approximately at the time point T3, but the example embodiments are not limited thereto. - At the time point T3, in the
main PMIC 110, power may be transmitted from the battery power VBAT to the first connection node (118) line through the first resistor RH and the first switch SWH by the first enable signal H_EN of the logic high level so that the first connection node (118) line goes to the logic high level. - At a time point T4, in the
main PMIC 110, the logic high level on the first connection node (118) line may be outputted as the state input signal M_S_IN through the buffer BUF1 and provided to thecontrol logic circuitry 113, but the example embodiments are not limited thereto. Thecontrol logic circuitry 113 may trigger the first enable signal H_EN to the logic low level and the third enable signal M_S_EN to the logic high level based on the state input signal M_S_IN of the logic high level, etc. Accordingly, on the first connection node (118) line, a pulse signal having a ramping leading edge and a trailing edge may be generated, but the example embodiments are not limited thereto. As an operation result by themain PMIC 110 and the first and second sub-PMICs 120 and 130, aninterface level 301 is shown on the first connection node (e.g., 118, 128) lines and the power status signal (e.g., PSTATUS) line. Theinterface level 301 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) themain PMIC 110 and the at least first and second sub-PMICs 120 and 130, etc., and may assert that themain PMIC 110 and the at least first and second sub-PMICs 120 and 130 are in a power ready state. Accordingly, themain PMIC 110 may check the power ready state of thePMIC system 100 by theinterface level 301 of the power status signal PSTATUS. Themain PMIC 110 may transmit the power ready state of thePMIC system 100 to theAP 200 through thesystem interface 12, but the example embodiments are not limited thereto. -
FIG. 4 is a block diagram of thePMIC system 100 ofFIG. 1 according to at least one example embodiment.FIG. 4 shows in more detail a structure of thepower converters main PMIC 110 and thefirst sub-PMIC 120 of thePMIC system 100, but the example embodiments are not limited thereto. - Referring to
FIG. 4 , thepower converters power converters AP 200 through the voltage rails 14 and 16, but the example embodiments are not limited thereto. Thepower converters power converters - The
power converter 114 of themain PMIC 110 may include apower sequence controller 410, a plurality ofreference voltage generators regulators power converter 114 may operate in a ready state in response to a reference voltage enable signal M_REF_EN provided from thecontrol logic circuitry 113. Thepower converter 114 may generate a plurality of desired output voltages VOUT1, VOUT2, and VOUT3 by stepping down the battery power VBAT. Thereference voltage generators regulators reference voltage generators regulators power converter 114 may be provided to a plurality of power domains of theAP 200. - The
power sequence controller 410 may control a power sequence for providing the plurality of output voltages VOUT1, VOUT2, and VOUT3 generated by thepower converter 114 to the plurality of power domains. The power sequence indicates a power-up sequence (or a power-on sequence), a power-down sequence (or a power-off sequence), or the like. The power-up sequence indicates a sequence of the power domains in theAP 200, which transition from a power-down state to a power-up state, and the power-down sequence indicates a sequence of the power domains in theAP 200, which transition from the power-up state to the power-down state. According to at least one example embodiment of the inventive concepts, the power sequence may be controlled in a power domain unit or a power domain group unit, but is not limited thereto. - Like the
power converter 114 of themain PMIC 110, thepower converter 124 of thefirst sub-PMIC 120 may also include apower sequence controller 420, a plurality ofreference voltage generators regulators power converter 124 may operate thereference voltage generators control logic circuitry 123. Thepower converter 124 may provide a reference voltage acknowledgement signal S1_REF_OK indicating the ready state of thereference voltage generators control logic circuitry 123. Thepower converter 124 may generate a plurality of desired output voltages VOUTa, VOUTb, and VOUTc by stepping down the battery power VBAT, but is not limited thereto. Thepower sequence controller 420 may control a power-on sequence or a power-off sequence for providing, in a power domain unit or a power domain group unit, the output voltages VOUTa, VOUTb, and VOUTc generated by thepower converter 124 to the plurality of power domains in theAP 200 through the voltage rails 16, but is not limited thereto. -
FIG. 5 is a circuit diagram of thereference voltage generator 411 ofFIG. 4 according to at least one example embodiment. - Referring to
FIG. 5 , thereference voltage generator 411 may include anoperational amplifier 501, a p-channel metal-oxide semiconductor (PMOS)transistor 502, and/or a feedbacker 504 including first and second resistors R11 and R12, etc., but the example embodiments are not limited thereto. ThePMOS transistor 502 may include a source connected to a power source voltage (VDD) line, a drain connected to the first resistor R11, and/or a gate to which an output of theoperational amplifier 501 is applied, etc., but the example embodiments are not limited thereto. The power source voltage VDD is a stable driving voltage derived from the battery power VBAT. The first and second resistors R11 and R12 of the feedbacker 504 are connected to a second node (505) line, the first resistor R11 is connected to a first node (503) line, and the second resistor R2 is connected to the ground voltage (VS S) line, etc. The first reference voltage VREF1 may be output to the first node (503) line to which the drain of thePMOS transistor 502 is connected, a feedback voltage VFB1 divided from the first reference voltage VREF1 at a ratio of the first and second resistors R11 and R12 may be provided to a positive (+) input terminal of theoperational amplifier 501, and a first control voltage VCON1 may be provided to a negative (−) input terminal of theoperational amplifier 501, but is not limited thereto. The first control voltage VCON1 may be provided by thecontrol logic circuitry 113 in response to a command for designating a driving mode indicating a driving voltage level to be provided to a power domain of theAP 200, etc. Thereference voltage generator 411 may generate the first reference voltage VREF1 following a voltage level of the first control voltage VCON1 based on the power source voltage VDD, but is not limited thereto. - Although a structure of the
reference voltage generator 411 has been described with reference toFIG. 5 , the otherreference voltage generators reference voltage generator 411, or may have a different structure than thereference voltage generator 411. However, control voltages of voltage levels different from the voltage level of the first control voltage VCON1 may be provided to the negative (−) input terminal of theoperational amplifier 501 in thereference voltage generators reference voltage generators -
FIGS. 6A and 6B are a block diagram and a timing diagram of theregulator 412 ofFIG. 4 , respectively, according to some example embodiments.FIG. 6A is a block diagram of theregulator 412, such as a pulse width modulation (PWM) direct current (DC)-DC converter, etc., andFIG. 6B is a timing diagram of an operation of theregulator 412 ofFIG. 6A , but the example embodiments are not limited thereto. - Referring to
FIG. 6A , theregulator 412 may include avoltage divider 610, anerror amplifier 620, acomparator 630, aclock generator 640, a timing logic 650 (e.g., timing logic circuitry, etc.), aswitch block 660, an inductor L, and/or an output capacitor C, etc., but the example embodiments are not limited thereto. According to some example embodiments, thetiming logic 650 may be any processing circuitry capable of controlling switches, such as hardware, logic circuits, processors, etc.; a hardware/software combination such as at least one processor core executing software and/or executing any instruction set, etc.; or a combination thereof. For example, the processing circuitry more specifically may include, but is not limited to, a field programmable gate array (FPGA), a programmable logic unit, an application-specific integrated circuit (ASIC), etc. As described below, theregulator 412 may be configured to change a duty cycle for turning on switches SW1 and SW2 of theswitch block 660 so as to alternately connect and disconnect the inductor L to and from the battery power VBAT and configured to output the output voltage VOUT1 lower than the battery power VBAT according to the inductor L, which stores energy and discharges the energy, but the example embodiments are not limited thereto. - The
voltage divider 610 may include for example, first and second resistors R1 and R2 connected in series between an output node (664) line and the ground voltage (VS S) line and output a feedback voltage VFB, but is not limited thereto. Resistance values of the first and second resistors R1 and R2 may be or may not be the same. The feedback voltage VFB is output to a node (612) line to which the first and second resistors R1 and R2 are connected and transmitted to an inverted input terminal (−) of theerror amplifier 620, but the example embodiments are not limited thereto. Thevoltage divider 610 may provide the feedback voltage VFB that is proportionally low by dividing down the output voltage VOUT1, etc. - The
error amplifier 620 may output an error signal ERR by amplifying a voltage difference between the feedback voltage VFB and the first reference voltage VREF1. The first reference voltage VREF1 may be generated by the reference voltage generator 411 (ofFIG. 5 ) so as to have a certain and/or desired voltage level (e.g., a level of the first control voltage VCON1) and provided to a non-inverted input terminal (+) of theerror amplifier 620, but the example embodiments are not limited thereto. For example, when the feedback voltage VFB is above the first reference voltage VREF1, a voltage level of the error signal ERR may decrease according to a voltage difference therebetween. When the feedback voltage VFB is below the first reference voltage VREF1, a voltage level of the error signal ERR may increase according to a voltage difference therebetween. - The
comparator 630 may receive the error signal ERR by a non-inverted input terminal (+) thereof, and compare the error signal ERR with a ramp signal RAMP by an inverted input terminal (−) thereof, thereby generating a PWM signal. The ramp signal RAMP has a triangular waveform and may be provided from theclock generator 640, but the example embodiments are not limited thereto. When the error signal ERR is above the ramp signal RAMP, thecomparator 630 may generate the PWM signal having a logic high state. When the error signal ERR is below the ramp signal RAMP, the PWM signal may have a logic low state. However, the example embodiments are not limited thereto. - The
clock generator 640 may generate the ramp signal RAMP and a clock signal CLOCK to be provided to thetiming logic circuitry 650, etc. According to at least one example embodiment of the inventive concepts, theclock generator 640 may randomly change a period (or a frequency) of the clock signal CLOCK according to a dynamic voltage frequency scaling (DVFS) policy provided from theAP 200, but is not limited thereto. - The
timing logic circuitry 650 may receive the PWM signal and the clock signal CLOCK and provide series and shunt control signals SC1 and SC2 so that a series switch SW1 and a shunt switch SW2 of theswitch block 660 exclusively function. That is, thetiming logic circuitry 650 may turn off the shunt switch SW2 when the series switch SW1 is turned on, and turn on the shunt switch SW2 when the series switch SW1 is turned off. Thetiming logic circuitry 650 may control relative timing of the series and shunt switches SW1 and SW2 by using the series and shunt control signals SC1 and SC2. - The
switch block 660 may include a plurality ofdriver amplifiers - The series and shunt switches SW1 and SW2 may be implemented by large (and/or relatively physically large) switching transistors, but the example embodiments are not limited thereto. The series and shunt control signals SC1 and SC2 provided from the
timing logic circuitry 650 may be amplified before they are used to control the series and shunt switches SW1 and SW2. According to at least one example embodiment, thedriver amplifiers - During each switching cycle operation of a PWM operation, in a period in which the series switch SW1 is turned on and the shunt switch SW2 is turned off, power may be transmitted from the battery power VBAT to the
switch node 663, and a current of the inductor L may increase, etc. In a period in which the series switch SW1 is turned off and the shunt switch SW2 is turned on, the current of the inductor L may decrease, etc. Through the PWM operation, energy built up in the inductor L may be charged to the output capacitor C to generate the output voltage VOUT1, but the example embodiments are not limited thereto. - Referring to
FIG. 6B , according to at least one example embodiment, at a time point t1, the clock signal CLOCK goes to a high pulse, and the ramp signal RAMP may drop to a low level below a level (e.g., desired level and/or threshold level) of the error signal ERR. During the drop of the ramp signal RAMP, the level of the ramp signal RAMP may intersect with the level of the error signal ERR, and the PWM signal output from thecomparator 630 may transition to the logic high state. - At a time point t2, the clock signal CLOCK transitions from high to low, and the ramp signal RAMP may start ramping up according to at least one example embodiment. Approximately at the time point t2, the series switch may be turned on, and power may be transmitted from the battery power VBAT to the
switch node 663 so that a voltage VSW of theswitch node 663 goes to high, etc. - At a time point t3, the ramping ramp signal RAMP intersects with the level (e.g., desired level and/or threshold level) of the error signal ERR, and the PWM signal may transition from high to low. Approximately from the time point t3 to a time point 4, the shunt switch SW2 may be turned on, and the current of the inductor L may decrease, so that the voltage VSW of the
switch node 663 goes to low, etc. - Herein, according to at least one example embodiment, during each switching cycle TSW of the PWM operation, a dead time may be interposed between a period TSW1 in which the series switch SW1 is turned on and a period TSW2 in which the shunt switch SW2 is turned on, so as not to simultaneously turn the series and shunt switches SW1 and SW2 on. The dead time may be set to decrease and/or prevent excessive power dissipation due to a current directly flowing from the battery power VBAT to the ground voltage VSS, and decrease and/or prevent possible reliability impairment, which may occur due to the excessive power dissipation.
- According to switching cycles TSW of the PWM operation, the voltage VSW of the switch node (663) line, which repeatedly increases and decreases according to turn-on and turn-off states of the series and shunt switches SW1 and SW2, may be smoothed by the inductor L and the output capacitor C to output the output voltage VOUT1 having a target level. It may be configured that an average voltage value VOUT<avg> of the output voltage VOUT1 is output to be lower than the voltage level of the battery power VBAT and be the target level of the output voltage VOUT1, but the example embodiments are not limited thereto.
- Although a structure and an operation of the
regulator 412 have been described with reference toFIGS. 6A and 6B , theother regulators regulator 412, or may have different structures. However, in theregulators error amplifier 620, and output voltages VOUT2, VOUT3, VOUTa, VOUTb, and VOUTc may be output, respectively, according to at least one example embodiment, but the example embodiments are not limited thereto. -
FIG. 7 is a diagram of a timing behavior of thePMIC system 100 ofFIG. 4 according to at least one example embodiment.FIG. 7 shows a scheme of checking states of thereference voltage generators first sub-PMIC 120 before performing a power-on sequence of thePMIC system 100 in response to a power-on trigger of themain PMIC 110, but the example embodiments are not limited thereto. - Referring to
FIGS. 4 and 7 , before a time point T1, in themain PMIC 110, the third enable signal M_S_EN has the logic high level, and the reference voltage enable signal M_REF_EN and the second enable signal L_EN have the logic low level, but are not limited thereto. The NMOS transistor MN1 is turned on by the third enable signal M_S_EN of the logic high level, and thus, the power status signal PSTATUS has the logic low level. In thefirst sub-PMIC 120, the state enable signal S1_S_EN, the reference voltage enable signal S1_REF_EN, and the reference voltage acknowledgement signal S1_REF_OK have the logic low level. The power status signal PSTATUS is de-asserted to the logic low level. - At the time point T1, the
main PMIC 110 may be triggered to be turned on. - At a time point T2, the
main PMIC 110 may generate the third enable signal M_S_EN having the logic low level, and generate the reference voltage enable signal M_REF_EN and the second enable signal L_EN having the logic high level, but the example embodiments are not limited thereto. Power may be transmitted from the battery power VBAT to the first connection node (118) line through the second resistor RL and the second switch SWL by the second enable signal L_EN of the logic high level so that the first connection node (118) line goes to the logic high level. The logic high level of the first connection node (118) line is transmitted to thefirst pin 125 of thefirst sub-PMIC 120 through the power status signal (PSTATUS) line, etc. - At a time point T3, in the
first sub-PMIC 120, the logic high level received by thefirst pin 125 may be output as the state input signal S1_S_IN through the buffer BUF2 and provided to thecontrol logic circuitry 123, etc. Thecontrol logic circuitry 123 may generate the state enable signal S1_S_EN and the reference voltage enable signal S1_REF_EN at the logic high level based on the state input signal S1_S_IN having the logic high level. The NMOS transistor MN2 may be turned on by the state enable signal S1_S_EN having the logic high level so that the first connection node (128) line goes to the logic low level. The logic low level of the first connection node (128) line is transmitted to the power status signal (PSTATUS) line so that the power status signal (PSTATUS) line has the logic low level. Thefirst sub-PMIC 120 may wait for the reference voltage acknowledgement signal S1_REF_OK, but is not limited thereto. - At a time point T4, in the
first sub-PMIC 120, when the plurality ofreference voltage generators power converter 124 may generate the reference voltage acknowledgement signal S1_REF_OK having the logic high level and provide the generated reference voltage acknowledgement signal S1_REF_OK to thecontrol logic circuitry 123. Thecontrol logic circuitry 123 may generate the state enable signal S1_S_EN having the logic low level based on the reference voltage acknowledgement signal S1_REF_OK having the logic high level. The NMOS transistor MN2 may be turned off based on the state enable signal S1_S_EN having the logic low level. - At the time point T4, the
main PMIC 110 maintains the third enable signal M_S_EN of the logic low level and the second enable signal L_EN of the logic high level, but the example embodiments are not limited thereto. Accordingly, power may be transmitted from the battery power VBAT to the first connection node (118) line through the second resistor RL and the second switch SWL based on the second enable signal L_EN with the logic high level so that the first connection node (118) line goes to the logic high level. The logic high level of the first connection node (118) line is transmitted to the power status signal (PSTATUS) line, and the power status signal PSTATUS has the logic high level, but the example embodiments are not limited thereto. - As an operation result by the
main PMIC 110 and thefirst sub-PMIC 120, aninterface level 701 having a pulse signal with a ramping leading edge and a trailing edge and then triggered from the logic low level to the logic high level is shown on the power status signal (PSTATUS) line, but the example embodiments are not limited thereto. Theinterface level 701 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) themain PMIC 110 and thefirst sub-PMIC 120 and may assert that the plurality ofreference voltage generators first sub-PMIC 120 are in the ready state. Accordingly, themain PMIC 110 may confirm that the plurality ofreference voltage generators first sub-PMIC 120 are in the ready state, by theinterface level 701 of the power status signal PSTATUS. Themain PMIC 110 may perform a power-on sequence after confirming that the plurality ofreference voltage generators first sub-PMIC 120 are in the ready state. However, the example embodiments are not limited thereto. -
FIG. 8 is a timing diagram of a timing behavior of thePMIC system 100 ofFIG. 4 according to at least one example embodiment.FIG. 8 shows a scheme of performing a power sequence of thePMIC system 100 in response to a power-off trigger of themain PMIC 110, but the example embodiments are not limited thereto. - Referring to
FIGS. 4 and 8 , before a time point T1, thePMIC system 100 is turned on, the power status signal PSTATUS has the logic high level, themain PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence, and the power sequence control signal PIF is de-asserted to the logic low level, but the example embodiments are not limited thereto. In themain PMIC 110, the third enable signal M_S_EN has the logic low level. - At the time point T1, the
main PMIC 110 may be triggered to power-off. - At a time point T2, the
main PMIC 110 may generate the third enable signal M_S_EN having the logic high level, and the NMOS transistor MN1 may be turned on based on the third enable signal M_S_EN having the logic high level, so that the first connection node (118) line goes to the logic low level. The logic low level of the first connection node (118) line is transmitted to thefirst pin 125 of thefirst sub-PMIC 120 through the power status signal (PSTATUS) line, etc. Themain PMIC 110 may perform a power-off sequence of themain PMIC 110 in response to the power-off trigger, but the example embodiments are not limited thereto. For example, themain PMIC 110 may control the power-off sequence to a power domain group G1 of theAP 200, etc. - From the time point T2 to a time point T3, the
control logic circuitry 113 of themain PMIC 110 may generate a preamble signal indicating transmission of the power sequence control signal PIF, and provide the generated preamble signal to the second connection node (119) line. The preamble signal may be set to a bit code, e.g., “11”, having a polarity change in the middle of a bit duration by using the bi-phase Manchester code scheme, but the example embodiments are not limited thereto. The preamble signal of the power sequence control signal PIF on the second connection node (119) line is transmitted to thesecond pin 126, the second connection node (129) line and thecontrol logic circuitry 123 of thefirst sub-PMIC 120 through the power sequence control signal (PIF) line, etc. Thefirst sub-PMIC 120 may wait for a power-off sequence. - At the time point T3, the
main PMIC 110 may generate the power sequence control signal PIF toggled at every desired and/or certain time, and provide the generated power sequence control signal PIF to thefirst sub-PMIC 120. The power sequence control signal PIF may be set to be toggled at every certain time, e.g., 2 μs, etc., for clock calibration between themain PMIC 110 and thefirst sub-PMIC 120, but the example embodiments are not limited thereto. - A time point T4 indicates that a period in which the power status signal PSTATUS has the logic low level from the time point T2 is timed out for a particular time TO, e.g., 15 μs, but is not limited thereto. An
interface level 801 of the power sequence control signal PIF signaled as a preamble signal and a signal toggled at every desired and/or certain time during the time-out time TO of the power status signal PSTATUS is shown on the power sequence control signal (PIF) line. Theinterface level 801 of the power sequence control signal PIF is observed by (and/or detected by, received by, etc.) thefirst sub-PMIC 120, and clock calibration of thefirst sub-PMIC 120 may be asserted. At the time point T4, thefirst sub-PMIC 120 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and control a power-off sequence to a power domain group Ga of theAP 200, but the example embodiments are not limited thereto. -
FIG. 9 is a diagram of a timing behavior of thePMIC system 100 ofFIG. 4 according to at least one example embodiment.FIG. 9 shows a scheme of performing a power sequence of thePMIC system 100 in response to a power-off trigger of thefirst sub-PMIC 120, but the example embodiments are not limited thereto. - Referring to
FIGS. 4 and 9 , before a time point T1, thePMIC system 100 is turned on, the power status signal PSTATUS has the logic high level, themain PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence, and the power sequence control signal PIF is de-asserted to the logic low level, but the example embodiments are not limited thereto. The third enable signal M_S_EN of themain PMIC 110 has the logic low level, and the state enable signal S1_S_EN of thefirst sub-PMIC 120 has the logic low level. - At the time point T1, the
main PMIC 110 may be triggered to power-off. - At a time point T2, the
first sub-PMIC 120 may generate the state enable signal S1_S_EN having the logic high level, and the NMOS transistor MN2 may be turned on based on the state enable signal S1_S_EN having the logic high level, so that the first connection node (128) line goes to the logic low level, but is not limited thereto. The logic low level of the first connection node (128) line is transmitted to the first pin 115 of themain PMIC 110 through the power status signal (PSTATUS) line. The power status signal PSTATUS has the logic low level. - A time point T3 is shorter than the power status signal PSTATUS having the logic low level starting at the time point T2 is timed out. In other words, the interval between the time points T2 and T3 may be set to a time less than the time-out time period TO, e.g., 15 μs, etc.
- At the time point T3, the
first sub-PMIC 120 may generate the state enable signal S1_S_EN of the logic low level. Themain PMIC 110 maintains the power status signal PSTATUS of the logic high level. That is, in themain PMIC 110, power may be transmitted from the battery power VBAT to the first connection node (118) line through the second resistor RL and the second switch SWL by the second enable signal L_EN of the logic high level so that the first connection node (118) line and the power status signal (PSTATUS) line go to the logic high level, but the example embodiments are not limited thereto. - At a time point T4, in the
main PMIC 110, the power status signal PSTATUS having a pulse signal with a trailing edge and a ramping leading edge during a time less than the time-out time TO, which is received through the first pin 115, is output as the state input signal M_S_IN through the buffer BUF1, and the state input signal M_S_IN may be provided to thecontrol logic circuitry 113, but the example embodiments are not limited thereto. Thecontrol logic circuitry 113 may generate the third enable signal M_S_EN having the logic high level based on the state input signal M_S_IN. In themain PMIC 110, the NMOS transistor MN1 may be turned on by the third enable signal M_S_EN of the logic high level, so that the first connection node (118) line and the power status signal (PSTATUS) line go to the logic low level, but the example embodiments are not limited thereto. - Herein, as an operation result by the
main PMIC 110 and thefirst sub-PMIC 120, aninterface level 901 having a pulse signal with a trailing edge and a ramping leading edge for a time less than the time-out time period TO is shown on the power status signal (PSTATUS) line, but is not limited thereto. Theinterface level 901 of the power status signal PSTATUS is observed by (and/or detected, received by, etc.) themain PMIC 110 and the first and second sub-PMICs 120 and 130, and themain PMIC 110 may perform a power-off sequence based on theinterface level 901 of the power status signal PSTATUS. For example, themain PMIC 110 may control a power-off sequence to the power domain group G1 of theAP 200, but is not limited thereto. - From the time point T4 to a time point T5, the
main PMIC 110 may generate the power sequence control signal PIF as a preamble signal and a signal toggled at every desired and/or certain time during the time-out time TO of the power status signal PSTATUS, as described above with reference toFIG. 8 . Theinterface level 901 of the power sequence control signal PIF is observed by (and/or detected by, received by, etc.) thefirst sub-PMIC 120, and clock calibration of thefirst sub-PMIC 120 may be asserted. At the time point T5, thefirst sub-PMIC 120 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and control a power-off sequence to the power domain group Ga of theAP 200, but the example embodiments are not limited thereto. -
FIG. 10 is a diagram of a timing behavior of thePMIC system 100 ofFIG. 4 according to at least one example embodiment.FIG. 10 shows a scheme of performing a power sequence of thePMIC system 100 in response to a shut-down event observed by (and/or detected by, received by, etc.) thefirst sub-PMIC 120, but the example embodiments are not limited thereto. - Referring to
FIGS. 4 and 10 , before a time point T1, thePMIC system 100 is turned on, the power status signal PSTATUS has the logic high level, and themain PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence, but are not limited thereto. In thefirst sub-PMIC 120, the power on reset signal S1_POR_RESET has the logic high level. - At the time point T1, in the
first sub-PMIC 120, the power on reset signal S1_POR_RESET may be triggered to the logic low level by a shut-down event, but is not limited thereto. - At a time point T2, the
first sub-PMIC 120 may generate the state enable signal S1_S_EN having the logic high level, and the NMOS transistor MN2 may be turned on by the state enable signal S1_S_EN having the logic high level, so that the first connection node (128) line goes to the logic low level. The logic low level of thefirst connection node 128 is transmitted to the first pin 115 of themain PMIC 110 through the power status signal (PSTATUS) line. In addition, thefirst sub-PMIC 120 may be turned off in response to the power on reset signal S1_POR_RESET of the logic low level, but is not limited thereto. - A time point T3 indicates that the power status signal PSTATUS of the logic low level at the time point T2 elapses (and/or expired) the time-out time period TO. At the time point T3, the
main PMIC 110 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and may be turned off. -
FIG. 11 is a diagram of a timing behavior of thePMIC system 100 ofFIG. 4 according to at least one example embodiment.FIG. 11 shows a scheme of performing a power sequence of thePMIC system 100 in response to a shut-down event observed by (and/or detected by, received by, etc.) themain PMIC 110. - Referring to
FIGS. 4 and 11 , before a time point T1, thePMIC system 100 is turned on, the power status signal PSTATUS has the logic high level, and themain PMIC 110 and the first sub-PMIC 120 have completely finished a power-on sequence, but the example embodiments are not limited thereto. In themain PMIC 110, the power on reset signal M_POR_RESET has the logic high level. - At the time point T1, in the
main PMIC 110, the power on reset signal M_POR_RESET may be triggered to the logic low level by a shut-down event. - At a time point T2, the
main PMIC 110 may generate the third enable signal M_S_EN of the logic high level, and the NMOS transistor MN1 may be turned on based on the third enable signal M_S_EN having the logic high level, so that the first connection node (118) line goes to the logic low level. The logic low level of thefirst connection node 118 is transmitted to thefirst pin 125 of thefirst sub-PMIC 120 through the power status signal (PSTATUS) line. In addition, themain PMIC 110 may be turned off in response to the power on reset signal M_POR_RESET having the logic low level, but is not limited thereto. - A time point T3 indicates that the power status signal PSTATUS of the logic low level at the time point T2 elapses the time-out time period TO. At the time point T3, the
first sub-PMIC 120 may confirm the elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS and may be turned off. -
FIGS. 12A to 12E are diagrams of inter-device signaling in a PMIC system, according to some example embodiments of the inventive concepts.FIGS. 12A to 12E show signaling associated with the power sequence control signal PIF of thePMIC system 100 ofFIG. 1 , but the example embodiments are not limited thereto. - Referring to
FIG. 12A , the power sequence control signal PIF may be signaled by the bi-phase Manchester code scheme, but is not limited thereto. According to the bi-phase Manchester code scheme, a bit code is indicated as, e.g., “0”, etc., when there is no polarity change in the middle of a bit duration bd, and as, e.g., “1”, when there is a polarity change, but the example embodiments are not limited thereto. - Referring to
FIG. 12B , the power sequence control signal PIF may assert ID check of the first and second sub-PMICs 120 and 130 in thePMIC system 100. The power sequence control signal PIF may include at least two preamble bits, one start bit, three chip ID bits, one parity bit, and one stop bit. In at least one example embodiment, particular chip ID bits of one of the first and second sub-PMICs 120 and 130 may be, e.g., “000”, and the parity bit may be an odd parity, etc. - Referring to
FIG. 12C , the power sequence control signal PIF may assert start of a power-on sequence. The power sequence control signal PIF may include two preamble bits, one start bit, three power-on sequence command bits, one parity bit, and one stop bit, etc., but are not limited thereto. In at least one example embodiment, particular power-on sequence command bits may be, e.g., “111”, and the parity bit may be an odd parity, etc. - Referring to
FIG. 12D , the power sequence control signal PIF may assert clock synchronization (or calibration) of thePMIC system 100. The power sequence control signal PIF may be signaled as a two-bit preamble signal and a signal toggled at every desired and/or certain time, but the example embodiments are not limited thereto. - Referring to
FIG. 12E , the power sequence control signal PIF may assert a trigger point of a power-on and/or power-off sequence of thePMIC system 100. The power sequence control signal PIF may be frequency-shifted by using frequency shift keying, but the example embodiments are not limited thereto, and other keying schemes may be used. Recognition of a frequencyshift time point 1201 of the power sequence control signal PIF may be dominant to (and/or cause) a counting operation by a counter. By sequentially performing a power-on or power-off sequence in thePMIC system 100 in a power domain unit or power domain group unit of theAP 200, the plurality of output voltages VOUT1, VOUT2, VOUT3, VOUTa, VOUTb, and VOUTc, etc., output from themain PMIC 110 and thefirst sub-PMIC 120 are generated according to the power-on or power-off sequence. In this case, a generation order of the plurality of output voltages VOUT1, VOUT2, VOUT3, VOUTa, VOUTb, and VOUTc, etc., may be set in correspondence to (and/or based on) an order corresponding to a counting value. Accordingly, the frequencyshift time point 1201 of the power sequence control signal PIF may indicate a trigger point of the power-on or power-off sequence. -
FIG. 13 is a timing diagram of a power-on sequence performed by thePMIC system 100 through inter-device signaling, according to at least one example embodiment of the inventive concepts. - Referring to
FIG. 13 , between a time point Ta and a time point Tb, thePMIC system 100 may perform an operation of checking the power ready state of themain PMIC 110 and thefirst sub-PMIC 120, which has been described with reference toFIG. 3 , but the example embodiments are not limited thereto. Between the time point Tb and a time point Tc, themain PMIC 110 may perform, once more, an operation of checking the power ready state of thefirst sub-PMIC 120, but the example embodiments are not limited thereto. Accordingly, theinterface level 301 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) themain PMIC 110 and thefirst sub-PMIC 120, and it may be asserted to themain PMIC 110 that thefirst sub-PMIC 120 is in the power ready state. - Between the time point Tc and a time point Td, the
PMIC system 100 may perform an operation of checking states of the plurality ofreference voltage generators first sub-PMIC 120 before performing a power-on sequence of the PMIC system in response to a power-on trigger of themain PMIC 110, which has been described with reference toFIG. 7 . Accordingly, theinterface level 701 of the power status signal PSTATUS is observed by (and/or detected by, received by, etc.) themain PMIC 110 and thefirst sub-PMIC 120, and it may be asserted to themain PMIC 110 that the plurality ofreference voltage generators first sub-PMIC 120 are in the ready state. - Between the time point Td and a time point Te, the
PMIC system 100 may assert ID check of thefirst sub-PMIC 120 to themain PMIC 110, which has been described with reference toFIG. 12B , and themain PMIC 110 may respond to the ID check of thefirst sub-PMIC 120 by using aninterface level 1301 of the power status signal PSTATUS. - Between the time point Te and a time point Tf, the
PMIC system 100 may assert start of a power-on sequence by using the power sequence control signal PIF, which has been described with reference toFIG. 12C . - At the time point Tf, the
PMIC system 100 may perform a power-on sequence in which thepower converters main PMIC 110 and thefirst sub-PMIC 120 generate the plurality of output voltages VOUT1, VOUT2, VOUT3, VOUTa, VOUTb, and VOUTc, etc. ThePMIC system 100 may control the power-on sequence in a power domain unit or a power domain group unit of theAP 200, but is not limited thereto. -
FIG. 14 is a timing diagram of a power-off sequence performed by thePMIC system 100 through inter-device signaling, according to at least one example embodiment of the inventive concepts. ThePMIC system 100 inFIG. 14 may perform an operation of performing a power sequence of thePMIC system 100 in response to a power-off trigger of themain PMIC 110, which has been described with reference toFIG. 8 , but the example embodiments are not limited thereto. - Referring to
FIG. 14 , at a time point Ta, themain PMIC 110 is triggered to power-off and may perform a power-off sequence of blocking power supply in a sequential order of power domain groups G2, G3, G4, G5, and G6 by starting from the power domain group G1 of theAP 200 in response to the power-off trigger, but the example embodiments are not limited thereto, and for example, other orders for performing the power-off sequence may be used and/or the power domain groups may be powered off simultaneously, randomly, etc. - Between the time point Ta and a time point Tb, the
main PMIC 110 may assert clock synchronization (or calibration) to thefirst sub-PMIC 120 by using the power sequence control signal PIF signaled as a preamble signal and a signal toggled at every desired and/or certain time during the time-out time TO of the power status signal PSTATUS. - At the time point Tb, the
first sub-PMIC 120 may receive the power sequence control signal PIF and confirm elapse (and/or expiration) of the time-out time period TO of the power status signal PSTATUS, thereby blocking power supply to the power domain group Ga of theAP 200. - At a time point Tc, the
PMIC system 100 may assert a power-off sequence trigger point of thefirst sub-PMIC 120 by using the frequencyshift time point 1201 of the power sequence control signal PIF, which has been described with reference toFIG. 12E , but the example embodiments are not limited thereto. Thefirst sub-PMIC 120 may block power supply to a power domain group Gb of theAP 200 in response to the power-off sequence trigger point of the power sequence control signal PIF. In the same manner as described above, at time points Td, Te, and Tf, thefirst sub-PMIC 120 may block power supply in an order of power domain groups Gc, Gd, and Ge of theAP 200 in response to power-off sequence trigger points of the power sequence control signal PIF. - While various example embodiments of the inventive concepts have been particularly shown and described with reference to example embodiments thereof, it will be understood that various changes in form and details may be made therein without departing from the spirit and scope of the following claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/665,907 US11604485B2 (en) | 2020-03-02 | 2022-02-07 | Multiple power management integrated circuits and apparatus having dual pin interface |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020200026129A KR20210111073A (en) | 2020-03-02 | 2020-03-02 | Multiple power management integrated circuits and apparatus having dual pin interface |
KR10-2020-0026129 | 2020-03-02 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/665,907 Continuation US11604485B2 (en) | 2020-03-02 | 2022-02-07 | Multiple power management integrated circuits and apparatus having dual pin interface |
Publications (2)
Publication Number | Publication Date |
---|---|
US20210271276A1 true US20210271276A1 (en) | 2021-09-02 |
US11275394B2 US11275394B2 (en) | 2022-03-15 |
Family
ID=77463740
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/027,946 Active US11275394B2 (en) | 2020-03-02 | 2020-09-22 | Multiple power management integrated circuits and apparatus having dual pin interface |
US17/665,907 Active US11604485B2 (en) | 2020-03-02 | 2022-02-07 | Multiple power management integrated circuits and apparatus having dual pin interface |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/665,907 Active US11604485B2 (en) | 2020-03-02 | 2022-02-07 | Multiple power management integrated circuits and apparatus having dual pin interface |
Country Status (3)
Country | Link |
---|---|
US (2) | US11275394B2 (en) |
KR (1) | KR20210111073A (en) |
CN (1) | CN113342154A (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11248586B2 (en) * | 2018-05-25 | 2022-02-15 | Kk Wind Solutions A/S | Wind turbine with integrated battery storage |
US20220100253A1 (en) * | 2020-09-29 | 2022-03-31 | Monolithic Power Systems, Inc. | Power supply with flexible control and the method thereof |
US20220253358A1 (en) * | 2021-02-11 | 2022-08-11 | Nxp Usa, Inc. | Mcu-independent primary-secondary pmic sequencing and centralized fault management |
US20220300056A1 (en) * | 2021-03-18 | 2022-09-22 | Rohm Co., Ltd. | Power Supply System |
US20230019075A1 (en) * | 2021-07-19 | 2023-01-19 | Samsung Electronics Co., Ltd. | Electronic device including a plurality of power management integrated circuits and method of operating the same |
WO2024050330A1 (en) * | 2022-08-31 | 2024-03-07 | Qualcomm Incorporated | Power management integrated circuit (pmic) power supply monitoring without external monitoring circuitry |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20210111073A (en) * | 2020-03-02 | 2021-09-10 | 삼성전자주식회사 | Multiple power management integrated circuits and apparatus having dual pin interface |
CN114237378B (en) * | 2022-02-24 | 2022-07-12 | 荣耀终端有限公司 | Electronic device |
CN114967903B (en) * | 2022-07-26 | 2022-11-04 | 南京芯驰半导体科技有限公司 | Power management method, system, electronic device and storage medium |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7793005B1 (en) * | 2003-04-11 | 2010-09-07 | Zilker Labs, Inc. | Power management system using a multi-master multi-slave bus and multi-function point-of-load regulators |
US8286014B2 (en) | 2008-03-25 | 2012-10-09 | Intel Corporation | Power management for a system on a chip (SoC) |
US8448001B1 (en) | 2009-03-02 | 2013-05-21 | Marvell International Ltd. | System having a first device and second device in which the main power management module is configured to selectively supply a power and clock signal to change the power state of each device independently of the other device |
US8219843B2 (en) | 2010-02-17 | 2012-07-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Power management mechanism |
EP2423782A1 (en) | 2010-08-23 | 2012-02-29 | Dialog Semiconductor GmbH | Script engine for control of power management controllers |
KR101861743B1 (en) | 2011-09-19 | 2018-05-30 | 삼성전자주식회사 | System-on chip for selectively performing heterogeneous power control and homegeneous power control, and method thereof |
JP2016024561A (en) | 2014-07-17 | 2016-02-08 | ローム株式会社 | Power management circuit, and electronic device using the same |
US10819238B1 (en) * | 2017-07-13 | 2020-10-27 | Cirrus Logic International Semiconductor, Ltd. | Power system having multiple power conversion units with handoff of power regulation control |
US11054878B2 (en) | 2017-08-29 | 2021-07-06 | Texas Instruments Incorporated | Synchronous power state control scheme for multi-chip integrated power management solution in embedded systems |
US10877541B1 (en) * | 2019-12-30 | 2020-12-29 | Micron Technology, Inc. | Power delivery timing for memory |
KR20210111073A (en) * | 2020-03-02 | 2021-09-10 | 삼성전자주식회사 | Multiple power management integrated circuits and apparatus having dual pin interface |
-
2020
- 2020-03-02 KR KR1020200026129A patent/KR20210111073A/en active Search and Examination
- 2020-09-22 US US17/027,946 patent/US11275394B2/en active Active
-
2021
- 2021-03-01 CN CN202110227183.0A patent/CN113342154A/en active Pending
-
2022
- 2022-02-07 US US17/665,907 patent/US11604485B2/en active Active
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11248586B2 (en) * | 2018-05-25 | 2022-02-15 | Kk Wind Solutions A/S | Wind turbine with integrated battery storage |
US11742669B2 (en) | 2018-05-25 | 2023-08-29 | Kk Wind Solutions A/S | Wind turbine with integrated battery storage |
US20220100253A1 (en) * | 2020-09-29 | 2022-03-31 | Monolithic Power Systems, Inc. | Power supply with flexible control and the method thereof |
US11374486B2 (en) * | 2020-09-29 | 2022-06-28 | Monolithic Power Systems, Inc. | Power supply with flexible control and the method thereof |
US20220253358A1 (en) * | 2021-02-11 | 2022-08-11 | Nxp Usa, Inc. | Mcu-independent primary-secondary pmic sequencing and centralized fault management |
US11481280B2 (en) * | 2021-02-11 | 2022-10-25 | Nxp Usa, Inc. | MCU-independent primary-secondary PMIC sequencing and centralized fault management |
US20220300056A1 (en) * | 2021-03-18 | 2022-09-22 | Rohm Co., Ltd. | Power Supply System |
US11880254B2 (en) * | 2021-03-18 | 2024-01-23 | Rohm Co., Ltd. | Switching groups of multiple output terminals in a power supply system based on detected anomaly |
US20230019075A1 (en) * | 2021-07-19 | 2023-01-19 | Samsung Electronics Co., Ltd. | Electronic device including a plurality of power management integrated circuits and method of operating the same |
US12105661B2 (en) * | 2021-07-19 | 2024-10-01 | Samsung Electronics Co., Ltd. | Electronic device including a plurality of power management integrated circuits and method of operating the same |
WO2024050330A1 (en) * | 2022-08-31 | 2024-03-07 | Qualcomm Incorporated | Power management integrated circuit (pmic) power supply monitoring without external monitoring circuitry |
Also Published As
Publication number | Publication date |
---|---|
CN113342154A (en) | 2021-09-03 |
US11275394B2 (en) | 2022-03-15 |
KR20210111073A (en) | 2021-09-10 |
US20220155807A1 (en) | 2022-05-19 |
US11604485B2 (en) | 2023-03-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11275394B2 (en) | Multiple power management integrated circuits and apparatus having dual pin interface | |
US11223270B2 (en) | Power-efficient sync-rectifier gate driver architecture | |
TWI506936B (en) | Voltage regulator, apparatus for a switching voltage regulator and system with the same | |
US7380146B2 (en) | Power management system | |
US9780671B2 (en) | Power coversion apparatus | |
US8970790B2 (en) | Switching power supply device | |
USRE49184E1 (en) | DC-DC converter | |
US8494477B2 (en) | Power management for an electronic device | |
US9831762B2 (en) | Apparatus for starting up switching voltage regulator | |
US20070097571A1 (en) | Multiphase voltage regulation using paralleled inductive circuits having magnetically coupled inductors | |
JP2017525327A (en) | Single inductor multiple output battery charger for portable electronic devices | |
US20140239719A1 (en) | Switched capacitor based multiple output fixed ratio converter | |
US9577505B1 (en) | Bootstrap controller for switching power supply | |
US8046622B2 (en) | Dynamically scaling apparatus for a system on chip power voltage | |
US11329556B1 (en) | Multi-input single output power system and operating method thereof | |
US20160111061A1 (en) | Low power high frequency digital pulse frequency modulator | |
US9065333B2 (en) | DC-DC converter, control circuit and information processing system | |
US20200409442A1 (en) | Power supply circuit and power supply voltage supply method | |
US11347300B2 (en) | Central processing unit voltage rail that is independent of power state commands | |
US9513683B2 (en) | Control circuitry used in a computing system, and power supply having the control circuitry | |
CN117097165A (en) | Driving scheme for secondary controlled Active Clamp Flyback (ACF) mode | |
WO2020105429A1 (en) | Power supply management circuit and electronic equipment | |
US9459638B2 (en) | Internal voltage generation circuit for adjusting internal voltage signal based on received bulk voltage signal, an upper limit reference voltage signal, and a lower limit reference voltage signal | |
CN114465831B (en) | Power over Ethernet device | |
TWI744058B (en) | Ethernet power supply device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SEOK, MINSHIK;LEE, YOUNGHOON;KIM, KYUNGRAE;AND OTHERS;REEL/FRAME:053844/0739 Effective date: 20200909 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP., ISSUE FEE NOT PAID |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |