US20210257224A1 - Method for manufacturing wiring substrate, and wiring substrate - Google Patents
Method for manufacturing wiring substrate, and wiring substrate Download PDFInfo
- Publication number
- US20210257224A1 US20210257224A1 US17/159,619 US202117159619A US2021257224A1 US 20210257224 A1 US20210257224 A1 US 20210257224A1 US 202117159619 A US202117159619 A US 202117159619A US 2021257224 A1 US2021257224 A1 US 2021257224A1
- Authority
- US
- United States
- Prior art keywords
- metal film
- insulating layer
- film
- interlayer insulating
- manufacturing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 93
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 42
- 238000000034 method Methods 0.000 title description 46
- 239000010410 layer Substances 0.000 claims abstract description 207
- 239000002184 metal Substances 0.000 claims abstract description 178
- 229910052751 metal Inorganic materials 0.000 claims abstract description 178
- 239000011229 interlayer Substances 0.000 claims abstract description 105
- 238000009713 electroplating Methods 0.000 claims abstract description 39
- 238000005530 etching Methods 0.000 claims abstract description 19
- 238000007788 roughening Methods 0.000 claims description 18
- 238000010030 laminating Methods 0.000 claims description 15
- 238000007772 electroless plating Methods 0.000 claims description 9
- 239000003795 chemical substances by application Substances 0.000 claims description 5
- 150000007524 organic acids Chemical class 0.000 claims description 5
- 238000011161 development Methods 0.000 claims description 3
- 238000000059 patterning Methods 0.000 claims description 3
- 238000007747 plating Methods 0.000 abstract description 10
- 239000004020 conductor Substances 0.000 description 66
- 239000011347 resin Substances 0.000 description 16
- 229920005989 resin Polymers 0.000 description 16
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 12
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 7
- 229910052802 copper Inorganic materials 0.000 description 7
- 239000010949 copper Substances 0.000 description 7
- 229910052759 nickel Inorganic materials 0.000 description 7
- 230000015572 biosynthetic process Effects 0.000 description 6
- 230000003746 surface roughness Effects 0.000 description 6
- 239000000654 additive Substances 0.000 description 5
- 230000007547 defect Effects 0.000 description 5
- CURLTUGMZLYLDI-UHFFFAOYSA-N Carbon dioxide Chemical compound O=C=O CURLTUGMZLYLDI-UHFFFAOYSA-N 0.000 description 4
- 239000003822 epoxy resin Substances 0.000 description 4
- 229920000647 polyepoxide Polymers 0.000 description 4
- 239000003365 glass fiber Substances 0.000 description 3
- 230000007261 regionalization Effects 0.000 description 3
- 239000012779 reinforcing material Substances 0.000 description 3
- 229910000679 solder Inorganic materials 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910002092 carbon dioxide Inorganic materials 0.000 description 2
- 239000001569 carbon dioxide Substances 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 239000011888 foil Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 238000003475 lamination Methods 0.000 description 2
- 239000004745 nonwoven fabric Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 238000001771 vacuum deposition Methods 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 238000010306 acid treatment Methods 0.000 description 1
- 239000004760 aramid Substances 0.000 description 1
- 229920006231 aramid fiber Polymers 0.000 description 1
- 229920003235 aromatic polyamide Polymers 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000013007 heat curing Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000011256 inorganic filler Substances 0.000 description 1
- 229910003475 inorganic filler Inorganic materials 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000005011 phenolic resin Substances 0.000 description 1
- 238000009832 plasma treatment Methods 0.000 description 1
- 229920003192 poly(bis maleimide) Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000005507 spraying Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
Definitions
- the present invention relates to a method for manufacturing a wiring substrate and relates to a wiring substrate.
- Japanese Patent Laid-Open Publication No. 2006-165094 describes a method for manufacturing a wiring substrate.
- an interior circuit is embedded and flattened using an insulating resin sheet, and the insulating resin is surface-roughened after heat curing.
- an electroless plating film is formed, a non-circuit forming part is protected using a plating resist, and a wiring pattern is formed by applying electrolytic plating.
- a manufacturing method of a wiring substrate includes forming an interlayer insulating layer on a substrate, forming a metal film on a surface of the interlayer insulating layer such that the metal film covers the surface of the interlayer insulating layer, etching a surface of the metal film on the opposite side with respect to the interlayer insulating layer such that the surface of the metal film is roughened on the opposite side with respect to the interlayer insulating layer, forming a dry film on the surface of the metal film roughened by the etching such that the dry film has an opening formed in the dry film, forming an electrolytic plating film in the opening of the dry film using the metal film as a power feeding layer, removing the dry film from the metal film formed on the surface of the interlayer insulating layer, and removing part of the metal film exposed from the electrolytic plating film by the removing of the dry film such that the part of the of the metal film is removed from the surface of the interlayer insulating layer.
- a wiring substrate includes a substrate, an interlayer insulating layer formed on the substrate, a metal film formed on a surface of the interlayer insulating layer, and an electrolytic plating film formed on a surface of the metal film.
- the surface of the metal film is a roughed surface having a different profile from a roughness of the surface of the interlayer insulating layer.
- FIG. 1 is a flowchart illustrating an example of a method for manufacturing a wiring substrate according to an embodiment of the present invention
- FIG. 2A is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention
- FIG. 2B is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention
- FIG. 2C is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention.
- FIG. 2D is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention.
- FIG. 2E is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention.
- FIG. 2F is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention.
- FIG. 2G is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention.
- FIG. 3A is a cross-sectional view of a state in which an interlayer insulating layer and a metal film are formed on a substrate in an atmospheric pressure atmosphere;
- FIG. 3B is a cross-sectional view of a state in which a dry film is laminated on the interlayer insulating layer in an atmospheric pressure atmosphere;
- FIG. 3C is a cross-sectional view of a state in which a pressure is applied from above the dry film in atmospheric pressure atmosphere after the state of FIG. 3B ;
- FIG. 3D is a cross-sectional view in atmospheric pressure atmosphere of a state in which, after the application of the pressure illustrated in FIG. 3C , the pressure is removed;
- FIG. 4A is an SEM photograph of a surface of the metal film that has been subjected to a surface roughening treatment.
- FIG. 4B is an SEM photograph of a surface of the metal film that has not been subjected to a surface roughening treatment.
- FIG. 1 is a flowchart illustrating an example of main parts of a method for manufacturing a wiring substrate according to an embodiment of the present invention.
- FIGS. 2A-2G illustrate cross-sectional views of processes of the method.
- the manufacturing method of the present embodiment includes: preparing a substrate (core substrate) 3 (S 1 ); forming an interlayer insulating layer 12 on the substrate 3 (S 2 , FIG. 2A ); forming a metal film ( 11 p ) on a substantially entire surface of the interlayer insulating layer 12 (S 5 , FIG. 2C ); laminating a dry film 21 on the metal film ( 11 p ) (S 8 , FIG. 2D ); forming openings ( 21 a ) in the dry film 21 (S 9 , FIG.
- the manufacturing method of the present embodiment further includes roughening a surface of the metal film ( 11 p ) by etching (S 6 ) before laminating the dry film 21 (S 8 ).
- three interlayer insulating layers 12 are formed on a first surface ( 30 a ) of the core substrate 3 .
- a metal film ( 11 p ) and an electrolytic plating film ( 11 c 1 ) (conductor layer) of the present embodiment can be formed on any one of the interlayer insulating layers 12 .
- an example is described in which it is applied to an outermost conductor layer ( 11 c ), farthest from the core substrate 3 , where a particularly fine pattern is likely to be required.
- a conductor layer formed by the metal film ( 11 p ) and the electrolytic plating film ( 11 c 1 ) is not limited to the outermost conductor layer.
- a similar conductor layer can also be formed on a surface of the core substrate 3 on an opposite side with respect to the first surface ( 30 a ).
- widths and spacings of wirings or pads formed in an outermost layer of a wiring substrate may each be set to about 10 ⁇ m.
- a semi-additive method is used for the formation of such a fine pattern.
- a photosensitive dry film is provided on a surface of a metal film formed on an insulating layer, and a resist film (mask film) is formed by forming openings by exposure and development (hereinafter, both a dry film and a resist film (dry film resist) formed using the dry film are referred to as “DFR”).
- DFR a resist film formed using the dry film
- One possible cause for a short-circuit defect is the presence of air bubbles at an interface between a metal film and a DFR.
- the opening and the air bubble are communicatingly connected to each other, and, when an electrolytic plating film is formed, a plating solution may also infiltrate into the air bubble to form a plating film.
- a short circuit may occur between patterns formed in adjacent openings.
- Entrainment of air bubbles at an interface between a metal film and a DFR can be suppressed by sequentially pressurizing the DFR from a center toward edges thereof when the DFR is laminated on the metal film.
- air bubbles may still be included at the interface.
- by roughening a surface of the metal film entrainment of air bubbles can be reduced. It is thought that, even when a gas such as air is once sandwiched at an interface between a metal film and a DFR, the gas can easily escape to the outside of the interface through recesses of a rough surface, and thus, air bubbles are unlikely to remain at the interface.
- a surface of the metal film follows a surface of an insulating layer as a base, and as a result, unevenness of the surface of the insulating layer may also appear on the surface of the metal film. Therefore, it is thought that, by roughening a surface of an insulating film for forming a metal film, a rough surface having the same roughness can be obtained for a surface of the metal film on which a DFR is laminated.
- a surface of an insulating film for forming a metal film becomes a rough surface
- the metal film may penetrate deep into recesses of the rough surface.
- it may take a long time. In that case, not only the number of man-hours is increased, but also a portion of the metal film that should remain as a desired wiring pattern may be excessively etched.
- it may be preferable for a wiring substrate to have an electrical characteristic such as a low dielectric loss tangent (Df: tan ⁇ ) that results in a decrease in loss at a high frequency.
- Df dielectric loss tangent
- an increase in the surface roughness of the insulating layer may lead to an increase in the dielectric loss tangent. Therefore, it may not be possible to make a surface of an insulating film for forming a metal film a rough surface having a sufficient roughness for suppressing an air bubble.
- a surface of an interlayer insulating layer 12 (formation surface for a metal film ( 11 p )) is not made very rough.
- a surface of the metal film ( 11 p ) on which a DFR 21 is laminated is roughened.
- a surface of a metal film ( 11 p ) on which a DFR is formed is roughened to have an arithmetic average roughness (Ra) of about 0.2 ⁇ m or more and 1.0 ⁇ m or less.
- a surface of an interlayer insulating layer 12 can have a surface roughness of about 0.1 ⁇ m or more and 0.4 ⁇ m or less, for example, about 0.11 ⁇ m in arithmetic average roughness (Ra). Or, a surface of an interlayer insulating layer 12 can be roughened so as to have such a surface roughness.
- a surface of each of a metal film ( 11 p ) and an interlayer insulating layer 12 has the above surface roughness, it is thought that air bubbles are unlikely to occur or remain between a DFR 53 and a metal film 52 , and a problem such as an increase in etching time of the metal film ( 11 p ) or an increase in dielectric loss tangent is unlikely to occur.
- the metal film ( 11 p ) is very thin (for example, has a thickness of about 0.5 ⁇ m). Therefore, for example, by surface-roughening the metal film ( 11 p ) by etching or the like, a portion where the metal film ( 11 p ) is locally removed entirely in its thickness direction can occur. Even when a crack or the like is formed in this way, since the portion where the crack or the like is formed is a part of the surface of the metal film ( 11 p ), a problem such as an increase in the electrical resistance of the metal film ( 11 p ) due to the crack or the like does not occur.
- FIGS. 3A-3D illustrate processes in which an interlayer insulating layer 51 and a metal film 52 are formed on a substrate (not illustrated in the drawings) and a DFR 53 is laminated on a surface thereof.
- FIGS. 3A-3D illustrate a case where a process of laminating the DFR 53 (a process of laminating a DFR and a process of applying a pressure for causing a tight adhesion) is conducted in an atmospheric pressure (normal pressure) atmosphere.
- FIG. 3A illustrates a state in which the substrate on which the interlayer insulating layer 51 and the metal film 52 are formed is preheated to about 50° C. in an atmospheric pressure atmosphere.
- the preheating is a pretreatment for laminating the DFR 53 . Therefore, the preheat treatment ( FIG. 3A ) is applied in an atmospheric pressure atmosphere.
- FIG. 3B illustrates a state in which the DFR 53 has been supplied to the surface of the metal film 52 .
- air bubbles ( 55 a ) may be formed between the metal film 52 and the DFR 53 .
- a lamination pressure of 65 (for example, 0.5 MPa) is applied from a surface of the DFR 53 while a temperature (laminate temperature) of the substrate is raised to, for example, about 115° C.
- the air bubbles ( 55 a ) are diffused and become slightly smaller air bubbles ( 55 b ), and the DFR 53 tightly adheres to the metal film 52 .
- the application of the pressure is illustrated in FIG. 3C as that a uniform pressure is applied to the entire surface all at once. However, in fact, as described above, the pressure is applied while a site of the application is shifted from a center portion toward edge sides of the DFR 53 .
- the air bubbles ( 55 a ) diffuse into base anchors and the DFR.
- the air bubbles ( 55 a ) cannot be completely absorbed and remain as slightly smaller air bubbles ( 55 b ).
- the DFR 53 can be laminated to the metal film 52 without causing the air bubbles ( 55 c ) even in an atmospheric pressure atmosphere.
- the surface of the metal film 52 is roughened, air bubbles can easily diffuse or move, for example, through the recesses of the roughened surface, and the air bubbles can easily disappear. As a result, it is thought that occurrence of defects during pattern formation in the wiring substrate can be suppressed.
- the metal film 52 corresponds to the metal film ( 11 p ) (see FIG. 2C ) in the manufacturing method of the present embodiment.
- the metal film ( 11 p ) (metal film 52 ) is formed using, for example, an electroless plating method, a vacuum deposition method, a sputtering method, or the like.
- a commercially available etching solution using an organic acid-based microetching agent is exemplified.
- the surface of the metal film ( 11 p ) is roughened to have an arithmetic average roughness (Ra) of, for example, about 0.2 ⁇ m or more and 1.0 ⁇ m or less.
- Ra arithmetic average roughness
- a treatment with a commercially available pretreatment agent may be applied. That is, it is possible that substances that hinder a roughening ability, such as fingerprints, oxides, or the like, can be reliably removed, and more uniform roughening can be achieved.
- FIG. 4A shows an observation photograph of a surface of a flat portion of the roughened metal film ( 11 p ) taken with a scanning electron microscope (hereinafter referred to as SEM) at 5000 ⁇
- FIG. 4B shows an observation photograph of a surface of the unroughened metal film ( 11 p ) taken using the same method.
- the surface of the metal film ( 11 p ) produced using the manufacturing method of the present embodiment is very uneven (for example, having an arithmetic average roughness (Ra) of about 0.2 ⁇ m or more and 1.0 ⁇ m or less).
- Ra arithmetic average roughness
- a through part such as a crack described above may be formed in a part of the metal film ( 11 p ).
- the interlayer insulating layer 12 is exposed.
- a through part such as a crack is formed in a small or short range, that is, it is formed only in a small part of the metal film ( 11 p ), and thus, a problem such as an increase in electrical resistance is unlikely to occur. Since air can escape from a crack or the like to the outside, the formation of a crack or the like may be preferable. No crack was observed at bottoms of via holes ( 51 a ).
- the substrate (core substrate) 3 is prepared (S 1 ), and the interlayer insulating layers 12 are formed on the first surface ( 30 a ) of the core substrate 3 (S 2 ).
- a core substrate conductor layer 31 is formed on a first surface ( 30 a ) of a core insulating layer 30 formed of an insulating resin containing a reinforcing material formed of a glass fibers or the like.
- the core substrate conductor layer 31 is formed by patterning a metal foil of a copper-clad laminated plate.
- a first interlayer insulating layer ( 12 a ) is formed on the first surface ( 30 a ) of the core insulating layer 30 and on the core substrate conductor layer 31 . Further, a first conductor layer ( 11 a ) is formed on the first interlayer insulating layer ( 12 a ). In the formation of the first conductor layer ( 11 a ), via conductors 51 are formed in the first interlayer insulating layer ( 12 a ).
- the first interlayer insulating layer ( 12 a ) is formed, for example, by laminating a prepreg, which contains a semi-cured epoxy resin and a reinforcing material such as a glass fiber, and a film-like epoxy resin (hereinafter, simply referred to as a “resin film”) on the first surface ( 30 a ) of the core substrate 3 , and thermocompression bonding them. After that, for example, by irradiation with a carbon dioxide laser, the via holes ( 51 a ) for forming the via conductors 51 are formed in the first interlayer insulating layer ( 12 a ).
- a second interlayer insulating layer ( 12 b ), a third interlayer insulating layer ( 12 c ), and a second conductor layer ( 11 b ) are formed using the same method for the first interlayer insulating layer ( 12 a ) or the first conductor layer ( 11 a ).
- the method for forming the third conductor layer ( 11 c ) using a semi-additive method described below can be applied.
- the first and second conductor layers ( 11 a, 11 b ) including desired conductor patterns, and the via conductors 51 are formed, for example, using a semi-additive method including pattern plating.
- the third interlayer insulating layer ( 12 c ) (interlayer insulating layer 12 ) is exposed as an outermost layer on the first surface ( 30 a ) side of the core substrate 3 .
- the via holes ( 51 a ) exposing the second conductor layer ( 11 b ) are formed in the outermost interlayer insulating layer 12 by, for example, laser processing (S 3 of FIG. 1 ).
- the via holes ( 51 a ) are formed by irradiation with carbon dioxide laser or the like.
- the surface of the outermost interlayer insulating layer 12 is subjected to a treatment (desmear treatment) with a chemical solution such as a permanganate acid (S 4 of FIG. 1 ).
- the desmear treatment is applied, for example, by a plasma treatment using a parallel plate plasma cleaning device.
- a plasma treatment using a parallel plate plasma cleaning device As a result, the smears are removed and an uneven surface is formed on the surface of the interlayer insulating layer 12 .
- time of a post-process may increase and a dielectric loss tangent may increase. Therefore, the surface of the interlayer insulating layer 12 is treated so as to have an arithmetic average roughness (Ra) of, for example, about 0.1 ⁇ m or more and 0.4 ⁇ m or less as described above.
- Ra arithmetic average roughness
- the metal film ( 11 p ) is formed by electroless plating or the like on the substantially entire surface of the interlayer insulating layer 12 , including the interiors of the via holes ( 51 a ), as a plating base film which is formed of copper and is used as a power feeding layer for electrolytic plating in the next process (S 5 of FIG. 1 ). It is also possible that the metal film ( 11 p ) is formed by vacuum deposition or sputtering.
- a surface roughening treatment (organic acid treatment) of the surface of the metal film ( 11 p ) is applied (S 6 of FIG. 1 ). Due to the surface roughening treatment, as described above, unevenness is formed on the surface of the metal film ( 11 p ) and air bubbles can easily escape.
- etching is applied using an organic acid-based microetching agent. As a result, the surface of the metal film ( 11 p ) is roughened to have a surface roughness of, for example, about 0.2 ⁇ m or more and 1.0 ⁇ m or less in arithmetic average roughness (Ra).
- the surface of the metal film ( 11 p ) is subjected to a resist pretreatment (S 7 of FIG. 1 ). Impurities are removed from the surface of the metal film ( 11 p ) by the resist pretreatment.
- the surface of the metal film ( 11 p ) is cleaned with a 10% aqueous sulfuric acid solution.
- the dry film (DFR) 21 is laminated on the metal film ( 11 p ) (S 8 of FIG. 1 ).
- DFR 21 for example, a photosensitive film is used.
- the DFR 21 is exposed and developed to have desired patterns, and the openings ( 21 a ) are formed (S 9 of FIG. 1 ).
- the electrolytic plating film ( 11 c 1 ) is formed in the openings ( 21 a ) of the DFR 21 (S 10 of FIG. 1 ).
- the DFR 21 is removed (S 11 of FIG. 1 ), and the metal film ( 11 p ) exposed by the removal of the DFR 21 is removed (S 12 of FIG. 1 ).
- the third conductor layer ( 11 c ) including desired conductor patterns is formed.
- Component mounting pads ( 11 c 2 ) are formed in the third conductor layer ( 11 c ). Terminals of an external component such as a semiconductor integrated circuit device (not illustrated in the drawings) can be connected to the component mounting pads ( 11 c 2 ).
- a first build-up layer 1 including the conductor layers and the interlayer insulating layers is formed on the first surface ( 30 a ) of the core substrate 3 . Through the above processes, the wiring substrate 100 is completed.
- a solder resist layer may be formed on the surface of the wiring substrate 100 of FIG. 2G .
- a resin film (not illustrated in the drawings) containing a photosensitive epoxy resin or a polyimide resin is formed using a method such as laminating a resin film or applying a liquid resin. Openings exposing predetermined regions (the component mounting pads ( 11 c 2 ) and the like) of the third conductor layer ( 11 c ) are provided in the resin film by subjecting the resin film to exposure and development using a mask having an appropriate pattern.
- a surface protection film (not illustrated in the drawings) formed of Au, Ni/Au, Ni/Pd/Au, solder, heat-resistant preflux, or the like may be formed by electroless plating, solder leveling, spray coating, or the like.
- the wiring substrate 100 illustrated in FIG. 2G is also an example of a wiring substrate of another embodiment of the present invention.
- the wiring substrate 100 includes the core substrate 3 and the first build-up layer 1 .
- the core substrate 3 includes: the core insulating layer 30 having the first surface ( 30 a ) and a second surface (not illustrated in the drawings) on an opposite side with respect to the first surface ( 30 a ); and the core substrate conductor layer 31 provided on the first surface ( 30 a ).
- a build-up layer and the like formed on the second surface side are omitted.
- a build-up layer having a structure same as or different from that of the first build-up layer 1 may be formed.
- the first build-up layer 1 is provided on the first surface ( 30 a ) of the core insulating layer 30 , that is, on the first surface ( 30 a ) side with respect to the core substrate 3 .
- the first build-up layer 1 includes three interlayer insulating layers 12 (the first interlayer insulating layer ( 12 a ), the second interlayer insulating layer ( 12 b ), and the third interlayer insulating layer ( 12 c )) and three conductor layers (the first conductor layer ( 11 a ), the second conductor layer ( 11 b ), and the third conductor layer ( 11 c )) that are alternately laminated.
- the first build-up layer 1 is not limited to having three pairs of insulating layers and conductor layers as in the example of FIG.
- the interlayer insulating layers 12 may include any number (equal to or larger than one) of pairs of insulating layers and conductor layers.
- all the first-third interlayer insulating layers ( 12 a, 12 b, 12 c ) are also referred to as the interlayer insulating layers 12 .
- a side farther from the core insulating layer 30 in a thickness direction of the wiring substrate 100 is also referred to as an “upper side” or simply “upper,” and a side closer to the core insulating layer 30 is also referred to as a “lower side” or simply “lower.”
- a surface facing an opposite side with respect to the core insulating layer 30 is also referred to as an “upper surface,” and a surface facing the core insulating layer 30 side is also referred to as a “lower surface.”
- the innermost first insulating layer ( 12 a ) of the three interlayer insulating layers 12 is laminated on the first interlayer insulating layer ( 12 a ).
- the first conductor layer ( 11 a ), the middle-layer second interlayer insulating layer ( 12 b ), the second conductor layer ( 11 b ), the outermost third interlayer insulating layer ( 12 c ) on the first surface ( 30 a ), and the outermost third conductor layer ( 11 c ) on the first surface ( 30 a ) side are laminated in this order.
- the series of processes in the manufacturing method of the embodiment including the roughening of the surface of the metal film ( 11 p ) (see FIG. 2D ), can be applied.
- the core substrate conductor layer 31 can be formed, for example, by a metal foil, a vapor-deposited film, or a plating film, containing copper, nickel, silver, or the like, alone or a laminate of these.
- the third conductor layer ( 11 a ) can include the metal film ( 11 p ) (see FIG. 2D ) and the electrolytic plating film ( 11 c 1 ) (see FIG. 2F ).
- the metal film ( 11 p ) is formed, for example, by electrolytic plating or sputtering of copper.
- the electrolytic plating film ( 11 c 1 ) is, for example, a plating film formed of copper, nickel, or like.
- the first and second conductor layers ( 11 , 12 ) also can each include a metal film and an electrolytic plating film same as the metal film ( 11 p ) and the electrolytic plating film ( 11 c 1 ).
- the conductor layers can each have any thickness.
- the conductor layers can each have a thickness of, for example, 5 ⁇ m or more and 30 ⁇ m or less. Further, the conductor layers may have thicknesses different from each other.
- the insulating layers are each formed of any insulating resin.
- the insulating resin include an epoxy resin, a bismaleimide triazine resin (BT resin), a phenol resin, and the like.
- the insulating layers formed using these insulating resins may each contain inorganic filler such as silica.
- the insulating layers may each contain a reinforcing material (not illustrated in the drawings) formed of a glass fiber, an aramid fiber, a glass non-woven fabric, an aramid non-woven fabric, or the like so as to have an appropriate rigidity.
- the interlayer insulating layers can each have any thickness.
- the core insulating layer 30 can have a thickness of about 20 ⁇ m or more and 500 ⁇ m or less.
- the interlayer insulating layers 12 can each have a thickness of about 15 ⁇ m or more and 100 ⁇ m or less.
- the interlayer insulating layers 12 In the wiring substrate 100 of the example of FIG. 2G , the interlayer insulating layers 12 have substantially the same thickness. However, the interlayer insulating layers 12 can have thicknesses different from each other.
- the via conductors 51 are formed in the interlayer insulating layers 12 . Further, through-hole conductors 33 are formed in the core insulating layer 30 . Each of the via conductors 51 and the through-hole conductors 33 electrically connects conductor layers sandwiching the insulating layer containing the conductor itself. In the example of FIG. 2G , the via conductors 51 each have a tapered shape that is reduced in outer diameter (width) toward the core substrate 3 .
- the through-hole conductors 33 each have an outer diameter (width) that decreases from both the first surface ( 30 a ) side and the second surface side (not illustrated in the drawings) toward a center part of the core substrate 3 in the thickness direction, and each have a constriction in the center part in the thickness direction.
- Each of the via conductors 51 is integrally formed with the conductor layer on an upper side of the conductor by any metal such as copper or nickel, and can include an electroless plating film or a vapor-deposited film, and an electrolytic plating film.
- Each of the through-hole conductors 33 is integrally formed with the core substrate conductor layer 31 by any metal such as copper or nickel, and can include an electroless plating film or a vapor-deposited film, and an electrolytic plating film.
- the conductor layers can each include any desired conductor patterns.
- the third conductor layer ( 11 c ) which is the outermost conductor layer of the first build-up layer 1 includes the component mounting pads ( 11 c 2 ) on which an external element such as an external electrical component is mounted.
- the wiring substrate 100 of the present embodiment includes a substrate (for example, the core substrate 3 , or a laminate of the conductor layers and the interlayer insulating layers in the first build-up layer 1 ), an interlayer insulating layer 12 (for example, the third interlayer insulating layer ( 12 c )), a metal film (for example, the metal film ( 11 p ) of FIG. 2D ), and an electrolytic plating film (for example, the electrolytic plating film ( 11 c 1 ) of FIG. 2F ).
- the interlayer insulating layer 12 is formed on a first surface of the substrate (for example, the first surface ( 30 a ) of the core insulating layer 30 ).
- the metal film exemplified by the metal film ( 11 p ) is formed on the interlayer insulating layer 12 .
- the electrolytic plating film exemplified by the electrolytic plating film ( 11 c 1 ) is formed, for example, on the metal film ( 11 p ).
- a surface of the metal film ( 11 p ) facing the electrolytic plating film ( 11 c 1 ) is a rough surface having a shape different from a rough surface of a surface of the interlayer insulating layer 12 facing the metal film ( 11 p ).
- a rough surface having a different shape does not mean a rough surface that is formed by following the unevenness of the surface of the lower layer (the interlayer insulating layer 12 ), but means a rough surface that is formed independently of the surface (rough surface) of the lower layer and, as a result, has a surface profile different from that of the surface of the lower layer.
- a thin metal film ( 11 p ) having a submicron thickness is simply formed on the surface of the interlayer insulating layer 12 by electroless plating or the like, the surface of the metal film ( 11 p ) can have unevenness that inherits the unevenness of the surface of the interlayer insulating layer 12 .
- the metal film ( 11 p ) has, as a surface on the electrolytic plating film ( 11 c 1 ) side, a rough surface different in size of unevenness or in shape of undulation from the surface of the interlayer insulating layer 12 .
- a through part reaching from the surface of the metal film ( 11 p ) facing the electrolytic plating film ( 11 c 1 ) to the interlayer insulating layer 12 may be formed in the metal film ( 11 p ).
- a through part such as a crack, it is thought that, when the DFR is laminated to the surface of the metal film ( 11 p ), air bubbles can easily escape.
- the arithmetic average roughness (Ra) of the surface of the metal film ( 11 p ) facing the electrolytic plating film ( 11 c 1 ) may be larger than the arithmetic average roughness (Ra) of the surface of the interlayer insulating layer 12 facing the metal film ( 11 p ). It is possible that unwanted portions of the metal film ( 11 p ) can be easily removed. Further, it is possible that the wiring substrate 100 can have excellent characteristics for high frequency transmission. Further, in the wiring substrate 100 , a short circuit defect is unlikely to occur, and a high reliability can be obtained.
- the arithmetic average roughness (Ra) of the surface of the metal film ( 11 p ) facing the electrolytic plating film ( 11 c 1 ) may be 0.2 ⁇ m or more and 1.0 ⁇ m or less
- the surface roughness of the surface of the interlayer insulating layer 12 facing the metal film ( 11 p ) may be 0.1 ⁇ m or more and 0.4 ⁇ m or less in arithmetic average roughness (Ra).
- a method for manufacturing a wiring substrate when wiring patterns are formed using a semi-additive method, since a surface of a metal film, which is a power feeding layer for an electrolytic plating film, is roughened, air bubbles are unlikely to be entrained during laminating of a DFR. Therefore, it is also possible that laminating of a DFR can be conducted in an atmospheric pressure atmosphere. Therefore, a wiring substrate can be manufactured with inexpensive equipment. Further, it is possible that, since man-hours can be reduced, the cost of the wiring substrate can be reduced. Since air bubbles are unlikely to be formed between a DFR and a metal film, a short-circuit defect is unlikely to occur even when a fine wiring pattern is formed. Therefore, it is thought that the quality of the wiring substrate can be improved.
- a manufacturing method of a wiring substrate includes: preparing a substrate; forming an interlayer insulating layer on the substrate; forming a metal film on a substantially entire surface of the interlayer insulating layer; laminating a dry film on the metal film; forming an opening in the dry film; forming an electrolytic plating film in the opening using the metal film as a power feeding layer; removing the dry film; and removing the metal film that is exposed due to that the electrolytic plating film is not formed.
- the manufacturing method further includes, before the laminating of the dry film, roughening a surface of the metal film on an opposite side with respect to the interlayer insulating layer by etching.
- a wiring substrate includes: a substrate; an interlayer insulating layer formed on the substrate; a metal film formed on the interlayer insulating layer; and an electrolytic plating film formed on the metal film.
- a surface of the metal film facing the electrolytic plating film is a rough surface having a shape different from a rough surface of a surface of the interlayer insulating layer facing the metal film.
Abstract
Description
- The present application is based upon and claims the benefit of priority to Japanese Patent Application No. 2020-023602, filed Feb. 14, 2020, the entire contents of which are incorporated herein by reference.
- The present invention relates to a method for manufacturing a wiring substrate and relates to a wiring substrate.
- Japanese Patent Laid-Open Publication No. 2006-165094 describes a method for manufacturing a wiring substrate. In the manufacturing method of Japanese Patent Laid-Open Publication No. 2006-165094, an interior circuit is embedded and flattened using an insulating resin sheet, and the insulating resin is surface-roughened after heat curing. Then, after an electroless plating film is formed, a non-circuit forming part is protected using a plating resist, and a wiring pattern is formed by applying electrolytic plating. The entire contents of this publication are incorporated herein by reference.
- According to one aspect of the present invention, a manufacturing method of a wiring substrate includes forming an interlayer insulating layer on a substrate, forming a metal film on a surface of the interlayer insulating layer such that the metal film covers the surface of the interlayer insulating layer, etching a surface of the metal film on the opposite side with respect to the interlayer insulating layer such that the surface of the metal film is roughened on the opposite side with respect to the interlayer insulating layer, forming a dry film on the surface of the metal film roughened by the etching such that the dry film has an opening formed in the dry film, forming an electrolytic plating film in the opening of the dry film using the metal film as a power feeding layer, removing the dry film from the metal film formed on the surface of the interlayer insulating layer, and removing part of the metal film exposed from the electrolytic plating film by the removing of the dry film such that the part of the of the metal film is removed from the surface of the interlayer insulating layer.
- According to another aspect of the present invention, a wiring substrate includes a substrate, an interlayer insulating layer formed on the substrate, a metal film formed on a surface of the interlayer insulating layer, and an electrolytic plating film formed on a surface of the metal film. The surface of the metal film is a roughed surface having a different profile from a roughness of the surface of the interlayer insulating layer.
- A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
-
FIG. 1 is a flowchart illustrating an example of a method for manufacturing a wiring substrate according to an embodiment of the present invention; -
FIG. 2A is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 2B is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 2C is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 2D is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 2E is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 2F is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 2G is a cross-sectional view illustrating a process in the example of the method for manufacturing a wiring substrate according to the embodiment of the present invention; -
FIG. 3A is a cross-sectional view of a state in which an interlayer insulating layer and a metal film are formed on a substrate in an atmospheric pressure atmosphere; -
FIG. 3B is a cross-sectional view of a state in which a dry film is laminated on the interlayer insulating layer in an atmospheric pressure atmosphere; -
FIG. 3C is a cross-sectional view of a state in which a pressure is applied from above the dry film in atmospheric pressure atmosphere after the state ofFIG. 3B ; -
FIG. 3D is a cross-sectional view in atmospheric pressure atmosphere of a state in which, after the application of the pressure illustrated inFIG. 3C , the pressure is removed; -
FIG. 4A is an SEM photograph of a surface of the metal film that has been subjected to a surface roughening treatment; and -
FIG. 4B is an SEM photograph of a surface of the metal film that has not been subjected to a surface roughening treatment. - Embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
- A method for manufacturing a wiring substrate according to an embodiment of the present invention is described with reference to the drawings.
FIG. 1 is a flowchart illustrating an example of main parts of a method for manufacturing a wiring substrate according to an embodiment of the present invention.FIGS. 2A-2G illustrate cross-sectional views of processes of the method. - As illustrated in
FIGS. 1 and 2A-2G , the manufacturing method of the present embodiment includes: preparing a substrate (core substrate) 3 (S1); forming aninterlayer insulating layer 12 on the substrate 3 (S2,FIG. 2A ); forming a metal film (11 p) on a substantially entire surface of the interlayer insulating layer 12 (S5,FIG. 2C ); laminating adry film 21 on the metal film (11 p) (S8,FIG. 2D ); forming openings (21 a) in the dry film 21 (S9,FIG. 2E ); forming an electrolytic plating film (11 c 1) in the openings (21 a) using the metal film (11 p) as a power feeding layer (S10,FIG. 2F ); removing the dry film 21 (S11,FIG. 2G ); and removing the metal film (11 p) that is exposed due to that the electrolytic plating film (11 c 1) is not formed (S12,FIG. 2G ). The manufacturing method of the present embodiment further includes roughening a surface of the metal film (11 p) by etching (S6) before laminating the dry film 21 (S8). - In the example of
FIGS. 2A-2G , threeinterlayer insulating layers 12 are formed on a first surface (30 a) of thecore substrate 3. A metal film (11 p) and an electrolytic plating film (11 c 1) (conductor layer) of the present embodiment can be formed on any one of theinterlayer insulating layers 12. Here, an example is described in which it is applied to an outermost conductor layer (11 c), farthest from thecore substrate 3, where a particularly fine pattern is likely to be required. However, a conductor layer formed by the metal film (11 p) and the electrolytic plating film (11 c 1) is not limited to the outermost conductor layer. Further, a similar conductor layer can also be formed on a surface of thecore substrate 3 on an opposite side with respect to the first surface (30 a). - Along with reduction in size and reduction in thickness of electronic devices, reduction in thickness and increase in density are demanded for a wiring substrate. For example, along with increase in density, widths and spacings of wirings or pads formed in an outermost layer of a wiring substrate may each be set to about 10 μm. For example, a semi-additive method is used for the formation of such a fine pattern.
- In a semi-additive method, for example, a photosensitive dry film is provided on a surface of a metal film formed on an insulating layer, and a resist film (mask film) is formed by forming openings by exposure and development (hereinafter, both a dry film and a resist film (dry film resist) formed using the dry film are referred to as “DFR”). However, when wiring widths and spacings of wiring patterns are, for example, about 10 μm, a short-circuit defect or the like may occur between adjacent wrings or pads.
- One possible cause for a short-circuit defect is the presence of air bubbles at an interface between a metal film and a DFR. When an opening of a DFR is formed at a portion of an air bubble, the opening and the air bubble are communicatingly connected to each other, and, when an electrolytic plating film is formed, a plating solution may also infiltrate into the air bubble to form a plating film. As a result, when spacings between openings are narrow, a short circuit may occur between patterns formed in adjacent openings.
- Entrainment of air bubbles at an interface between a metal film and a DFR can be suppressed by sequentially pressurizing the DFR from a center toward edges thereof when the DFR is laminated on the metal film. However, air bubbles may still be included at the interface. In this regard, by roughening a surface of the metal film, entrainment of air bubbles can be reduced. It is thought that, even when a gas such as air is once sandwiched at an interface between a metal film and a DFR, the gas can easily escape to the outside of the interface through recesses of a rough surface, and thus, air bubbles are unlikely to remain at the interface.
- Since a metal film is very thin, for example, having a thickness of about 0.5 μm, a surface of the metal film follows a surface of an insulating layer as a base, and as a result, unevenness of the surface of the insulating layer may also appear on the surface of the metal film. Therefore, it is thought that, by roughening a surface of an insulating film for forming a metal film, a rough surface having the same roughness can be obtained for a surface of the metal film on which a DFR is laminated.
- However, when a surface of an insulating film for forming a metal film becomes a rough surface, the metal film may penetrate deep into recesses of the rough surface. In this case, in patterning of a conductor layer including the metal film, when unwanted portions of the metal film are removed by etching, it may take a long time. In that case, not only the number of man-hours is increased, but also a portion of the metal film that should remain as a desired wiring pattern may be excessively etched. In addition, it may be preferable for a wiring substrate to have an electrical characteristic such as a low dielectric loss tangent (Df: tan δ) that results in a decrease in loss at a high frequency. However, an increase in the surface roughness of the insulating layer may lead to an increase in the dielectric loss tangent. Therefore, it may not be possible to make a surface of an insulating film for forming a metal film a rough surface having a sufficient roughness for suppressing an air bubble.
- Therefore, in the present embodiment, a surface of an interlayer insulating layer 12 (formation surface for a metal film (11 p)) is not made very rough. However, for the metal film (11 p) formed on the surface of the interlayer insulating
layer 12, a surface of the metal film (11 p) on which aDFR 21 is laminated is roughened. For example, a surface of a metal film (11 p) on which a DFR is formed is roughened to have an arithmetic average roughness (Ra) of about 0.2 μm or more and 1.0 μm or less. - On the other hand, a surface of an interlayer insulating
layer 12 can have a surface roughness of about 0.1 μm or more and 0.4 μm or less, for example, about 0.11 μm in arithmetic average roughness (Ra). Or, a surface of an interlayer insulatinglayer 12 can be roughened so as to have such a surface roughness. When a surface of each of a metal film (11 p) and an interlayer insulatinglayer 12 has the above surface roughness, it is thought that air bubbles are unlikely to occur or remain between aDFR 53 and ametal film 52, and a problem such as an increase in etching time of the metal film (11 p) or an increase in dielectric loss tangent is unlikely to occur. - The metal film (11 p) is very thin (for example, has a thickness of about 0.5 μm). Therefore, for example, by surface-roughening the metal film (11 p) by etching or the like, a portion where the metal film (11 p) is locally removed entirely in its thickness direction can occur. Even when a crack or the like is formed in this way, since the portion where the crack or the like is formed is a part of the surface of the metal film (11 p), a problem such as an increase in the electrical resistance of the metal film (11 p) due to the crack or the like does not occur.
- Using a conventional method for laminating a DFR to an interlayer insulating film as an example, entrainment of air bubbles is further described with reference to the drawings. A case of laminating a DFR in an atmospheric pressure atmosphere (normal pressure: it means an atmosphere that is not particularly pressurized or depressurized, and it does not necessarily have to be 1 atm; the same applies hereinafter) is described.
-
FIGS. 3A-3D illustrate processes in which aninterlayer insulating layer 51 and ametal film 52 are formed on a substrate (not illustrated in the drawings) and aDFR 53 is laminated on a surface thereof.FIGS. 3A-3D illustrate a case where a process of laminating the DFR 53 (a process of laminating a DFR and a process of applying a pressure for causing a tight adhesion) is conducted in an atmospheric pressure (normal pressure) atmosphere. - That is,
FIG. 3A illustrates a state in which the substrate on which theinterlayer insulating layer 51 and themetal film 52 are formed is preheated to about 50° C. in an atmospheric pressure atmosphere. The preheating is a pretreatment for laminating theDFR 53. Therefore, the preheat treatment (FIG. 3A ) is applied in an atmospheric pressure atmosphere. -
FIG. 3B illustrates a state in which theDFR 53 has been supplied to the surface of themetal film 52. In this case, as illustrated inFIG. 3B , air bubbles (55 a) may be formed between themetal film 52 and theDFR 53. - Next, as illustrated in
FIG. 3C , in order to cause theDFR 53 to tightly adhere to themetal film 52, a lamination pressure of 65 (for example, 0.5 MPa) is applied from a surface of theDFR 53 while a temperature (laminate temperature) of the substrate is raised to, for example, about 115° C. The air bubbles (55 a) are diffused and become slightly smaller air bubbles (55 b), and theDFR 53 tightly adheres to themetal film 52. The application of the pressure is illustrated inFIG. 3C as that a uniform pressure is applied to the entire surface all at once. However, in fact, as described above, the pressure is applied while a site of the application is shifted from a center portion toward edge sides of theDFR 53. In this case, as illustrated inFIG. 3C , the air bubbles (55 a) diffuse into base anchors and the DFR. However, the air bubbles (55 a) cannot be completely absorbed and remain as slightly smaller air bubbles (55 b). - Next, as illustrated in
FIG. 3D , the lamination pressure is removed. However, air bubbles (55 c) can remain in theDFR 53 or the like. - Therefore, it is preferable that the
DFR 53 can be laminated to themetal film 52 without causing the air bubbles (55 c) even in an atmospheric pressure atmosphere. As described above, in the present embodiment, since the surface of themetal film 52 is roughened, air bubbles can easily diffuse or move, for example, through the recesses of the roughened surface, and the air bubbles can easily disappear. As a result, it is thought that occurrence of defects during pattern formation in the wiring substrate can be suppressed. - The
metal film 52 corresponds to the metal film (11 p) (seeFIG. 2C ) in the manufacturing method of the present embodiment. The metal film (11 p) (metal film 52) is formed using, for example, an electroless plating method, a vacuum deposition method, a sputtering method, or the like. As the metal film (11 p), for example, a plating film, a vapor-deposited film, or the like, of copper, nickel or the like, is formed to have a thickness of about 0.4-0.8 μm. - As a method for surface-roughening the metal film (11 p), a commercially available etching solution using an organic acid-based microetching agent is exemplified. By such an etching process, the surface of the metal film (11 p) is roughened to have an arithmetic average roughness (Ra) of, for example, about 0.2 μm or more and 1.0 μm or less. As a pretreatment for this etching process, a treatment with a commercially available pretreatment agent may be applied. That is, it is possible that substances that hinder a roughening ability, such as fingerprints, oxides, or the like, can be reliably removed, and more uniform roughening can be achieved.
-
FIG. 4A shows an observation photograph of a surface of a flat portion of the roughened metal film (11 p) taken with a scanning electron microscope (hereinafter referred to as SEM) at 5000×, andFIG. 4B shows an observation photograph of a surface of the unroughened metal film (11 p) taken using the same method. As is clear fromFIG. 4A , the surface of the metal film (11 p) produced using the manufacturing method of the present embodiment is very uneven (for example, having an arithmetic average roughness (Ra) of about 0.2 μm or more and 1.0 μm or less). As a result, even when air bubbles are entrained between the DFR 21 (seeFIG. 2D ) and the metal film (11 p), the air bubbles diffuse, for example, via the recesses of the uneven surface, and theDFR 21 and the metal film (11 p) tightly adhere to each other without air bubbles interposed therebetween. - Due to the above-described surface roughening treatment, a through part such as a crack described above may be formed in a part of the metal film (11 p). In the through part of the metal film (11 p), the
interlayer insulating layer 12 is exposed. As described above, such a through part such as a crack is formed in a small or short range, that is, it is formed only in a small part of the metal film (11 p), and thus, a problem such as an increase in electrical resistance is unlikely to occur. Since air can escape from a crack or the like to the outside, the formation of a crack or the like may be preferable. No crack was observed at bottoms of via holes (51 a). - An example of the method for manufacturing the wiring substrate of the present embodiment is described in detail again with reference to the flowchart of
FIG. 1 andFIGS. 2A-2G . - As illustrated in
FIGS. 1 and 2A , the substrate (core substrate) 3 is prepared (S1), and theinterlayer insulating layers 12 are formed on the first surface (30 a) of the core substrate 3 (S2). In thecore substrate 3, a coresubstrate conductor layer 31 is formed on a first surface (30 a) of a core insulatinglayer 30 formed of an insulating resin containing a reinforcing material formed of a glass fibers or the like. For example, the coresubstrate conductor layer 31 is formed by patterning a metal foil of a copper-clad laminated plate. - A first interlayer insulating layer (12 a) is formed on the first surface (30 a) of the core insulating
layer 30 and on the coresubstrate conductor layer 31. Further, a first conductor layer (11 a) is formed on the first interlayer insulating layer (12 a). In the formation of the first conductor layer (11 a), viaconductors 51 are formed in the first interlayer insulating layer (12 a). The first interlayer insulating layer (12 a) is formed, for example, by laminating a prepreg, which contains a semi-cured epoxy resin and a reinforcing material such as a glass fiber, and a film-like epoxy resin (hereinafter, simply referred to as a “resin film”) on the first surface (30 a) of thecore substrate 3, and thermocompression bonding them. After that, for example, by irradiation with a carbon dioxide laser, the via holes (51 a) for forming the viaconductors 51 are formed in the first interlayer insulating layer (12 a). - A second interlayer insulating layer (12 b), a third interlayer insulating layer (12 c), and a second conductor layer (11 b) are formed using the same method for the first interlayer insulating layer (12 a) or the first conductor layer (11 a). For the formation of the first conductor layer (11 a) and the second conductor layer (11 b), the method for forming the third conductor layer (11 c) using a semi-additive method described below can be applied. That is, after the thermal compression bonding of the resin film and the like, the first and second conductor layers (11 a, 11 b) including desired conductor patterns, and the via
conductors 51, are formed, for example, using a semi-additive method including pattern plating. The third interlayer insulating layer (12 c) (interlayer insulating layer 12) is exposed as an outermost layer on the first surface (30 a) side of thecore substrate 3. - Next, as illustrated in
FIG. 2B , the via holes (51 a) exposing the second conductor layer (11 b) are formed in the outermostinterlayer insulating layer 12 by, for example, laser processing (S3 ofFIG. 1 ). The via holes (51 a) are formed by irradiation with carbon dioxide laser or the like. After that, in order to remove organic residues (smears) adhering to the bottoms of the via holes (51 a), for example, the surface of the outermostinterlayer insulating layer 12 is subjected to a treatment (desmear treatment) with a chemical solution such as a permanganate acid (S4 ofFIG. 1 ). The desmear treatment is applied, for example, by a plasma treatment using a parallel plate plasma cleaning device. As a result, the smears are removed and an uneven surface is formed on the surface of the interlayer insulatinglayer 12. However, as described above, when unevenness with large height differences is formed on the surface of the interlayer insulatinglayer 12, time of a post-process may increase and a dielectric loss tangent may increase. Therefore, the surface of the interlayer insulatinglayer 12 is treated so as to have an arithmetic average roughness (Ra) of, for example, about 0.1 μm or more and 0.4 μm or less as described above. - As illustrated in
FIG. 2C , the metal film (11 p) is formed by electroless plating or the like on the substantially entire surface of the interlayer insulatinglayer 12, including the interiors of the via holes (51 a), as a plating base film which is formed of copper and is used as a power feeding layer for electrolytic plating in the next process (S5 ofFIG. 1 ). It is also possible that the metal film (11 p) is formed by vacuum deposition or sputtering. - After that, a surface roughening treatment (organic acid treatment) of the surface of the metal film (11 p) is applied (S6 of
FIG. 1 ). Due to the surface roughening treatment, as described above, unevenness is formed on the surface of the metal film (11 p) and air bubbles can easily escape. For example, as the surface roughening treatment, etching is applied using an organic acid-based microetching agent. As a result, the surface of the metal film (11 p) is roughened to have a surface roughness of, for example, about 0.2 μm or more and 1.0 μm or less in arithmetic average roughness (Ra). - After that, the surface of the metal film (11 p) is subjected to a resist pretreatment (S7 of
FIG. 1 ). Impurities are removed from the surface of the metal film (11 p) by the resist pretreatment. For example, the surface of the metal film (11 p) is cleaned with a 10% aqueous sulfuric acid solution. Then, as illustrated inFIG. 2D , the dry film (DFR) 21 is laminated on the metal film (11 p) (S8 ofFIG. 1 ). ForDFR 21, for example, a photosensitive film is used. - As illustrated in
FIG. 2E , theDFR 21 is exposed and developed to have desired patterns, and the openings (21 a) are formed (S9 ofFIG. 1 ). - As illustrated in
FIG. 2F , by immersing thecore substrate 3 in an electrolytic plating solution and applying an electric current using the metal film (11 p) as a power feeding layer, the electrolytic plating film (11 c 1) is formed in the openings (21 a) of the DFR 21 (S10 ofFIG. 1 ). - As illustrated in
FIG. 2G , theDFR 21 is removed (S11 ofFIG. 1 ), and the metal film (11 p) exposed by the removal of theDFR 21 is removed (S12 ofFIG. 1 ). The third conductor layer (11 c) including desired conductor patterns is formed. Component mounting pads (11 c 2) are formed in the third conductor layer (11 c). Terminals of an external component such as a semiconductor integrated circuit device (not illustrated in the drawings) can be connected to the component mounting pads (11 c 2). On the first surface (30 a) of thecore substrate 3, a first build-uplayer 1 including the conductor layers and the interlayer insulating layers is formed. Through the above processes, thewiring substrate 100 is completed. - A solder resist layer (not illustrated in the drawings) may be formed on the surface of the
wiring substrate 100 ofFIG. 2G . For example, a resin film (not illustrated in the drawings) containing a photosensitive epoxy resin or a polyimide resin is formed using a method such as laminating a resin film or applying a liquid resin. Openings exposing predetermined regions (the component mounting pads (11 c 2) and the like) of the third conductor layer (11 c) are provided in the resin film by subjecting the resin film to exposure and development using a mask having an appropriate pattern. - On each of the component mounting pads (11 c 2), a surface protection film (not illustrated in the drawings) formed of Au, Ni/Au, Ni/Pd/Au, solder, heat-resistant preflux, or the like may be formed by electroless plating, solder leveling, spray coating, or the like.
- The
wiring substrate 100 illustrated inFIG. 2G is also an example of a wiring substrate of another embodiment of the present invention. Thewiring substrate 100 includes thecore substrate 3 and the first build-uplayer 1. Thecore substrate 3 includes: the core insulatinglayer 30 having the first surface (30 a) and a second surface (not illustrated in the drawings) on an opposite side with respect to the first surface (30 a); and the coresubstrate conductor layer 31 provided on the first surface (30 a). In the example ofFIG. 2G , a build-up layer and the like formed on the second surface side are omitted. However, on the second surface side, a build-up layer having a structure same as or different from that of the first build-uplayer 1 may be formed. The first build-uplayer 1 is provided on the first surface (30 a) of the core insulatinglayer 30, that is, on the first surface (30 a) side with respect to thecore substrate 3. The first build-uplayer 1 includes three interlayer insulating layers 12 (the first interlayer insulating layer (12 a), the second interlayer insulating layer (12 b), and the third interlayer insulating layer (12 c)) and three conductor layers (the first conductor layer (11 a), the second conductor layer (11 b), and the third conductor layer (11 c)) that are alternately laminated. The first build-uplayer 1 is not limited to having three pairs of insulating layers and conductor layers as in the example ofFIG. 2G , but may include any number (equal to or larger than one) of pairs of insulating layers and conductor layers. In the following description, when it is not necessary to distinguish between the first interlayer insulating layer (12 a), the second interlayer insulating layer (12 b), and the third interlayer insulating layer (12 c), all the first-third interlayer insulating layers (12 a, 12 b, 12 c) are also referred to as the interlayer insulating layers 12. - In the description of the
wiring substrate 100, a side farther from the core insulatinglayer 30 in a thickness direction of thewiring substrate 100 is also referred to as an “upper side” or simply “upper,” and a side closer to the core insulatinglayer 30 is also referred to as a “lower side” or simply “lower.” Further, for the conductor layers and the interlayer insulating layers, a surface facing an opposite side with respect to the core insulatinglayer 30 is also referred to as an “upper surface,” and a surface facing the core insulatinglayer 30 side is also referred to as a “lower surface.” - In the
wiring substrate 100 ofFIG. 2G , on the exposed surface of the first surface (30 a) of the core insulatinglayer 30 and on the coresubstrate conductor layer 31, the innermost first insulating layer (12 a) of the threeinterlayer insulating layers 12 is laminated. On the first interlayer insulating layer (12 a), further, the first conductor layer (11 a), the middle-layer second interlayer insulating layer (12 b), the second conductor layer (11 b), the outermost third interlayer insulating layer (12 c) on the first surface (30 a), and the outermost third conductor layer (11 c) on the first surface (30 a) side are laminated in this order. For the formation of any one of these three conductor layers, the series of processes in the manufacturing method of the embodiment, including the roughening of the surface of the metal film (11 p) (seeFIG. 2D ), can be applied. - The core
substrate conductor layer 31 can be formed, for example, by a metal foil, a vapor-deposited film, or a plating film, containing copper, nickel, silver, or the like, alone or a laminate of these. The third conductor layer (11 a) can include the metal film (11 p) (seeFIG. 2D ) and the electrolytic plating film (11 c 1) (seeFIG. 2F ). The metal film (11 p) is formed, for example, by electrolytic plating or sputtering of copper. The electrolytic plating film (11 c 1) is, for example, a plating film formed of copper, nickel, or like. The first and second conductor layers (11, 12) also can each include a metal film and an electrolytic plating film same as the metal film (11 p) and the electrolytic plating film (11 c 1). - The conductor layers (the core
substrate conductor layer 31 and the first-third conductor layers (11 a-11 c)) can each have any thickness. The conductor layers can each have a thickness of, for example, 5 μm or more and 30 μm or less. Further, the conductor layers may have thicknesses different from each other. - The insulating layers (the core insulating
layer 30 and the interlayer insulating layers 12) are each formed of any insulating resin. Examples of the insulating resin include an epoxy resin, a bismaleimide triazine resin (BT resin), a phenol resin, and the like. The insulating layers formed using these insulating resins may each contain inorganic filler such as silica. Further, the insulating layers may each contain a reinforcing material (not illustrated in the drawings) formed of a glass fiber, an aramid fiber, a glass non-woven fabric, an aramid non-woven fabric, or the like so as to have an appropriate rigidity. - The interlayer insulating layers can each have any thickness. For example, the
core insulating layer 30 can have a thickness of about 20 μm or more and 500 μm or less. On the other hand, theinterlayer insulating layers 12 can each have a thickness of about 15 μm or more and 100 μm or less. In thewiring substrate 100 of the example ofFIG. 2G , theinterlayer insulating layers 12 have substantially the same thickness. However, theinterlayer insulating layers 12 can have thicknesses different from each other. - The via
conductors 51 are formed in the interlayer insulating layers 12. Further, through-hole conductors 33 are formed in thecore insulating layer 30. Each of the viaconductors 51 and the through-hole conductors 33 electrically connects conductor layers sandwiching the insulating layer containing the conductor itself. In the example ofFIG. 2G , the viaconductors 51 each have a tapered shape that is reduced in outer diameter (width) toward thecore substrate 3. Further, the through-hole conductors 33 each have an outer diameter (width) that decreases from both the first surface (30 a) side and the second surface side (not illustrated in the drawings) toward a center part of thecore substrate 3 in the thickness direction, and each have a constriction in the center part in the thickness direction. - Each of the via
conductors 51 is integrally formed with the conductor layer on an upper side of the conductor by any metal such as copper or nickel, and can include an electroless plating film or a vapor-deposited film, and an electrolytic plating film. Each of the through-hole conductors 33 is integrally formed with the coresubstrate conductor layer 31 by any metal such as copper or nickel, and can include an electroless plating film or a vapor-deposited film, and an electrolytic plating film. - The conductor layers can each include any desired conductor patterns. In the
wiring substrate 100 ofFIG. 2G , the third conductor layer (11 c) which is the outermost conductor layer of the first build-uplayer 1 includes the component mounting pads (11 c 2) on which an external element such as an external electrical component is mounted. - As illustrated in
FIG. 2G , thewiring substrate 100 of the present embodiment includes a substrate (for example, thecore substrate 3, or a laminate of the conductor layers and the interlayer insulating layers in the first build-up layer 1), an interlayer insulating layer 12 (for example, the third interlayer insulating layer (12 c)), a metal film (for example, the metal film (11 p) ofFIG. 2D ), and an electrolytic plating film (for example, the electrolytic plating film (11 c 1) ofFIG. 2F ). The interlayer insulatinglayer 12 is formed on a first surface of the substrate (for example, the first surface (30 a) of the core insulating layer 30). The metal film exemplified by the metal film (11 p) is formed on theinterlayer insulating layer 12. The electrolytic plating film exemplified by the electrolytic plating film (11 c 1) is formed, for example, on the metal film (11 p). Then, a surface of the metal film (11 p) facing the electrolytic plating film (11 c 1) is a rough surface having a shape different from a rough surface of a surface of the interlayer insulatinglayer 12 facing the metal film (11 p). - Here, “a rough surface having a different shape” does not mean a rough surface that is formed by following the unevenness of the surface of the lower layer (the interlayer insulating layer 12), but means a rough surface that is formed independently of the surface (rough surface) of the lower layer and, as a result, has a surface profile different from that of the surface of the lower layer. For example, when a thin metal film (11 p) having a submicron thickness is simply formed on the surface of the interlayer insulating
layer 12 by electroless plating or the like, the surface of the metal film (11 p) can have unevenness that inherits the unevenness of the surface of the interlayer insulatinglayer 12. However, in thewiring substrate 100 of the present embodiment, for example, as a result of a surface roughening treatment by etching or the like, the metal film (11 p) has, as a surface on the electrolytic plating film (11 c 1) side, a rough surface different in size of unevenness or in shape of undulation from the surface of the interlayer insulatinglayer 12. - Further, a through part reaching from the surface of the metal film (11 p) facing the electrolytic plating film (11 c 1) to the
interlayer insulating layer 12 may be formed in the metal film (11 p). For example, by forming a through part such as a crack, it is thought that, when the DFR is laminated to the surface of the metal film (11 p), air bubbles can easily escape. - Further, the arithmetic average roughness (Ra) of the surface of the metal film (11 p) facing the electrolytic plating film (11 c 1) may be larger than the arithmetic average roughness (Ra) of the surface of the interlayer insulating
layer 12 facing the metal film (11 p). It is possible that unwanted portions of the metal film (11 p) can be easily removed. Further, it is possible that thewiring substrate 100 can have excellent characteristics for high frequency transmission. Further, in thewiring substrate 100, a short circuit defect is unlikely to occur, and a high reliability can be obtained. - Specifically, the arithmetic average roughness (Ra) of the surface of the metal film (11 p) facing the electrolytic plating film (11 c 1) may be 0.2 μm or more and 1.0 μm or less, and the surface roughness of the surface of the interlayer insulating
layer 12 facing the metal film (11 p) may be 0.1 μm or more and 0.4 μm or less in arithmetic average roughness (Ra). - According to a method for manufacturing a wiring substrate according to an embodiment of the present invention, when wiring patterns are formed using a semi-additive method, since a surface of a metal film, which is a power feeding layer for an electrolytic plating film, is roughened, air bubbles are unlikely to be entrained during laminating of a DFR. Therefore, it is also possible that laminating of a DFR can be conducted in an atmospheric pressure atmosphere. Therefore, a wiring substrate can be manufactured with inexpensive equipment. Further, it is possible that, since man-hours can be reduced, the cost of the wiring substrate can be reduced. Since air bubbles are unlikely to be formed between a DFR and a metal film, a short-circuit defect is unlikely to occur even when a fine wiring pattern is formed. Therefore, it is thought that the quality of the wiring substrate can be improved.
- In the manufacturing method of Japanese Patent Laid-Open Publication No. 2006-165094, it is thought that air bubbles (voids) are likely to be entrained between the plating resist and the electroless plating film. When air bubbles are formed under a resin film, poor pattern formation such as a short circuit between adjacent pads is likely to occur.
- A manufacturing method of a wiring substrate according to an embodiment of the present invention includes: preparing a substrate; forming an interlayer insulating layer on the substrate; forming a metal film on a substantially entire surface of the interlayer insulating layer; laminating a dry film on the metal film; forming an opening in the dry film; forming an electrolytic plating film in the opening using the metal film as a power feeding layer; removing the dry film; and removing the metal film that is exposed due to that the electrolytic plating film is not formed. The manufacturing method further includes, before the laminating of the dry film, roughening a surface of the metal film on an opposite side with respect to the interlayer insulating layer by etching.
- A wiring substrate according to an embodiment of the present invention includes: a substrate; an interlayer insulating layer formed on the substrate; a metal film formed on the interlayer insulating layer; and an electrolytic plating film formed on the metal film. A surface of the metal film facing the electrolytic plating film is a rough surface having a shape different from a rough surface of a surface of the interlayer insulating layer facing the metal film.
- According to an embodiment of the present invention, it is thought that air bubbles entrained when the dry film is laminated on the metal film can easily escape. Further, since the dry film and the metal film are likely to tightly adhere to each other, it is thought that poor pattern formation is suppressed.
- Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2020023602A JP2021129048A (en) | 2020-02-14 | 2020-02-14 | Wiring board production method and wiring board |
JP2020-023602 | 2020-02-14 |
Publications (1)
Publication Number | Publication Date |
---|---|
US20210257224A1 true US20210257224A1 (en) | 2021-08-19 |
Family
ID=77271983
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/159,619 Pending US20210257224A1 (en) | 2020-02-14 | 2021-01-27 | Method for manufacturing wiring substrate, and wiring substrate |
Country Status (2)
Country | Link |
---|---|
US (1) | US20210257224A1 (en) |
JP (1) | JP2021129048A (en) |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090238956A1 (en) * | 2008-03-19 | 2009-09-24 | Shinko Electric Industries Co., Ltd. | Manufacturing method of a wiring board containing a seed layer having a roughened surface |
US20160020163A1 (en) * | 2014-07-16 | 2016-01-21 | Shinko Electric Industries Co., Ltd. | Wiring Substrate and Semiconductor Device |
US20200248329A1 (en) * | 2019-02-05 | 2020-08-06 | Texas Instruments Incorporated | NEUTRAL pH COPPER PLATING SOLUTION FOR UNDERCUT REDUCTION |
-
2020
- 2020-02-14 JP JP2020023602A patent/JP2021129048A/en active Pending
-
2021
- 2021-01-27 US US17/159,619 patent/US20210257224A1/en active Pending
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090238956A1 (en) * | 2008-03-19 | 2009-09-24 | Shinko Electric Industries Co., Ltd. | Manufacturing method of a wiring board containing a seed layer having a roughened surface |
US20160020163A1 (en) * | 2014-07-16 | 2016-01-21 | Shinko Electric Industries Co., Ltd. | Wiring Substrate and Semiconductor Device |
US20200248329A1 (en) * | 2019-02-05 | 2020-08-06 | Texas Instruments Incorporated | NEUTRAL pH COPPER PLATING SOLUTION FOR UNDERCUT REDUCTION |
Also Published As
Publication number | Publication date |
---|---|
JP2021129048A (en) | 2021-09-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4776247B2 (en) | Wiring board and manufacturing method thereof | |
US8222539B2 (en) | Wiring board and method for manufacturing the same | |
US9756735B2 (en) | Method for manufacturing printed wiring board | |
US11277925B2 (en) | Wiring board and method for manufacturing the same | |
US6426011B1 (en) | Method of making a printed circuit board | |
CN1929721A (en) | Method for forming wiring on insulating resin layer | |
JP7044997B2 (en) | Manufacturing method of package substrate for mounting semiconductor devices and manufacturing method of semiconductor device mounting board | |
JP4212006B2 (en) | Manufacturing method of multilayer printed wiring board | |
JP2009099619A (en) | Core substrate and its manufacturing method | |
JP2009295850A (en) | Method of manufacturing multi-layer circuit board, multi-layer circuit board obtained by the same, semiconductor chip-mounted substrate, and semiconductor package using this substrate | |
US20130033671A1 (en) | Liquid crystal polymer (lcp) surface layer adhesion enhancement | |
JP5027193B2 (en) | Wiring board and manufacturing method thereof | |
US10779408B2 (en) | Printed wiring board | |
TWI538595B (en) | Method and device of manufacturing printed circuit board | |
KR100728755B1 (en) | Printed circuit board using bump and manufacturing method thereof | |
US20210257224A1 (en) | Method for manufacturing wiring substrate, and wiring substrate | |
JP2005251895A (en) | Multilayer wiring board and its manufacturing method | |
CN116234175A (en) | Method for producing a component carrier and component carrier | |
KR20210100589A (en) | Method for manufacturing a package substrate for mounting semiconductor devices | |
CN113196892A (en) | Method for manufacturing package substrate for mounting semiconductor element | |
WO2016104519A1 (en) | Method for producing printed wiring board | |
WO2022264378A1 (en) | Method for manufacturing wiring board, and laminated board | |
US20220248530A1 (en) | Wiring substrate | |
WO2003032701A1 (en) | Method for manufacturing multilayer wiring board, and multilayer wiring board manufactured by the same | |
JPH10326971A (en) | Printed wiring board |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: IBIDEN CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KURANOBU, KAZUHIKO;DAIZO, TOMOYA;SIGNING DATES FROM 20210120 TO 20210122;REEL/FRAME:055050/0206 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |