US20200381023A1 - Memory core power-up with reduced peak current - Google Patents
Memory core power-up with reduced peak current Download PDFInfo
- Publication number
- US20200381023A1 US20200381023A1 US16/430,137 US201916430137A US2020381023A1 US 20200381023 A1 US20200381023 A1 US 20200381023A1 US 201916430137 A US201916430137 A US 201916430137A US 2020381023 A1 US2020381023 A1 US 2020381023A1
- Authority
- US
- United States
- Prior art keywords
- power supply
- core
- supply rail
- transistor
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000015654 memory Effects 0.000 title claims abstract description 94
- 238000000034 method Methods 0.000 claims description 15
- 230000004044 response Effects 0.000 claims description 11
- 229910044991 metal oxide Inorganic materials 0.000 claims description 3
- 150000004706 metal oxides Chemical class 0.000 claims description 3
- 239000004065 semiconductor Substances 0.000 claims description 2
- 230000000630 rising effect Effects 0.000 claims 1
- 230000008569 process Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 2
- 238000003491 array Methods 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005204 segregation Methods 0.000 description 1
- 238000012163 sequencing technique Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
- G11C5/148—Details of power up or power down circuits, standby circuits or recovery circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/28—Modifications for introducing a time delay before switching
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/30—Modifications for providing a predetermined threshold before switching
Definitions
- This application relates to memories, and more particularly to a memory with reduced peak current during power-up.
- Each bitcell in a static random access memory (SRAM) are active latches a bit through a pair of cross-coupled inverters.
- SRAM static random access memory
- DRAM dynamic random access memory
- an SRAM bitcell is powered and can thus drive out a bit result during a read operation.
- SRAM is thus significantly faster than DRAM due to the active nature of the bitcells.
- the powering-up of the bitcells in an SRAM requires an appreciable amount of charge. The amount of charge required at power-up scales with the number of bitcells for a particular memory. The charge is supplied by a core power supply rail carrying a core power supply voltage for the bitcells.
- the core power supply Prior to power-up, the core power supply is isolated from the bitcells through one or more power switch transistors. It is conventional to switch on all of the power switch transistors at power-up.
- the pair of cross-coupled inverters in each bitcell must resolve to a stable, latched state. In that latched state, the output node of one cross-coupled inverter is driven high to the core power supply voltage whereas the remaining cross-coupled inverter's output node remains discharged. The charging of all the output nodes results in a significant peak input current to the memory core during power-up that can damage the memory.
- a memory includes: an external power supply rail; a first core power supply rail configured to provide power to a first plurality of bitcells; a first power switch transistor coupled between the first core power supply rail and the eternal power supply rail; a second core power supply rail configured to provide power to a second plurality of bitcells; a second power switch transistor coupled between the second core power supply rail and the external power supply rail; and a control transistor having a gate connected to the first core power supply rail, wherein the second power switch transistor is configured to switch on in response to a switch on of the control transistor.
- a method of powering up a memory includes the acts of: switching on a first power switch transistor to connect a first core power supply rail for a first core of bitcells to an external power supply rail to charge the first core power supply rail from ground to a core power supply voltage, wherein the core power supply voltage is greater than a threshold voltage for a control transistor; switching on the control transistor responsive to the first core power supply rail charging above the threshold voltage; and responsive to the switching on of the control transistor, switching on a second power switch transistor to connect a second core power supply rail for a second core bitcells to the external power supply rail to charge the second core power supply rail from ground to the core power supply voltage.
- a memory includes: a plurality of bitcells arranged into a plurality of cores, wherein the cores are arranged according to a power-up order; a plurality of power supply rails corresponding to the plurality of cores, each power supply rail being configured to power the corresponding core; and a plurality of control transistors corresponding to the plurality of cores, wherein each control transistor is configured to control a power up of the control transistor's core, and wherein a gate for the control transistor in each successive core in the power-up order is connected to the power supply rail for a preceding core in the power-up order.
- FIG. 1 is a circuit diagram of a memory core for a memory bank in which the bitcells are powered by a core power supply rail that is independent of other core power supply rails in accordance with an aspect of the disclosure.
- FIG. 2 illustrates a zeroth memory core and a first memory core each having an independent core power supply rail configured for successive power-up in accordance with an aspect of the disclosure.
- FIG. 3 illustrates a memory in which each memory bank includes a plurality of cores configured for successive power-up in accordance with an aspect of the disclosure.
- FIG. 4 is a flowchart for a method of successively powering up cores for a memory in accordance with an aspect of the disclosure.
- FIG. 5 illustrates some example systems incorporating a memory configured for successive power-up of memory cores in accordance with an aspect of the disclosure.
- the power supply to the bitcells is segregated by its input/output (IO).
- IO input/output
- bitcells it is traditional for bitcells to be arranged by rows and columns. Each row is addressed by a corresponding word line whereas each column is addressed by a corresponding pair of bit lines.
- a sense amplifier senses a voltage difference that develops across the bit line pair for an addressed column.
- the sense amplifier typically has a wider pitch than the bit line pitch so it is conventional for several columns to be multiplexed through a column multiplexer to a single sense amplifier.
- a read output data latch (the IO) latches a bit decision from the sense amplifier for the selected column. The power supply segregation thus applies to all the bitcells in the columns that are multiplexed to a read output data latch.
- the rows and columns for a memory are typically arranged into sub-arrays designated as memory banks.
- Each memory bank has its own set of read output data latches, arranged from a zeroth read output data latch to a final read output data latch.
- the number of read output data latches for a memory bank depends upon the word size for the memory bank. For example, if the word size is sixty-four bits wide, the memory bank would include sixty-four read output data latches.
- the number of independent core power supply rails for a memory bank corresponds on a one-to-one basis with the number of read output data latches. In the previous example of sixty-four read output data latches, the memory bank would have sixty-four different core power supply rails. These rails are powered up sequentially. Each core power supply rail supplies the core power supply to the bitcells in the columns that are multiplexed onto the corresponding read output data latch.
- FIG. 1 An example memory core 100 for an ith read output data latch 130 is shown in FIG. 1 .
- the ⁇ ith> designation for read output data latch 130 refers to its bit position within the word formed by the collection of read output data latches for a corresponding memory. For example, the number of bits in the word may range from a zeroth bit to an (M-1)th bit, where M is the positive integer for the word width.
- the term “core” refers to the bitcells addressed by the columns that are multiplexed onto a single read output data latch. In core 100 , the column multiplexing is an N:1 multiplexing through a column multiplexer 125 .
- N columns in core 100 There is thus N columns in core 100 ranging from a zeroth column (Column 0) to an (N-1)th column (Column N).
- the number of bitcells within a single column depends upon the number of rows for the memory bank. For example, if the memory bank that includes core 100 has thirty-two rows corresponding to thirty-two word lines, a single column would have thirty-two bitcells. In column 0 there is thus a first bitcell 105 corresponding to the first row. Each remaining row would also have a corresponding bitcell. For illustration clarity, only bitcell 105 and also a final bitcell 110 for the final row are shown in column 0.
- the (N-1)th column includes a plurality of bitcells ranging from a first bitcell 115 for the first row to a final bitcell 120 for the final row.
- the total number of bitcells for a core such as core 100 thus depends not only upon the number of rows for the core's memory bank but also upon the column multiplexing. In embodiments without column multiplexing, the number of bitcells per core would equal the number of rows. If the column multiplexing is 2:1, the number of bitcells per core would be twice the number of rows. Similarly, if the column multiplexing is 4:1, the number of bitcells per core would be four times the number of rows.
- the number of bitcells per core is a product of the number of rows for the memory bank and the order of the column multiplexing.
- Each bitcell in core 100 is supplied by the same core power supply rail VDD Core ⁇ i>.
- the ⁇ ith> designation for the core power supply rail corresponds to the ⁇ ith> designation for read output data latch 130 .
- a memory that successively powers up the various cores in each memory bank. For example, suppose a memory has a pair of memory banks. The cores in a first one of the memory banks are successively powered up. Once the succession reaches a final one of the cores in the first memory bank, the succession proceeds for the cores in the remaining second memory bank. If a memory has additional memory banks, the succession for the cores would extend across these additional memory banks. The power-up succession would then proceed across the cores in one memory bank to another until all the cores in all the memory banks are powered up.
- the succession across the cores is not based upon any rigid fixed delays but instead exploits the ramping up of the core power supply from ground to its final charged state.
- Each core power supply rail couples through a corresponding power switch transistor to an external power supply rail.
- the core power supply rail is charged to a core power supply voltage supplied by the external power supply rail.
- the core power supply voltage will thus charge from ground to its fully-charged state when the power switch transistor is switched on.
- the memory architecture disclosed herein advantageously exploits the charging of the core power supply voltage from ground to its fully-charged state by using this charging of the core power supply voltage to control when a successive core begins charging.
- the term “external power supply rail” refers to any suitable power supply rail that is isolated from the core power supply rail through a corresponding power switch transistor.
- an integrated circuit including a memory as disclosed herein will have various power supply rails for distributing power supply voltages to the assorted components within the integrated circuit.
- the external power supply rail may be a global power supply rail that provides the core power supply voltage to other components besides the memory.
- the external power supply rail may be dedicated to the distribution of the core power supply voltage to the memory.
- the cores within a memory bank are arranged from a first core to a final core.
- the core power supply from a preceding core controls whether the power switch transistor conducts to power the core.
- the power switch transistor for a core may be an n-type metal-oxide semiconductor (NMOS) transistor.
- NMOS metal-oxide semiconductor
- the core power supply voltage from the preceding core will begin to switch on the power switch transistor for the current core once the core power supply voltage from the preceding core reaches the threshold voltage for the power switch transistor.
- NMOS n-type metal-oxide semiconductor
- PMOS p-type metal-oxide switch
- a “current core” refers to the core currently being powered on in the succession. As the succession proceeds a current core becomes the preceding core to another current core. However, the very first core in the first memory bank that is being powered on has no preceding core before it. A control signal controls whether the core power supply for this first core powers on. For each remaining core in the power-on succession, it is the core power supply for the preceding core that controls whether the core's power supply voltage begins powering up. For example, for a second core in the power-up succession, it is the first core's power supply voltage that controls the charging of the second core's power supply voltage. For a third core in the power-up succession, it is the second core's power supply voltage that controls the charging of the third core's power supply voltage, and so on throughout the power-on succession.
- the core power supply voltage from the preceding core drives the gate of an NMOS control transistor in the current core.
- the control transistor in the current core switches on to ground the gate of the PMOS power switch transistor for the current core.
- This grounding of the gate for the power switch transistor switches on the power switch transistor so that the current core's power supply voltage begins charging.
- this current core becomes the preceding core for a new current core in the power-on succession.
- the power-on succession may be deemed to correspond to an integer succession: a first core, a second core, a third core, a fourth core, and so on.
- the charging of the core power supply voltage for an ith core to the threshold voltage thus determines when the core power supply voltage for the (i+1)th core begins charging, where i is a positive integer within the integer succession.
- FIG. 2 A memory bank 200 including a plurality of cores that are powered-on according to an embodiment of the power-on succession disclosed herein is shown in FIG. 2 .
- Each core includes a plurality of bitcells (not illustrated) as discussed with regard to core 100 of FIG. 1 .
- core ⁇ 0> includes the bitcells in the columns addressed by a zeroth read output data latch. These bitcells are powered by a core ⁇ 0> power supply rail 220 .
- the zeroth read output data latch and other addressing components are represented by a global input/output (GIO) circuit 215 for core ⁇ 0>.
- GIO circuit 215 receives a zeroth bit Din ⁇ 0 of an input word to be written to memory bank 200 . Depending upon the addressing, this zeroth bit is then written to one of the bitcells in core ⁇ 0>.
- GIO circuit 215 outputs a zeroth bit Dout ⁇ 0> of the output word being read from memory bank 200 .
- core ⁇ 1> includes all the bitcells corresponding to a first read output data latch as represented by a GIO circuit 210 .
- GIO circuit 210 receives the first bit of the input word and outputs the first bit of the output word.
- a controller 230 asserts a control signal that drives a gate of an NMOS control transistor M 1 for core ⁇ 0>.
- a drain of control transistor M 1 connects to a source of an NMOS transistor M 2 having a drain connected to a drain of a PMOS transistor P 1 .
- a source of transistor P 1 connects a drain of another PMOS transistor P 2 having a source connected to an external power supply rail 235 supplying an external power supply voltage vddehx.
- Transistors P 1 and P 2 may be replaced by a single PMOS transistor in alternative embodiments.
- An active low sleep signal (Slp_core_n) drives the gates of transistors M 2 , P 1 , and P 2 .
- the source of control transistor M 1 connects to ground so that the source of transistor M 2 is grounded when the control signal is asserted.
- Transistors P 2 , P 1 , and M 1 thus act as an inverter to invert the sleep signal while the control signal is asserted.
- the sleep signal is asserted high to the external power supply voltage vddhx.
- the inverter formed by transistors M 1 , P 2 , and P 1 thus invert this high value for the sleep signal so that the drains of transistors P 1 and M 2 are grounded.
- These drain nodes are tied to a gate of a PMOS power switch transistor P 3 having its source connected to external power supply rail 235 and a drain connected to a core ⁇ 0> power supply rail 220 .
- core ⁇ 0> power supply rail 220 Prior to power-up, the voltage of core ⁇ 0> power supply rail 220 is at ground. But in response to the switching on of power switch transistor P 3 , core ⁇ 0> power supply rail 220 charges up to the core power supply voltage vddehx carried on external power supply rail 235 .
- core ⁇ 0> power supply rail 220 is connected to a gate of an NMOS control transistor M 3 for core ⁇ 1>.
- first control transistor M 3 , an NMOS transistor M 4 , a PMOS transistor P 4 , a PMOS transistor P 5 , and a PMOS first power switch transistor P 6 are all arranged analogously as discussed for their counterpart transistors M 1 , M 2 , P 1 , P 2 , and P 3 in core ⁇ 0>.
- transistors P 5 , P 4 , and transistor M 4 function as an inverter when control transistor M 3 switches on in response to core ⁇ 0> power supply rail 220 being charged above the threshold voltage for control transistor M 3 .
- transistors P 5 and P 4 may be replaced by a single PMOS transistor in alternative embodiments.
- the active low sleep signal Slp_core_n drives the gates of transistors M 4 , P 4 , and P 5 .
- transistors M 4 , P 4 , and P 5 function as an inverter to invert the charged state of the sleep signal during normal operation so as to ground the gate of power switch transistor P 6 .
- Power switch transistor P 6 will thus start conducting when the core ⁇ 0> power supply rail 220 is charged above the threshold voltage for control transistor M 3 .
- the source of power switch transistor P 6 is tied to external power supply rail 235 whereas its drain is connected to a core ⁇ 1> power supply rail 225 .
- Core ⁇ 1> power supply rail 225 supplies the core power supply voltage to all the bitcells in core ⁇ 1>.
- Core ⁇ 1> power supply rail 225 will then charge from ground to the core power supply voltage vddehx. As it does so, it will pass the threshold voltage for a control transistor in a core ⁇ 2> (not illustrated) such that the power supply rail for this second core will begin to charge towards the power supply voltage vddehx. In turn, the powering up of the second core triggers the powering up of a third core and so on.
- each bank has sixty-four cores, ranging from a core ⁇ 0> to a core ⁇ 63>.
- Core ⁇ 0> in bank 0 is analogous to core ⁇ 0> in memory bank 200 in that it is this core that will respond to the assertion of the control signal.
- the core power supply voltage As the core power supply voltage then rises for core ⁇ 0> above the threshold voltage, it triggers the power up of the core power supply voltage for core ⁇ 1> in bank 0.
- the successive power-up of the cores continues until the final core ⁇ 63> in bank 0 begins to power up.
- the power supply rail in this sixty-third core is tied to a control transistor (not illustrated) in core ⁇ 0> in bank 1.
- the successive power-up of the cores in bank 0 will thus trigger a successive power-up of the cores in bank 1 until a final core ⁇ 63> is bank 1 is fully charged.
- the order is arbitrary and can be varied in alternative embodiments.
- the order need not be from core to core but instead may be from one group of cores to another.
- the power supply rail for successive groups of two cores may be tied together such that a pair of cores is powered up in common. Once the core power supply voltage for a first pair of cores reaches the threshold voltage for a second pair of cores, the power-up of the second pair of cores is triggered, and so on.
- the method includes an act 400 of switching on a first power switch transistor to connect a first power supply rail for a first memory core to an external power supply rail to charge the first power supply rail from ground to a core power supply voltage, wherein the core power supply voltage is greater than a threshold voltage for a first control transistor.
- the switching on of power switch transistor P 3 in core ⁇ 0> of memory bank 200 is an example of act 400 .
- the method includes an act 405 of switching on the first control transistor responsive to the first power supply rail charging above the threshold voltage.
- the switching on of control transistor M 3 in core ⁇ 1> of memory bank 200 is an example of act 405 .
- the method includes an act 410 that is responsive to the switching on of the first control transistor and includes switching on a second power switch transistor to connect a second power supply rail for a second memory core to the external power supply rail to charge the second power supply rail from ground to the core power supply voltage.
- the charging of core ⁇ 1> power supply rail 225 in memory bank 200 is an example of act 410 .
- a memory with a successive power-up of cores as disclosed herein may be incorporated into a wide variety of electronic systems.
- a cell phone 500 , a laptop 505 , and a tablet PC 510 may all include a memory having a successive power-up of cores in accordance with the disclosure.
- Other exemplary electronic systems such as a music player, a video player, a communication device, and a personal computer may also be configured with memories constructed in accordance with the disclosure.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
Abstract
Description
- This application relates to memories, and more particularly to a memory with reduced peak current during power-up.
- Each bitcell in a static random access memory (SRAM) are active latches a bit through a pair of cross-coupled inverters. As compared to the passive cells in a dynamic random access memory (DRAM), an SRAM bitcell is powered and can thus drive out a bit result during a read operation. SRAM is thus significantly faster than DRAM due to the active nature of the bitcells. However, the powering-up of the bitcells in an SRAM requires an appreciable amount of charge. The amount of charge required at power-up scales with the number of bitcells for a particular memory. The charge is supplied by a core power supply rail carrying a core power supply voltage for the bitcells.
- Prior to power-up, the core power supply is isolated from the bitcells through one or more power switch transistors. It is conventional to switch on all of the power switch transistors at power-up. During power-up, the pair of cross-coupled inverters in each bitcell must resolve to a stable, latched state. In that latched state, the output node of one cross-coupled inverter is driven high to the core power supply voltage whereas the remaining cross-coupled inverter's output node remains discharged. The charging of all the output nodes results in a significant peak input current to the memory core during power-up that can damage the memory.
- To reduce the peak input current, it is thus conventional to sequence the power-up by memory banks. After a first memory bank is powered up, a second one memory bank is then powered up, and so forth until all the memory banks are powered. The sequencing of the different memory banks is controlled by delay logic having a fixed resistor-capacitor (RC) delay. But this fixed delay is problematic in that the amount of time and peak current for powering-up of a given memory bank depends upon the process, voltage, and temperature (PVT) corner. Since all process corners must be satisfied, the resulting power up time is lengthy. In addition, the delay must be changed as the memory bank size is changed, which makes porting of a design from one process node to another problematic.
- Accordingly, there is a need in the art for memories with reduced peak input currents and reduced latency during power-up.
- A memory is disclosed that includes: an external power supply rail; a first core power supply rail configured to provide power to a first plurality of bitcells; a first power switch transistor coupled between the first core power supply rail and the eternal power supply rail; a second core power supply rail configured to provide power to a second plurality of bitcells; a second power switch transistor coupled between the second core power supply rail and the external power supply rail; and a control transistor having a gate connected to the first core power supply rail, wherein the second power switch transistor is configured to switch on in response to a switch on of the control transistor.
- In addition, a method of powering up a memory is disclosed that includes the acts of: switching on a first power switch transistor to connect a first core power supply rail for a first core of bitcells to an external power supply rail to charge the first core power supply rail from ground to a core power supply voltage, wherein the core power supply voltage is greater than a threshold voltage for a control transistor; switching on the control transistor responsive to the first core power supply rail charging above the threshold voltage; and responsive to the switching on of the control transistor, switching on a second power switch transistor to connect a second core power supply rail for a second core bitcells to the external power supply rail to charge the second core power supply rail from ground to the core power supply voltage.
- Finally, a memory is disclosed that includes: a plurality of bitcells arranged into a plurality of cores, wherein the cores are arranged according to a power-up order; a plurality of power supply rails corresponding to the plurality of cores, each power supply rail being configured to power the corresponding core; and a plurality of control transistors corresponding to the plurality of cores, wherein each control transistor is configured to control a power up of the control transistor's core, and wherein a gate for the control transistor in each successive core in the power-up order is connected to the power supply rail for a preceding core in the power-up order.
- These and additional advantages may be better appreciated through the following detailed description.
-
FIG. 1 is a circuit diagram of a memory core for a memory bank in which the bitcells are powered by a core power supply rail that is independent of other core power supply rails in accordance with an aspect of the disclosure. -
FIG. 2 illustrates a zeroth memory core and a first memory core each having an independent core power supply rail configured for successive power-up in accordance with an aspect of the disclosure. -
FIG. 3 illustrates a memory in which each memory bank includes a plurality of cores configured for successive power-up in accordance with an aspect of the disclosure. -
FIG. 4 is a flowchart for a method of successively powering up cores for a memory in accordance with an aspect of the disclosure. -
FIG. 5 illustrates some example systems incorporating a memory configured for successive power-up of memory cores in accordance with an aspect of the disclosure. - Embodiments of the present disclosure and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
- To provide a reduced peak input current during memory power-up without requiring excessive delay, the power supply to the bitcells is segregated by its input/output (IO). With regard to the IO, it is traditional for bitcells to be arranged by rows and columns. Each row is addressed by a corresponding word line whereas each column is addressed by a corresponding pair of bit lines. During a read operation, a sense amplifier senses a voltage difference that develops across the bit line pair for an addressed column. The sense amplifier typically has a wider pitch than the bit line pitch so it is conventional for several columns to be multiplexed through a column multiplexer to a single sense amplifier. A read output data latch (the IO) latches a bit decision from the sense amplifier for the selected column. The power supply segregation thus applies to all the bitcells in the columns that are multiplexed to a read output data latch.
- The rows and columns for a memory are typically arranged into sub-arrays designated as memory banks. Each memory bank has its own set of read output data latches, arranged from a zeroth read output data latch to a final read output data latch. The number of read output data latches for a memory bank depends upon the word size for the memory bank. For example, if the word size is sixty-four bits wide, the memory bank would include sixty-four read output data latches. The number of independent core power supply rails for a memory bank corresponds on a one-to-one basis with the number of read output data latches. In the previous example of sixty-four read output data latches, the memory bank would have sixty-four different core power supply rails. These rails are powered up sequentially. Each core power supply rail supplies the core power supply to the bitcells in the columns that are multiplexed onto the corresponding read output data latch.
- An
example memory core 100 for an ith readoutput data latch 130 is shown inFIG. 1 . The <ith> designation for readoutput data latch 130 refers to its bit position within the word formed by the collection of read output data latches for a corresponding memory. For example, the number of bits in the word may range from a zeroth bit to an (M-1)th bit, where M is the positive integer for the word width. As used herein, the term “core” refers to the bitcells addressed by the columns that are multiplexed onto a single read output data latch. Incore 100, the column multiplexing is an N:1 multiplexing through acolumn multiplexer 125. There is thus N columns incore 100 ranging from a zeroth column (Column 0) to an (N-1)th column (Column N). The number of bitcells within a single column depends upon the number of rows for the memory bank. For example, if the memory bank that includescore 100 has thirty-two rows corresponding to thirty-two word lines, a single column would have thirty-two bitcells. Incolumn 0 there is thus afirst bitcell 105 corresponding to the first row. Each remaining row would also have a corresponding bitcell. For illustration clarity, only bitcell 105 and also afinal bitcell 110 for the final row are shown incolumn 0. Similarly, the (N-1)th column includes a plurality of bitcells ranging from afirst bitcell 115 for the first row to a final bitcell 120 for the final row. The total number of bitcells for a core such ascore 100 thus depends not only upon the number of rows for the core's memory bank but also upon the column multiplexing. In embodiments without column multiplexing, the number of bitcells per core would equal the number of rows. If the column multiplexing is 2:1, the number of bitcells per core would be twice the number of rows. Similarly, if the column multiplexing is 4:1, the number of bitcells per core would be four times the number of rows. In general, the number of bitcells per core is a product of the number of rows for the memory bank and the order of the column multiplexing. Each bitcell incore 100 is supplied by the same core power supply rail VDD Core <i>. The <ith> designation for the core power supply rail corresponds to the <ith> designation for read output data latch 130. - Given the concept of a memory core power supply rail defined as described above, a memory is disclosed herein that successively powers up the various cores in each memory bank. For example, suppose a memory has a pair of memory banks. The cores in a first one of the memory banks are successively powered up. Once the succession reaches a final one of the cores in the first memory bank, the succession proceeds for the cores in the remaining second memory bank. If a memory has additional memory banks, the succession for the cores would extend across these additional memory banks. The power-up succession would then proceed across the cores in one memory bank to another until all the cores in all the memory banks are powered up.
- The succession across the cores is not based upon any rigid fixed delays but instead exploits the ramping up of the core power supply from ground to its final charged state. Each core power supply rail couples through a corresponding power switch transistor to an external power supply rail. When the power switch transistor is switched on for a core, the core power supply rail is charged to a core power supply voltage supplied by the external power supply rail. The core power supply voltage will thus charge from ground to its fully-charged state when the power switch transistor is switched on. The memory architecture disclosed herein advantageously exploits the charging of the core power supply voltage from ground to its fully-charged state by using this charging of the core power supply voltage to control when a successive core begins charging. As used herein, the term “external power supply rail” refers to any suitable power supply rail that is isolated from the core power supply rail through a corresponding power switch transistor. In general, an integrated circuit including a memory as disclosed herein will have various power supply rails for distributing power supply voltages to the assorted components within the integrated circuit. The external power supply rail may be a global power supply rail that provides the core power supply voltage to other components besides the memory. Alternatively, the external power supply rail may be dedicated to the distribution of the core power supply voltage to the memory.
- The cores within a memory bank are arranged from a first core to a final core. For a core within this succession, the core power supply from a preceding core controls whether the power switch transistor conducts to power the core. In one embodiment, the power switch transistor for a core may be an n-type metal-oxide semiconductor (NMOS) transistor. In such an embodiment, the core power supply voltage from the preceding core will begin to switch on the power switch transistor for the current core once the core power supply voltage from the preceding core reaches the threshold voltage for the power switch transistor. Although such an NMOS embodiment will advantageously power-up the cores, note that a p-type metal-oxide switch (PMOS) power switch transistor will pass a higher power supply voltage as compared to an NMOS power switch transistor. The following discussion will thus assume without loss of generality that the power switch transistor for each core will be an PMOS power switch transistor.
- With regard to the power-on succession of cores within a memory bank, a “current core” refers to the core currently being powered on in the succession. As the succession proceeds a current core becomes the preceding core to another current core. However, the very first core in the first memory bank that is being powered on has no preceding core before it. A control signal controls whether the core power supply for this first core powers on. For each remaining core in the power-on succession, it is the core power supply for the preceding core that controls whether the core's power supply voltage begins powering up. For example, for a second core in the power-up succession, it is the first core's power supply voltage that controls the charging of the second core's power supply voltage. For a third core in the power-up succession, it is the second core's power supply voltage that controls the charging of the third core's power supply voltage, and so on throughout the power-on succession.
- Since the power switch transistor for each core is a PMOS power switch transistor, the core power supply voltage from the preceding core drives the gate of an NMOS control transistor in the current core. As the core power supply voltage from the preceding core rises above the threshold voltage of the control transistor in the current core, the control transistor in the current core switches on to ground the gate of the PMOS power switch transistor for the current core. This grounding of the gate for the power switch transistor switches on the power switch transistor so that the current core's power supply voltage begins charging. In turn, this current core becomes the preceding core for a new current core in the power-on succession. The power-on succession may be deemed to correspond to an integer succession: a first core, a second core, a third core, a fourth core, and so on. The charging of the core power supply voltage for an ith core to the threshold voltage thus determines when the core power supply voltage for the (i+1)th core begins charging, where i is a positive integer within the integer succession.
- A
memory bank 200 including a plurality of cores that are powered-on according to an embodiment of the power-on succession disclosed herein is shown inFIG. 2 . For illustration clarity, only a core <0> and a core <1> are shown formemory bank 200. Each core includes a plurality of bitcells (not illustrated) as discussed with regard tocore 100 ofFIG. 1 . For example, core <0> includes the bitcells in the columns addressed by a zeroth read output data latch. These bitcells are powered by a core <0>power supply rail 220. The zeroth read output data latch and other addressing components such as a word line decoder and column address decoder are represented by a global input/output (GIO)circuit 215 for core <0>. During a write operation,GIO circuit 215 receives a zeroth bit Din<0 of an input word to be written tomemory bank 200. Depending upon the addressing, this zeroth bit is then written to one of the bitcells in core <0>. During a read operation,GIO circuit 215 outputs a zeroth bit Dout<0> of the output word being read frommemory bank 200. Similarly, core <1> includes all the bitcells corresponding to a first read output data latch as represented by aGIO circuit 210.GIO circuit 210 receives the first bit of the input word and outputs the first bit of the output word. - To begin the power-on of
memory bank 200, acontroller 230 asserts a control signal that drives a gate of an NMOS control transistor M1 for core <0>. To coordinate the power-up with a sleep mode, a drain of control transistor M1 connects to a source of an NMOS transistor M2 having a drain connected to a drain of a PMOS transistor P1. A source of transistor P1 connects a drain of another PMOS transistor P2 having a source connected to an externalpower supply rail 235 supplying an external power supply voltage vddehx. Transistors P1 and P2 may be replaced by a single PMOS transistor in alternative embodiments. An active low sleep signal (Slp_core_n) drives the gates of transistors M2, P1, and P2. - The source of control transistor M1 connects to ground so that the source of transistor M2 is grounded when the control signal is asserted. Transistors P2, P1, and M1 thus act as an inverter to invert the sleep signal while the control signal is asserted. During normal operation, the sleep signal is asserted high to the external power supply voltage vddhx. The inverter formed by transistors M1, P2, and P1 thus invert this high value for the sleep signal so that the drains of transistors P1 and M2 are grounded. These drain nodes are tied to a gate of a PMOS power switch transistor P3 having its source connected to external
power supply rail 235 and a drain connected to a core <0>power supply rail 220. Prior to power-up, the voltage of core<0>power supply rail 220 is at ground. But in response to the switching on of power switch transistor P3, core <0>power supply rail 220 charges up to the core power supply voltage vddehx carried on externalpower supply rail 235. - To cause a succession of power-up from one core to another, core <0>
power supply rail 220 is connected to a gate of an NMOS control transistor M3 for core <1>. In core <1>, first control transistor M3, an NMOS transistor M4, a PMOS transistor P4, a PMOS transistor P5, and a PMOS first power switch transistor P6 are all arranged analogously as discussed for their counterpart transistors M1, M2, P1, P2, and P3 in core <0>. In that regard, transistors P5, P4, and transistor M4 function as an inverter when control transistor M3 switches on in response to core <0>power supply rail 220 being charged above the threshold voltage for control transistor M3. As discussed with regard to core <0>, transistors P5 and P4 may be replaced by a single PMOS transistor in alternative embodiments. The active low sleep signal Slp_core_n drives the gates of transistors M4, P4, and P5. With control transistor M3 discharging the source of transistor M4, transistors M4, P4, and P5 function as an inverter to invert the charged state of the sleep signal during normal operation so as to ground the gate of power switch transistor P6. Power switch transistor P6 will thus start conducting when the core <0>power supply rail 220 is charged above the threshold voltage for control transistor M3. The source of power switch transistor P6 is tied to externalpower supply rail 235 whereas its drain is connected to a core <1>power supply rail 225. Core <1>power supply rail 225 supplies the core power supply voltage to all the bitcells in core <1>. - Core <1>
power supply rail 225 will then charge from ground to the core power supply voltage vddehx. As it does so, it will pass the threshold voltage for a control transistor in a core <2> (not illustrated) such that the power supply rail for this second core will begin to charge towards the power supply voltage vddehx. In turn, the powering up of the second core triggers the powering up of a third core and so on. - This successive power-up of cores is further illustrated in
FIG. 3 for amemory 300 having abank 0 and abank 1. Inmemory 300, each bank has sixty-four cores, ranging from a core <0> to a core <63>. Core <0> inbank 0 is analogous to core <0> inmemory bank 200 in that it is this core that will respond to the assertion of the control signal. As the core power supply voltage then rises for core <0> above the threshold voltage, it triggers the power up of the core power supply voltage for core <1> inbank 0. In turn, the successive power-up of the cores continues until the final core <63> inbank 0 begins to power up. The power supply rail in this sixty-third core is tied to a control transistor (not illustrated) in core <0> inbank 1. The successive power-up of the cores inbank 0 will thus trigger a successive power-up of the cores inbank 1 until a final core <63> isbank 1 is fully charged. - Although it is convenient to make the power-up order of the cores match the bit succession for the data output word for each bank, it will be appreciated that the order is arbitrary and can be varied in alternative embodiments. In addition, the order need not be from core to core but instead may be from one group of cores to another. For example, the power supply rail for successive groups of two cores may be tied together such that a pair of cores is powered up in common. Once the core power supply voltage for a first pair of cores reaches the threshold voltage for a second pair of cores, the power-up of the second pair of cores is triggered, and so on.
- An example power-up method will now be discussed with reference to the flowchart of
FIG. 4 . The method includes anact 400 of switching on a first power switch transistor to connect a first power supply rail for a first memory core to an external power supply rail to charge the first power supply rail from ground to a core power supply voltage, wherein the core power supply voltage is greater than a threshold voltage for a first control transistor. The switching on of power switch transistor P3 in core <0> ofmemory bank 200 is an example ofact 400. In addition, the method includes anact 405 of switching on the first control transistor responsive to the first power supply rail charging above the threshold voltage. The switching on of control transistor M3 in core <1> ofmemory bank 200 is an example ofact 405. Finally, the method includes anact 410 that is responsive to the switching on of the first control transistor and includes switching on a second power switch transistor to connect a second power supply rail for a second memory core to the external power supply rail to charge the second power supply rail from ground to the core power supply voltage. The charging of core <1>power supply rail 225 inmemory bank 200 is an example ofact 410. - A memory with a successive power-up of cores as disclosed herein may be incorporated into a wide variety of electronic systems. For example, as shown in
FIG. 5 , acell phone 500, alaptop 505, and atablet PC 510 may all include a memory having a successive power-up of cores in accordance with the disclosure. Other exemplary electronic systems such as a music player, a video player, a communication device, and a personal computer may also be configured with memories constructed in accordance with the disclosure. - As those of some skill in this art will by now appreciate and depending on the particular application at hand, many modifications, substitutions and variations can be made in and to the materials, apparatus, configurations and methods of use of the devices of the present disclosure without departing from the scope thereof. In light of this, the scope of the present disclosure should not be limited to that of the particular embodiments illustrated and described herein, as they are merely by way of some examples thereof, but rather, should be fully commensurate with that of the claims appended hereafter and their functional equivalents.
Claims (16)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/430,137 US10839866B1 (en) | 2019-06-03 | 2019-06-03 | Memory core power-up with reduced peak current |
PCT/US2020/035775 WO2020247404A1 (en) | 2019-06-03 | 2020-06-02 | Memory core power-up with reduced peak current |
EP20747197.0A EP3977451B1 (en) | 2019-06-03 | 2020-06-02 | Memory core power-up with reduced peak current |
CN202080040751.XA CN113939874A (en) | 2019-06-03 | 2020-06-02 | Memory core power-up with reduced peak current |
TW109118588A TWI737331B (en) | 2019-06-03 | 2020-06-03 | Memory core power-up with reduced peak current |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/430,137 US10839866B1 (en) | 2019-06-03 | 2019-06-03 | Memory core power-up with reduced peak current |
Publications (2)
Publication Number | Publication Date |
---|---|
US10839866B1 US10839866B1 (en) | 2020-11-17 |
US20200381023A1 true US20200381023A1 (en) | 2020-12-03 |
Family
ID=71842779
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/430,137 Active US10839866B1 (en) | 2019-06-03 | 2019-06-03 | Memory core power-up with reduced peak current |
Country Status (5)
Country | Link |
---|---|
US (1) | US10839866B1 (en) |
EP (1) | EP3977451B1 (en) |
CN (1) | CN113939874A (en) |
TW (1) | TWI737331B (en) |
WO (1) | WO2020247404A1 (en) |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI286768B (en) * | 2005-06-27 | 2007-09-11 | Ind Tech Res Inst | Storage unit and register file and processing unit using the same |
KR20080089746A (en) | 2007-04-02 | 2008-10-08 | 주식회사 하이닉스반도체 | Semiconductor device |
US7696649B2 (en) * | 2007-08-13 | 2010-04-13 | Arm Limited | Power control circuitry and method |
KR101015712B1 (en) * | 2009-05-29 | 2011-02-22 | 주식회사 하이닉스반도체 | Semiconductor device and driving method thereof |
US9299394B2 (en) | 2012-10-04 | 2016-03-29 | Broadcom Corporation | Method and circuit for reducing current surge |
US9305905B2 (en) * | 2013-09-06 | 2016-04-05 | Micron Technology, Inc. | Apparatuses and related methods for staggering power-up of a stack of semiconductor dies |
US9620178B1 (en) * | 2015-12-28 | 2017-04-11 | Kabushiki Kaisha Toshiba | Memory system controlling power supply and control circuit for controlling power supply |
US9564180B1 (en) | 2016-06-24 | 2017-02-07 | Invecas, Inc. | Deep-sleep wake up for a memory device |
US10141045B2 (en) | 2016-12-15 | 2018-11-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual rail device with power detector for controlling power to first and second power domains |
US10353447B2 (en) | 2017-03-03 | 2019-07-16 | Qualcomm Incorporated | Current in-rush mitigation for power-up of embedded memories |
-
2019
- 2019-06-03 US US16/430,137 patent/US10839866B1/en active Active
-
2020
- 2020-06-02 CN CN202080040751.XA patent/CN113939874A/en active Pending
- 2020-06-02 WO PCT/US2020/035775 patent/WO2020247404A1/en unknown
- 2020-06-02 EP EP20747197.0A patent/EP3977451B1/en active Active
- 2020-06-03 TW TW109118588A patent/TWI737331B/en active
Also Published As
Publication number | Publication date |
---|---|
US10839866B1 (en) | 2020-11-17 |
EP3977451A1 (en) | 2022-04-06 |
TWI737331B (en) | 2021-08-21 |
WO2020247404A1 (en) | 2020-12-10 |
CN113939874A (en) | 2022-01-14 |
TW202105377A (en) | 2021-02-01 |
EP3977451B1 (en) | 2024-09-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9633716B2 (en) | Methods and systems to selectively boost an operating voltage of, and controls to an 8T bit-cell array and/or other logic blocks | |
EP2973578B1 (en) | Write-assisted memory with enhanced speed | |
JP4824952B2 (en) | Series wake-up circuit to prevent power noise of memory device | |
US9460776B2 (en) | SRAM voltage assist | |
US7848129B1 (en) | Dynamically partitioned CAM array | |
US8072823B2 (en) | Semiconductor memory device | |
US10770132B1 (en) | SRAM with burst mode address comparator | |
CN111145805A (en) | Apparatus for selective wordline boosting on memory cells | |
WO2008103516A1 (en) | Memory having a dummy bitline for timing control | |
EP3510596B1 (en) | Lower power high speed decoding based dynamic tracking for memories | |
US10978139B2 (en) | Dual-mode high-bandwidth SRAM with self-timed clock circuit | |
US10811086B1 (en) | SRAM write yield enhancement with pull-up strength modulation | |
US9721650B1 (en) | Architecture to improve write-ability in SRAM | |
US7376038B2 (en) | Fast access memory architecture | |
US10061542B2 (en) | Pseudo dual port memory | |
KR20240048573A (en) | Memory with positively boosted write multiplexer | |
US10839866B1 (en) | Memory core power-up with reduced peak current | |
US7136317B1 (en) | DRAM with self-resetting data path for reduced power consumption | |
KR20170028386A (en) | Bus circuits for memory devices | |
US6898136B2 (en) | Semiconductor memory device, capable of reducing power consumption | |
JPH07147088A (en) | Electric-charge-distribution flash-clearing for memory array | |
US9940996B1 (en) | Memory circuit having increased write margin and method therefor | |
US9934846B1 (en) | Memory circuit and method for increased write margin | |
US20040186678A1 (en) | Sensing circuit for single bit-line semiconductor memory device | |
KR20230098680A (en) | Burst mode memory with column multiplexer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: QUALCOMM INCORPORATED, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MOHANTY, SHIBA NARAYAN;SAHU, RAHUL;DESAI, CHANNAPPA;REEL/FRAME:049677/0485 Effective date: 20190704 |
|
AS | Assignment |
Owner name: QUALCOMM INCORPORATED, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE SECOND ASSIGNOR'S EXECUTION DATE PREVIOUSLY RECORDED ON REEL 049677 FRAME 0485. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNORS:MOHANTY, SHIBA NARAYAN;SAHU, RAHUL;DESAI, CHANNAPPA;SIGNING DATES FROM 20190702 TO 20190704;REEL/FRAME:050392/0445 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |