US20200373200A1 - Metal based hydrogen barrier - Google Patents

Metal based hydrogen barrier Download PDF

Info

Publication number
US20200373200A1
US20200373200A1 US16/876,293 US202016876293A US2020373200A1 US 20200373200 A1 US20200373200 A1 US 20200373200A1 US 202016876293 A US202016876293 A US 202016876293A US 2020373200 A1 US2020373200 A1 US 2020373200A1
Authority
US
United States
Prior art keywords
metal
electronic device
substrate
metal cap
feature
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/876,293
Inventor
Srinivas Gandikota
Steven C.H. Hung
Srinivas D. Nemani
Yixiong Yang
Susmit Singha Roy
Nikolaos Bekiaris
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Materials Inc
Original Assignee
Applied Materials Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials Inc filed Critical Applied Materials Inc
Priority to US16/876,293 priority Critical patent/US20200373200A1/en
Priority to KR1020217042202A priority patent/KR20220000413A/en
Priority to PCT/US2020/033625 priority patent/WO2020242833A1/en
Assigned to APPLIED MATERIALS, INC. reassignment APPLIED MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GANDIKOTA, SRINIVAS, HUNG, STEVEN C.H., NEMANI, SRINIVAS D., ROY, Susmit Singha, YANG, YIXIONG, BEKIARIS, NIKOLAOS
Publication of US20200373200A1 publication Critical patent/US20200373200A1/en
Priority to US17/587,525 priority patent/US12020982B2/en
Priority to US18/581,598 priority patent/US20240194526A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • H01L23/53238Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76861Post-treatment or after-treatment not introducing additional chemical elements into the layer
    • H01L21/76864Thermal treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76849Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/22Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
    • C23C14/56Apparatus specially adapted for continuous coating; Arrangements for maintaining the vacuum, e.g. vacuum locks
    • C23C14/568Transferring the substrates through a series of coating stations
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/04Coating on selected surface areas, e.g. using masks
    • C23C16/045Coating cavities or hollow spaces, e.g. interior of tubes; Infiltration of porous substrates
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/06Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of metallic material
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/44Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
    • C23C16/455Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for introducing gases into reaction chamber or for modifying gas flows in reaction chamber
    • C23C16/45523Pulsed gas flow or change of composition over time
    • C23C16/45525Atomic layer deposition [ALD]
    • C23C16/45544Atomic layer deposition [ALD] characterized by the apparatus
    • C23C16/45548Atomic layer deposition [ALD] characterized by the apparatus having arrangements for gas injection at different locations of the reactor for each ALD half-reaction
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/44Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
    • C23C16/54Apparatus specially adapted for continuous coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • H01L21/28556Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table by chemical means, e.g. CVD, LPCVD, PECVD, laser CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67155Apparatus for manufacturing or treating in a plurality of work-stations
    • H01L21/67161Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers
    • H01L21/67167Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers surrounding a central transfer chamber
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76847Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned within the main fill metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53257Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
    • H01L23/53266Additional layers associated with refractory-metal layers, e.g. adhesion, barrier, cladding layers

Definitions

  • Embodiments of the present disclosure generally relate method of manufacturing electronic devices. More particularly, embodiments provide electronic devices and methods of blocking hydrogen from diffusing into underlying materials of a semi-conductor device.
  • Semiconductor technology has advanced at a rapid pace and device dimensions have shrunk with advancing technology to provide faster processing and storage per unit space.
  • semiconductor technology advances, the market demands increasing smaller chips with increasingly more structures per unit area.
  • Hydrogen (H 2 ) absorption or incorporation into active layers of logic or memory devices can lead to drastic changes in properties of the active layers, resulting in deleterious effects on the device performance.
  • the ability to control hydrogen incorporation would be beneficial for logic and memory applications.
  • an electronic device comprises a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta); and a metal cap on the metal, the metal cap comprising one or more of ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au).
  • One or more embodiments of the disclosure are directed to a method of manufacturing an electronic device.
  • the method comprises depositing a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta); depositing a metal cap on the metal, the metal cap comprising one or more of ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au); and optionally exposing the substrate to an anneal process.
  • the processing tool comprises a central transfer station comprising at least one robot configured to move a wafer; a plurality of process stations, each process station connected to the central transfer station and providing a processing region separated from processing regions of adjacent process stations, the plurality of process stations comprising one or more of a metal deposition chamber and a metal cap deposition chamber; an optional pre-clean station connected to the central transfer station; and a controller connected to the central transfer station and the plurality of process stations, the controller configured to activate the robot to move the wafer between process stations, and to control a process occurring in each of the process stations.
  • FIG. 1 is a flow chart of a method of forming an electronic device according to one or more embodiments of the disclosure
  • FIG. 2A illustrates an exemplary electronic device according to one or more embodiments of the disclosure
  • FIG. 2B illustrates an exemplary electronic device according to one or more embodiments of the disclosure.
  • FIG. 3 illustrates a cluster tool according to one or more embodiments of the disclosure.
  • substrate refers to a surface, or portion of a surface, upon which a process acts. It will also be understood by those skilled in the art that reference to a substrate can also refer to only a portion of the substrate, unless the context clearly indicates otherwise. Additionally, reference to depositing on a substrate can mean both a bare substrate and a substrate with one or more films or features deposited or formed thereon
  • a “substrate” as used herein, refers to any substrate or material surface formed on a substrate upon which film processing is performed during a fabrication process.
  • a substrate surface on which processing can be performed include materials such as silicon, silicon oxide, strained silicon, silicon on insulator (SOI), carbon doped silicon oxides, amorphous silicon, doped silicon, germanium, gallium arsenide, glass, sapphire, and any other materials such as metals, metal nitrides, metal alloys, and other conductive materials, depending on the application.
  • Substrates include, without limitation, semiconductor wafers.
  • Substrates may be exposed to a pretreatment process to polish, etch, reduce, oxidize, hydroxylate, anneal, UV cure, e-beam cure and/or bake the substrate surface.
  • any of the film processing steps disclosed may also be performed on an underlayer formed on the substrate as disclosed in more detail below, and the term “substrate surface” is intended to include such underlayer as the context indicates.
  • the exposed surface of the newly deposited film/layer becomes the substrate surface.
  • the terms “precursor”, “reactant”, “reactive gas” and the like are used interchangeably to refer to any gaseous species that can react with the substrate surface.
  • “Atomic layer deposition” or “cyclical deposition” as used herein refers to the sequential exposure of two or more reactive compounds to deposit a layer of material on a substrate surface.
  • the substrate, or portion of the substrate is exposed separately to the two or more reactive compounds which are introduced into a reaction zone of a processing chamber.
  • a time-domain ALD process exposure to each reactive compound is separated by a time delay to allow each compound to adhere and/or react on the substrate surface and then be purged from the processing chamber. These reactive compounds are said to be exposed to the substrate sequentially.
  • a spatial ALD process different portions of the substrate surface, or material on the substrate surface, are exposed simultaneously to the two or more reactive compounds so that any given point on the substrate is substantially not exposed to more than one reactive compound simultaneously.
  • the term “substantially” used in this respect means, as will be understood by those skilled in the art, that there is the possibility that a small portion of the substrate may be exposed to multiple reactive gases simultaneously due to diffusion, and that the simultaneous exposure is unintended.
  • a first reactive gas i.e., a first precursor or compound A
  • a second precursor or compound B is pulsed into the reaction zone followed by a second delay.
  • a purge gas such as argon
  • the purge gas may flow continuously throughout the deposition process so that only the purge gas flows during the time delay between pulses of reactive compounds.
  • the reactive compounds are alternatively pulsed until a desired film or film thickness is formed on the substrate surface.
  • the ALD process of pulsing compound A, purge gas, compound B and purge gas is a cycle.
  • a cycle can start with either compound A or compound B and continue the respective order of the cycle until achieving a film with the predetermined thickness.
  • a first reactive gas and second reactive gas are delivered simultaneously to the reaction zone but are separated by an inert gas curtain and/or a vacuum curtain.
  • the substrate is moved relative to the gas delivery apparatus so that any given point on the substrate is exposed to the first reactive gas and the second reactive gas.
  • Some embodiments of the present disclosure relate to methods for forming an electronic device. Some methods of this disclosure advantageously provide methods for forming a metal cap on a metal. The formation of the metal cap on the metal advantageously minimizes parasitic adsorption of hydrogen by the underlying metal. Some methods of this disclosure advantageously provide for forming a metal cap resulting in reduced defects and improved electrical properties.
  • the method 100 of forming an electronic device begins at operation 102 by depositing a metal on a substrate.
  • a metal cap is deposited on the metal.
  • the substrate is exposed to an anneal process.
  • FIGS. 2A and 2B are cross-section views of an electronic device 200 according to one or more embodiments.
  • an electronic device comprises a substrate 202 having a top surface 203 .
  • the semiconductor substrate 202 can be any suitable substrate material.
  • the semiconductor substrate 202 comprises a semiconductor material, e.g., silicon (Si), carbon (C), germanium (Ge), silicon germanium (SiGe), gallium arsenide (GaAs), indium phosphate (InP), indium gallium arsenide (InGaAs), indium aluminum arsenide (InAlAs), germanium (Ge), silicon germanium (SiGe), copper indium gallium selenide (CIGS), other semiconductor materials, or any combination thereof.
  • the semiconductor substrate 202 comprises one or more of silicon (Si), germanium (Ge), gallium (Ga), arsenic (As), indium (In), phosphorus (P), copper (Cu), or selenium (Se).
  • Si silicon
  • germanium Ge
  • gallium Ga
  • arsenic As
  • indium In
  • phosphorus P
  • Cu copper
  • selenium Se
  • any material that may serve as a foundation upon which passive and active electronic devices e.g., transistors, memories, capacitors, inductors, resistors, switches, integrated circuits, amplifiers, optoelectronic devices, or any other electronic devices
  • the substrate 202 has at least one feature 201 formed thereon.
  • the feature 201 is selected from one or more of a trench, a via, a fin, or a peak.
  • the feature 201 is a trench.
  • a metal 204 is formed on the top surface 203 of the substrate 202 .
  • formation of the metal 204 is conducted by any suitable process known to the skilled artisan, including, but not limited to ALD, CVD, PVD, MBE, MOCVD, spin-on, or other insulating layer deposition techniques known to the skilled artisan.
  • the metal 204 comprises one or more of copper (Cu), titanium (Ti), or tantalum (Ta).
  • the metal 204 is a liner.
  • the liner may comprise one or more of titanium nitride (TiN) or tantalum nitride (TaN).
  • the metal 204 is substantially conformal to the surface 203 of the substrate 202 .
  • a layer which is “substantially conformal” refers to a layer where the thickness is about the same throughout (e.g., on the top, middle and bottom of sidewalls and on the bottom of the gap).
  • a layer which is substantially conformal varies in thickness by less than or equal to about 10%, 5%, 2%, 1% or 0.5%.
  • the substrate 202 may have a three dimensional feature 201 formed thereon.
  • a metal cap 206 is deposited on the metal 204 .
  • formation of the metal cap 206 is conducted by any suitable process known to the skilled artisan, including, but not limited to ALD, CVD, PVD, MBE, MOCVD, spin-on, or other insulating layer deposition techniques known to the skilled artisan.
  • the metal cap 206 comprises one or more of molybdenum (Mo), ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au).
  • the metal cap 206 comprises one or more of iridium (Ir), molybdenum (Mo), or ruthenium (Ru).
  • the metal cap 206 comprises ruthenium (Ru).
  • H 2 hydrogen
  • ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), and gold (Au) show evidence of blocking hydrogen from adsorbing into metals.
  • the metal cap has a thickness in a range of about 5 ⁇ to about 500 ⁇ .
  • the metal cap 206 is substantially conformal to the surface of the metal 204 .
  • the interface of the metal cap 206 and the underlying metal 204 is superior, as defined by a lower percentage of hydrogen (H2) being incorporated into the metal 204 , when compared to an electronic device that does not have a metal cap 206 .
  • the electronic device 200 or the substrate 202 is subjected to an anneal process.
  • the anneal process can be after the complete fabrication of the semiconductor device or at intermediate steps.
  • complete device fabrication can be broadly described as transistor fabrication, contact metallization, and multiple levels of metallization.
  • the anneal process is selected from a sub-atmospheric anneal, a vacuum anneal, an anneal process above atmospheric pressures, or a high-pressure hydrogen anneal in order to improve the liability of the transistor.
  • the high-pressure hydrogen anneal is conducted at a temperature of about 500° C., at a pressure of about 30 Barr to 120 Barr hydrogen for 1 hour. In one or more embodiments, during the anneal process, the metal cap 206 absorbs less than about 3% of hydrogen (H 2 ), including less than about 2%, less than about 1%, and less than about 0.5%.
  • H 2 hydrogen
  • Additional embodiments of the disclosure are directed to processing tools 900 for the formation of the memory devices and methods described, as shown in FIG. 3 .
  • the cluster tool 900 includes at least one central transfer station 921 , 931 with a plurality of sides.
  • a robot 925 , 935 is positioned within the central transfer station 921 , 931 and is configured to move a robot blade and a wafer to each of the plurality of sides.
  • the cluster tool 900 comprises a plurality of processing chambers 902 , 904 , 906 , 908 , 910 , 912 , 914 , 916 , and 918 , also referred to as process stations, connected to the central transfer station.
  • the various processing chambers provide separate processing regions isolated from adjacent process stations.
  • the processing chamber can be any suitable chamber including, but not limited to, a preclean chamber, a buffer chamber, transfer space(s), a wafer orienter/degas chamber, a cryo cooling chamber, a deposition chamber, an annealing chamber, an etching chamber, and an atomic layer deposition (ALD) chamber.
  • ALD atomic layer deposition
  • the cluster tool 900 includes a metal chamber to deposit a metal, and a metal cap chamber to deposit a metal cap.
  • the metal and/or metal cap deposition chambers of some embodiments comprises an atomic layer deposition chamber, a plasma enhanced atomic layer deposition chamber, or a spatial atomic layer deposition chamber.
  • the cluster tool 900 includes a pre-cleaning chamber connected to the central transfer station.
  • a factory interface 950 is connected to a front of the cluster tool 900 .
  • the factory interface 950 includes a loading chamber 954 and an unloading chamber 956 on a front 951 of the factory interface 950 . While the loading chamber 954 is shown on the left and the unloading chamber 956 is shown on the right, those skilled in the art will understand that this is merely representative of one possible configuration.
  • the size and shape of the loading chamber 954 and unloading chamber 956 can vary depending on, for example, the substrates being processed in the cluster tool 900 .
  • the loading chamber 954 and unloading chamber 956 are sized to hold a wafer cassette with a plurality of wafers positioned within the cassette.
  • a robot 952 is within the factory interface 950 and can move between the loading chamber 954 and the unloading chamber 956 .
  • the robot 952 is capable of transferring a wafer from a cassette in the loading chamber 954 through the factory interface 950 to load lock chamber 960 .
  • the robot 952 is also capable of transferring a wafer from the load lock chamber 962 through the factory interface 950 to a cassette in the unloading chamber 956 .
  • the factory interface 950 can have more than one robot 952 .
  • the factory interface 950 may have a first robot that transfers wafers between the loading chamber 954 and load lock chamber 960 , and a second robot that transfers wafers between the load lock 962 and the unloading chamber 956 .
  • the cluster tool 900 shown has a first section 920 and a second section 930 .
  • the first section 920 is connected to the factory interface 950 through load lock chambers 960 , 962 .
  • the first section 920 includes a first transfer chamber 921 with at least one robot 925 positioned therein.
  • the robot 925 is also referred to as a robotic wafer transport mechanism.
  • the first transfer chamber 921 is centrally located with respect to the load lock chambers 960 , 962 , process chambers 902 , 904 , 916 , 918 , and buffer chambers 922 , 924 .
  • the robot 925 of some embodiments is a multi-arm robot capable of independently moving more than one wafer at a time.
  • the first transfer chamber 921 comprises more than one robotic wafer transfer mechanism.
  • the robot 925 in first transfer chamber 921 is configured to move wafers between the chambers around the first transfer chamber 921 . Individual wafers are carried upon a wafer transport blade that is located at a distal end of the first robotic mechanism.
  • the wafer After processing a wafer in the first section 920 , the wafer can be passed to the second section 930 through a pass-through chamber.
  • chambers 922 , 924 can be uni-directional or bi-directional pass-through chambers.
  • the pass-through chambers 922 , 924 can be used, for example, to cryo cool the wafer before processing in the second section 930 , or allow wafer cooling or post-processing before moving back to the first section 920 .
  • a system controller 990 is in communication with the first robot 925 , second robot 935 , first plurality of processing chambers 902 , 904 , 916 , 918 and second plurality of processing chambers 906 , 908 , 910 , 912 , 914 .
  • the system controller 990 can be any suitable component that can control the processing chambers and robots.
  • the system controller 990 can be a computer including a central processing unit, memory, suitable circuits and storage.
  • Processes may generally be stored in the memory of the system controller 990 as a software routine that, when executed by the processor, causes the process chamber to perform processes of the present disclosure.
  • the software routine may also be stored and/or executed by a second processor (not shown) that is remotely located from the hardware being controlled by the processor. Some or all of the method of the present disclosure may also be performed in hardware.
  • the process may be implemented in software and executed using a computer system, in hardware as, e.g., an application specific integrated circuit or other type of hardware implementation, or as a combination of software and hardware.
  • the software routine when executed by the processor, transforms the general purpose computer into a specific purpose computer (controller) that controls the chamber operation such that the processes are performed.
  • the processing tool 900 comprises a central transfer station 921 , 931 comprising at least one robot 925 , 935 configured to move a wafer; one or more processing station connected to the central transfer station; an atomic layer deposition (ALD) station connected to the central transfer station; an annealing station; and at least one controller connected to the one or more processing station, the ALD station or the optional pre-clean station.
  • the at least one controller has at least one configuration selected from: a configuration to move the wafer between stations using the robot; a configuration to deposit a metal by atomic layer deposition; a configuration to deposit a metal cap by atomic layer deposition; and a configuration to perform an anneal of the substrate.
  • spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” may encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Materials Engineering (AREA)
  • Mechanical Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • General Chemical & Material Sciences (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Chemical Vapour Deposition (AREA)
  • Semiconductor Memories (AREA)

Abstract

A method of forming an electronic device is disclosed. The method comprises forming depositing a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta). A metal cap is deposited on the metal, the metal cap comprising one or more of molybdenum (Mo), ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au). The substrate is then exposed to a hydrogen high-pressure anneal. The formation of the metal cap on the metal minimizes parasitic adsorption of hydrogen by the underlying metal.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims priority to U.S. Provisional Application No. 62/852,363, filed May 24, 2019, the entire disclosure of which is hereby incorporated by reference herein.
  • TECHNICAL FIELD
  • Embodiments of the present disclosure generally relate method of manufacturing electronic devices. More particularly, embodiments provide electronic devices and methods of blocking hydrogen from diffusing into underlying materials of a semi-conductor device.
  • BACKGROUND
  • Semiconductor technology has advanced at a rapid pace and device dimensions have shrunk with advancing technology to provide faster processing and storage per unit space. As semiconductor technology advances, the market demands increasing smaller chips with increasingly more structures per unit area.
  • Reducing the size of integrated circuits (ICs) results in improved performance, increased capacity, and/or reduced cost. Each size reduction requires more sophisticated techniques to form the ICs. Shrinking transistor size, for example, allows for the incorporation of an increased number of memory or logic devices on a chip, lending to the fabrication of products with increased capacity. The drive for ever-more capacity, however, is not without issue. The necessity to optimize the performance of each device becomes increasingly significant.
  • Hydrogen (H2) absorption or incorporation into active layers of logic or memory devices can lead to drastic changes in properties of the active layers, resulting in deleterious effects on the device performance. Thus, the ability to control hydrogen incorporation would be beneficial for logic and memory applications.
  • Therefore, there is a need for methods of controlling the adsorption of hydrogen by underlying materials on a semi-conductor device.
  • SUMMARY
  • One or more embodiments of the disclosure are directed to an electronic device. In one or more embodiments, an electronic device comprises a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta); and a metal cap on the metal, the metal cap comprising one or more of ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au).
  • One or more embodiments of the disclosure are directed to a method of manufacturing an electronic device. In one or more embodiments, the method comprises depositing a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta); depositing a metal cap on the metal, the metal cap comprising one or more of ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au); and optionally exposing the substrate to an anneal process.
  • One or more embodiments of the disclosure are directed to a processing tool. In one or more embodiments, the processing tool comprises a central transfer station comprising at least one robot configured to move a wafer; a plurality of process stations, each process station connected to the central transfer station and providing a processing region separated from processing regions of adjacent process stations, the plurality of process stations comprising one or more of a metal deposition chamber and a metal cap deposition chamber; an optional pre-clean station connected to the central transfer station; and a controller connected to the central transfer station and the plurality of process stations, the controller configured to activate the robot to move the wafer between process stations, and to control a process occurring in each of the process stations.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • So that the manner in which the above recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this disclosure and are therefore not to be considered limiting of its scope, for the disclosure may admit to other equally effective embodiments.
  • FIG. 1 is a flow chart of a method of forming an electronic device according to one or more embodiments of the disclosure;
  • FIG. 2A illustrates an exemplary electronic device according to one or more embodiments of the disclosure;
  • FIG. 2B illustrates an exemplary electronic device according to one or more embodiments of the disclosure; and
  • FIG. 3 illustrates a cluster tool according to one or more embodiments of the disclosure.
  • DETAILED DESCRIPTION
  • Before describing several exemplary embodiments of the disclosure, it is to be understood that the disclosure is not limited to the details of construction or process steps set forth in the following description. The disclosure is capable of other embodiments and of being practiced or being carried out in various ways.
  • The term “about” as used herein means approximately or nearly and in the context of a numerical value or range set forth means a variation of ±15%, or less, of the numerical value. For example, a value differing by ±14%, ±10%, ±5%, ±2%, or ±1%, would satisfy the definition of about.
  • As used in this specification and the appended claims, the term “substrate” or “wafer” refers to a surface, or portion of a surface, upon which a process acts. It will also be understood by those skilled in the art that reference to a substrate can also refer to only a portion of the substrate, unless the context clearly indicates otherwise. Additionally, reference to depositing on a substrate can mean both a bare substrate and a substrate with one or more films or features deposited or formed thereon
  • A “substrate” as used herein, refers to any substrate or material surface formed on a substrate upon which film processing is performed during a fabrication process. For example, a substrate surface on which processing can be performed include materials such as silicon, silicon oxide, strained silicon, silicon on insulator (SOI), carbon doped silicon oxides, amorphous silicon, doped silicon, germanium, gallium arsenide, glass, sapphire, and any other materials such as metals, metal nitrides, metal alloys, and other conductive materials, depending on the application. Substrates include, without limitation, semiconductor wafers. Substrates may be exposed to a pretreatment process to polish, etch, reduce, oxidize, hydroxylate, anneal, UV cure, e-beam cure and/or bake the substrate surface. In addition to film processing directly on the surface of the substrate itself, in the present disclosure, any of the film processing steps disclosed may also be performed on an underlayer formed on the substrate as disclosed in more detail below, and the term “substrate surface” is intended to include such underlayer as the context indicates. Thus for example, where a film/layer or partial film/layer has been deposited onto a substrate surface, the exposed surface of the newly deposited film/layer becomes the substrate surface.
  • As used in this specification and the appended claims, the terms “precursor”, “reactant”, “reactive gas” and the like are used interchangeably to refer to any gaseous species that can react with the substrate surface.
  • “Atomic layer deposition” or “cyclical deposition” as used herein refers to the sequential exposure of two or more reactive compounds to deposit a layer of material on a substrate surface. The substrate, or portion of the substrate, is exposed separately to the two or more reactive compounds which are introduced into a reaction zone of a processing chamber. In a time-domain ALD process, exposure to each reactive compound is separated by a time delay to allow each compound to adhere and/or react on the substrate surface and then be purged from the processing chamber. These reactive compounds are said to be exposed to the substrate sequentially. In a spatial ALD process, different portions of the substrate surface, or material on the substrate surface, are exposed simultaneously to the two or more reactive compounds so that any given point on the substrate is substantially not exposed to more than one reactive compound simultaneously. As used in this specification and the appended claims, the term “substantially” used in this respect means, as will be understood by those skilled in the art, that there is the possibility that a small portion of the substrate may be exposed to multiple reactive gases simultaneously due to diffusion, and that the simultaneous exposure is unintended.
  • In one aspect of a time-domain ALD process, a first reactive gas (i.e., a first precursor or compound A) is pulsed into the reaction zone followed by a first time delay. Next, a second precursor or compound B is pulsed into the reaction zone followed by a second delay. During each time delay, a purge gas, such as argon, is introduced into the processing chamber to purge the reaction zone or otherwise remove any residual reactive compound or reaction by-products from the reaction zone. Alternatively, the purge gas may flow continuously throughout the deposition process so that only the purge gas flows during the time delay between pulses of reactive compounds. The reactive compounds are alternatively pulsed until a desired film or film thickness is formed on the substrate surface. In either scenario, the ALD process of pulsing compound A, purge gas, compound B and purge gas is a cycle. A cycle can start with either compound A or compound B and continue the respective order of the cycle until achieving a film with the predetermined thickness.
  • In an embodiment of a spatial ALD process, a first reactive gas and second reactive gas (e.g., nitrogen gas) are delivered simultaneously to the reaction zone but are separated by an inert gas curtain and/or a vacuum curtain. The substrate is moved relative to the gas delivery apparatus so that any given point on the substrate is exposed to the first reactive gas and the second reactive gas.
  • Some embodiments of the present disclosure relate to methods for forming an electronic device. Some methods of this disclosure advantageously provide methods for forming a metal cap on a metal. The formation of the metal cap on the metal advantageously minimizes parasitic adsorption of hydrogen by the underlying metal. Some methods of this disclosure advantageously provide for forming a metal cap resulting in reduced defects and improved electrical properties.
  • Referring to FIG. 1, which is a process flow diagram, the method 100 of forming an electronic device begins at operation 102 by depositing a metal on a substrate. At operation 104, a metal cap is deposited on the metal. At operation 106, the substrate is exposed to an anneal process.
  • FIGS. 2A and 2B are cross-section views of an electronic device 200 according to one or more embodiments. With reference to FIG. 2A, an electronic device comprises a substrate 202 having a top surface 203.
  • The semiconductor substrate 202 can be any suitable substrate material. In one or more embodiments, the semiconductor substrate 202 comprises a semiconductor material, e.g., silicon (Si), carbon (C), germanium (Ge), silicon germanium (SiGe), gallium arsenide (GaAs), indium phosphate (InP), indium gallium arsenide (InGaAs), indium aluminum arsenide (InAlAs), germanium (Ge), silicon germanium (SiGe), copper indium gallium selenide (CIGS), other semiconductor materials, or any combination thereof. In one or more embodiments, the semiconductor substrate 202 comprises one or more of silicon (Si), germanium (Ge), gallium (Ga), arsenic (As), indium (In), phosphorus (P), copper (Cu), or selenium (Se). Although a few examples of materials from which the substrate 202 may be formed are described herein, any material that may serve as a foundation upon which passive and active electronic devices (e.g., transistors, memories, capacitors, inductors, resistors, switches, integrated circuits, amplifiers, optoelectronic devices, or any other electronic devices) may be built falls within the spirit and scope of the present disclosure.
  • Referring to FIG. 2B, in some embodiments, the substrate 202 has at least one feature 201 formed thereon. In one or more embodiments, the feature 201 is selected from one or more of a trench, a via, a fin, or a peak. In the embodiment illustrated in FIG. 2B, the feature 201 is a trench.
  • With reference to FIGS. 2A and 2B, a metal 204 is formed on the top surface 203 of the substrate 202. In one or more embodiments, formation of the metal 204 is conducted by any suitable process known to the skilled artisan, including, but not limited to ALD, CVD, PVD, MBE, MOCVD, spin-on, or other insulating layer deposition techniques known to the skilled artisan.
  • In one or more embodiments, the metal 204 comprises one or more of copper (Cu), titanium (Ti), or tantalum (Ta). In the embodiment illustrated in FIG. 2B, the metal 204 is a liner. In one or more embodiments, the liner may comprise one or more of titanium nitride (TiN) or tantalum nitride (TaN).
  • In some embodiments, as illustrated in FIG. 2B, the metal 204 is substantially conformal to the surface 203 of the substrate 202. As used herein, a layer which is “substantially conformal” refers to a layer where the thickness is about the same throughout (e.g., on the top, middle and bottom of sidewalls and on the bottom of the gap). A layer which is substantially conformal varies in thickness by less than or equal to about 10%, 5%, 2%, 1% or 0.5%.
  • In some embodiments, the substrate 202 may have a three dimensional feature 201 formed thereon.
  • In one or more embodiments, a metal cap 206 is deposited on the metal 204. In one or more embodiments, formation of the metal cap 206 is conducted by any suitable process known to the skilled artisan, including, but not limited to ALD, CVD, PVD, MBE, MOCVD, spin-on, or other insulating layer deposition techniques known to the skilled artisan. In one or more embodiments, the metal cap 206 comprises one or more of molybdenum (Mo), ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au). In one or more specific embodiment, the metal cap 206 comprises one or more of iridium (Ir), molybdenum (Mo), or ruthenium (Ru). In one or more very specific embodiment, the metal cap 206 comprises ruthenium (Ru).
  • Without intending to be bound by theory, it is thought that hydrogen (H2) is difficult to block because of its small molecular size. It has been advantageously found that ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), and gold (Au) show evidence of blocking hydrogen from adsorbing into metals.
  • In one or more embodiments, the metal cap has a thickness in a range of about 5 Å to about 500 Å.
  • In some embodiments, the metal cap 206 is substantially conformal to the surface of the metal 204.
  • Without intending to be bound by theory, it is thought that the interface of the metal cap 206 and the underlying metal 204 is superior, as defined by a lower percentage of hydrogen (H2) being incorporated into the metal 204, when compared to an electronic device that does not have a metal cap 206.
  • In one or more embodiments, after the metal cap 206 is deposited on the metal 204, the electronic device 200 or the substrate 202 is subjected to an anneal process. In one or more embodiments, the anneal process can be after the complete fabrication of the semiconductor device or at intermediate steps. In one or more embodiments, complete device fabrication can be broadly described as transistor fabrication, contact metallization, and multiple levels of metallization. In one or more embodiments, the anneal process is selected from a sub-atmospheric anneal, a vacuum anneal, an anneal process above atmospheric pressures, or a high-pressure hydrogen anneal in order to improve the liability of the transistor.
  • In one or more embodiments, the high-pressure hydrogen anneal is conducted at a temperature of about 500° C., at a pressure of about 30 Barr to 120 Barr hydrogen for 1 hour. In one or more embodiments, during the anneal process, the metal cap 206 absorbs less than about 3% of hydrogen (H2), including less than about 2%, less than about 1%, and less than about 0.5%.
  • Additional embodiments of the disclosure are directed to processing tools 900 for the formation of the memory devices and methods described, as shown in FIG. 3.
  • The cluster tool 900 includes at least one central transfer station 921, 931 with a plurality of sides. A robot 925, 935 is positioned within the central transfer station 921, 931 and is configured to move a robot blade and a wafer to each of the plurality of sides.
  • The cluster tool 900 comprises a plurality of processing chambers 902, 904, 906, 908, 910, 912, 914, 916, and 918, also referred to as process stations, connected to the central transfer station. The various processing chambers provide separate processing regions isolated from adjacent process stations. The processing chamber can be any suitable chamber including, but not limited to, a preclean chamber, a buffer chamber, transfer space(s), a wafer orienter/degas chamber, a cryo cooling chamber, a deposition chamber, an annealing chamber, an etching chamber, and an atomic layer deposition (ALD) chamber. The particular arrangement of process chambers and components can be varied depending on the cluster tool and should not be taken as limiting the scope of the disclosure.
  • In one or more embodiments, the cluster tool 900 includes a metal chamber to deposit a metal, and a metal cap chamber to deposit a metal cap. The metal and/or metal cap deposition chambers of some embodiments comprises an atomic layer deposition chamber, a plasma enhanced atomic layer deposition chamber, or a spatial atomic layer deposition chamber. In one or more embodiments, the cluster tool 900 includes a pre-cleaning chamber connected to the central transfer station.
  • In the embodiment shown in FIG. 3, a factory interface 950 is connected to a front of the cluster tool 900. The factory interface 950 includes a loading chamber 954 and an unloading chamber 956 on a front 951 of the factory interface 950. While the loading chamber 954 is shown on the left and the unloading chamber 956 is shown on the right, those skilled in the art will understand that this is merely representative of one possible configuration.
  • The size and shape of the loading chamber 954 and unloading chamber 956 can vary depending on, for example, the substrates being processed in the cluster tool 900. In the embodiment shown, the loading chamber 954 and unloading chamber 956 are sized to hold a wafer cassette with a plurality of wafers positioned within the cassette.
  • A robot 952 is within the factory interface 950 and can move between the loading chamber 954 and the unloading chamber 956. The robot 952 is capable of transferring a wafer from a cassette in the loading chamber 954 through the factory interface 950 to load lock chamber 960. The robot 952 is also capable of transferring a wafer from the load lock chamber 962 through the factory interface 950 to a cassette in the unloading chamber 956. As will be understood by those skilled in the art, the factory interface 950 can have more than one robot 952. For example, the factory interface 950 may have a first robot that transfers wafers between the loading chamber 954 and load lock chamber 960, and a second robot that transfers wafers between the load lock 962 and the unloading chamber 956.
  • The cluster tool 900 shown has a first section 920 and a second section 930. The first section 920 is connected to the factory interface 950 through load lock chambers 960, 962. The first section 920 includes a first transfer chamber 921 with at least one robot 925 positioned therein. The robot 925 is also referred to as a robotic wafer transport mechanism. The first transfer chamber 921 is centrally located with respect to the load lock chambers 960, 962, process chambers 902, 904, 916, 918, and buffer chambers 922, 924. The robot 925 of some embodiments is a multi-arm robot capable of independently moving more than one wafer at a time. In one or more embodiments, the first transfer chamber 921 comprises more than one robotic wafer transfer mechanism. The robot 925 in first transfer chamber 921 is configured to move wafers between the chambers around the first transfer chamber 921. Individual wafers are carried upon a wafer transport blade that is located at a distal end of the first robotic mechanism.
  • After processing a wafer in the first section 920, the wafer can be passed to the second section 930 through a pass-through chamber. For example, chambers 922, 924 can be uni-directional or bi-directional pass-through chambers. The pass-through chambers 922, 924 can be used, for example, to cryo cool the wafer before processing in the second section 930, or allow wafer cooling or post-processing before moving back to the first section 920.
  • A system controller 990 is in communication with the first robot 925, second robot 935, first plurality of processing chambers 902, 904, 916, 918 and second plurality of processing chambers 906, 908, 910, 912, 914. The system controller 990 can be any suitable component that can control the processing chambers and robots. For example, the system controller 990 can be a computer including a central processing unit, memory, suitable circuits and storage.
  • Processes may generally be stored in the memory of the system controller 990 as a software routine that, when executed by the processor, causes the process chamber to perform processes of the present disclosure. The software routine may also be stored and/or executed by a second processor (not shown) that is remotely located from the hardware being controlled by the processor. Some or all of the method of the present disclosure may also be performed in hardware. As such, the process may be implemented in software and executed using a computer system, in hardware as, e.g., an application specific integrated circuit or other type of hardware implementation, or as a combination of software and hardware. The software routine, when executed by the processor, transforms the general purpose computer into a specific purpose computer (controller) that controls the chamber operation such that the processes are performed.
  • In one or more embodiments, the processing tool 900 comprises a central transfer station 921, 931 comprising at least one robot 925, 935 configured to move a wafer; one or more processing station connected to the central transfer station; an atomic layer deposition (ALD) station connected to the central transfer station; an annealing station; and at least one controller connected to the one or more processing station, the ALD station or the optional pre-clean station. In one or more embodiments, the at least one controller has at least one configuration selected from: a configuration to move the wafer between stations using the robot; a configuration to deposit a metal by atomic layer deposition; a configuration to deposit a metal cap by atomic layer deposition; and a configuration to perform an anneal of the substrate.
  • Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” may encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
  • The use of the terms “a” and “an” and “the” and similar referents in the context of describing the materials and methods discussed herein (especially in the context of the following claims) are to be construed to cover both the singular and the plural, unless otherwise indicated herein or clearly contradicted by context. Recitation of ranges of values herein are merely intended to serve as a shorthand method of referring individually to each separate value falling within the range, unless otherwise indicated herein, and each separate value is incorporated into the specification as if it were individually recited herein. All methods described herein can be performed in any suitable order unless otherwise indicated herein or otherwise clearly contradicted by context. The use of any and all examples, or exemplary language (e.g., “such as”) provided herein, is intended merely to better illuminate the materials and methods and does not pose a limitation on the scope unless otherwise claimed. No language in the specification should be construed as indicating any non-claimed element as essential to the practice of the disclosed materials and methods.
  • Reference throughout this specification to “one embodiment,” “certain embodiments,” “one or more embodiments” or “an embodiment” means that a particular feature, structure, material, or characteristic described in connection with the embodiment is included in at least one embodiment of the disclosure. Thus, the appearances of the phrases such as “in one or more embodiments,” “in certain embodiments,” “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily referring to the same embodiment of the disclosure. In one or more embodiments, the particular features, structures, materials, or characteristics are combined in any suitable manner.
  • Although the disclosure herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present disclosure. It will be apparent to those skilled in the art that various modifications and variations can be made to the method and apparatus of the present disclosure without departing from the spirit and scope of the disclosure. Thus, it is intended that the present disclosure include modifications and variations that are within the scope of the appended claims and their equivalents.

Claims (20)

What is claimed is:
1. An electronic device comprising:
a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta); and
a metal cap on the metal, the metal cap comprising one or more of molybdenum (Mo), ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au).
2. The electronic device of claim 1, wherein the substrate comprises one or more of comprising one or more of silicon (Si), germanium (Ge), gallium (Ga), arsenic (As), indium (In), phosphorus (P), selenium (Se), or tungsten (W).
3. The electronic device of claim 1, wherein the substrate has at least one feature formed thereon.
4. The electronic device of claim 3, wherein the feature is selected from one or more of a trench, a via, a fin, a peak.
5. The electronic device of claim 4, wherein the feature is a trench.
6. The electronic device of claim 5, wherein the metal comprises a liner.
7. The electronic device of claim 6, wherein liner is selected from one or more of titanium nitride (TiN) or tantalum nitride (TaN).
8. The electronic device of claim 1, wherein the metal cap comprises ruthenium.
9. The electronic device of claim 1, wherein the metal cap has a thickness in a range about 5 Å to about 500 Å.
10. A method of manufacturing an electronic device, the method comprising:
depositing a metal on a substrate, the metal comprising one or more of copper (Cu), titanium (Ti), or tantalum (Ta);
depositing a metal cap on the metal, the metal cap comprising one or more of molybdenum (Mo), ruthenium (Ru), iridium (Ir), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), platinum (Pt), or gold (Au); and
optionally, exposing the substrate to an anneal process.
11. The method of claim 10, wherein the metal cap absorbs less than about 3% of hydrogen (H2) during the anneal process.
12. The method of claim 10, wherein the metal cap comprises ruthenium.
13. The method of claim 10, wherein the substrate has at least one feature formed thereon.
14. The method of claim 13, wherein the feature is selected from one or more of a trench, a via, a fin, or a peak.
15. The method of claim 14, wherein the feature is a trench.
16. The method of claim 15, wherein the metal is a liner and the liner is selected from one or more of titanium nitride (TiN) or tantalum nitride (TaN).
17. A processing tool comprising:
a central transfer station comprising at least one robot configured to move a wafer;
a plurality of process stations, each process station connected to the central transfer station and providing a processing region separated from processing regions of adjacent process stations, the plurality of process stations comprising one or more of a metal deposition chamber and a metal cap deposition chamber;
an optional pre-clean station connected to the central transfer station; and
a controller connected to the central transfer station and the plurality of process stations, the controller configured to activate the robot to move the wafer between process stations, and to control a process occurring in each of the process stations.
18. The processing tool of claim 17, wherein one or more of the metal deposition chamber or the metal cap deposition chamber comprises a spatial atomic layer deposition chamber.
19. A memory device comprising the electronic device of claim 1.
20. A logic device comprising the electronic device of claim 1.
US16/876,293 2019-05-24 2020-05-18 Metal based hydrogen barrier Abandoned US20200373200A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US16/876,293 US20200373200A1 (en) 2019-05-24 2020-05-18 Metal based hydrogen barrier
KR1020217042202A KR20220000413A (en) 2019-05-24 2020-05-19 metal-based hydrogen barrier
PCT/US2020/033625 WO2020242833A1 (en) 2019-05-24 2020-05-19 Metal based hydrogen barrier
US17/587,525 US12020982B2 (en) 2019-05-24 2022-01-28 Metal based hydrogen barrier
US18/581,598 US20240194526A1 (en) 2019-05-24 2024-02-20 Metal based hydrogen barrier

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201962852363P 2019-05-24 2019-05-24
US16/876,293 US20200373200A1 (en) 2019-05-24 2020-05-18 Metal based hydrogen barrier

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/587,525 Division US12020982B2 (en) 2019-05-24 2022-01-28 Metal based hydrogen barrier

Publications (1)

Publication Number Publication Date
US20200373200A1 true US20200373200A1 (en) 2020-11-26

Family

ID=73456148

Family Applications (3)

Application Number Title Priority Date Filing Date
US16/876,293 Abandoned US20200373200A1 (en) 2019-05-24 2020-05-18 Metal based hydrogen barrier
US17/587,525 Active US12020982B2 (en) 2019-05-24 2022-01-28 Metal based hydrogen barrier
US18/581,598 Pending US20240194526A1 (en) 2019-05-24 2024-02-20 Metal based hydrogen barrier

Family Applications After (2)

Application Number Title Priority Date Filing Date
US17/587,525 Active US12020982B2 (en) 2019-05-24 2022-01-28 Metal based hydrogen barrier
US18/581,598 Pending US20240194526A1 (en) 2019-05-24 2024-02-20 Metal based hydrogen barrier

Country Status (3)

Country Link
US (3) US20200373200A1 (en)
KR (1) KR20220000413A (en)
WO (1) WO2020242833A1 (en)

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6683383B2 (en) * 2001-10-18 2004-01-27 Intel Corporation Wirebond structure and method to connect to a microelectronic die
US6528409B1 (en) * 2002-04-29 2003-03-04 Advanced Micro Devices, Inc. Interconnect structure formed in porous dielectric material with minimized degradation and electromigration
TW200723400A (en) 2005-12-09 2007-06-16 Applied Materials Inc A method for fabricating a dielectric stack
KR20070078348A (en) * 2006-01-26 2007-07-31 삼성전자주식회사 Semiconductor device having hydrogen barrier layer and fabricating method thereof
EP2005499B1 (en) 2006-03-29 2013-04-24 Plastic Logic Limited Techniques for device fabrication with self-aligned electrodes
US8592977B2 (en) * 2006-06-28 2013-11-26 Megit Acquisition Corp. Integrated circuit (IC) chip and method for fabricating the same
US7704879B2 (en) * 2007-09-27 2010-04-27 Tokyo Electron Limited Method of forming low-resistivity recessed features in copper metallization
JP4453846B2 (en) 2007-11-20 2010-04-21 セイコーエプソン株式会社 Ferroelectric memory device and manufacturing method thereof
JP5502302B2 (en) 2008-09-26 2014-05-28 ローム株式会社 Semiconductor device and manufacturing method thereof
US8395196B2 (en) * 2010-11-16 2013-03-12 International Business Machines Corporation Hydrogen barrier liner for ferro-electric random access memory (FRAM) chip
TWI653367B (en) 2013-06-11 2019-03-11 美商應用材料股份有限公司 Electrochemical deposition on a workpiece having high sheet resistance
EP3021352B1 (en) 2014-11-13 2020-10-07 IMEC vzw Method for reducing contact resistance in a transistor
KR20180045040A (en) * 2015-09-19 2018-05-03 어플라이드 머티어리얼스, 인코포레이티드 Surface selective atomic layer deposition using hydrosilylated passivation
TWI758398B (en) 2017-01-24 2022-03-21 美商應用材料股份有限公司 Method of forming cobalt layer on substrate

Also Published As

Publication number Publication date
US12020982B2 (en) 2024-06-25
US20220157654A1 (en) 2022-05-19
US20240194526A1 (en) 2024-06-13
WO2020242833A1 (en) 2020-12-03
KR20220000413A (en) 2022-01-03
TW202105465A (en) 2021-02-01

Similar Documents

Publication Publication Date Title
KR102437937B1 (en) Cvd based metal/semiconductor ohmic contact for high volume manufacturing applications
US10403542B2 (en) Methods of forming self-aligned vias and air gaps
US11245022B2 (en) Integrated dipole flow for transistor
WO2021062416A1 (en) P-type dipole for p-fet
US20190385838A1 (en) In-Situ Pre-Clean For Selectivity Improvement For Selective Deposition
US10840186B2 (en) Methods of forming self-aligned vias and air gaps
US11270911B2 (en) Doping of metal barrier layers
US10269926B2 (en) Purging deposition tools to reduce oxygen and moisture in wafers
US12020982B2 (en) Metal based hydrogen barrier
WO2020242832A1 (en) Liner for v-nand word line stack
US11189479B2 (en) Diffusion barrier layer
US20230017955A1 (en) System and method for cleaning a pre-clean process chamber
US11289369B2 (en) Low-k dielectric with self-forming barrier layer
TWI853934B (en) Metal based hydrogen barrier
US20200411373A1 (en) Fluorine-Doped Nitride Films for Improved High-K Reliability
US20230070489A1 (en) Doped tantalum-containing barrier films
US20240006235A1 (en) Composite barrier layers
US20230307506A1 (en) Low temperature n-type contact epi formation
US20230323543A1 (en) Integrated cleaning and selective molybdenum deposition processes

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED

AS Assignment

Owner name: APPLIED MATERIALS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GANDIKOTA, SRINIVAS;HUNG, STEVEN C.H.;NEMANI, SRINIVAS D.;AND OTHERS;SIGNING DATES FROM 20200717 TO 20200727;REEL/FRAME:053327/0330

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION