US20200295588A1 - Buck boost charger configuration with reverse boost mode - Google Patents
Buck boost charger configuration with reverse boost mode Download PDFInfo
- Publication number
- US20200295588A1 US20200295588A1 US16/838,886 US202016838886A US2020295588A1 US 20200295588 A1 US20200295588 A1 US 20200295588A1 US 202016838886 A US202016838886 A US 202016838886A US 2020295588 A1 US2020295588 A1 US 2020295588A1
- Authority
- US
- United States
- Prior art keywords
- battery
- mode
- pair
- charger
- load
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/02—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries for charging batteries from ac mains by converters
- H02J7/04—Regulation of charging current or voltage
- H02J7/06—Regulation of charging current or voltage using discharge tubes or semiconductor devices
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/02—Conversion of dc power input into dc power output without intermediate conversion into ac
- H02M3/04—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
- H02M3/10—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
- H02M3/1582—Buck-boost converters
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/0029—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries with safety or protection devices or circuits
- H02J7/0031—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries with safety or protection devices or circuits using battery or load disconnect circuits
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/007—Regulation of charging or discharging current or voltage
- H02J7/00711—Regulation of charging or discharging current or voltage with introduction of pulses during the charging process
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/007—Regulation of charging or discharging current or voltage
- H02J7/00712—Regulation of charging or discharging current or voltage the cycle being controlled or terminated in response to electric parameters
- H02J7/007182—Regulation of charging or discharging current or voltage the cycle being controlled or terminated in response to electric parameters in response to battery voltage
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J2207/00—Indexing scheme relating to details of circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J2207/20—Charging or discharging characterised by the power electronics converter
Definitions
- the present embodiments relate generally to mobile and computing devices and more particularly to a battery charger application for such devices that manages and/or postpones system shut down conditions during a battery only mode so as to optimize system performance.
- Battery chargers in particular battery chargers for mobile computing devices, are responsible for performing or supporting various operating conditions and applications.
- conventional mobile computing devices such as laptop or notebook computers include a plug-in port for a power adapter.
- the battery charger is responsible for charging the battery using the adapter voltage specified by the manufacturer of the mobile computing device.
- the battery charger is responsible for allowing the mobile computing device to operate using energy stored in the battery, and to further support shutdown or near-shutdown conditions when the battery level becomes too low.
- methods and apparatuses allow for a battery only operating mode to transition from an ideal diode mode to a reverse boost mode when the battery is discharged below a threshold level of battery capacity. This can prevent system shutdown problems and extend a maximum CPU performance period, among other aspects.
- FIG. 1 is a block diagram illustrating an example device or system in which the present embodiments may find useful application.
- FIG. 2 is a diagram illustrating some problems in the standard battery charger application.
- FIG. 3 is a diagram illustrating example aspects of a reverse boost mode according to the present embodiments.
- FIG. 4 is a schematic diagram illustrating an example implementation of the present embodiments in a battery charger architecture including an integrated circuit.
- FIG. 5 is a flowchart illustrating an example methodology according to embodiments.
- Embodiments described as being implemented in software should not be limited thereto, but can include embodiments implemented in hardware, or combinations of software and hardware, and vice-versa, as will be apparent to those skilled in the art, unless otherwise specified herein.
- an embodiment showing a singular component should not be considered limiting; rather, the present disclosure is intended to encompass other embodiments including a plurality of the same component, and vice-versa, unless explicitly stated otherwise herein.
- the present embodiments encompass present and future known equivalents to the known components referred to herein by way of illustration.
- the present embodiments are directed to methods and apparatuses for operating a battery charger in computing systems having certain system load requirements, battery configurations and external device power supply support. According to further aspects, the present embodiments provide methods and apparatuses for providing a reverse boost mode of operation when the battery charger is providing system power from a battery, such as when an adapter is not connected.
- the reverse boost mode of operation according to embodiments provides a regulated output voltage, thereby allowing a load such as a CPU to operate at maximum performance, even when the battery has discharged below a threshold discharge level.
- FIG. 1 is a block diagram illustrating aspects of an example system 100 incorporating the present embodiments.
- System 100 can be a computing device such as a notebook computer (e.g. MacBook, Ultrabook, etc.), laptop computer, pad or tablet computer (iPad, Surface, etc.), etc., a power bank, a Universal Serial Bus Type C (USB-C) interface platform, or any system using a battery with sensitivity to the supply rail.
- system 100 includes a load 116 , which can include a CPU 124 running a conventional operating system such as Windows, Android or Apple iOS, and can be an x86 processor from Intel, AMD or other manufacturers, as well as other processors made by Freescale, Qualcomm, DSPs, GPUs, etc.
- Load 116 can further includes a core voltage regulator 122 for supplying a regulated voltage to CPU 124 from the output VSYS/VOUT of charger 102 .
- system 100 can include many other components not shown such as solid state and other disk drives, memories, peripherals, displays, user interface components, etc.
- a system 100 in which the present embodiments can find particularly useful application has operational power needs that can exceed the power limits of technologies such as USB-A, for example over 60 watts.
- the present embodiments are not limited to applications in such systems.
- system 100 includes a battery 104 and a battery charger 102 .
- charger 102 is a buck-boost narrow output voltage DC (NVDC) charger (i.e. DC-DC converter).
- NVDC narrow output voltage DC
- battery charger 102 is configured to charge battery 104 .
- battery charger 102 is further adapted to convert the power from the adapter to a voltage suitable for supplying to components of the system 100 , including load 116 (e.g., in a buck mode, a boost mode, or a buck-boost mode as is known in the art).
- battery charger 102 when a power adapter is not plugged into port 106 , battery charger 102 is configured to manage the supply of power to the load 116 and/or a peripheral device connected to port 106 from battery 104 (e.g., in a buck mode, a boost mode, or a buck-boost mode as is known in the art). Further details of battery charger 102 according to the present embodiments will be provided below.
- battery 104 can be a rechargeable 1S/2S/3S/4S (i.e. 1 cell, 2 cell, 3 cell, or 4 cell stack) Lithium-ion (Li-ion) battery.
- port 106 can be a USB port, such as a USB Type C (USB-C) port or a USB Power Delivery (USB PD) port.
- USB-C USB Type C
- USB PD USB Power Delivery
- switches between port 106 and charger 102 can also be provided for controllably coupling power from an adapter connected to port 106 to charger 102 , or alternatively providing system power to charger 102 and/or port 106 .
- Such switches can also include or be implemented by active devices such as back-to-back FETs (not shown).
- example system 100 in which the present embodiments can find useful applications includes an embedded controller (EC) 112 .
- EC 112 includes functionality for controlling certain operations of charger 102 and is generally responsible for managing power configurations of system 100 (e.g. depending on whether a power adapter is connected or not connected to port 106 , as detected and reported by a port controller coupled to port 106 (not shown)), receiving battery 104 status from fuel gauge 114 , and for communicating battery charge levels and other operational control information to charger 102 and CPU 124 (e.g. via SMbus or I2C interface), as will become more apparent from the descriptions below.
- the present applicant recognizes various problems afflicting conventional battery chargers such as that shown in FIG. 1 , and/or adapters incorporating voltage regulators or converters.
- charger 102 can be configured to operate in a “battery only” mode in the standard battery charger application, for example when an adapter is not plugged into port 106 .
- charger 102 provides the battery voltage to VSYS/VOUT by causing current to be drawn from battery 104 (e.g. using an “ideal diode” mode as is known to those skilled in the art).
- fuel gauge 114 continuously monitors the battery voltage and sends the battery charge information to EC 112 .
- FIG. 2 provides two graphs illustrating system operation in such a “battery only” mode.
- the top graph 202 illustrates battery voltage (shown by curve 222 ) as a function of time while the bottom graph 204 illustrates battery discharging current (shown by curve 224 ) as a function of the same time.
- the battery discharging current (shown by curve 224 ) varies over time, based on the operating requirements of load 116 , but never exceeding a maximum discharging current level 226 (e.g. as limited by the CPU 124 or core VR 122 ).
- charger 102 is responsible for providing power from battery 104 (e.g. using an “ideal diode” mode known to those skilled in the art) to the output node VOUT/VSYS.
- core VR 122 operates to provide a regulated voltage to CPU 124 from the node VOUT/VSYS.
- the battery voltage shown by curve 222 is continuously monitored by fuel gauge 114 , and this information is provided to EC 112 .
- the present Applicant recognizes that it would be advantageous to postpone or eliminate the reduced performance of CPU 124 during the period between times 206 and 208 as described above. For example, in gaming laptops and other applications, if CPU performance is restricted, then those systems may struggle to run games at low battery levels which is unacceptable for the gamer/user. Similar issues are also applicable for web content developers and/or video editors. Moreover, even during the period between times 206 and 208 , when operating in a conventional “ideal diode” mode, the load 116 is only receiving the increasingly lower battery voltage indicated by curve 222 .
- load 116 is vulnerable to “load insertion” (e.g., when another device other than CPU 124 is connected to system 100 ) or other events which may cause the battery discharge current to spike. Such events may cause the system voltage seen by the load 116 to drop below the designated minimum battery voltage (e.g., as a result of the voltage drop caused by the increased drain-source current and drain-source resistance of the ideal diode).
- embodiments address these and other issues by providing a reverse boost mode (in contrast to the conventional “ideal diode” mode) to allow the CPU 124 to continue to operate at full performance, and with a regulated voltage, even when the battery level has fallen below a specified level of charge.
- a reverse boost mode in contrast to the conventional “ideal diode” mode
- the operation of the reverse boost mode may make it necessary to fully shut the system down sooner than in the conventional approaches, this tradeoff is desirable in many situations such as those described above.
- FIG. 3 illustrates example aspects of a reverse boost mode according to the present embodiments. Similar to FIG. 2 , the top graph 302 illustrates battery voltage (shown by curve 322 ) as a function of time while the bottom graph 304 illustrates battery discharging current (shown by curve 324 ) as a function of the same time. As can be seen, the battery discharging current (shown by curve 324 ) varies over time, based on the operating requirements of load 116 , but never exceeding a maximum discharging current level 326 (e.g. as limited by CPU 124 or core VR 122 as described above). Differently from the conventional operation shown in FIG. 2 , as can be seen in FIG.
- a maximum discharging current level 326 e.g. as limited by CPU 124 or core VR 122 as described above.
- the reverse boost mode when the battery is discharged below about 30% of battery capacity at time 306 , the reverse boost mode according to embodiments is enabled.
- system shut down is prevented without any CPU performance limitation, and with a regulated voltage (as opposed to only the battery voltage), for an extended period until time 308 , albeit at the expense of the battery discharging to a minimum level sooner than conventional approaches, as indicated by section 322 -A of curve 322 .
- one or more battery control transistors e.g. FETs
- FETs bypass transistors
- FIG. 4 is a schematic block diagram illustrating one example of a detailed implementation of the present embodiments in a battery charger architecture such as that shown in FIG. 1 using an integrated circuit 402 .
- the illustrated example charger 102 to be described in more detail below is a buck-boost charger, the present embodiments are not limited to this example, and can include other types of chargers such as buck and/or boost chargers.
- the example charger 102 in these embodiments includes power switching transistors including a field-effect transistor (FET) Q1 402 , having its drain coupled to node 404 and its source coupled an intermediate node 406 .
- FET field-effect transistor
- Another FET Q2 has its drain coupled to node 406 and its source coupled to a reference (e.g. GND).
- the example charger 102 further includes a FET Q4 407 having its drain coupled to a node 412 and its source coupled to an intermediate node 405 and a FET Q5 408 having its drain coupled to the node 405 and its source coupled to the GND.
- the FETs Q1 402 , Q2 403 , Q4 407 , and Q5 408 are coupled in a buck-boost configuration, more specifically, an H-bridge buck-boost configuration.
- any other type of buck-boost configuration in the art can be used as well.
- the charger 102 includes a FET Q6 416 having its drain coupled to the node 404 and its source coupled an intermediate node 420 ; and a FET Q7 418 having its source coupled to the node 420 and its drain coupled to an output node 410 .
- the FETs Q6 416 and Q7 418 can implement back-to-back bypass FETs, which provide an additional control for allowing power to be transferred from the adapter to the load.
- Other examples can also include a single bypass FET. This arrangement of bypass FETs results in a configuration having a common source 415 , also referred to as a bypass source.
- the gate of the FET Q6 416 and the gate of the FET Q7 418 are also coupled together and may be referred to as a bypass gate 417 . Both bypass source 415 and bypass gate 417 are coupled to the IC 402 so as to allow the IC 402 to control operation of the bypass FETs.
- the charger 102 includes an inductor L 1 coupled between node 406 and the node 405 . As shown, the output node 410 provides a system voltage VSYS to a system load 416 such as a CPU (not shown).
- Charger 102 in this example further includes a pair of battery control transistors FET Q3 414 (e.g. NGATE) and FET Q8 426 (e.g. BGATE).
- the NGATE FET Q3 414 has its drain coupled to node 410 and its source coupled to node 412 .
- the BGATE FET Q8 426 has its drain coupled to the node 412 and its source coupled to the battery 104 via resistor R 2 427 .
- the FETs Q3 414 and Q8 426 can implement the battery control transistor(s).
- the gates of FET Q3 414 and Q8 426 are coupled to the IC 402 for controlling charge and discharge of the rechargeable battery 104 .
- the FETs Q3 414 and Q8 426 may be turned on to allow power from battery 104 to be provided to the system load via node 410 .
- the FET Q3 414 may be turned on and the FET Q8 426 may be controlled in a linear manner to control charging of the rechargeable battery 104 as known to those skilled in the art.
- the FETs Q1 402 , Q2 403 , Q4 407 , Q5 408 , Q3 414 , Q6 416 , Q7 418 and Q8 426 are shown as being implemented using N-channel MOSFETs, although other types of switching devices are contemplated, such as P-channel devices, other similar forms (e.g., FETs, MOS devices, etc.), bipolar junction transistor (BJTs) and the like, insulated-gate bipolar transistors (IGBTs) and the like, etc.
- BJTs bipolar junction transistor
- IGBTs insulated-gate bipolar transistors
- IC 402 includes normal mode module 422 and a reverse boost mode module 424 that respectively control operation of transistors Q1 402 , Q2 403 , Q4 407 , Q5 408 , Q3 414 , Q6 416 , and Q7 418 via output connections to the gates thereof during a normal mode and during a reverse boost mode.
- Modules 422 and 424 are shown separately for ease of illustration but can include common circuitry, including circuitry also shared by modules for controlling other operations of system 100 by IC 202 .
- IC 402 can include additional modules and/or functionality for operating in other modes, such as when a power adapter is connected to port 106 and battery 104 is being charged. The details of such additional functionality and/or circuitry will be omitted here for sake of clarity of the present embodiments.
- Normal mode module 422 operates FETs Q1 402 , Q2 403 , Q4 407 , Q5 408 , and Q3 414 in a buck or a boost mode or a buck-boost mode to regulate the output voltage VSYS to a narrow DC range for stable system bus voltage.
- the bypass FETs Q6 416 and Q7 418 are turned off and maintained in an off state, while NGATE FET Q3 414 is turned on.
- Module 422 can operate when system power is provided from the adapter, battery, or a combination of both (e.g., with only the battery 104 connected, with only an adapter connected to port 106 , or a combination of both).
- module 422 is configured to operate in a variety of power and load conditions, such as battery 104 configurations of 2-, 3- or 4-cell Li-ion batteries, input voltages having a range of 3.2 V to 23.4 V, and system output voltages VSYS having a range of 2.4 V to 18.304 V.
- module 422 initially operates to turn off FETs Q1 402 , Q2 403 , Q4 407 , Q5 408 , turn off the bypass FETs Q6 416 and Q7 418 , and turn on the NGATE FET Q3 414 and BGATE FET Q8 426 so as to implement a conventional “ideal diode” mode where power from battery 104 is being provided directly to node 410 .
- Various known techniques can be used to implement module 422 to perform this “ideal diode” mode operation (e.g.
- module 422 does not provide any voltage regulation, and so the voltage from battery 104 is provided to node 410 . However, it should be apparent that this voltage is reduced by the current drawn from battery 104 multiplied by the resistance R 2 427 and the drain-source resistances of NGATE FET Q3 414 and BGATE FET Q9 426 . Moreover, as shown in FIGS. 2 and 3 , this battery voltage will decrease over time as the battery is discharged.
- a “reverse boost enable” signal is received by IC 402 (e.g. from EC 112 , when a predefined battery charge level is breached, such as 30% maximum battery charge, as detected by fuel gauge 114 ), normal mode module 422 is disabled, and reverse boost mode module 424 is activated. During this mode, module 424 turns off the NGATE FET Q3 414 (e.g.
- FIG. 5 is a flowchart illustrating an example reverse boost mode methodology that can be implemented by a charger 102 such as that shown in FIG. 4 according to embodiments.
- FIG. 5 shows charger 102 operating in a normal battery only mode in block 502 .
- the normal battery only mode can include normal mode module 422 turning off FETs Q1 402 , Q2 403 Q4 407 , and Q5 408 , turning off the bypass FETs Q6 416 and Q7 418 , and turning on the FETs Q3 414 and Q8 426 to enable an “ideal diode” mode so as to provide the voltage from battery 104 to the output node 410 .
- Block 504 indicates that EC 112 continuously monitors information from fuel gauge 114 .
- EC 112 compares the information from fuel gauge 114 to determine whether the battery 104 has discharged down to a predetermined level, such as 30% of maximum battery charge, based on the number of cells that implement battery 104 , for example.
- EC 112 can request that charger 102 transition to reverse boost mode from a normal battery only mode by signaling that reverse boost is enabled. EC 112 can do this by writing certain values to registers via SMBus, for example one or more bits of one or more control registers of charger 102 . EC 112 can also perform certain operations to direct charger 102 to regulate VSYS to a certain target voltage (e.g. via SMbus). In other embodiments, charger 102 determines the target voltage independently (e.g. by using information related to the adapter voltage level).
- charger 102 reverse boost mode operation of charger 102 is commenced in block 508 .
- This block includes disabling the operation of normal mode module 422 and enabling the operation of reverse boost module 424 .
- module 424 turns off FET Q3 414 , turns on the bypass FETs Q6 416 and Q7 418 , and operates FETs Q1 402 , Q2 403 , Q4 407 , and Q5 408 in a reverse boost switching mode so as to provide a regulated voltage corresponding to the target voltage and higher than the battery voltage to the load via output node 410 .
- module 424 can monitor the voltage at output node 410 using feedback circuitry (not shown) and generate PWM switching signals to Q1 402 , Q2 403 , Q4 407 , Q5 408 using techniques known to those skilled in the art.
- reverse boost mode of the present embodiments can be set-and-forget by customers and so overhead processing to monitor and protect the system or the battery is not needed.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Charge And Discharge Circuits For Batteries Or The Like (AREA)
Abstract
Description
- The present application is a continuation-in-part application of the U.S. Non-provisional patent application Ser. No. 16/452,414 filed Jun. 25, 2019, which application claims priority to U.S. Provisional Patent Application No. 62/720,650 filed Aug. 21, 2018. The present application also claims priority to U.S. Provisional Patent Application No. 62/837,649 filed Apr. 23, 2019, the contents of all such applications being incorporated herein by reference in their entirety.
- The present embodiments relate generally to mobile and computing devices and more particularly to a battery charger application for such devices that manages and/or postpones system shut down conditions during a battery only mode so as to optimize system performance.
- Battery chargers, in particular battery chargers for mobile computing devices, are responsible for performing or supporting various operating conditions and applications. For example, conventional mobile computing devices such as laptop or notebook computers include a plug-in port for a power adapter. When the adapter is plugged into this port, the battery charger is responsible for charging the battery using the adapter voltage specified by the manufacturer of the mobile computing device. Likewise, when no adapter is plugged into the dedicated port, the battery charger is responsible for allowing the mobile computing device to operate using energy stored in the battery, and to further support shutdown or near-shutdown conditions when the battery level becomes too low. Although some conventional approaches are acceptable for supporting such shutdown conditions, further opportunities for improvement remain.
- In one or more embodiments, methods and apparatuses allow for a battery only operating mode to transition from an ideal diode mode to a reverse boost mode when the battery is discharged below a threshold level of battery capacity. This can prevent system shutdown problems and extend a maximum CPU performance period, among other aspects.
- These and other aspects and features of the present embodiments will become apparent to those ordinarily skilled in the art upon review of the following description of specific embodiments in conjunction with the accompanying figures, wherein:
-
FIG. 1 is a block diagram illustrating an example device or system in which the present embodiments may find useful application. -
FIG. 2 is a diagram illustrating some problems in the standard battery charger application. -
FIG. 3 is a diagram illustrating example aspects of a reverse boost mode according to the present embodiments. -
FIG. 4 is a schematic diagram illustrating an example implementation of the present embodiments in a battery charger architecture including an integrated circuit. -
FIG. 5 is a flowchart illustrating an example methodology according to embodiments. - The present embodiments will now be described in detail with reference to the drawings, which are provided as illustrative examples of the embodiments so as to enable those skilled in the art to practice the embodiments and alternatives apparent to those skilled in the art. Notably, the figures and examples below are not meant to limit the scope of the present embodiments to a single embodiment, but other embodiments are possible by way of interchange of some or all of the described or illustrated elements. Moreover, where certain elements of the present embodiments can be partially or fully implemented using known components, only those portions of such known components that are necessary for an understanding of the present embodiments will be described, and detailed descriptions of other portions of such known components will be omitted so as not to obscure the present embodiments. Embodiments described as being implemented in software should not be limited thereto, but can include embodiments implemented in hardware, or combinations of software and hardware, and vice-versa, as will be apparent to those skilled in the art, unless otherwise specified herein. In the present specification, an embodiment showing a singular component should not be considered limiting; rather, the present disclosure is intended to encompass other embodiments including a plurality of the same component, and vice-versa, unless explicitly stated otherwise herein. Moreover, applicants do not intend for any term in the specification or claims to be ascribed an uncommon or special meaning unless explicitly set forth as such. Further, the present embodiments encompass present and future known equivalents to the known components referred to herein by way of illustration.
- As set forth above, according to certain aspects, the present embodiments are directed to methods and apparatuses for operating a battery charger in computing systems having certain system load requirements, battery configurations and external device power supply support. According to further aspects, the present embodiments provide methods and apparatuses for providing a reverse boost mode of operation when the battery charger is providing system power from a battery, such as when an adapter is not connected. The reverse boost mode of operation according to embodiments provides a regulated output voltage, thereby allowing a load such as a CPU to operate at maximum performance, even when the battery has discharged below a threshold discharge level.
-
FIG. 1 is a block diagram illustrating aspects of anexample system 100 incorporating the present embodiments.System 100 can be a computing device such as a notebook computer (e.g. MacBook, Ultrabook, etc.), laptop computer, pad or tablet computer (iPad, Surface, etc.), etc., a power bank, a Universal Serial Bus Type C (USB-C) interface platform, or any system using a battery with sensitivity to the supply rail. In these and other embodiments,system 100 includes aload 116, which can include aCPU 124 running a conventional operating system such as Windows, Android or Apple iOS, and can be an x86 processor from Intel, AMD or other manufacturers, as well as other processors made by Freescale, Qualcomm, DSPs, GPUs, etc.Load 116 can further includes acore voltage regulator 122 for supplying a regulated voltage toCPU 124 from the output VSYS/VOUT ofcharger 102. It should be apparent thatsystem 100 can include many other components not shown such as solid state and other disk drives, memories, peripherals, displays, user interface components, etc. According to certain aspects, asystem 100 in which the present embodiments can find particularly useful application has operational power needs that can exceed the power limits of technologies such as USB-A, for example over 60 watts. However, the present embodiments are not limited to applications in such systems. - As shown,
system 100 includes abattery 104 and abattery charger 102. In embodiments,charger 102 is a buck-boost narrow output voltage DC (NVDC) charger (i.e. DC-DC converter). According to certain general aspects, during normal operation ofsystem 100, when a power adapter is plugged intoport 106,battery charger 102 is configured to chargebattery 104. Preferably, in addition tocharging battery 104,battery charger 102 is further adapted to convert the power from the adapter to a voltage suitable for supplying to components of thesystem 100, including load 116 (e.g., in a buck mode, a boost mode, or a buck-boost mode as is known in the art). According to certain other general aspects, when a power adapter is not plugged intoport 106,battery charger 102 is configured to manage the supply of power to theload 116 and/or a peripheral device connected toport 106 from battery 104 (e.g., in a buck mode, a boost mode, or a buck-boost mode as is known in the art). Further details ofbattery charger 102 according to the present embodiments will be provided below. - In notebook computer (e.g. Ultrabook) and other embodiments of
system 100,battery 104 can be a rechargeable 1S/2S/3S/4S (i.e. 1 cell, 2 cell, 3 cell, or 4 cell stack) Lithium-ion (Li-ion) battery. In these and other embodiments,port 106 can be a USB port, such as a USB Type C (USB-C) port or a USB Power Delivery (USB PD) port. Although not shown inFIG. 1 , switches betweenport 106 andcharger 102 can also be provided for controllably coupling power from an adapter connected toport 106 to charger 102, or alternatively providing system power to charger 102 and/orport 106. Such switches can also include or be implemented by active devices such as back-to-back FETs (not shown). - As further shown,
example system 100 in which the present embodiments can find useful applications includes an embedded controller (EC) 112. EC 112 includes functionality for controlling certain operations ofcharger 102 and is generally responsible for managing power configurations of system 100 (e.g. depending on whether a power adapter is connected or not connected toport 106, as detected and reported by a port controller coupled to port 106 (not shown)), receivingbattery 104 status fromfuel gauge 114, and for communicating battery charge levels and other operational control information to charger 102 and CPU 124 (e.g. via SMbus or I2C interface), as will become more apparent from the descriptions below. - According to certain aspects, the present applicant recognizes various problems afflicting conventional battery chargers such as that shown in
FIG. 1 , and/or adapters incorporating voltage regulators or converters. - For example, with reference to
FIG. 1 ,charger 102 can be configured to operate in a “battery only” mode in the standard battery charger application, for example when an adapter is not plugged intoport 106. During this time,charger 102 provides the battery voltage to VSYS/VOUT by causing current to be drawn from battery 104 (e.g. using an “ideal diode” mode as is known to those skilled in the art). Also during this time,fuel gauge 114 continuously monitors the battery voltage and sends the battery charge information to EC 112. -
FIG. 2 provides two graphs illustrating system operation in such a “battery only” mode. Thetop graph 202 illustrates battery voltage (shown by curve 222) as a function of time while thebottom graph 204 illustrates battery discharging current (shown by curve 224) as a function of the same time. As can be seen, the battery discharging current (shown by curve 224) varies over time, based on the operating requirements ofload 116, but never exceeding a maximum discharging current level 226 (e.g. as limited by theCPU 124 or core VR 122). At the same time,charger 102 is responsible for providing power from battery 104 (e.g. using an “ideal diode” mode known to those skilled in the art) to the output node VOUT/VSYS. Meanwhile, under this conventional scenario,core VR 122 operates to provide a regulated voltage toCPU 124 from the node VOUT/VSYS. - Meanwhile, with reference to
FIG. 1 , the battery voltage shown bycurve 222 is continuously monitored byfuel gauge 114, and this information is provided to EC 112. In some implementations, EC 112 determines a maximum and minimum capacity ofbattery 102 based on the number of battery cells used to implementbattery 102. For example, in a two-cell (e.g. 2S) battery case, the maximum battery voltage is 2×4.2V=8.4 V, and the minimum battery voltage is 2×3V=6V. In such an example, a 30% charged battery level is slightly higher than 6V. - As shown at
time 206, when the battery is discharged down to about 30% of battery capacity (as monitored by fuel gauge 114) this information is provided toEC 112 and communicated toCPU 124. At this point, theCPU 124 has to limit system load current from amaximum level 226 to a reducedlevel 228 to prevent imminent system shut down. As further shown inFIG. 2 , if the battery continues discharging without supplemental power from an adapter or elsewhere, at asubsequent time 208, the battery voltage will reach a minimum level of charge (e.g. about 5V in a 2S example as described above), at whichtime CPU 124 and/orEC 112 will have no choice but to shut the system down (e.g. via a power-on-reset (POR)). - According to certain aspects, the present Applicant recognizes that it would be advantageous to postpone or eliminate the reduced performance of
CPU 124 during the period betweentimes times load 116 is only receiving the increasingly lower battery voltage indicated bycurve 222. As such,load 116 is vulnerable to “load insertion” (e.g., when another device other thanCPU 124 is connected to system 100) or other events which may cause the battery discharge current to spike. Such events may cause the system voltage seen by theload 116 to drop below the designated minimum battery voltage (e.g., as a result of the voltage drop caused by the increased drain-source current and drain-source resistance of the ideal diode). - In accordance with these and other aspects, embodiments address these and other issues by providing a reverse boost mode (in contrast to the conventional “ideal diode” mode) to allow the
CPU 124 to continue to operate at full performance, and with a regulated voltage, even when the battery level has fallen below a specified level of charge. Although the operation of the reverse boost mode according to embodiments may make it necessary to fully shut the system down sooner than in the conventional approaches, this tradeoff is desirable in many situations such as those described above. -
FIG. 3 illustrates example aspects of a reverse boost mode according to the present embodiments. Similar toFIG. 2 , thetop graph 302 illustrates battery voltage (shown by curve 322) as a function of time while thebottom graph 304 illustrates battery discharging current (shown by curve 324) as a function of the same time. As can be seen, the battery discharging current (shown by curve 324) varies over time, based on the operating requirements ofload 116, but never exceeding a maximum discharging current level 326 (e.g. as limited byCPU 124 orcore VR 122 as described above). Differently from the conventional operation shown inFIG. 2 , as can be seen inFIG. 3 , when the battery is discharged below about 30% of battery capacity attime 306, the reverse boost mode according to embodiments is enabled. As a result, system shut down is prevented without any CPU performance limitation, and with a regulated voltage (as opposed to only the battery voltage), for an extended period untiltime 308, albeit at the expense of the battery discharging to a minimum level sooner than conventional approaches, as indicated by section 322-A ofcurve 322. As will described in more detail below, in one example of a reverse boost mode according to embodiments, one or more battery control transistors (e.g. FETs) and a pair of bypass transistors (FETs) are controlled in a certain way to regulate the system voltage at any value and prevent system shut down without any limitation of the CPU performance. -
FIG. 4 is a schematic block diagram illustrating one example of a detailed implementation of the present embodiments in a battery charger architecture such as that shown inFIG. 1 using anintegrated circuit 402. Although the illustratedexample charger 102 to be described in more detail below is a buck-boost charger, the present embodiments are not limited to this example, and can include other types of chargers such as buck and/or boost chargers. - The
example charger 102 in these embodiments includes power switching transistors including a field-effect transistor (FET)Q1 402, having its drain coupled tonode 404 and its source coupled anintermediate node 406. Another FET Q2 has its drain coupled tonode 406 and its source coupled to a reference (e.g. GND). Theexample charger 102 further includes aFET Q4 407 having its drain coupled to anode 412 and its source coupled to anintermediate node 405 and aFET Q5 408 having its drain coupled to thenode 405 and its source coupled to the GND. Those skilled in the art may appreciate that theFETs Q1 402,Q2 403,Q4 407, andQ5 408 are coupled in a buck-boost configuration, more specifically, an H-bridge buck-boost configuration. In other embodiments, any other type of buck-boost configuration in the art can be used as well. - Additionally, the
charger 102 includes a FET Q6 416 having its drain coupled to thenode 404 and its source coupled anintermediate node 420; and a FET Q7 418 having its source coupled to thenode 420 and its drain coupled to anoutput node 410. As mentioned above, the FETs Q6 416 and Q7 418 can implement back-to-back bypass FETs, which provide an additional control for allowing power to be transferred from the adapter to the load. Other examples can also include a single bypass FET. This arrangement of bypass FETs results in a configuration having acommon source 415, also referred to as a bypass source. The gate of the FET Q6 416 and the gate of the FET Q7 418 are also coupled together and may be referred to as a bypass gate 417. Bothbypass source 415 and bypass gate 417 are coupled to theIC 402 so as to allow theIC 402 to control operation of the bypass FETs. Thecharger 102 includes an inductor L1 coupled betweennode 406 and thenode 405. As shown, theoutput node 410 provides a system voltage VSYS to a system load 416 such as a CPU (not shown). -
Charger 102 in this example further includes a pair of battery control transistors FET Q3 414 (e.g. NGATE) and FET Q8 426 (e.g. BGATE). TheNGATE FET Q3 414 has its drain coupled tonode 410 and its source coupled tonode 412. The BGATE FET Q8 426 has its drain coupled to thenode 412 and its source coupled to thebattery 104 viaresistor R2 427. As mentioned above, theFETs Q3 414 and Q8 426 can implement the battery control transistor(s). The gates ofFET Q3 414 and Q8 426 are coupled to theIC 402 for controlling charge and discharge of therechargeable battery 104. For example, when the power adapter is not connected, theFETs Q3 414 and Q8 426 may be turned on to allow power frombattery 104 to be provided to the system load vianode 410. When the power adapter is connected, theFET Q3 414 may be turned on and the FET Q8 426 may be controlled in a linear manner to control charging of therechargeable battery 104 as known to those skilled in the art. - The
FETs Q1 402,Q2 403,Q4 407,Q5 408,Q3 414, Q6 416, Q7 418 and Q8 426 are shown as being implemented using N-channel MOSFETs, although other types of switching devices are contemplated, such as P-channel devices, other similar forms (e.g., FETs, MOS devices, etc.), bipolar junction transistor (BJTs) and the like, insulated-gate bipolar transistors (IGBTs) and the like, etc. - As shown,
IC 402 according to the present embodiments includesnormal mode module 422 and a reverseboost mode module 424 that respectively control operation oftransistors Q1 402,Q2 403,Q4 407,Q5 408,Q3 414, Q6 416, and Q7 418 via output connections to the gates thereof during a normal mode and during a reverse boost mode.Modules system 100 byIC 202. Additionally and relatedly, although the present descriptions will focus onIC 402 operating in a battery only mode such as when an adapter is not connected to port 106, it should be apparent thatIC 402 can include additional modules and/or functionality for operating in other modes, such as when a power adapter is connected to port 106 andbattery 104 is being charged. The details of such additional functionality and/or circuitry will be omitted here for sake of clarity of the present embodiments. -
Normal mode module 422 operatesFETs Q1 402,Q2 403,Q4 407,Q5 408, andQ3 414 in a buck or a boost mode or a buck-boost mode to regulate the output voltage VSYS to a narrow DC range for stable system bus voltage. In this mode, the bypass FETs Q6 416 and Q7 418 are turned off and maintained in an off state, whileNGATE FET Q3 414 is turned on.Module 422 can operate when system power is provided from the adapter, battery, or a combination of both (e.g., with only thebattery 104 connected, with only an adapter connected toport 106, or a combination of both). As such, in embodiments,module 422 is configured to operate in a variety of power and load conditions, such asbattery 104 configurations of 2-, 3- or 4-cell Li-ion batteries, input voltages having a range of 3.2 V to 23.4 V, and system output voltages VSYS having a range of 2.4 V to 18.304 V. - More particularly, in a battery only mode (e.g. as communicated to
IC 402 by EC 112),module 422 initially operates to turn offFETs Q1 402,Q2 403,Q4 407,Q5 408, turn off the bypass FETs Q6 416 and Q7 418, and turn on theNGATE FET Q3 414 and BGATE FET Q8 426 so as to implement a conventional “ideal diode” mode where power frombattery 104 is being provided directly tonode 410. Various known techniques can be used to implementmodule 422 to perform this “ideal diode” mode operation (e.g. maintainingNGATE FET Q3 414 and BGATE FET Q8 426 in a substantially ON state), and so further details thereof will be omitted here for sake of clarity of the invention. During this mode,module 422 does not provide any voltage regulation, and so the voltage frombattery 104 is provided tonode 410. However, it should be apparent that this voltage is reduced by the current drawn frombattery 104 multiplied by theresistance R2 427 and the drain-source resistances ofNGATE FET Q3 414 and BGATE FET Q9 426. Moreover, as shown inFIGS. 2 and 3 , this battery voltage will decrease over time as the battery is discharged. - According to aspects of the present embodiments, however, when a “reverse boost enable” signal is received by IC 402 (e.g. from
EC 112, when a predefined battery charge level is breached, such as 30% maximum battery charge, as detected by fuel gauge 114),normal mode module 422 is disabled, and reverseboost mode module 424 is activated. During this mode,module 424 turns off the NGATE FET Q3 414 (e.g. maintains the NGATE FET in an OFF state), turns on the bypass FETs Q6 416 and Q7 418, and operatesFETs Q1 402,Q2 403,Q4 407, andQ5 408 in a reverse boost switching mode so as to provide a regulated voltage to the load viaoutput node 410. Those skilled in the art understand how to implement a boost mode of operation using switching transistors such asQ1 402,Q2 403,Q4 407, andQ5 408 and control signals such as pulse width modulated (PWM) signals so as to provide a regulated output voltage, and so further details thereof will be omitted here for sake of clarity of the invention. -
FIG. 5 is a flowchart illustrating an example reverse boost mode methodology that can be implemented by acharger 102 such as that shown inFIG. 4 according to embodiments. - For illustration,
FIG. 5 showscharger 102 operating in a normal battery only mode inblock 502. This can be in response toIC 402 receiving an indication from EC 112 (e.g. via I2C, SMBus, etc.) that an adapter is not connected to port 106, for example. In the example ofFIG. 4 , the normal battery only mode can includenormal mode module 422 turning offFETs Q1 402,Q2 403Q4 407, andQ5 408, turning off the bypass FETs Q6 416 and Q7 418, and turning on theFETs Q3 414 and Q8 426 to enable an “ideal diode” mode so as to provide the voltage frombattery 104 to theoutput node 410. -
Block 504 indicates thatEC 112 continuously monitors information fromfuel gauge 114. In block,EC 112 compares the information fromfuel gauge 114 to determine whether thebattery 104 has discharged down to a predetermined level, such as 30% of maximum battery charge, based on the number of cells that implementbattery 104, for example. - If
EC 112 determines that the threshold discharge level has been reached, inblock 506,EC 112 can request thatcharger 102 transition to reverse boost mode from a normal battery only mode by signaling that reverse boost is enabled.EC 112 can do this by writing certain values to registers via SMBus, for example one or more bits of one or more control registers ofcharger 102.EC 112 can also perform certain operations to directcharger 102 to regulate VSYS to a certain target voltage (e.g. via SMbus). In other embodiments,charger 102 determines the target voltage independently (e.g. by using information related to the adapter voltage level). - In response to the indication that reverse boost mode is requested in
block 506,charger 102 reverse boost mode operation ofcharger 102 is commenced inblock 508. This block includes disabling the operation ofnormal mode module 422 and enabling the operation ofreverse boost module 424. During this mode,module 424 turns offFET Q3 414, turns on the bypass FETs Q6 416 and Q7 418, and operatesFETs Q1 402,Q2 403,Q4 407, andQ5 408 in a reverse boost switching mode so as to provide a regulated voltage corresponding to the target voltage and higher than the battery voltage to the load viaoutput node 410. To perform this voltage regulation,module 424 can monitor the voltage atoutput node 410 using feedback circuitry (not shown) and generate PWM switching signals toQ1 402,Q2 403,Q4 407,Q5 408 using techniques known to those skilled in the art. - It should be noted that the reverse boost mode of the present embodiments can be set-and-forget by customers and so overhead processing to monitor and protect the system or the battery is not needed.
- Although the present embodiments have been particularly described with reference to preferred ones thereof, it should be readily apparent to those of ordinary skill in the art that changes and modifications in the form and details may be made without departing from the spirit and scope of the present disclosure. It is intended that the appended claims encompass such changes and modifications.
Claims (15)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/838,886 US11387667B2 (en) | 2018-08-21 | 2020-04-02 | Combo buck boost battery charger architecture with reverse boost mode |
CN202010323446.3A CN111835059A (en) | 2019-04-23 | 2020-04-22 | Buck-boost charger configuration with reverse boost mode |
TW109113630A TW202110027A (en) | 2019-04-23 | 2020-04-23 | Buck boost charger configuration with reverse boost mode |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201862720650P | 2018-08-21 | 2018-08-21 | |
US201962837649P | 2019-04-23 | 2019-04-23 | |
US16/452,414 US11418048B2 (en) | 2018-08-21 | 2019-06-25 | System and method for providing reverse boost mode in battery charger application |
US16/838,886 US11387667B2 (en) | 2018-08-21 | 2020-04-02 | Combo buck boost battery charger architecture with reverse boost mode |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/452,414 Continuation-In-Part US11418048B2 (en) | 2018-08-21 | 2019-06-25 | System and method for providing reverse boost mode in battery charger application |
Publications (2)
Publication Number | Publication Date |
---|---|
US20200295588A1 true US20200295588A1 (en) | 2020-09-17 |
US11387667B2 US11387667B2 (en) | 2022-07-12 |
Family
ID=72423549
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/838,886 Active 2039-07-09 US11387667B2 (en) | 2018-08-21 | 2020-04-02 | Combo buck boost battery charger architecture with reverse boost mode |
Country Status (1)
Country | Link |
---|---|
US (1) | US11387667B2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20200395774A1 (en) * | 2019-06-17 | 2020-12-17 | Renesas Electronics America Inc. | Single inductor multiple output charger for multiple battery applications |
US20210135478A1 (en) * | 2020-12-23 | 2021-05-06 | Intel Corporation | Workload dependent load-sharing mechanism in multi-battery system, and adaptive charging and discharging for a hybrid battery |
US11387667B2 (en) | 2018-08-21 | 2022-07-12 | Renesas Electronics America Inc. | Combo buck boost battery charger architecture with reverse boost mode |
US11418048B2 (en) * | 2018-08-21 | 2022-08-16 | Renesas Electronics America Inc. | System and method for providing reverse boost mode in battery charger application |
EP4092864A1 (en) * | 2021-05-18 | 2022-11-23 | INTEL Corporation | Power delivery architecture for high power portable devices |
US11848581B2 (en) * | 2019-06-14 | 2023-12-19 | X-wave Innovations, Inc. | Source bootstrap power conversion for the safe and efficient interconnection of homogeneous or heterogeneous energy storage modules |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7145317B1 (en) | 2004-12-13 | 2006-12-05 | Intersil Americas Inc. | Constant frequency duty cycle independent synthetic ripple regulator |
US7504816B2 (en) | 2005-09-28 | 2009-03-17 | Intersil Americas Inc. | Circuit for multiplexing digital and analog information via single pin of driver for switched MOSFETs of DC-DC converter |
US7518342B2 (en) | 2005-10-28 | 2009-04-14 | Texas Instruments Incorporated | Apparatus and method for effecting power distribution to a host system from a voltage source or a battery |
KR101187766B1 (en) * | 2008-08-08 | 2012-10-05 | 주식회사 엘지화학 | Apparatus and Method for cell balancing based on battery's voltage variation pattern |
US8000117B2 (en) | 2008-08-13 | 2011-08-16 | Intersil Americas Inc. | Buck boost function based on a capacitor bootstrap input buck converter |
US8587255B2 (en) * | 2009-05-28 | 2013-11-19 | Deeya Energy, Inc. | Control system for a flow cell battery |
US20120139345A1 (en) | 2010-12-01 | 2012-06-07 | Texas Instruments Incorporated | Control method of hybrid power battery charger |
US9246348B2 (en) | 2011-10-06 | 2016-01-26 | Intersil Americas Llc. | Battery charge modulator with boost capability |
US9077198B2 (en) * | 2011-12-30 | 2015-07-07 | Thomas Szepesi | Battery charging method and circuit |
US9601936B2 (en) | 2013-01-30 | 2017-03-21 | Qualcomm Incorporated | Battery charger reverse-boosting detection |
US10797490B2 (en) | 2014-03-26 | 2020-10-06 | Intersil Americas LLC | Battery charge system with transition control that protects adapter components when transitioning from battery mode to adapter mode |
US9853467B2 (en) | 2015-01-13 | 2017-12-26 | Intersil Americas LLC | Overcurrent protection in a battery charger |
US9715244B2 (en) | 2015-02-24 | 2017-07-25 | Intersil Americas LLC | System and method for determining adapter current limit |
US9479004B2 (en) * | 2015-03-13 | 2016-10-25 | Active-Semi, Inc. | Buck/boost circuit that charges and discharges multi-cell batteries of a power bank device |
US10637266B2 (en) | 2015-06-01 | 2020-04-28 | Intersil Americas LLC | Regulator with high speed nonlinear compensation |
US10985644B1 (en) * | 2016-06-25 | 2021-04-20 | Active-Semi, Inc. | Optimized gate driver for low voltage power loss protection system |
US11387667B2 (en) | 2018-08-21 | 2022-07-12 | Renesas Electronics America Inc. | Combo buck boost battery charger architecture with reverse boost mode |
-
2020
- 2020-04-02 US US16/838,886 patent/US11387667B2/en active Active
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11387667B2 (en) | 2018-08-21 | 2022-07-12 | Renesas Electronics America Inc. | Combo buck boost battery charger architecture with reverse boost mode |
US11418048B2 (en) * | 2018-08-21 | 2022-08-16 | Renesas Electronics America Inc. | System and method for providing reverse boost mode in battery charger application |
US11848581B2 (en) * | 2019-06-14 | 2023-12-19 | X-wave Innovations, Inc. | Source bootstrap power conversion for the safe and efficient interconnection of homogeneous or heterogeneous energy storage modules |
US20200395774A1 (en) * | 2019-06-17 | 2020-12-17 | Renesas Electronics America Inc. | Single inductor multiple output charger for multiple battery applications |
US20210135478A1 (en) * | 2020-12-23 | 2021-05-06 | Intel Corporation | Workload dependent load-sharing mechanism in multi-battery system, and adaptive charging and discharging for a hybrid battery |
EP4092864A1 (en) * | 2021-05-18 | 2022-11-23 | INTEL Corporation | Power delivery architecture for high power portable devices |
Also Published As
Publication number | Publication date |
---|---|
US11387667B2 (en) | 2022-07-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11387667B2 (en) | Combo buck boost battery charger architecture with reverse boost mode | |
US11418048B2 (en) | System and method for providing reverse boost mode in battery charger application | |
US11205915B2 (en) | Autonomous adapter pass through mode for buck-boost battery charger | |
US9735600B2 (en) | Method for limiting battery discharging current in battery charger and discharger circuit | |
US11677260B2 (en) | Managing power in a portable device comprising multiple batteries | |
US20180102664A1 (en) | Battery Charging with Reused Inductor for Boost | |
US20180076647A1 (en) | Hybrid power buck-boost charger | |
US20070079153A1 (en) | Information handling system, current and voltage mode power adapter, and method of operation | |
US8203234B2 (en) | Power safety system | |
US7675267B2 (en) | Control circuit of power supply and control method of the power supply | |
US20140032953A1 (en) | Battery charge system and method capable of operating in different configurations | |
US20170102763A1 (en) | Voltage regulator | |
US11955821B2 (en) | Managing power in a portable device comprising multiple batteries | |
US7489109B1 (en) | Integrated battery charger and system regulator circuit | |
US20180109134A1 (en) | Power monitoring for output voltage support | |
US20130234677A1 (en) | Battery Charger Voltage Control Method For Instant Boot-Up | |
US11251639B2 (en) | Adapter power add-up feature for multiport systems | |
US20170093173A1 (en) | Front end charger bypass switch with linear regulation function and path for reverse boost | |
US11239677B2 (en) | Buck-boost battery charger for dual battery application | |
US20230120432A1 (en) | Blocking and Startup Transistor Control in Voltage Converters | |
TW202110027A (en) | Buck boost charger configuration with reverse boost mode | |
US20200395774A1 (en) | Single inductor multiple output charger for multiple battery applications |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
AS | Assignment |
Owner name: RENESAS ELECTRONICS AMERICA INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NIBIR, SHAHRIAR;LIM, SUNGKEUN;REEL/FRAME:054654/0681 Effective date: 20201113 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP., ISSUE FEE NOT PAID |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |