US20200204175A1 - Capacitance balance in dual sided contact switch - Google Patents
Capacitance balance in dual sided contact switch Download PDFInfo
- Publication number
- US20200204175A1 US20200204175A1 US16/230,884 US201816230884A US2020204175A1 US 20200204175 A1 US20200204175 A1 US 20200204175A1 US 201816230884 A US201816230884 A US 201816230884A US 2020204175 A1 US2020204175 A1 US 2020204175A1
- Authority
- US
- United States
- Prior art keywords
- source region
- drain
- independent
- active device
- shared
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000009977 dual effect Effects 0.000 title claims abstract description 90
- 238000000034 method Methods 0.000 claims description 44
- 238000004519 manufacturing process Methods 0.000 claims description 9
- 229910021332 silicide Inorganic materials 0.000 claims description 5
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 5
- 230000008569 process Effects 0.000 description 27
- 238000001465 metallisation Methods 0.000 description 23
- 239000000758 substrate Substances 0.000 description 22
- 230000003071 parasitic effect Effects 0.000 description 21
- 238000013461 design Methods 0.000 description 17
- 238000004891 communication Methods 0.000 description 13
- 239000004065 semiconductor Substances 0.000 description 13
- 238000003860 storage Methods 0.000 description 12
- 235000012431 wafers Nutrition 0.000 description 11
- 238000010586 diagram Methods 0.000 description 10
- 238000012546 transfer Methods 0.000 description 10
- 230000008878 coupling Effects 0.000 description 8
- 238000010168 coupling process Methods 0.000 description 8
- 238000005859 coupling reaction Methods 0.000 description 8
- 230000015654 memory Effects 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 7
- 230000006870 function Effects 0.000 description 7
- 230000008901 benefit Effects 0.000 description 6
- 239000012212 insulator Substances 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 230000002411 adverse Effects 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 3
- 230000000295 complement effect Effects 0.000 description 3
- 230000001934 delay Effects 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- 230000003287 optical effect Effects 0.000 description 2
- 230000004075 alteration Effects 0.000 description 1
- JJWKPURADFRFRB-UHFFFAOYSA-N carbonyl sulfide Chemical compound O=C=S JJWKPURADFRFRB-UHFFFAOYSA-N 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000000609 electron-beam lithography Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000008520 organization Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000013404 process transfer Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000002285 radioactive effect Effects 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000012795 verification Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823475—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76264—SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41733—Source or drain electrodes for field effect devices for thin film transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78612—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device for preventing the kink- or the snapback effect, e.g. discharging the minority carriers of the channel region for preventing bipolar effect
- H01L29/78615—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device for preventing the kink- or the snapback effect, e.g. discharging the minority carriers of the channel region for preventing bipolar effect with a body contact
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78651—Silicon transistors
- H01L29/78654—Monocrystalline silicon transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/10—Modifications for increasing the maximum permissible switched voltage
- H03K17/102—Modifications for increasing the maximum permissible switched voltage in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/28—Modifications for introducing a time delay before switching
- H03K17/284—Modifications for introducing a time delay before switching in field effect transistor switches
Definitions
- the present disclosure generally relates to integrated circuits (ICs). More specifically, the present disclosure relates to capacitance and series resistance balance in a dual sided radio frequency switch with front-side contacts and backside contacts configured in accordance with a checker board layout.
- ICs integrated circuits
- the design complexity of integrated circuits is complicated by added circuit functions to support communication enhancements.
- the design of these mobile RF transceivers may include the use of silicon-on-insulator technology.
- Silicon-on-insulator (SOI) technology replaces conventional semiconductor (e.g., silicon) substrates (e.g., wafers) with a layered silicon-insulator-silicon substrate to reduce parasitic device capacitance and improve performance.
- the active devices on the SOI layer may include complementary metal oxide semiconductor (CMOS) transistors.
- CMOS complementary metal oxide semiconductor
- RF switch devices of mobile RF transceivers may be fabricated using CMOS transistors on SOI substrates.
- CMOS complementary metal oxide semiconductor
- parasitic capacitance may be caused by a proximity of an active device on the semiconductor layer and a semiconductor substrate supporting a buried oxide (BOX) layer in SOI devices.
- Parasitic capacitance may also be caused by the interconnects to gates and source/drain regions of the CMOS transistors.
- This form of contact/interconnect-to-gate capacitance is caused by a proximity between back-end-of-line (BEOL) interconnects and/or middle-of-line (MOL) trench contacts/interconnects and the transistor gates as well as the transistor gate interconnects.
- BEOL back-end-of-line
- MOL middle-of-line
- This parasitic capacitance adversely affects the performance of CMOS devices, resulting in circuit delays and losses. This capacitance is especially problematic for RF switch devices.
- a dual sided contact switch has a first independent drain/source region of a multi-gate active device.
- the dual sided contact switch also has a first shared drain/source region of the multi-gate active device.
- the dual sided contact switch has a second independent drain/source region of the multi-gate active device, adjacent to the first shared drain/source region.
- the dual sided contact switch also has a second shared drain/source region of the multi-gate active device, adjacent to the first independent drain/source region.
- the dual sided contact switch has a gate region between the first independent drain/source region and the first shared drain/source region, and also between the second independent drain/source region and the second shared drain/source region.
- a method of making a dual sided contact switch includes forming a first independent drain/source region of a multi-gate active device. The method also includes forming a first shared drain/source region of the multi-gate active device. The method includes forming a second independent drain/source region of the multi-gate active device, adjacent to the first shared drain/source region. The method also includes forming a second shared drain/source region of the multi-gate active device, adjacent to the first independent drain/source region. The method further includes forming a gate region between the first independent drain/source region and the first shared drain/source region, and between the second independent drain/source region and the second shared drain/source region.
- a dual sided contact switch has a first independent drain/source region of a multi-gate active device.
- the dual sided contact switch also has a means for forming a portion of a first transistor and a second transistor.
- the multi-gate active device includes the first transistor and the second transistor.
- the dual sided contact switch also has a second independent drain/source region of the multi-gate active device, adjacent to the transistor forming means.
- the dual sided contact switch has a shared drain/source region of the multi-gate active device, adjacent to the first independent drain/source region.
- the dual sided contact switch has a gate region between the first independent drain/source region and the transistor forming means, and also between the second independent drain/source region and the shared drain/source region.
- a radio frequency front end module includes a dual sided contact switch having a first independent drain/source region of a multi-gate active device.
- the dual sided contact switch has a first shared drain/source region of the multi-gate active device.
- the dual sided contact switch also has a second independent drain/source region of the multi-gate active device adjacent to the first shared drain/source region.
- the dual sided contact switch has a second shared drain/source region of the multi-gate active device adjacent to the first independent drain/source region.
- the dual sided contact switch has a gate region between the first independent drain/source region and the first shared drain/source region.
- the dual sided contact switch also has a gate region between the second independent drain/source region and the second shared drain/source region.
- the radio frequency front end module has an antenna coupled to the dual sided contact switch.
- FIG. 1 is a schematic diagram of a radio frequency (RF) front-end module.
- RF radio frequency
- FIGS. 2A to 2D show cross-sectional views of a radio frequency integrated circuit (RFIC) during a layer transfer process.
- RFIC radio frequency integrated circuit
- FIG. 3A illustrates a cross-section of a dual sided radio frequency switch, according to aspects of the present disclosure.
- FIG. 3B illustrates another cross-section of a dual sided radio frequency switch, according to aspects of the present disclosure.
- FIG. 3C illustrates a top view of a dual sided radio frequency switch with front-side contacts and backside contacts configured in accordance with a checker board layout, according to aspects of the present disclosure.
- FIG. 4 is a process flow diagram illustrating a method of constructing a radio frequency integrated circuit switch using a bulk semiconductor layer transfer process according to aspects of the present disclosure.
- FIG. 5 is a block diagram showing an exemplary wireless communication system in which a configuration of the present disclosure may be advantageously employed.
- FIG. 6 is a block diagram illustrating a design workstation used for circuit, layout, and logic design of a semiconductor component according to one configuration of the present disclosure.
- the term “and/or” is intended to represent an “inclusive OR”, and the use of the term “or” is intended to represent an “exclusive OR”.
- the term “exemplary” used throughout this description means “serving as an example, instance, or illustration,” and should not necessarily be construed as preferred or advantageous over other exemplary configurations.
- the term “coupled” used throughout this description means “connected, whether directly or indirectly through intervening connections (e.g., a switch), electrical, mechanical, or otherwise,” and is not necessarily limited to physical connections. Additionally, the connections can be such that the objects are permanently connected or releasably connected. The connections can be through switches.
- proximate means “adjacent, very near, next to, or close to.”
- on used throughout this description means “directly on” in some configurations, and “indirectly on” in other configurations.
- the term “layer” includes film and is not to be construed as indicating a vertical or horizontal thickness unless otherwise stated.
- the term “substrate” may refer to a substrate of a diced wafer or may refer to a substrate of a wafer that is not diced.
- the terms chip and die may be used interchangeably.
- Silicon-on-insulator (SOI) technology refers to the use of a layered silicon-insulator-silicon substrate in place of a conventional silicon substrate in semiconductor manufacturing, especially microelectronics, to reduce parasitic device capacitance, and improve performance.
- An integrated circuit built using SOI devices may show processing speed that is approximately thirty percent (30%) faster than a comparable bulk-based integrated circuit and power consumption reduced by as much as eighty percent (80%), which makes it ideal for mobile devices.
- SOI chips also reduce the soft error rate, which is data corruption caused by cosmic rays and natural radioactive background signals.
- SOI transistors offer a unique opportunity for CMOS architectures to be more scalable.
- a layer transfer process transfers a top active device portion of an SOI wafer to a handle wafer.
- the top portion of the SOI wafer is bonded to the handle wafer, and the bulk substrate layer (the sacrificial substrate) of the SOI wafer is removed.
- the process enables a backside connection system to be formed, in addition to a front-side connection system.
- the back insulating layer may be thinned down. Openings may be formed in the back insulating layer so that backside contacts may be formed to connect to devices, such as a metal oxide semiconductor field effect transistor's (MOSFET's) source, drain, and/or body.
- MOSFET's metal oxide semiconductor field effect transistor's
- one or more metal layers and vias may be formed on the back insulating layer to route power, ground, and/or signals to the devices.
- the backside contacts and one or more metal layers and vias form the backside connection system as compared to front-side contacts and metal layers and vias in the front-side connection system.
- Source and drain silicide is often specified to facilitate good connection between the front-side or backside connection system with the devices.
- RF switch devices of mobile RF transceivers may be fabricated using CMOS transistors on SOI wafers.
- CMOS transistors on SOI wafers.
- CMOS transistors on SOI wafers.
- a parasitic capacitance in the form of contact/interconnect-to-gate capacitance may be caused by a proximity between back-end-of-line (BEOL) interconnects/middle-of-line (MOL) contacts and the transistor gates.
- BEOL back-end-of-line
- MOL mobility-of-line
- Various aspects of the present disclosure provide techniques for balancing capacitance in a dual sided contact switch (e.g., RF switch).
- the process flow for semiconductor fabrication of the dual sided contact switch may include front-end-of-line (FEOL) processes, MOL processes, and BEOL processes.
- the MOL process is the set of process steps that enable connection of the transistors to the back-end-of-line or BEOL interconnects (e.g., M 1 , M 2 , etc.) using MOL contacts.
- BEOL interconnects e.g., M 1 , M 2 , etc.
- parasitic capacitance in the form of contact/interconnect-to-gate capacitance is caused by proximity of the BEOL interconnects/MOL contacts and the transistor gates, drain, and source regions.
- the asymmetry of the parasitic capacitance adversely affects CMOS transistors, resulting in circuit delays and losses, which is especially problematic for RF switch devices.
- a layer transfer process may reduce the additional capacitance by moving some of the routing from a front-side to a backside of an RF integrated circuit. Moving some of the routing, however, may not sufficiently address the asymmetric issues with parasitic capacitance and series resistance.
- a source and a drain of the switch can have contacts on different or opposite sides (e.g., a front-side and a backside) of the switch. Having the contacts on opposite sides of the switch reduces coupling capacitance and thereby improves (e.g., reduces) a figure of merit of the switch.
- the overall capacitance of a transistor between the source and drain, when off, is the contribution of the source-to-gate, drain-to-gate, source-to-channel, and drain-to-channel capacitances.
- Ron ON mode
- Coff capacitance in an OFF mode
- asymmetry may be due to a difference in a sum of the parasitic capacitance on a front-side of the switch and a sum of the parasitic capacitance on the backside of the switch.
- the switch operating under the asymmetric environment exhibits undesirable non-linear characteristics that adversely impact the performance of the switch.
- the undesirable non-linear characteristics may include harmonic distortion such as second harmonic distortion.
- the asymmetric implementation improves the figure of merit, the performance of the switch is degraded due to second harmonic distortion.
- Various aspects of the present disclosure are directed to an integrated circuit (e.g., a dual sided radio frequency switch) with improved figure of merit and improved linearity.
- the dual sided radio frequency switch balances capacitances and/or series resistance between the conductive (metal) layers of the integrated circuit.
- the dual sided radio frequency switch is a multi-gate active device.
- the dual sided radio frequency switch includes a first unshared/independent drain/source region, a first shared drain/source region, a second independent drain/source region, a second shared drain/source region, a third independent drain/source region and a third shared drain/source region of the multi-gate active device.
- the shared drain/source regions and the independent drain/source regions are arranged in a checker board layout. For example, the shared drain/source regions and the independent drain/source regions are placed alternately to form a checker board layout.
- the first shared drain/source region is between the first and the second independent drain/source regions and may be associated with a first active device and a second active device.
- the first shared drain/source region is shared between the first active device and the second active device.
- the first independent drain/source region and at least a portion of the first shared drain/source region may be used to form the first active device.
- the second independent drain/source region and at least another portion of the first shared drain/source region may be used to form the second active device.
- the third independent drain/source region is between the second and the third shared drain/source regions.
- the second shared drain/source region is shared between a third active device and another active device.
- the third independent drain/source region and at least a portion of the second shared drain/source region may form a third active device.
- the third shared drain/source region is shared between a fourth active device and yet another active device.
- the third independent drain/source region and at least a portion of the third shared drain/source region may be used to form a fourth active device.
- the dual sided radio frequency switch further includes a first front-side conductive contact or interconnect on the first independent drain/source region and a second front-side contact on the second independent drain/source region.
- the dual-sided radio frequency switch further includes a first backside contact on the first shared drain/source region.
- the first backside contact is a shared source/drain contact.
- the dual sided radio frequency switch includes a conductive bridge that connects the first front-side conductive contact or interconnect to the second front-side conductive contact.
- the dual sided radio frequency switch further includes a third front-side conductive contact on the third independent drain/source region.
- the dual-sided radio frequency switch further includes a second backside contact on the second shared drain/source region and a third backside contact on the third shared drain/source region.
- the second backside contact is a shared source/drain contact that is shared between the third active device and another active device.
- the third backside contact is also a shared source/drain contact that is shared between the fourth active device and yet another active device. Similar to the shared drain/source regions and the independent drain/source regions, the front-side contacts and the backside contacts are arranged in the checker board layout.
- FIG. 1 is a schematic diagram of a wireless device 100 (e.g., a cellular phone or a smartphone) including the dual sided radio frequency switch implemented according to aspects of the present disclosure.
- the wireless device 100 may include a wireless local area network (WLAN) (e.g., WiFi) module 150 and an RF front-end module 170 for a chipset 110 .
- the WiFi module 150 includes a first diplexer 160 communicably coupling an antenna 162 to a wireless local area network module (e.g., WLAN module 152 ).
- the RF front-end module 170 includes a second diplexer 190 communicably coupling an antenna 192 to the wireless transceiver 120 (WTR) through a duplexer 180 (DUP).
- the wireless transceiver 120 and the WLAN module 152 of the WiFi module 150 are coupled to a modem (MSM, e.g., a baseband modem) 130 that is powered by a power supply 102 through a power management integrated circuit (PMIC) 140 .
- the chipset 110 also includes capacitors 112 and 114 , as well as an inductor(s) 116 to provide signal integrity.
- the PMIC 140 , the modem 130 , the wireless transceiver 120 , and the WLAN module 152 each include capacitors (e.g., 142 , 132 , 122 , and 154 ) and operate according to a clock 118 .
- the geometry and arrangement of the various inductor and capacitor components in the chipset 110 may reduce the electromagnetic coupling between the components.
- the wireless transceiver 120 of the wireless device generally includes a mobile radio frequency (RF) transceiver to transmit and receive data for two-way communication.
- a mobile RF transceiver may include a transmit section for data transmission and a receive section for data reception.
- the transmit section may modulate an RF carrier signal with data to obtain a modulated RF signal, amplify the modulated RF signal using a power amplifier (PA) to obtain an amplified RF signal having the proper output power level, and transmit the amplified RF signal via the antenna 192 to a base station.
- PA power amplifier
- the receive section may obtain a received RF signal via the antenna 192 and may amplify the received RF signal using a low noise amplifier (LNA) and process the received RF signal to recover data sent by the base station in a communication signal.
- LNA low noise amplifier
- the wireless transceiver 120 may include one or more circuits for amplifying these communication signals.
- the amplifier circuits e.g., LNA/PA
- the amplifier circuits may include one or more amplifier stages that may have one or more driver stages and one or more amplifier output stages.
- Each of the amplifier stages includes one or more transistors configured in various ways to amplify the communication signals.
- the wireless transceiver 120 and the RF front-end module 170 may be implemented using a layer transfer process to further separate the active device from a substrate as shown in FIGS. 2A to 2D .
- FIGS. 2A to 2D show cross-sectional views of a radio frequency (RF) integrated circuit 200 during a layer transfer process according to aspects of the present disclosure.
- an RF device includes an active device 210 on an insulator layer 220 supported by a sacrificial substrate 201 (e.g., a bulk wafer).
- the RF device also includes interconnects 250 coupled to the active device 210 within a first dielectric layer 204 .
- a handle substrate 202 is bonded to the first dielectric layer 204 of the RF device.
- the sacrificial substrate 201 is removed.
- a parasitic capacitance of the RF device is proportional to the dielectric thickness, which determines the distance between the active device 210 and the handle substrate 202 .
- CMOS complementary metal oxide semiconductor
- the active device 210 on the insulator layer 220 may be a complementary metal oxide semiconductor (CMOS) transistor.
- CMOS complementary metal oxide semiconductor
- the RF front-end module 170 FIG. 1 ) may rely on these high performance CMOS RF switch technologies for successful operation.
- FIG. 3A illustrates a cross-section of a dual sided radio frequency switch 300 , according to aspects of the present disclosure.
- the dual sided radio frequency switch 300 may be fabricated using a layer transfer process.
- the dual sided radio frequency switch 300 has a first side 337 (e.g., a front-side) and a second side 339 (e.g., a backside) opposite the first side 337 .
- the dual sided radio frequency switch 300 includes a first active device 331 (e.g., a transistor) and a second active device 333 , each having a gate and source/drain regions. Thus, the dual sided radio frequency switch 300 is a multi-gate active device.
- the dual sided radio frequency switch 300 further includes a first independent drain/source region 372 , a first shared drain/source region 374 , and a second independent drain/source region 376 .
- the first shared drain/source region 374 is between the first independent drain/source region 372 and the second independent drain/source region 376 .
- the first active device 331 of the dual sided radio frequency switch 300 includes a first gate 356 , the first independent drain/source region 372 , at least a first portion of the first shared drain/source region 374 , and a first channel 382 formed on an isolation layer 307 .
- the first gate 356 has spacers 344 a and 344 b.
- the second active device 333 of the dual sided radio frequency switch 300 includes a second gate 358 , the second independent drain/source region 376 , at least a second portion of the first shared drain/source region 374 , and a second channel 384 formed on the isolation layer 307 .
- the second gate 358 has spacers 346 a and 346 b.
- the isolation layer 307 is a buried oxide (BOX) layer, and the body (e.g., including the first channel 382 and the second channel 384 ) and the source/drain regions (e.g., the first independent drain/source region 372 , the first shared drain/source region 374 , and the second independent drain/source region 376 ) are formed from an SOI layer (e.g., silicon) including shallow trench isolation (STI) regions.
- BOX buried oxide
- One aspect of the present disclosure uses a silicidation process (e.g., a backside/front-side silicidation process) with layer transfer to form front-side/backside source/drain contacts.
- a silicidation process e.g., a backside/front-side silicidation process
- a first front-side contact 364 , a backside contact 366 , and a second front-side contact 368 are respectively formed on the first independent drain/source region 372 , the first shared drain/source region 374 , and the second independent drain/source region 376 .
- a first gate contact 336 and a second gate contact 338 are respectively formed on the first gate 356 and on the second gate 358 of the dual sided radio frequency switch 300 .
- the first gate contact 336 , the second gate contact 338 , the first front-side contact 364 , the backside contact 366 , and the second front-side contact 368 can be silicide contacts.
- the backside contact 366 is a backside shared source/drain contact.
- the backside contact 366 is shared between the first active device 331 and the second active device 333 . This follows because the first shared drain/source region 374 is a shared source/drain region for the first active device 331 and the second active device 333 .
- the dual sided radio frequency switch 300 further includes a first front-side conductive contact or interconnect 324 a coupled to the first independent drain/source region 372 /first front-side contact 364 and a second front-side contact 326 on the second independent drain/source region 376 /second front-side contact 368 .
- the dual sided radio frequency switch 300 further includes a backside contact 394 a on the first shared drain/source region 374 .
- the first shared drain/source region 374 is a shared source/drain region and the first backside contact 394 a is a shared source/drain contact for the first active device 331 and the second active device 333 .
- the interconnects of the dual sided radio frequency switch 300 may also include trench interconnects and vias for coupling active devices formed during the FEOL process to metallization layers formed during the BEOL process.
- Front-side metallization layers are formed in a front-side dielectric layer 348 and backside metallization layers are formed in a backside dielectric 378 .
- the first front-side conductive contact or interconnect 324 a is connected or coupled to the first front-side contact 364 formed on the first independent drain/source region 372 .
- the second front-side conductive contact 326 is connected or coupled to the second front-side contact 368 formed on the second independent drain/source region 376 .
- the first front-side conductive contact 324 a and the second front-side conductive contact 326 respectively, couple the first active device 331 and the second active device 333 to metallization in the BEOL layer.
- the dual sided radio frequency switch 300 includes a backside trench interconnect and/or via 396 a to couple the first active device 331 and the second active device 333 to the backside metallization (e.g., a second conductive bridge 397 ).
- the backside trench interconnect and/or via 396 a is coupled to the backside contact 394 a, which is shared between the first active device 331 and the second active device 333 .
- the dual sided radio frequency switch 300 includes a first front-side trench interconnect and/or via 328 a, a second front-side trench interconnect and/or via 329 a, a third front-side trench interconnect and/or via 334 a, and a fourth front-side trench interconnect and/or via 335 a.
- the first front-side trench interconnect and/or via 328 a couples a first front-side metallization M 1 associated with the first active device 331 to a second front-side metallization M 2 associated with the first active device 331 .
- the second front-side trench interconnect and/or via 329 a couples the second front-side metallization M 2 associated with the first active device 331 to a third front-side metallization M 3 .
- the third front-side trench interconnect and/or via 334 a couples a first front-side metallization M 1 associated with the second active device 333 to a second front-side metallization M 2 associated with the second active device 333 .
- the fourth front-side trench interconnect and/or via 335 a couples the second front-side metallization M 2 associated with the second active device 333 to the third front-side metallization M 3 .
- the third front-side metallization M 3 includes a first conductive bridge 388 that is common to the first active device 331 and the second active device 333 .
- the first conductive bridge 388 couples the first active device 331 to the second active device 333 on the front-side 337 of the dual sided radio frequency switch 300 .
- FIG. 3B illustrates another cross-section of the dual sided radio frequency switch 300 , according to aspects of the present disclosure.
- the cross-section of FIG. 3B is taken across an axis BB′ that is orthogonal to an axis AA′ of the cross-section of FIG. 3A , as shown in FIG. 3C .
- the cross-section of FIG. 3B includes multiple first front-side conductive contacts 324 a, 324 b, 324 c, and 324 d associated with multiple gates of the multi-gate active device.
- Each of the first front-side conductive contacts 324 a, 324 b, 324 c, and 324 d is coupled to the first front-side metallization M 1 .
- the cross-section of FIG. 3B includes multiple first front-side trench interconnects and/or vias 328 a, 328 b, and 328 c. Each of the first front-side trench interconnects and/or vias 328 a, 328 b, and 328 c couple the first front-side metallization M 1 to the second front-side metallization M 2 .
- the cross-section of FIG. 3B also shows multiple second front-side trench interconnects and/or vias 329 a and 329 b. Each of the second front-side trench interconnects and/or vias 329 a and 329 b couple the second front-side metallization M 2 to the third front-side metallization M 3 .
- the cross-section of FIG. 3B further includes multiple backside contacts (e.g., a first backside contact 394 a and a second backside contact 394 b ).
- the second backside contact 394 b is fabricated on a fourth drain/source region (not shown).
- FIG. 3C illustrates a top view of a dual sided radio frequency switch with front-side contacts and backside contacts arranged in a checker board layout, according to aspects of the present disclosure.
- the cross-section of FIG. 3B is taken across the axis BB′ that is orthogonal to the axis AA′ of the cross-section of FIG. 3A .
- the dual sided radio frequency switch 300 includes a first set of front-side conductive contacts 325 in a first independent drain/source region 372 , a second set of front-side conductive contacts 327 in a second independent drain/source region 376 , and a third set of front-side conductive contacts 355 in a third independent drain/source region 365 .
- the independent drain/source regions 372 , 376 , 365 are arranged in a checker board layout or in an alternate configuration. That is, the first, second and third sets of front-side contacts (as well as independent drain/source regions) are offset from one another, as seen in FIG. 3C . Offsetting helps balance capacitance and series resistance.
- the dual sided radio frequency switch 300 also includes multiple spacers 344 a, 344 b, 346 a, and 346 b.
- the first set of front-side conductive contacts 325 includes multiple first front-side conductive contacts for coupling the multiple active devices to the different metallization layers.
- the second set of front-side conductive contacts 327 and the third set of front-side conductive contacts 355 also include a same or different number of front-side conductive contacts as the first set of front-side conductive contacts 325 .
- the first set of front-side conductive contacts 325 are associated with the first independent drain/source region 372 and the first front-side contact 364 .
- the second set of front-side conductive contacts 327 are associated with the second independent drain/source region 376 and the second front-side contact 368 .
- the third set of front-side conductive contacts 355 are associated with a third independent drain/source region 365 .
- the dual sided radio frequency switch 300 includes a first set of backside conductive contacts 357 in a first shared drain/source region 374 , a second set of backside conductive contacts 359 in a second shared drain/source region 363 , and a third set of backside conductive contacts 361 in a third shared drain/source region 367 .
- the first shared drain/source region 374 is connected to the third drain/source region 365 to form a continuous drain/source region.
- the first independent drain/source region 372 is connected to the second shared drain/source region 363 to form a continuous drain/source region.
- the second independent drain/source region 376 is connected to the third shared drain/source region 367 to form a continuous drain/source region.
- Backside contacts 394 a and 394 b of the first set of backside conductive contacts 357 are larger than the front-side conductive contacts 324 a, 324 b, 324 c, and 324 ( FIG. 3A and FIG. 3B ) of the first set of front-side conductive contacts 325 , contributing to the asymmetric parasitics.
- the first, second and third sets of backside conductive contacts are arranged in a checker board or alternative layout, as seen in FIG. 3C , to help balance the parasitics, e.g., capacitance and series resistance.
- the first set of backside conductive contacts 357 includes multiple backside contacts 394 a and 394 b for coupling the multiple active devices to the different metallization layers.
- the second set of backside conductive contacts 359 and the third set of backside conductive contacts 361 also include a same or different number of backside conductive contacts as the first set of backside conductive contacts 357 .
- the first gate contact 336 in a first gate region is between the first independent drain/source region 372 and the first shared drain/source region 374 .
- the first gate contact 336 is also between the third independent drain/source region 365 and the second shared drain/source region 363 .
- the second gate contact 338 in a second gate region is between the second independent drain/source region 376 and the first shared drain/source region 374 .
- the second gate contact 338 is also between the third drain/source region 365 and the third shared drain/source region 367 .
- FIG. 4 is a process flow diagram illustrating a method 400 of fabricating a dual sided contact switch, according to an aspect of the present disclosure.
- a first independent drain/source region of a multi-gate active device is formed.
- a first shared drain/source region of the multi-gate active device is formed.
- a second independent drain/source region of the multi-gate active device is formed adjacent to the first shared drain/source region.
- a second shared drain/source region of the multi-gate active device is formed adjacent to the first independent drain/source region.
- a gate region is formed between the first independent drain/source region and the first shared drain/source region. The gate region is also formed between the second independent drain/source region and the second shared drain/source region.
- a dual sided contact switch includes means for forming a portion of a first transistor and a portion of a second transistor.
- the transistor forming means may be the first shared drain/source region 374 , shown in FIGS. 3A, 3B, and 3C .
- the aforementioned means may be any module or any apparatus configured to perform the functions recited by the aforementioned means.
- FIG. 5 is a block diagram showing an exemplary wireless communication system 500 in which an aspect of the disclosure may be advantageously employed.
- FIG. 5 shows three remote units 520 , 530 , and 550 and two base stations 540 .
- Remote units 520 , 530 , and 550 include IC devices 525 A, 525 C, and 525 B that include the disclosed dual sided contact switch. It will be recognized that other devices may also include the disclosed dual sided contact switch, such as the base stations, switching devices, and network equipment.
- FIG. 5 shows forward link signals 580 from the base station 540 to the remote units 520 , 530 , and 550 and reverse link signals 590 from the remote units 520 , 530 , and 550 to base stations 540 .
- remote unit 520 is shown as a mobile telephone
- remote unit 530 is shown as a portable computer
- remote unit 550 is shown as a fixed location remote unit in a wireless local loop system.
- a remote units may be a mobile phone, a hand-held personal communication systems (PCS) unit, a portable data unit such as a personal digital assistant (PDA), a GPS enabled device, a navigation device, a set top box, a music player, a video player, an entertainment unit, a fixed location data unit such as a meter reading equipment, or other communications device that stores or retrieve data or computer instructions, or combinations thereof.
- FIG. 5 illustrates remote units according to the aspects of the disclosure, the disclosure is not limited to these exemplary illustrated units. Aspects of the disclosure may be suitably employed in many devices, which include the disclosed dual sided contact switch.
- FIG. 6 is a block diagram illustrating a design workstation used for circuit, layout, and logic design of a semiconductor component, such as the RF devices disclosed above.
- a design workstation 600 includes a hard disk 601 containing operating system software, support files, and design software such as Cadence or OrCAD.
- the design workstation 600 also includes a display 602 to facilitate a circuit design 610 or a dual sided contact switch design 612 .
- a storage medium 604 is provided for tangibly storing the circuit design 610 or the dual sided contact switch design 612 .
- the circuit design 610 or the dual sided contact switch design 612 may be stored on the storage medium 604 in a file format such as GDSII or GERBER.
- the storage medium 604 may be a CD-ROM, DVD, hard disk, flash memory, or other appropriate device.
- the design workstation 600 includes a drive apparatus 603 for accepting input from or writing output to the storage medium 604 .
- Data recorded on the storage medium 604 may specify logic circuit configurations, pattern data for photolithography masks, or mask pattern data for serial write tools such as electron beam lithography.
- the data may further include logic verification data such as timing diagrams or net circuits associated with logic simulations.
- Providing data on the storage medium 604 facilitates the circuit design 610 or the dual sided contact switch design 612 by decreasing the number of processes for designing semiconductor wafers.
- the methodologies may be implemented with modules (e.g., procedures, functions, and so on) that perform the functions described herein.
- a machine-readable medium tangibly embodying instructions may be used in implementing the methodologies described herein.
- software codes may be stored in a memory and executed by a processor unit.
- Memory may be implemented within the processor unit or external to the processor unit.
- the term “memory” refers to types of long term, short term, volatile, nonvolatile, or other memory and is not to be limited to a particular type of memory or number of memories, or type of media upon which memory is stored.
- the functions may be stored as one or more instructions or code on a computer-readable medium. Examples include computer-readable media encoded with a data structure and computer-readable media encoded with a computer program.
- Computer-readable media includes physical computer storage media. A storage medium may be an available medium that can be accessed by a computer.
- such computer-readable media can include RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or other medium that can be used to store desired program code in the form of instructions or data structures and that can be accessed by a computer; disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
- instructions and/or data may be provided as signals on transmission media included in a communication apparatus.
- a communication apparatus may include a transceiver having signals indicative of instructions and data. The instructions and data are configured to cause one or more processors to implement the functions outlined in the claims.
Abstract
Description
- The present disclosure generally relates to integrated circuits (ICs). More specifically, the present disclosure relates to capacitance and series resistance balance in a dual sided radio frequency switch with front-side contacts and backside contacts configured in accordance with a checker board layout.
- The design complexity of integrated circuits (e.g., mobile radio frequency (RF) chips or transceivers) is complicated by added circuit functions to support communication enhancements. The design of these mobile RF transceivers may include the use of silicon-on-insulator technology. Silicon-on-insulator (SOI) technology replaces conventional semiconductor (e.g., silicon) substrates (e.g., wafers) with a layered silicon-insulator-silicon substrate to reduce parasitic device capacitance and improve performance.
- The active devices on the SOI layer may include complementary metal oxide semiconductor (CMOS) transistors. RF switch devices of mobile RF transceivers may be fabricated using CMOS transistors on SOI substrates. Unfortunately, successful fabrication of transistors using SOI technology is complicated by a parasitic environment (e.g., parasitic capacitance). Parasitic capacitance may be caused by a proximity of an active device on the semiconductor layer and a semiconductor substrate supporting a buried oxide (BOX) layer in SOI devices.
- Parasitic capacitance may also be caused by the interconnects to gates and source/drain regions of the CMOS transistors. This form of contact/interconnect-to-gate capacitance is caused by a proximity between back-end-of-line (BEOL) interconnects and/or middle-of-line (MOL) trench contacts/interconnects and the transistor gates as well as the transistor gate interconnects. This parasitic capacitance adversely affects the performance of CMOS devices, resulting in circuit delays and losses. This capacitance is especially problematic for RF switch devices.
- A dual sided contact switch has a first independent drain/source region of a multi-gate active device. The dual sided contact switch also has a first shared drain/source region of the multi-gate active device. The dual sided contact switch has a second independent drain/source region of the multi-gate active device, adjacent to the first shared drain/source region. The dual sided contact switch also has a second shared drain/source region of the multi-gate active device, adjacent to the first independent drain/source region. The dual sided contact switch has a gate region between the first independent drain/source region and the first shared drain/source region, and also between the second independent drain/source region and the second shared drain/source region.
- A method of making a dual sided contact switch includes forming a first independent drain/source region of a multi-gate active device. The method also includes forming a first shared drain/source region of the multi-gate active device. The method includes forming a second independent drain/source region of the multi-gate active device, adjacent to the first shared drain/source region. The method also includes forming a second shared drain/source region of the multi-gate active device, adjacent to the first independent drain/source region. The method further includes forming a gate region between the first independent drain/source region and the first shared drain/source region, and between the second independent drain/source region and the second shared drain/source region.
- A dual sided contact switch has a first independent drain/source region of a multi-gate active device. The dual sided contact switch also has a means for forming a portion of a first transistor and a second transistor. The multi-gate active device includes the first transistor and the second transistor. The dual sided contact switch also has a second independent drain/source region of the multi-gate active device, adjacent to the transistor forming means. The dual sided contact switch has a shared drain/source region of the multi-gate active device, adjacent to the first independent drain/source region. The dual sided contact switch has a gate region between the first independent drain/source region and the transistor forming means, and also between the second independent drain/source region and the shared drain/source region.
- A radio frequency front end module includes a dual sided contact switch having a first independent drain/source region of a multi-gate active device. The dual sided contact switch has a first shared drain/source region of the multi-gate active device. The dual sided contact switch also has a second independent drain/source region of the multi-gate active device adjacent to the first shared drain/source region. The dual sided contact switch has a second shared drain/source region of the multi-gate active device adjacent to the first independent drain/source region. The dual sided contact switch has a gate region between the first independent drain/source region and the first shared drain/source region. The dual sided contact switch also has a gate region between the second independent drain/source region and the second shared drain/source region. The radio frequency front end module has an antenna coupled to the dual sided contact switch.
- This has outlined, rather broadly, the features and technical advantages of the present disclosure in order that the detailed description that follows may be better understood. Additional features and advantages of the present disclosure will be described below. It should be appreciated by those skilled in the art that this present disclosure may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present disclosure. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the teachings of the present disclosure as set forth in the appended claims. The novel features, which are believed to be characteristic of the present disclosure, both as to its organization and method of operation, together with further objects and advantages, will be better understood from the following description when considered in connection with the accompanying figures. It is to be expressly understood, however, that each of the figures is provided for the purpose of illustration and description only and is not intended as a definition of the limits of the present disclosure.
- For a more complete understanding of the present disclosure, reference is now made to the following description taken in conjunction with the accompanying drawings.
-
FIG. 1 is a schematic diagram of a radio frequency (RF) front-end module. -
FIGS. 2A to 2D show cross-sectional views of a radio frequency integrated circuit (RFIC) during a layer transfer process. -
FIG. 3A illustrates a cross-section of a dual sided radio frequency switch, according to aspects of the present disclosure. -
FIG. 3B illustrates another cross-section of a dual sided radio frequency switch, according to aspects of the present disclosure. -
FIG. 3C illustrates a top view of a dual sided radio frequency switch with front-side contacts and backside contacts configured in accordance with a checker board layout, according to aspects of the present disclosure. -
FIG. 4 is a process flow diagram illustrating a method of constructing a radio frequency integrated circuit switch using a bulk semiconductor layer transfer process according to aspects of the present disclosure. -
FIG. 5 is a block diagram showing an exemplary wireless communication system in which a configuration of the present disclosure may be advantageously employed. -
FIG. 6 is a block diagram illustrating a design workstation used for circuit, layout, and logic design of a semiconductor component according to one configuration of the present disclosure. - The detailed description set forth below, in connection with the appended drawings, is intended as a description of various configurations and is not intended to represent the only configurations in which the concepts described herein may be practiced. The detailed description includes specific details for the purpose of providing a thorough understanding of the various concepts. It will be apparent, however, to those skilled in the art that these concepts may be practiced without these specific details. In some instances, well-known structures and components are shown in block diagram form in order to avoid obscuring such concepts.
- As described herein, the use of the term “and/or” is intended to represent an “inclusive OR”, and the use of the term “or” is intended to represent an “exclusive OR”. As described herein, the term “exemplary” used throughout this description means “serving as an example, instance, or illustration,” and should not necessarily be construed as preferred or advantageous over other exemplary configurations. As described herein, the term “coupled” used throughout this description means “connected, whether directly or indirectly through intervening connections (e.g., a switch), electrical, mechanical, or otherwise,” and is not necessarily limited to physical connections. Additionally, the connections can be such that the objects are permanently connected or releasably connected. The connections can be through switches. As described herein, the term “proximate” used throughout this description means “adjacent, very near, next to, or close to.” As described herein, the term “on” used throughout this description means “directly on” in some configurations, and “indirectly on” in other configurations.
- It will be understood that the term “layer” includes film and is not to be construed as indicating a vertical or horizontal thickness unless otherwise stated. As described herein, the term “substrate” may refer to a substrate of a diced wafer or may refer to a substrate of a wafer that is not diced. Similarly, the terms chip and die may be used interchangeably.
- Silicon-on-insulator (SOI) technology refers to the use of a layered silicon-insulator-silicon substrate in place of a conventional silicon substrate in semiconductor manufacturing, especially microelectronics, to reduce parasitic device capacitance, and improve performance. An integrated circuit built using SOI devices may show processing speed that is approximately thirty percent (30%) faster than a comparable bulk-based integrated circuit and power consumption reduced by as much as eighty percent (80%), which makes it ideal for mobile devices. SOI chips also reduce the soft error rate, which is data corruption caused by cosmic rays and natural radioactive background signals. SOI transistors offer a unique opportunity for CMOS architectures to be more scalable.
- In some examples, a layer transfer process transfers a top active device portion of an SOI wafer to a handle wafer. In this process, the top portion of the SOI wafer is bonded to the handle wafer, and the bulk substrate layer (the sacrificial substrate) of the SOI wafer is removed. The process enables a backside connection system to be formed, in addition to a front-side connection system. For example, the back insulating layer may be thinned down. Openings may be formed in the back insulating layer so that backside contacts may be formed to connect to devices, such as a metal oxide semiconductor field effect transistor's (MOSFET's) source, drain, and/or body. In addition, one or more metal layers and vias may be formed on the back insulating layer to route power, ground, and/or signals to the devices. The backside contacts and one or more metal layers and vias form the backside connection system as compared to front-side contacts and metal layers and vias in the front-side connection system. Source and drain silicide is often specified to facilitate good connection between the front-side or backside connection system with the devices.
- RF switch devices of mobile RF transceivers may be fabricated using CMOS transistors on SOI wafers. Unfortunately, successful fabrication of CMOS transistors using SOI technology is complicated by parasitic capacitance. For example, a parasitic capacitance in the form of contact/interconnect-to-gate capacitance may be caused by a proximity between back-end-of-line (BEOL) interconnects/middle-of-line (MOL) contacts and the transistor gates. This parasitic capacitance adversely affects the performance of CMOS devices, resulting in circuit delays and losses. This parasitic capacitance is especially problematic for RF switch devices.
- Various aspects of the present disclosure provide techniques for balancing capacitance in a dual sided contact switch (e.g., RF switch). The process flow for semiconductor fabrication of the dual sided contact switch may include front-end-of-line (FEOL) processes, MOL processes, and BEOL processes.
- The MOL process is the set of process steps that enable connection of the transistors to the back-end-of-line or BEOL interconnects (e.g., M1, M2, etc.) using MOL contacts. For example, parasitic capacitance in the form of contact/interconnect-to-gate capacitance is caused by proximity of the BEOL interconnects/MOL contacts and the transistor gates, drain, and source regions. The asymmetry of the parasitic capacitance adversely affects CMOS transistors, resulting in circuit delays and losses, which is especially problematic for RF switch devices. A layer transfer process may reduce the additional capacitance by moving some of the routing from a front-side to a backside of an RF integrated circuit. Moving some of the routing, however, may not sufficiently address the asymmetric issues with parasitic capacitance and series resistance.
- To improve a figure of merit of the switch, a source and a drain of the switch can have contacts on different or opposite sides (e.g., a front-side and a backside) of the switch. Having the contacts on opposite sides of the switch reduces coupling capacitance and thereby improves (e.g., reduces) a figure of merit of the switch. The overall capacitance of a transistor between the source and drain, when off, is the contribution of the source-to-gate, drain-to-gate, source-to-channel, and drain-to-channel capacitances. A product of the resistance in an ON mode (Ron) and the capacitance in an OFF mode (Coff) of the stack in this RF domain yields a figure of merit (Ron*Coff) which represents the RF performance of the switch.
- Having one contact on a drain of the switch/transistor on a first side of the switch and another contact on a source of the switch on a side that is opposite the first side introduces asymmetry. A parasitic environment introduced by source coupling to the gate is different than a parasitic environment introduced when the drain is coupled to the gate. For example, the asymmetry may be due to a difference in a sum of the parasitic capacitance on a front-side of the switch and a sum of the parasitic capacitance on the backside of the switch.
- While the asymmetry, in this case, improves the figure of merit of the switch, there is a tradeoff with the linearity performance of the switch. For example, the switch operating under the asymmetric environment exhibits undesirable non-linear characteristics that adversely impact the performance of the switch. The undesirable non-linear characteristics may include harmonic distortion such as second harmonic distortion. Thus, while the asymmetric implementation improves the figure of merit, the performance of the switch is degraded due to second harmonic distortion.
- Other implementations achieve symmetry by having contacts for the source and the drain on a same side of the switch. While these implementations reduce nonlinearity, the figure of merit of these implementations is degraded. Thus, it is desirable to introduce a switch with improved figure of merit and improved linearity.
- Various aspects of the present disclosure are directed to an integrated circuit (e.g., a dual sided radio frequency switch) with improved figure of merit and improved linearity. The dual sided radio frequency switch balances capacitances and/or series resistance between the conductive (metal) layers of the integrated circuit. The dual sided radio frequency switch is a multi-gate active device.
- In one aspect, the dual sided radio frequency switch includes a first unshared/independent drain/source region, a first shared drain/source region, a second independent drain/source region, a second shared drain/source region, a third independent drain/source region and a third shared drain/source region of the multi-gate active device. The shared drain/source regions and the independent drain/source regions are arranged in a checker board layout. For example, the shared drain/source regions and the independent drain/source regions are placed alternately to form a checker board layout.
- The first shared drain/source region is between the first and the second independent drain/source regions and may be associated with a first active device and a second active device. For example, the first shared drain/source region is shared between the first active device and the second active device. Thus, the first independent drain/source region and at least a portion of the first shared drain/source region may be used to form the first active device. The second independent drain/source region and at least another portion of the first shared drain/source region may be used to form the second active device.
- The third independent drain/source region is between the second and the third shared drain/source regions. For example, the second shared drain/source region is shared between a third active device and another active device. Thus, the third independent drain/source region and at least a portion of the second shared drain/source region may form a third active device. Similarly, the third shared drain/source region is shared between a fourth active device and yet another active device. Thus, the third independent drain/source region and at least a portion of the third shared drain/source region may be used to form a fourth active device.
- The dual sided radio frequency switch further includes a first front-side conductive contact or interconnect on the first independent drain/source region and a second front-side contact on the second independent drain/source region. The dual-sided radio frequency switch further includes a first backside contact on the first shared drain/source region. Thus, the first backside contact is a shared source/drain contact. For example, the first backside contact is shared between the first active device and the second active device. In one aspect of the disclosure, the dual sided radio frequency switch includes a conductive bridge that connects the first front-side conductive contact or interconnect to the second front-side conductive contact.
- The dual sided radio frequency switch further includes a third front-side conductive contact on the third independent drain/source region. The dual-sided radio frequency switch further includes a second backside contact on the second shared drain/source region and a third backside contact on the third shared drain/source region. Thus, the second backside contact is a shared source/drain contact that is shared between the third active device and another active device. The third backside contact is also a shared source/drain contact that is shared between the fourth active device and yet another active device. Similar to the shared drain/source regions and the independent drain/source regions, the front-side contacts and the backside contacts are arranged in the checker board layout.
-
FIG. 1 is a schematic diagram of a wireless device 100 (e.g., a cellular phone or a smartphone) including the dual sided radio frequency switch implemented according to aspects of the present disclosure. Thus, thewireless device 100 benefits from the advantages of the dual sided radio frequency switch. Thewireless device 100 may include a wireless local area network (WLAN) (e.g., WiFi)module 150 and an RF front-end module 170 for achipset 110. TheWiFi module 150 includes afirst diplexer 160 communicably coupling anantenna 162 to a wireless local area network module (e.g., WLAN module 152). The RF front-end module 170 includes asecond diplexer 190 communicably coupling anantenna 192 to the wireless transceiver 120 (WTR) through a duplexer 180 (DUP). - The
wireless transceiver 120 and theWLAN module 152 of theWiFi module 150 are coupled to a modem (MSM, e.g., a baseband modem) 130 that is powered by apower supply 102 through a power management integrated circuit (PMIC) 140. Thechipset 110 also includescapacitors PMIC 140, themodem 130, thewireless transceiver 120, and theWLAN module 152 each include capacitors (e.g., 142, 132, 122, and 154) and operate according to aclock 118. The geometry and arrangement of the various inductor and capacitor components in thechipset 110 may reduce the electromagnetic coupling between the components. - The
wireless transceiver 120 of the wireless device generally includes a mobile radio frequency (RF) transceiver to transmit and receive data for two-way communication. A mobile RF transceiver may include a transmit section for data transmission and a receive section for data reception. For data transmission, the transmit section may modulate an RF carrier signal with data to obtain a modulated RF signal, amplify the modulated RF signal using a power amplifier (PA) to obtain an amplified RF signal having the proper output power level, and transmit the amplified RF signal via theantenna 192 to a base station. For data reception, the receive section may obtain a received RF signal via theantenna 192 and may amplify the received RF signal using a low noise amplifier (LNA) and process the received RF signal to recover data sent by the base station in a communication signal. - The
wireless transceiver 120 may include one or more circuits for amplifying these communication signals. The amplifier circuits (e.g., LNA/PA) may include one or more amplifier stages that may have one or more driver stages and one or more amplifier output stages. Each of the amplifier stages includes one or more transistors configured in various ways to amplify the communication signals. Various options exist for fabricating the transistors that are configured to amplify the communication signals transmitted and received by thewireless transceiver 120. - The
wireless transceiver 120 and the RF front-end module 170 may be implemented using a layer transfer process to further separate the active device from a substrate as shown inFIGS. 2A to 2D . -
FIGS. 2A to 2D show cross-sectional views of a radio frequency (RF)integrated circuit 200 during a layer transfer process according to aspects of the present disclosure. As shown inFIG. 2A , an RF device includes anactive device 210 on aninsulator layer 220 supported by a sacrificial substrate 201 (e.g., a bulk wafer). The RF device also includesinterconnects 250 coupled to theactive device 210 within a firstdielectric layer 204. As shown inFIG. 2B , ahandle substrate 202 is bonded to thefirst dielectric layer 204 of the RF device. In addition, thesacrificial substrate 201 is removed. Removal of thesacrificial substrate 201 using the layer transfer process enables high-performance, low-parasitic RF devices by increasing the dielectric thickness. That is, a parasitic capacitance of the RF device is proportional to the dielectric thickness, which determines the distance between theactive device 210 and thehandle substrate 202. - As shown in
FIG. 2C , the RF device is flipped once thehandle substrate 202 is secured and thesacrificial substrate 201 is removed. As shown inFIG. 2D , a post layer transfer metallization process is performed using, for example, a regular complementary metal oxide semiconductor (CMOS) process. - The
active device 210 on the insulator layer 220 (e.g., BOX layer) may be a complementary metal oxide semiconductor (CMOS) transistor. The RF front-end module 170 (FIG. 1 ) may rely on these high performance CMOS RF switch technologies for successful operation. -
FIG. 3A illustrates a cross-section of a dual sidedradio frequency switch 300, according to aspects of the present disclosure. The dual sidedradio frequency switch 300 may be fabricated using a layer transfer process. The dual sidedradio frequency switch 300 has a first side 337 (e.g., a front-side) and a second side 339 (e.g., a backside) opposite thefirst side 337. - The dual sided
radio frequency switch 300 includes a first active device 331 (e.g., a transistor) and a secondactive device 333, each having a gate and source/drain regions. Thus, the dual sidedradio frequency switch 300 is a multi-gate active device. The dual sidedradio frequency switch 300 further includes a first independent drain/source region 372, a first shared drain/source region 374, and a second independent drain/source region 376. The first shared drain/source region 374 is between the first independent drain/source region 372 and the second independent drain/source region 376. - The first
active device 331 of the dual sidedradio frequency switch 300 includes a first gate 356, the first independent drain/source region 372, at least a first portion of the first shared drain/source region 374, and afirst channel 382 formed on anisolation layer 307. The first gate 356 hasspacers - The second
active device 333 of the dual sidedradio frequency switch 300 includes asecond gate 358, the second independent drain/source region 376, at least a second portion of the first shared drain/source region 374, and asecond channel 384 formed on theisolation layer 307. Thesecond gate 358 hasspacers - In SOI implementations, the
isolation layer 307 is a buried oxide (BOX) layer, and the body (e.g., including thefirst channel 382 and the second channel 384) and the source/drain regions (e.g., the first independent drain/source region 372, the first shared drain/source region 374, and the second independent drain/source region 376) are formed from an SOI layer (e.g., silicon) including shallow trench isolation (STI) regions. - One aspect of the present disclosure uses a silicidation process (e.g., a backside/front-side silicidation process) with layer transfer to form front-side/backside source/drain contacts. For example, a first front-
side contact 364, abackside contact 366, and a second front-side contact 368 are respectively formed on the first independent drain/source region 372, the first shared drain/source region 374, and the second independent drain/source region 376. Afirst gate contact 336 and asecond gate contact 338 are respectively formed on the first gate 356 and on thesecond gate 358 of the dual sidedradio frequency switch 300. Thefirst gate contact 336, thesecond gate contact 338, the first front-side contact 364, thebackside contact 366, and the second front-side contact 368 can be silicide contacts. - In one aspect of the disclosure, the
backside contact 366 is a backside shared source/drain contact. For example, thebackside contact 366 is shared between the firstactive device 331 and the secondactive device 333. This follows because the first shared drain/source region 374 is a shared source/drain region for the firstactive device 331 and the secondactive device 333. - The dual sided
radio frequency switch 300 further includes a first front-side conductive contact or interconnect 324 a coupled to the first independent drain/source region 372/first front-side contact 364 and a second front-side contact 326 on the second independent drain/source region 376/second front-side contact 368. The dual sidedradio frequency switch 300 further includes abackside contact 394 a on the first shared drain/source region 374. As noted, the first shared drain/source region 374 is a shared source/drain region and thefirst backside contact 394 a is a shared source/drain contact for the firstactive device 331 and the secondactive device 333. - The interconnects of the dual sided
radio frequency switch 300 may also include trench interconnects and vias for coupling active devices formed during the FEOL process to metallization layers formed during the BEOL process. Front-side metallization layers are formed in a front-side dielectric layer 348 and backside metallization layers are formed in abackside dielectric 378. - For example, the first front-side conductive contact or interconnect 324 a is connected or coupled to the first front-
side contact 364 formed on the first independent drain/source region 372. The second front-sideconductive contact 326 is connected or coupled to the second front-side contact 368 formed on the second independent drain/source region 376. The first front-sideconductive contact 324 a and the second front-sideconductive contact 326, respectively, couple the firstactive device 331 and the secondactive device 333 to metallization in the BEOL layer. - The dual sided
radio frequency switch 300 includes a backside trench interconnect and/or via 396 a to couple the firstactive device 331 and the secondactive device 333 to the backside metallization (e.g., a second conductive bridge 397). In one aspect, the backside trench interconnect and/or via 396 a is coupled to thebackside contact 394 a, which is shared between the firstactive device 331 and the secondactive device 333. - In addition, the dual sided
radio frequency switch 300 includes a first front-side trench interconnect and/or via 328 a, a second front-side trench interconnect and/or via 329 a, a third front-side trench interconnect and/or via 334 a, and a fourth front-side trench interconnect and/or via 335 a. The first front-side trench interconnect and/or via 328 a couples a first front-side metallization M1 associated with the firstactive device 331 to a second front-side metallization M2 associated with the firstactive device 331. The second front-side trench interconnect and/or via 329 a couples the second front-side metallization M2 associated with the firstactive device 331 to a third front-side metallization M3. - The third front-side trench interconnect and/or via 334 a couples a first front-side metallization M1 associated with the second
active device 333 to a second front-side metallization M2 associated with the secondactive device 333. The fourth front-side trench interconnect and/or via 335 a couples the second front-side metallization M2 associated with the secondactive device 333 to the third front-side metallization M3. In one aspect of the disclosure, the third front-side metallization M3 includes a firstconductive bridge 388 that is common to the firstactive device 331 and the secondactive device 333. For example, the firstconductive bridge 388 couples the firstactive device 331 to the secondactive device 333 on the front-side 337 of the dual sidedradio frequency switch 300. -
FIG. 3B illustrates another cross-section of the dual sidedradio frequency switch 300, according to aspects of the present disclosure. The cross-section ofFIG. 3B is taken across an axis BB′ that is orthogonal to an axis AA′ of the cross-section ofFIG. 3A , as shown inFIG. 3C . For example, the cross-section ofFIG. 3B includes multiple first front-sideconductive contacts conductive contacts - The cross-section of
FIG. 3B includes multiple first front-side trench interconnects and/orvias vias FIG. 3B also shows multiple second front-side trench interconnects and/orvias vias - The cross-section of
FIG. 3B further includes multiple backside contacts (e.g., afirst backside contact 394 a and asecond backside contact 394 b). Multiple backside trench interconnects and/orvias first backside contact 394 a and thesecond backside contact 394 b to the backside metallization that includes the secondconductive bridge 397. In one aspect, thesecond backside contact 394 b is fabricated on a fourth drain/source region (not shown). -
FIG. 3C illustrates a top view of a dual sided radio frequency switch with front-side contacts and backside contacts arranged in a checker board layout, according to aspects of the present disclosure. As noted, the cross-section ofFIG. 3B is taken across the axis BB′ that is orthogonal to the axis AA′ of the cross-section ofFIG. 3A . - The dual sided
radio frequency switch 300 includes a first set of front-sideconductive contacts 325 in a first independent drain/source region 372, a second set of front-sideconductive contacts 327 in a second independent drain/source region 376, and a third set of front-sideconductive contacts 355 in a third independent drain/source region 365. The independent drain/source regions FIG. 3C . Offsetting helps balance capacitance and series resistance. - The dual sided
radio frequency switch 300 also includesmultiple spacers conductive contacts 325 includes multiple first front-side conductive contacts for coupling the multiple active devices to the different metallization layers. The second set of front-sideconductive contacts 327 and the third set of front-sideconductive contacts 355 also include a same or different number of front-side conductive contacts as the first set of front-sideconductive contacts 325. - In one aspect, the first set of front-side
conductive contacts 325 are associated with the first independent drain/source region 372 and the first front-side contact 364. The second set of front-sideconductive contacts 327 are associated with the second independent drain/source region 376 and the second front-side contact 368. The third set of front-sideconductive contacts 355 are associated with a third independent drain/source region 365. - The dual sided
radio frequency switch 300 includes a first set of backsideconductive contacts 357 in a first shared drain/source region 374, a second set of backside conductive contacts 359 in a second shared drain/source region 363, and a third set of backsideconductive contacts 361 in a third shared drain/source region 367. The first shared drain/source region 374 is connected to the third drain/source region 365 to form a continuous drain/source region. The first independent drain/source region 372 is connected to the second shared drain/source region 363 to form a continuous drain/source region. The second independent drain/source region 376 is connected to the third shared drain/source region 367 to form a continuous drain/source region.Backside contacts conductive contacts 357 are larger than the front-sideconductive contacts FIG. 3A andFIG. 3B ) of the first set of front-sideconductive contacts 325, contributing to the asymmetric parasitics. The first, second and third sets of backside conductive contacts (as well as shared drain/source regions) are arranged in a checker board or alternative layout, as seen inFIG. 3C , to help balance the parasitics, e.g., capacitance and series resistance. - The first set of backside
conductive contacts 357 includesmultiple backside contacts conductive contacts 361 also include a same or different number of backside conductive contacts as the first set of backsideconductive contacts 357. - The
first gate contact 336 in a first gate region is between the first independent drain/source region 372 and the first shared drain/source region 374. Thefirst gate contact 336 is also between the third independent drain/source region 365 and the second shared drain/source region 363. Thesecond gate contact 338 in a second gate region is between the second independent drain/source region 376 and the first shared drain/source region 374. Thesecond gate contact 338 is also between the third drain/source region 365 and the third shared drain/source region 367. -
FIG. 4 is a process flow diagram illustrating amethod 400 of fabricating a dual sided contact switch, according to an aspect of the present disclosure. Inblock 402, a first independent drain/source region of a multi-gate active device is formed. Inblock 404, a first shared drain/source region of the multi-gate active device is formed. Inblock 406, a second independent drain/source region of the multi-gate active device is formed adjacent to the first shared drain/source region. Inblock 408, a second shared drain/source region of the multi-gate active device is formed adjacent to the first independent drain/source region. Inblock 410, a gate region is formed between the first independent drain/source region and the first shared drain/source region. The gate region is also formed between the second independent drain/source region and the second shared drain/source region. - According to a further aspect of the present disclosure, a dual sided contact switch is described. The dual sided contact switch includes means for forming a portion of a first transistor and a portion of a second transistor. The transistor forming means may be the first shared drain/
source region 374, shown inFIGS. 3A, 3B, and 3C . In another aspect, the aforementioned means may be any module or any apparatus configured to perform the functions recited by the aforementioned means. -
FIG. 5 is a block diagram showing an exemplarywireless communication system 500 in which an aspect of the disclosure may be advantageously employed. For purposes of illustration,FIG. 5 shows threeremote units base stations 540. It will be recognized that wireless communication systems may have many more remote units and base stations.Remote units IC devices FIG. 5 shows forward link signals 580 from thebase station 540 to theremote units remote units base stations 540. - In
FIG. 5 ,remote unit 520 is shown as a mobile telephone, remote unit 530 is shown as a portable computer, andremote unit 550 is shown as a fixed location remote unit in a wireless local loop system. For example, a remote units may be a mobile phone, a hand-held personal communication systems (PCS) unit, a portable data unit such as a personal digital assistant (PDA), a GPS enabled device, a navigation device, a set top box, a music player, a video player, an entertainment unit, a fixed location data unit such as a meter reading equipment, or other communications device that stores or retrieve data or computer instructions, or combinations thereof. AlthoughFIG. 5 illustrates remote units according to the aspects of the disclosure, the disclosure is not limited to these exemplary illustrated units. Aspects of the disclosure may be suitably employed in many devices, which include the disclosed dual sided contact switch. -
FIG. 6 is a block diagram illustrating a design workstation used for circuit, layout, and logic design of a semiconductor component, such as the RF devices disclosed above. Adesign workstation 600 includes ahard disk 601 containing operating system software, support files, and design software such as Cadence or OrCAD. Thedesign workstation 600 also includes adisplay 602 to facilitate acircuit design 610 or a dual sidedcontact switch design 612. Astorage medium 604 is provided for tangibly storing thecircuit design 610 or the dual sidedcontact switch design 612. Thecircuit design 610 or the dual sidedcontact switch design 612 may be stored on thestorage medium 604 in a file format such as GDSII or GERBER. Thestorage medium 604 may be a CD-ROM, DVD, hard disk, flash memory, or other appropriate device. Furthermore, thedesign workstation 600 includes adrive apparatus 603 for accepting input from or writing output to thestorage medium 604. - Data recorded on the
storage medium 604 may specify logic circuit configurations, pattern data for photolithography masks, or mask pattern data for serial write tools such as electron beam lithography. The data may further include logic verification data such as timing diagrams or net circuits associated with logic simulations. Providing data on thestorage medium 604 facilitates thecircuit design 610 or the dual sidedcontact switch design 612 by decreasing the number of processes for designing semiconductor wafers. - For a firmware and/or software implementation, the methodologies may be implemented with modules (e.g., procedures, functions, and so on) that perform the functions described herein. A machine-readable medium tangibly embodying instructions may be used in implementing the methodologies described herein. For example, software codes may be stored in a memory and executed by a processor unit. Memory may be implemented within the processor unit or external to the processor unit. As used herein, the term “memory” refers to types of long term, short term, volatile, nonvolatile, or other memory and is not to be limited to a particular type of memory or number of memories, or type of media upon which memory is stored.
- If implemented in firmware and/or software, the functions may be stored as one or more instructions or code on a computer-readable medium. Examples include computer-readable media encoded with a data structure and computer-readable media encoded with a computer program. Computer-readable media includes physical computer storage media. A storage medium may be an available medium that can be accessed by a computer. By way of example, and not limitation, such computer-readable media can include RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or other medium that can be used to store desired program code in the form of instructions or data structures and that can be accessed by a computer; disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
- In addition to storage on computer readable medium, instructions and/or data may be provided as signals on transmission media included in a communication apparatus. For example, a communication apparatus may include a transceiver having signals indicative of instructions and data. The instructions and data are configured to cause one or more processors to implement the functions outlined in the claims.
- Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the technology of the disclosure as defined by the appended claims. For example, relational terms, such as “above” and “below” are used with respect to a substrate or electronic device. Of course, if the substrate or electronic device is inverted, above becomes below, and vice versa. Additionally, if oriented sideways, above and below may refer to sides of a substrate or electronic device. Moreover, the scope of the present application is not intended to be limited to the particular configurations of the process, machine, manufacture, and composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed that perform substantially the same function or achieve substantially the same result as the corresponding configurations described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/230,884 US10707866B1 (en) | 2018-12-21 | 2018-12-21 | Capacitance balance in dual sided contact switch |
PCT/US2019/064819 WO2020131412A1 (en) | 2018-12-21 | 2019-12-06 | Capacitance balance in dual sided contact switch |
KR1020217017958A KR20210099009A (en) | 2018-12-21 | 2019-12-06 | Capacitance Balance in Dual Side Contact Switches |
EP19832761.1A EP3900031A1 (en) | 2018-12-21 | 2019-12-06 | Capacitance balance in dual sided contact switch |
CN201980083891.2A CN113228253A (en) | 2018-12-21 | 2019-12-06 | Capacitance balancing in a two-sided contact switch |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/230,884 US10707866B1 (en) | 2018-12-21 | 2018-12-21 | Capacitance balance in dual sided contact switch |
Publications (2)
Publication Number | Publication Date |
---|---|
US20200204175A1 true US20200204175A1 (en) | 2020-06-25 |
US10707866B1 US10707866B1 (en) | 2020-07-07 |
Family
ID=69143649
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/230,884 Active US10707866B1 (en) | 2018-12-21 | 2018-12-21 | Capacitance balance in dual sided contact switch |
Country Status (5)
Country | Link |
---|---|
US (1) | US10707866B1 (en) |
EP (1) | EP3900031A1 (en) |
KR (1) | KR20210099009A (en) |
CN (1) | CN113228253A (en) |
WO (1) | WO2020131412A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220285377A1 (en) * | 2021-03-08 | 2022-09-08 | Kioxia Corporation | Semiconductor device |
WO2023048944A1 (en) * | 2021-09-22 | 2023-03-30 | Qualcomm Incorporated | Symmetric dual-sided mos ic |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080179678A1 (en) * | 2007-01-26 | 2008-07-31 | International Business Machines Corporation | Two-sided semiconductor-on-insulator structures and methods of manufacturing the same |
US20100156511A1 (en) * | 2008-12-23 | 2010-06-24 | International Business Machines Corporation | Bias voltage generation circuit for an soi radio frequency switch |
US20120329277A1 (en) * | 2009-03-05 | 2012-12-27 | International Business Machines Corporation | Two-sided semiconductor structure |
US20150115416A1 (en) * | 2013-10-31 | 2015-04-30 | Rf Micro Devices, Inc. | Silicon-on-plastic semiconductor device and method of making the same |
US20150340765A1 (en) * | 2014-05-20 | 2015-11-26 | International Business Machines Corporation | Integration of area efficient antennas for phased array or wafer scale array antenna applications |
US9252077B2 (en) * | 2013-09-25 | 2016-02-02 | Intel Corporation | Package vias for radio frequency antenna connections |
US20180114801A1 (en) * | 2016-10-21 | 2018-04-26 | Qorvo Us, Inc. | Radio frequency (rf) switch |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9478507B2 (en) | 2013-03-27 | 2016-10-25 | Qualcomm Incorporated | Integrated circuit assembly with faraday cage |
US9484305B2 (en) | 2014-07-21 | 2016-11-01 | Skyworks Solutions, Inc. | Offset contacts for reduced off capacitance in transistor switches |
US10410957B2 (en) | 2016-03-31 | 2019-09-10 | Skyworks Solutions, Inc. | Body contacts for field-effect transistors |
-
2018
- 2018-12-21 US US16/230,884 patent/US10707866B1/en active Active
-
2019
- 2019-12-06 CN CN201980083891.2A patent/CN113228253A/en active Pending
- 2019-12-06 EP EP19832761.1A patent/EP3900031A1/en active Pending
- 2019-12-06 KR KR1020217017958A patent/KR20210099009A/en unknown
- 2019-12-06 WO PCT/US2019/064819 patent/WO2020131412A1/en unknown
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080179678A1 (en) * | 2007-01-26 | 2008-07-31 | International Business Machines Corporation | Two-sided semiconductor-on-insulator structures and methods of manufacturing the same |
US20100156511A1 (en) * | 2008-12-23 | 2010-06-24 | International Business Machines Corporation | Bias voltage generation circuit for an soi radio frequency switch |
US20120329277A1 (en) * | 2009-03-05 | 2012-12-27 | International Business Machines Corporation | Two-sided semiconductor structure |
US9252077B2 (en) * | 2013-09-25 | 2016-02-02 | Intel Corporation | Package vias for radio frequency antenna connections |
US20150115416A1 (en) * | 2013-10-31 | 2015-04-30 | Rf Micro Devices, Inc. | Silicon-on-plastic semiconductor device and method of making the same |
US20150340765A1 (en) * | 2014-05-20 | 2015-11-26 | International Business Machines Corporation | Integration of area efficient antennas for phased array or wafer scale array antenna applications |
US20180114801A1 (en) * | 2016-10-21 | 2018-04-26 | Qorvo Us, Inc. | Radio frequency (rf) switch |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20220285377A1 (en) * | 2021-03-08 | 2022-09-08 | Kioxia Corporation | Semiconductor device |
US11937432B2 (en) * | 2021-03-08 | 2024-03-19 | Kioxia Corporation | Semiconductor device with regions and contacts |
WO2023048944A1 (en) * | 2021-09-22 | 2023-03-30 | Qualcomm Incorporated | Symmetric dual-sided mos ic |
Also Published As
Publication number | Publication date |
---|---|
US10707866B1 (en) | 2020-07-07 |
WO2020131412A1 (en) | 2020-06-25 |
KR20210099009A (en) | 2021-08-11 |
CN113228253A (en) | 2021-08-06 |
EP3900031A1 (en) | 2021-10-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10083963B2 (en) | Logic circuit block layouts with dual-side processing | |
US10439565B2 (en) | Low parasitic capacitance low noise amplifier | |
US10431558B2 (en) | Method and apparatus for back-biased switch transistors | |
US9812580B1 (en) | Deep trench active device with backside body contact | |
US10559520B2 (en) | Bulk layer transfer processing with backside silicidation | |
US10707866B1 (en) | Capacitance balance in dual sided contact switch | |
US10043752B2 (en) | Substrate contact using dual sided silicidation | |
US10483392B2 (en) | Capacitive tuning using backside gate | |
US10290579B2 (en) | Utilization of backside silicidation to form dual side contacted capacitor | |
US10748891B1 (en) | Electrostatic discharge (ESD) robust transistor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: QUALCOMM INCORPORATED, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIANG, QINGQING;VEDULA, RAVI PRAMOD KUMAR;IMTHURN, GEORGE PETE;AND OTHERS;SIGNING DATES FROM 20190322 TO 20190325;REEL/FRAME:048725/0957 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |