US20200028510A1 - Semiconductor apparatus - Google Patents
Semiconductor apparatus Download PDFInfo
- Publication number
- US20200028510A1 US20200028510A1 US16/237,441 US201816237441A US2020028510A1 US 20200028510 A1 US20200028510 A1 US 20200028510A1 US 201816237441 A US201816237441 A US 201816237441A US 2020028510 A1 US2020028510 A1 US 2020028510A1
- Authority
- US
- United States
- Prior art keywords
- output
- input
- signal
- circuit
- semiconductor apparatus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/09432—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors with coupled sources or source coupled logic
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/0944—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using MOSFET or insulated gate field-effect transistors, i.e. IGFET
- H03K19/0948—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using MOSFET or insulated gate field-effect transistors, i.e. IGFET using CMOS or complementary insulated gate field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0008—Arrangements for reducing power consumption
- H03K19/0013—Arrangements for reducing power consumption in field effect transistor circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
Definitions
- Various embodiments generally relate to a semiconductor integrated circuit, and, more particularly, to a semiconductor apparatus.
- Electronic devices such as personal computers, tablet PCs, laptop computers, and smart phones include various electronic circuits.
- the electronic devices are configured such that electrical signals are transmitted/received between the electronic circuits.
- the electronic circuits may be electrically connected to one another through a bus and may transmit/receive a signal through an interface.
- a swing width of a signal transmitted/received between the electronic circuits may be different from that of a signal transmitted/received in the electronic circuits.
- signals transmitted/received between the electronic circuits may swing to a current mode logic (CML) level
- signals transmitted/received in the electronic circuits may swing to a complementary metal-oxide semiconductor (CMOS) level.
- CML current mode logic
- CMOS complementary metal-oxide semiconductor
- a semiconductor apparatus including electronic circuits needs to include a conversion circuit that converts a signal at the CML level to a signal at the CMOS level.
- An electronic circuit uses a signal that swings to the CMOS level when operating at a low speed and uses a signal that swings to the CML level when operating at a high speed.
- power efficiency is high when the electronic circuit uses a signal that swings to the CMOS level in a low speed operation and uses a signal that swings to the CML level in a high speed operation.
- a semiconductor apparatus may include an input selection circuit configured to select one of a first input signal and a second input signal in response to a control signal and configured to output the selected input signal as a selection signal, wherein swing levels of the first input signal and the second input signal are different from one another.
- the semiconductor apparatus may also include a conversion circuit configured to generate an output signal, in response to the selection signal, wherein the output signal swings to a level substantially identical to a level of the second input signal.
- a semiconductor apparatus may include a first input circuit including a capacitor that receives a first input signal at a current mode logic (CML) level and transfers the first input signal to an output circuit.
- the semiconductor apparatus may also include a second input circuit configured to, based on a control signal, transfer a second input signal at a complementary metal-oxide semiconductor (CMOS) level to the output circuit or substantially prevent the transfer of the second input signal to the output circuit.
- CMOS complementary metal-oxide semiconductor
- the semiconductor apparatus may further include the output circuit configured to perform at least one of an inverting operation and a resistive feedback inverting operation on output of the first and second input circuits based on the control signal.
- FIG. 1 shows a configuration diagram of a semiconductor system, in accordance with an embodiment.
- FIG. 2 shows a configuration diagram of a swing level conversion circuit of FIG. 1 , in accordance with an embodiment.
- FIG. 3 shows a configuration diagram of an input selection circuit of FIG. 2 , in accordance with an embodiment.
- FIG. 4 shows a configuration diagram of a conversion circuit of FIG. 2 , in accordance with an embodiment.
- a semiconductor apparatus including a conversion circuit capable of changing a swing width of a signal.
- the semiconductor apparatus has an advantage of supporting high speed operation with low power consumption and supporting both high speed operation and low speed operation.
- FIG. 1 shows a configuration diagram of a semiconductor system, in accordance with an embodiment, and illustrates a semiconductor system that transmits/receives an electrical signal between semiconductor apparatuses 1 and 2 .
- the semiconductor system includes a first semiconductor apparatus 1 and a second semiconductor apparatus 2 .
- the first semiconductor apparatus 1 and the second semiconductor apparatus 2 may be electronic circuits communicating with each other.
- the first semiconductor apparatus 1 may be a master device and the second semiconductor apparatus 2 may be a slave device operating under the control of the first semiconductor apparatus 1 .
- the first semiconductor apparatus 1 may be a host device, such as a processor, and the processor may include a central processing unit (CPU), a graphic processing unit (GPU), a multimedia processor (MMP), or a digital signal processor.
- the first semiconductor apparatus 1 may be provided in the form of a system on chip by combining processor chips (for example, application processors (APs)) having various functions with each other.
- processor chips for example, application processors (APs)
- the second semiconductor apparatus 2 may be a memory, and the memory may include a volatile memory and a nonvolatile memory.
- volatile memory may include a static RAM (SRAM), a dynamic RAM (DRAM), and a synchronous DRAM (SDRAM)
- nonvolatile memory may include a read only memory (ROM), a programmable ROM (PROM), an electrically erasable and programmable ROM (EEPROM), an electrically programmable ROM (EPROM), a flash memory, a phase-change RAM (PRAM), a magnetic RAM (MRAM), a resistive RAM (RRAM), a ferroelectric RAM (FRAM), and the like.
- the first semiconductor apparatus 1 may provide an input signal IN to the second semiconductor apparatus 2 .
- the second semiconductor apparatus 2 may receive the input signal IN from the first semiconductor apparatus 1 .
- the second semiconductor apparatus 2 may internally generate an output signal OUT based on the input signal IN.
- a swing level of the input signal IN and a swing level of the output signal OUT may be different from or substantially identical to each other.
- “substantially identical to” means “substantially the same as.”
- the second semiconductor apparatus 2 may include a swing level conversion circuit 3 that generates the output signal OUT based on the input signal IN.
- a swing level of a signal inputted from the first semiconductor apparatus 1 to the second semiconductor apparatus 2 may be different from or substantially identical to that of a signal used in the second semiconductor apparatus 2 .
- the swing level conversion circuit 3 may generate the output signal OUT that swings to a second setting level based on the input signal IN that swings to a first setting level.
- the first setting level may be a current mode logic (CML) level and the second setting level may be a complementary metal-oxide semiconductor (CMOS) level.
- the swing level conversion circuit 3 may receive a signal at the CML level and output a signal at the CMOS level.
- a level of a signal transferred from the first semiconductor apparatus 1 to the second semiconductor apparatus 2 may be at the CMOS level.
- a level of a signal transferred from the first semiconductor apparatus 1 to the second semiconductor apparatus 2 may be at the CML level. That is, in a low speed operation mode, a level of the input signal IN received by the second semiconductor apparatus 2 and a level of the output signal OUT internally generated by the second semiconductor apparatus 2 may be substantially identical to each other, and in a high speed operation mode, a level of the input signal IN received by the second semiconductor apparatus 2 and a level of the output signal OUT internally generated by the second semiconductor apparatus 2 may be different from each other.
- FIG. 1 the relation between the semiconductor apparatuses may be changed to a relation between a transmission circuit 1 and a reception circuit 2 used in the semiconductor apparatus, and the reception circuit 2 may include the swing level conversion circuit 3 .
- FIG. 2 shows a configuration diagram of the swing level conversion circuit 3 , in accordance with an embodiment.
- the swing level conversion circuit 3 may receive and output signals.
- the swing level conversion circuit 3 may receive a first input signal pair IN_A and IN_Ab, a second input signal pair IN_B and IN_Bb, and first and second control signals CTRL_A and CTRL_B, and may output an output signal pair OUT and OUTb.
- the first input signal pair IN_A and IN_Ab may include a first input signal IN_A and a first input bar signal IN_Ab, and the first input signal IN_A and the first input bar signal IN_Ab may be complementary signals.
- the second input signal pair IN_B and IN_Bb may include a second input signal IN_B and a second input bar signal IN_Bb, and the second input signal IN_B and the second input bar signal IN_Bb may be complementary signals.
- the output signal pair OUT and OUTb may include an output signal OUT and an output bar signal OUTb, and the output signal OUT and the output bar signal OUTb may be complementary signals.
- the first input signal pair IN_A and IN_Ab may be signals at the CML level
- the second input signal pair IN_B and IN_Bb may be signals at the CMOS level
- the output signal pair OUT and OUTb may be signals at the CMOS level.
- the swing level conversion circuit 3 may select one input signal pair, in this case the first input signal pair IN_A and IN_Ab, at the CML level and the second input signal pair, IN_B and IN_Bb, at the CMOS level according to the first and second control signals CTRL_A and CTRL_B.
- the swing level conversion circuit 3 may generate and output the output signal pair OUT and OUTb based on the selected input signal pair.
- the swing level conversion circuit 3 may include an input selection circuit 100 and a conversion circuit 200 .
- the input selection circuit 100 may receive the first and second control signals CTRL_A and CTRL_B, the first input signal pair IN_A and IN_Ab, and the second input signal pair IN_B and IN_Bb, and output a selection signal pair SEL and SELb. For example, the input selection circuit 100 may select one pair of the first input signal pair IN_A and IN_Ab and the second input signal pair IN_B and IN_Bb, according to an enabled signal of the first and second control signals CTRL_A and CTRL_B, and output the selected pair as the selection signal pair SEL and SELb.
- the input selection circuit 100 may output the first input signal pair IN_A and IN_Ab as the selection signal pair SEL and SELb.
- the input selection circuit 100 may output the second input signal pair IN_B and IN_Bb as the selection signal pair SEL and SELb.
- the first and second control signals CTRL_A and CTRL_B may be complementary signals.
- the conversion circuit 200 may receive the selection signal pair SEL and SELb and output the output signal pair OUT and OUTb. For example, the conversion circuit 200 may generate the output signal pair OUT and OUTb according to the selection signal pair SEL and SELb. In more detail, the conversion circuit 200 may generate the output signal pair OUT and OUTb at the CMOS level according to the selection signal pair SEL and SELb.
- the input selection circuit 100 may include first to fourth input circuits 111 , 112 , 121 , and 122 and first and second output circuits 113 and 123 .
- the first input circuit 111 may receive the first input signal IN_A and transfer the first input signal IN_A to the first output circuit 113 .
- the first input circuit 111 may include a first capacitor C 1 .
- the first capacitor C 1 may receive the first input signal IN_A through one end thereof and may be electrically connected to the first output circuit 113 through the other end thereof.
- the second input circuit 112 receives the first and second control signals CTRL_A and CTRL_B and the second input bar signal IN_Bb. Based on the first and second control signals CTRL_A and CTRL_B, the second input circuit 112 may transfer the second input bar signal IN_Bb to the first output circuit 113 or may substantially prevent the transfer of the second input bar signal IN_Bb to the first output circuit 113 . For example, when the first control signal CTRL_A is enabled to a high level and the second control signal CTRL_B is disabled to a low level, the second input circuit 112 may substantially prevent the transfer of the second input bar signal IN_Bb to the first output circuit 113 . When the first control signal CTRL_A is disabled to a low level and the second control signal CTRL_B is enabled to a high level, the second input circuit 112 may transfer the second input bar signal IN_Bb to the first output circuit 113 .
- the second input circuit 112 may include first, second, and third NOR gates NOR 1 , NOR 2 , and NOR 3 , a NAND gate ND 1 , a first inverter IV 1 , and first and second transistors P 1 and N 1 .
- the first NOR gate NOR 1 receives the first and second control signals CTRL_A and CTRL_B.
- the second NOR gate NOR 2 receives the first control signal CTRL_A and the second input bar signal IN_Bb.
- the third NOR gate NOR 3 receives output signals of the first and second NOR gates NOR 1 and NOR 2 .
- the NAND gate ND 1 receives the second control signal CTRL_B and the second input bar signal IN_Bb.
- the first inverter IV 1 receives an output signal of the NAND gate ND 1 .
- the first transistor P 1 receives an output signal of the third NOR gate NOR 3 through a gate thereof and receives a first power supply voltage VDD through a source thereof.
- the second transistor N 1 receives an output signal of the first inverter IV 1 through a gate thereof, is electrically connected to a drain of the first transistor P 1 through a drain thereof, and receives a second power supply voltage VSS through a source thereof.
- a node, at which the first and second transistors P 1 and N 1 are electrically connected to each other, is commonly connected to an output terminal of the first input circuit 111 and an input terminal of the first output circuit 113 .
- a voltage level of the first power supply voltage VDD may be higher than that of the second power supply voltage VSS.
- the first output circuit 113 receives the output signals of the first and second input circuits 111 and 112 and the first control signal CTRL_A. Based on the first control signal CTRL_A, the first output circuit 113 may perform a resistive feedback inverting operation on the output signals of the first and second input circuits 111 and 112 , and output the operation result as a selection signal SEL. For example, when the first control signal CTRL_A is enabled to a high level, the first output circuit 113 may perform the resistive feedback inverting operation on the output signals of the first and second input circuits 111 and 112 , and output the operation result as the selection signal SEL.
- the first output circuit 113 may perform an inverting operation on the output signals of the first and second input circuits 111 and 112 , and output the operation result as the selection signal SEL. In such a case, when the first control signal CTRL_A is disabled to a low level, the first output circuit 113 performs an inverting operation for inverting the output signals of the first and second input circuits 111 and 112 and outputting the inverted signal as the selection signal SEL.
- the first output circuit 113 Inverts the output signals of the first and second input circuits 111 and 112 only for a predetermined time, outputs the inverted signal as the selection signal SEL, and returns the selection signal SEL to an average swing level after the predetermined time.
- the first output circuit 113 may include a second inverter IV 2 , a third transistor N 2 , and a first resistor R 1 .
- the second inverter IV 2 has an input terminal to which the output terminals of the first and second input circuits 111 and 112 are commonly connected, and an output terminal from which the selection signal SEL is outputted.
- the third transistor N 2 receives the first control signal CTRL_A through a gate thereof, and is electrically connected to the output terminal of the second inverter IV 2 and one end of the first resistor R 1 through a drain and a source thereof.
- the first resistor R 1 is electrically connected to the output terminal of the second inverter IV 2 through one end thereof and is electrically connected to the input terminal of the second inverter IV 2 through the other end thereof.
- an output signal of the second inverter IV 2 may be inputted as an input signal of the second inverter IV 2 after a delay time due to a resistance value of the first resistor R 1 .
- the resistive feedback inverting operation of the first output circuit 113 may include an operation in which the output signal of the second inverter IV 2 is inputted again as the input signal of the second inverter IV 2 via the first resistor R 1 .
- the third input circuit 121 may receive the first input bar signal IN_Ab and transfer the first input bar signal IN_Ab to the second output circuit 123 .
- the third input circuit 121 may include a second capacitor C 2 .
- the second capacitor C 2 receives the first input bar signal IN_Ab through one end thereof and is electrically connected to the second output circuit 123 through the other end thereof.
- the fourth input circuit 122 receives the first control signal CTRL_A, an inverted second control signal CTRL_Bb, and the second input signal IN_B. Based on the first control signal CTRL_A and the inverted second control signal CTRL_Bb, the fourth input circuit 122 may transfer the second input signal IN_B to the second output circuit 123 or substantially prevent the transfer of the second input signal IN_B to the second output circuit 123 . For example, when the first control signal CTRL_A is enabled to a high level and the inverted to second control signal CTRL_Bb is disabled to a high level, the fourth input circuit 122 may substantially prevent the transfer of the second input signal IN_B to the second output circuit 123 . When the first control signal CTRL_A is disabled to a low level and the inverted second control signal CTRL_Bb is enabled to a low level, the fourth input circuit 122 may transfer the second input signal IN_B to the second output circuit 123 .
- the fourth input circuit 122 may include fourth, fifth, and sixth NOR gates NOR 4 , NOR 5 , and NOR 6 , a third inverter IV 3 , and fourth and fifth transistors P 2 and N 3 .
- the fourth NOR gate NOR 4 receives the inverted second control signal CTRL_Bb and the second input signal IN_B.
- the third inverter IV 3 receives an output signal of the fourth NOR gate NOR 4 .
- the fifth NOR gate NOR 5 receives the inverted second control signal CTRL_Bb and the second input signal IN_B
- the sixth NOR gate NOR 6 receives an output signal of the fifth NOR gate NOR 5 and the first control signal CTRL_A.
- the fourth transistor P 2 receives the output signal of the third inverter IV 3 through a gate thereof, and receives the first power supply voltage VDD through a source thereof.
- the fifth transistor N 3 receives the output signal of the sixth NOR gate NOR 6 through a gate thereof, is electrically connected to a drain of the fourth transistor P 2 through a drain thereof, and receives the second power supply voltage VSS through a source thereof.
- a node, at which the fourth and fifth transistors P 2 and N 3 are commonly connected to each other, is commonly connected to an output terminal of the third input circuit 121 and an input terminal of the second output circuit 123 .
- the logical elements (the NOR gates NOR, the NAND gates NAND, and the inverters IV) illustrated in FIG. 3 may receive the first and second power supply voltages VDD and VSS as driving voltages.
- the second output circuit 123 receives the output signals of the third and fourth input circuits 121 and 122 and the first control signal CTRL_A. Based on the first control signal CTRL_A, the second output circuit 123 may perform the resistive feedback inverting operation on the output signals of the third and fourth input circuits 121 and 122 , and output the operation result as a selection bar signal SELb. For example, when the first control signal CTRL_A is enabled to a high level, the second output circuit 123 may perform the resistive feedback inverting operation on the output signals of the third and fourth input circuits 121 and 122 , and output the operation result as the selection bar signal SELb.
- the second output circuit 123 may perform an inverting operation on the output signals of the third and fourth input circuits 121 and 122 , and output the operation result as the selection bar signal SELb.
- the second output circuit 123 performs an inverting operation for inverting the output signals of the third and fourth input circuits 121 and 122 , and outputting the inverted signal as the selection bar signal SELb.
- the second output circuit 123 Inverts the output signals of the third and fourth input circuits 121 and 122 only for a predetermined time, outputs the inverted signal as the selection bar signal SELb, and returns the selection bar signal SELb to an average swing level after the predetermined time.
- the second output circuit 123 may include a fourth inverter IV 4 , a sixth transistor N 4 , and a second resistor R 2 .
- the fourth inverter IV 4 has an input terminal to which the output terminals of the third and fourth input circuits 121 and 122 are commonly connected, and an output terminal from which the selection bar signal SELb is outputted.
- the sixth transistor N 4 receives the first control signal CTRL_A through a gate thereof, and is electrically connected to an output terminal of the fourth inverter IV 4 and one end of the second resistor R 2 through a drain and a source thereof.
- the second resistor R 2 is electrically connected to the output terminal of the fourth inverter IV 4 through one end thereof and is electrically connected to the input terminal of the fourth inverter IV 4 through the other end thereof.
- an output signal of the fourth inverter IV 4 may be inputted as an input signal of the fourth inverter IV 4 after a delay time due to a resistance value of the second resistor R 2 .
- the resistive feedback inverting operation of the second output circuit 123 may include an operation in which the output signal of the fourth inverter IV 4 is inputted again as the input signal of the fourth inverter IV 4 via the second resistor R 2 .
- the conversion circuit 200 illustrated in FIG. 2 may include fifth to sixteenth inverters IV 5 , IV 6 , IV 7 , IV 8 , IV 9 , IV 10 , IV 11 , IV 12 , IV 13 , IV 14 , IV 15 , and IV 16 .
- each of the fifth to sixteenth inverters IV 5 to IV 16 may receive the first and second power supply voltages VDD and VSS, similarly to the logical elements illustrated in FIG. 3 .
- the fifth inverter IV 5 receives the selection signal SEL.
- the sixth inverter IV 6 receives an output signal of the fifth inverter IV 5 .
- the seventh inverter IV 7 receives an output signal of the sixth inverter IV 6 .
- the eighth inverter IV 8 receives an output signal of the seventh inverter IV 7 and outputs the output signal OUT.
- the ninth inverter IV 9 receives the selection bar signal SELb.
- the tenth inverter IV 10 receives an output signal of the ninth inverter IV 9 .
- the eleventh inverter IV 11 receives an output signal of the tenth inverter IV 10 .
- the twelfth inverter IV 12 receives an output signal of the eleventh inverter IV 11 and outputs the output bar signal OUTb.
- the thirteenth inverter IV 13 has an input terminal to which a node, at which the ninth and tenth inverters IV 9 and IV 10 are electrically connected to each other, is electrically connected, and an output terminal to which a node, at which the fifth and sixth inverters IV 5 and IV 6 are electrically connected to each other, is electrically connected.
- the fourteenth inverter IV 14 has an output terminal to which the node, at which the ninth and tenth inverters IV 9 and IV 10 are electrically connected to each other, is electrically connected, and an input terminal to which the node, at which the fifth and sixth inverters IV 5 and IV 6 are electrically connected to each other, is electrically connected.
- the fifteenth inverter IV 15 has an input terminal to which a node, at which the tenth and eleventh inverters IV 10 and IV 11 are electrically connected to each other, is electrically connected, and an output terminal to which a node, at which the sixth and seventh inverters IV 6 and IV 7 are electrically connected to each other, is electrically connected.
- the sixteenth inverter IV 16 has an output terminal to which the node, at which the tenth and eleventh inverter IV 10 and IV 11 are electrically connected to each other, is electrically connected, and an input terminal to which the node, at which the sixth and seventh inverters IV 6 and IV 7 are electrically connected to each other, is electrically connected.
- the second and fourth inverters IV 2 and IV 4 respectively included in the first and second output circuits 113 and 123 of FIG. 3 may have driving ability smaller than that of the fifth to sixteenth inverters IV 5 to IV 16 illustrated in FIG. 4 .
- the swing level conversion circuit 3 may include the input selection circuit 100 and the conversion circuit 200 .
- the operation of the input selection circuit 100 is described below with reference to FIG. 3 .
- the first input circuit 111 may transfer the inputted first input signal IN_A to the first output circuit 113 .
- the second input circuit 112 transfers the second input bar signal IN_Bb to the first output circuit 113 or substantially prevents the transfer of the second input bar signal IN_Bb to the first output circuit 113 based on the first and second control signals CTRL_A and CTRL_B.
- the third input circuit 121 may transfer the inputted first input bar signal IN_Ab to the second output circuit 123 .
- the fourth input circuit 122 transfers the second input signal IN_B to the second output circuit 123 or substantially prevents the transfer of the second input signal IN_B to the second output circuit 123 based on the first and second control signals CTRL_A and CTRL_B.
- the second and fourth input circuits 112 and 122 transfer the second input signal pair IN_B and IN_Bb to the first and second output circuits 113 and 123 .
- the input selection circuit 100 transfers one of the first input signal pair IN_A and IN_Ab and the second input signal pair IN_B and IN_Bb to the first and second output circuits 113 and 123 based on the first and second control signals CTRL_A and CTRL_B.
- the first and second output circuits 113 and 123 invert inputted signals and output the inverted signals as the selection signal pair SEL and SELb, or perform the resistive feedback inverting operation on inputted signals and output the operation result as the selection signal pair SEL and SELb.
- the input selection circuit 100 when the first control signal CTRL_A is enabled and the control signal CTRL_B is disabled, the input selection circuit 100 , in accordance with an embodiment, performs the resistive feedback inverting operation on the first input signal pair IN_A and IN_Ab at the CML level and outputs the operation result as the selection signal pair SEL and SELb. Furthermore, when the first control signal CTRL_A is disabled and the second control signal CTRL_B is enabled, the input selection circuit 100 , in accordance with an embodiment, performs the inverting operation on the second input signal pair IN_B and IN_Bb at the CMOS level and outputs the operation result as the selection signal pair SEL and SELb.
- the conversion circuit 200 includes the fifth to sixteenth inverters IV 5 to IV 16 , which operate by receiving the first and second power supply voltages VDD and VSS.
- the fifth to eighth inverters IV 5 to IV 8 are serially connected to one another, receive the selection signal SEL, and generate the output signal OUT.
- the ninth to twelfth inverters IV 9 to IV 12 are serially connected to one another, receive the selection bar signal SELb, and generate the output bar signal OUTb.
- the output signal OUT and the output bar signal OUTb are signals at the CMOS level, which swing to the levels of the first and second power supply voltages VDD and VSS.
- the thirteenth and fourteenth inverters IV 13 and IV 14 and the fifteenth and sixteenth inverters IV 15 and IV 16 each have a latch-type connection structure, and may be electrically connected to nodes between the fifth to eighth inverters IV 5 to IV 8 , which are serially connected to one another, and nodes between the ninth to twelfth inverters IV 9 to IV 12 , which are serially connected to one another, respectively.
- the conversion circuit 200 may receive the selection signal SEL and the selection bar signal SELb, and generate the output signal OUT and the output bar signal OUTb that swing to the levels of the first and second power supply voltages VDD and VSS.
- the swing level conversion circuit 3 illustrated in FIGS. 2, 3 , and FIG. 4 may select one of the first input signals IN_A and IN_Ab at the CML level and the second input signals IN_B and IN_Ab at the CMOS level based on the plurality of control signals CTRL_A and CTRL_B, and may output the selected signals as the output signals OUT and OUTb at the CMOS level.
- the second input circuit 112 transfers the second input bar signal IN_Bb at the CMOS level to the conversion circuit 200 through the inverter IV 2 of the first output circuit 113 .
- the fourth input circuits 122 transfers the second input signal IN_B at the CMOS level to the conversion circuit 200 through the inverter IV 4 of the second output circuit 123 .
- the inverters IV 2 and IV 4 have driving ability smaller than that of the inverters IV 5 and IV 6 included in the conversion circuit 200 illustrated in FIG. 4 , therefore it is possible to reduce power consumption when a CMOS to CMOS operation is performed.
- the semiconductor apparatus 2 of FIG. 1 including the aforementioned swing level conversion circuit 3 can receive a signal at the CMOS level inputted from another semiconductor apparatus 1 and output a signal at the CMOS level in a low speed operation mode.
- the semiconductor apparatus 2 can also receive a signal at the CML level inputted from the other semiconductor apparatus 1 and output a signal at the CMOS level in a high speed operation mode. That is, the semiconductor apparatus 2 , in accordance with an embodiment, can normally operate even though the swing levels of the signals inputted in the low speed mode or the high speed mode are different from each other.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
Abstract
Description
- The present application claims priority under 35 U.S.C. § 119(a) to Korean application number 10-2018-0084174, filed on Jul. 19, 2018, in the Korean Intellectual Property Office, which is incorporated herein by reference in its entirety.
- Various embodiments generally relate to a semiconductor integrated circuit, and, more particularly, to a semiconductor apparatus.
- Electronic devices such as personal computers, tablet PCs, laptop computers, and smart phones include various electronic circuits. The electronic devices are configured such that electrical signals are transmitted/received between the electronic circuits. In general, the electronic circuits may be electrically connected to one another through a bus and may transmit/receive a signal through an interface.
- A swing width of a signal transmitted/received between the electronic circuits may be different from that of a signal transmitted/received in the electronic circuits.
- For example, signals transmitted/received between the electronic circuits may swing to a current mode logic (CML) level, and signals transmitted/received in the electronic circuits may swing to a complementary metal-oxide semiconductor (CMOS) level.
- Accordingly, a semiconductor apparatus including electronic circuits needs to include a conversion circuit that converts a signal at the CML level to a signal at the CMOS level.
- An electronic circuit uses a signal that swings to the CMOS level when operating at a low speed and uses a signal that swings to the CML level when operating at a high speed. In general, it is known that power efficiency is high when the electronic circuit uses a signal that swings to the CMOS level in a low speed operation and uses a signal that swings to the CML level in a high speed operation.
- In an embodiment, a semiconductor apparatus may include an input selection circuit configured to select one of a first input signal and a second input signal in response to a control signal and configured to output the selected input signal as a selection signal, wherein swing levels of the first input signal and the second input signal are different from one another. The semiconductor apparatus may also include a conversion circuit configured to generate an output signal, in response to the selection signal, wherein the output signal swings to a level substantially identical to a level of the second input signal.
- In an embodiment, a semiconductor apparatus may include a first input circuit including a capacitor that receives a first input signal at a current mode logic (CML) level and transfers the first input signal to an output circuit. The semiconductor apparatus may also include a second input circuit configured to, based on a control signal, transfer a second input signal at a complementary metal-oxide semiconductor (CMOS) level to the output circuit or substantially prevent the transfer of the second input signal to the output circuit. The semiconductor apparatus may further include the output circuit configured to perform at least one of an inverting operation and a resistive feedback inverting operation on output of the first and second input circuits based on the control signal.
-
FIG. 1 shows a configuration diagram of a semiconductor system, in accordance with an embodiment. -
FIG. 2 shows a configuration diagram of a swing level conversion circuit ofFIG. 1 , in accordance with an embodiment. -
FIG. 3 shows a configuration diagram of an input selection circuit ofFIG. 2 , in accordance with an embodiment. -
FIG. 4 shows a configuration diagram of a conversion circuit ofFIG. 2 , in accordance with an embodiment. - Hereinafter, a semiconductor apparatus is described below with reference to the accompanying drawings through various examples of embodiments. For example, a semiconductor apparatus including a conversion circuit capable of changing a swing width of a signal. According to some embodiments, the semiconductor apparatus has an advantage of supporting high speed operation with low power consumption and supporting both high speed operation and low speed operation.
-
FIG. 1 shows a configuration diagram of a semiconductor system, in accordance with an embodiment, and illustrates a semiconductor system that transmits/receives an electrical signal between semiconductor apparatuses 1 and 2. - As illustrated, the semiconductor system includes a first semiconductor apparatus 1 and a second semiconductor apparatus 2.
- The first semiconductor apparatus 1 and the second semiconductor apparatus 2 may be electronic circuits communicating with each other. The first semiconductor apparatus 1 may be a master device and the second semiconductor apparatus 2 may be a slave device operating under the control of the first semiconductor apparatus 1. For example, the first semiconductor apparatus 1 may be a host device, such as a processor, and the processor may include a central processing unit (CPU), a graphic processing unit (GPU), a multimedia processor (MMP), or a digital signal processor. Furthermore, the first semiconductor apparatus 1 may be provided in the form of a system on chip by combining processor chips (for example, application processors (APs)) having various functions with each other.
- The second semiconductor apparatus 2 may be a memory, and the memory may include a volatile memory and a nonvolatile memory. Examples of volatile memory may include a static RAM (SRAM), a dynamic RAM (DRAM), and a synchronous DRAM (SDRAM), and examples of nonvolatile memory may include a read only memory (ROM), a programmable ROM (PROM), an electrically erasable and programmable ROM (EEPROM), an electrically programmable ROM (EPROM), a flash memory, a phase-change RAM (PRAM), a magnetic RAM (MRAM), a resistive RAM (RRAM), a ferroelectric RAM (FRAM), and the like.
- The first semiconductor apparatus 1 may provide an input signal IN to the second semiconductor apparatus 2.
- The second semiconductor apparatus 2 may receive the input signal IN from the first semiconductor apparatus 1. The second semiconductor apparatus 2 may internally generate an output signal OUT based on the input signal IN. In such case, a swing level of the input signal IN and a swing level of the output signal OUT may be different from or substantially identical to each other. For some embodiments, “substantially identical to” means “substantially the same as.” The second semiconductor apparatus 2 may include a swing
level conversion circuit 3 that generates the output signal OUT based on the input signal IN. A swing level of a signal inputted from the first semiconductor apparatus 1 to the second semiconductor apparatus 2 may be different from or substantially identical to that of a signal used in the second semiconductor apparatus 2. - The swing
level conversion circuit 3 may generate the output signal OUT that swings to a second setting level based on the input signal IN that swings to a first setting level. The first setting level may be a current mode logic (CML) level and the second setting level may be a complementary metal-oxide semiconductor (CMOS) level. Furthermore, the swinglevel conversion circuit 3 may receive a signal at the CML level and output a signal at the CMOS level. - According to the semiconductor system in a low speed operation mode, a level of a signal transferred from the first semiconductor apparatus 1 to the second semiconductor apparatus 2 may be at the CMOS level. In a high speed operation mode, a level of a signal transferred from the first semiconductor apparatus 1 to the second semiconductor apparatus 2 may be at the CML level. That is, in a low speed operation mode, a level of the input signal IN received by the second semiconductor apparatus 2 and a level of the output signal OUT internally generated by the second semiconductor apparatus 2 may be substantially identical to each other, and in a high speed operation mode, a level of the input signal IN received by the second semiconductor apparatus 2 and a level of the output signal OUT internally generated by the second semiconductor apparatus 2 may be different from each other.
- In
FIG. 1 , the relation between the semiconductor apparatuses may be changed to a relation between a transmission circuit 1 and a reception circuit 2 used in the semiconductor apparatus, and the reception circuit 2 may include the swinglevel conversion circuit 3.FIG. 2 shows a configuration diagram of the swinglevel conversion circuit 3, in accordance with an embodiment. - The swing
level conversion circuit 3 may receive and output signals. For example, the swinglevel conversion circuit 3 may receive a first input signal pair IN_A and IN_Ab, a second input signal pair IN_B and IN_Bb, and first and second control signals CTRL_A and CTRL_B, and may output an output signal pair OUT and OUTb. - The first input signal pair IN_A and IN_Ab may include a first input signal IN_A and a first input bar signal IN_Ab, and the first input signal IN_A and the first input bar signal IN_Ab may be complementary signals. The second input signal pair IN_B and IN_Bb may include a second input signal IN_B and a second input bar signal IN_Bb, and the second input signal IN_B and the second input bar signal IN_Bb may be complementary signals. The output signal pair OUT and OUTb may include an output signal OUT and an output bar signal OUTb, and the output signal OUT and the output bar signal OUTb may be complementary signals. The first input signal pair IN_A and IN_Ab may be signals at the CML level, and the second input signal pair IN_B and IN_Bb may be signals at the CMOS level. The output signal pair OUT and OUTb may be signals at the CMOS level.
- The swing
level conversion circuit 3, for example, may select one input signal pair, in this case the first input signal pair IN_A and IN_Ab, at the CML level and the second input signal pair, IN_B and IN_Bb, at the CMOS level according to the first and second control signals CTRL_A and CTRL_B. The swinglevel conversion circuit 3 may generate and output the output signal pair OUT and OUTb based on the selected input signal pair. - The swing
level conversion circuit 3 may include aninput selection circuit 100 and aconversion circuit 200. - The
input selection circuit 100 may receive the first and second control signals CTRL_A and CTRL_B, the first input signal pair IN_A and IN_Ab, and the second input signal pair IN_B and IN_Bb, and output a selection signal pair SEL and SELb. For example, theinput selection circuit 100 may select one pair of the first input signal pair IN_A and IN_Ab and the second input signal pair IN_B and IN_Bb, according to an enabled signal of the first and second control signals CTRL_A and CTRL_B, and output the selected pair as the selection signal pair SEL and SELb. In more detail, when the first control signal CTRL_A of the first and second control signals CTRL_A and CTRL_B is enabled, theinput selection circuit 100 may output the first input signal pair IN_A and IN_Ab as the selection signal pair SEL and SELb. When the second control signal CTRL_B of the first and second control signals CTRL_A and CTRL_B is enabled, theinput selection circuit 100 may output the second input signal pair IN_B and IN_Bb as the selection signal pair SEL and SELb. The first and second control signals CTRL_A and CTRL_B may be complementary signals. - The
conversion circuit 200 may receive the selection signal pair SEL and SELb and output the output signal pair OUT and OUTb. For example, theconversion circuit 200 may generate the output signal pair OUT and OUTb according to the selection signal pair SEL and SELb. In more detail, theconversion circuit 200 may generate the output signal pair OUT and OUTb at the CMOS level according to the selection signal pair SEL and SELb. - Referring to
FIG. 3 , theinput selection circuit 100 may include first tofourth input circuits second output circuits first input circuit 111 may receive the first input signal IN_A and transfer the first input signal IN_A to thefirst output circuit 113. - The
first input circuit 111 may include a first capacitor C1. The first capacitor C1 may receive the first input signal IN_A through one end thereof and may be electrically connected to thefirst output circuit 113 through the other end thereof. - The
second input circuit 112 receives the first and second control signals CTRL_A and CTRL_B and the second input bar signal IN_Bb. Based on the first and second control signals CTRL_A and CTRL_B, thesecond input circuit 112 may transfer the second input bar signal IN_Bb to thefirst output circuit 113 or may substantially prevent the transfer of the second input bar signal IN_Bb to thefirst output circuit 113. For example, when the first control signal CTRL_A is enabled to a high level and the second control signal CTRL_B is disabled to a low level, thesecond input circuit 112 may substantially prevent the transfer of the second input bar signal IN_Bb to thefirst output circuit 113. When the first control signal CTRL_A is disabled to a low level and the second control signal CTRL_B is enabled to a high level, thesecond input circuit 112 may transfer the second input bar signal IN_Bb to thefirst output circuit 113. - The
second input circuit 112 may include first, second, and third NOR gates NOR1, NOR2, and NOR3, a NAND gate ND1, a first inverter IV1, and first and second transistors P1 and N1. The first NOR gate NOR1 receives the first and second control signals CTRL_A and CTRL_B. The second NOR gate NOR2 receives the first control signal CTRL_A and the second input bar signal IN_Bb. The third NOR gate NOR3 receives output signals of the first and second NOR gates NOR1 and NOR2. The NAND gate ND1 receives the second control signal CTRL_B and the second input bar signal IN_Bb. The first inverter IV1 receives an output signal of the NAND gate ND1. The first transistor P1 receives an output signal of the third NOR gate NOR3 through a gate thereof and receives a first power supply voltage VDD through a source thereof. The second transistor N1 receives an output signal of the first inverter IV1 through a gate thereof, is electrically connected to a drain of the first transistor P1 through a drain thereof, and receives a second power supply voltage VSS through a source thereof. A node, at which the first and second transistors P1 and N1 are electrically connected to each other, is commonly connected to an output terminal of thefirst input circuit 111 and an input terminal of thefirst output circuit 113. A voltage level of the first power supply voltage VDD may be higher than that of the second power supply voltage VSS. - The
first output circuit 113 receives the output signals of the first andsecond input circuits first output circuit 113 may perform a resistive feedback inverting operation on the output signals of the first andsecond input circuits first output circuit 113 may perform the resistive feedback inverting operation on the output signals of the first andsecond input circuits first output circuit 113 may perform an inverting operation on the output signals of the first andsecond input circuits first output circuit 113 performs an inverting operation for inverting the output signals of the first andsecond input circuits first output circuit 113 inverts the output signals of the first andsecond input circuits - The
first output circuit 113 may include a second inverter IV2, a third transistor N2, and a first resistor R1. The second inverter IV2 has an input terminal to which the output terminals of the first andsecond input circuits - In the
first output circuit 113 configured as described above, when the first control signal CTRL_A is enabled to a high level, an output signal of the second inverter IV2 may be inputted as an input signal of the second inverter IV2 after a delay time due to a resistance value of the first resistor R1. The resistive feedback inverting operation of thefirst output circuit 113 may include an operation in which the output signal of the second inverter IV2 is inputted again as the input signal of the second inverter IV2 via the first resistor R1. - The
third input circuit 121 may receive the first input bar signal IN_Ab and transfer the first input bar signal IN_Ab to thesecond output circuit 123. Thethird input circuit 121 may include a second capacitor C2. The second capacitor C2 receives the first input bar signal IN_Ab through one end thereof and is electrically connected to thesecond output circuit 123 through the other end thereof. - The
fourth input circuit 122 receives the first control signal CTRL_A, an inverted second control signal CTRL_Bb, and the second input signal IN_B. Based on the first control signal CTRL_A and the inverted second control signal CTRL_Bb, thefourth input circuit 122 may transfer the second input signal IN_B to thesecond output circuit 123 or substantially prevent the transfer of the second input signal IN_B to thesecond output circuit 123. For example, when the first control signal CTRL_A is enabled to a high level and the inverted to second control signal CTRL_Bb is disabled to a high level, thefourth input circuit 122 may substantially prevent the transfer of the second input signal IN_B to thesecond output circuit 123. When the first control signal CTRL_A is disabled to a low level and the inverted second control signal CTRL_Bb is enabled to a low level, thefourth input circuit 122 may transfer the second input signal IN_B to thesecond output circuit 123. - The
fourth input circuit 122 may include fourth, fifth, and sixth NOR gates NOR4, NOR5, and NOR6, a third inverter IV3, and fourth and fifth transistors P2 and N3. The fourth NOR gate NOR4 receives the inverted second control signal CTRL_Bb and the second input signal IN_B. The third inverter IV3 receives an output signal of the fourth NOR gate NOR4. The fifth NOR gate NOR5 receives the inverted second control signal CTRL_Bb and the second input signal IN_B, The sixth NOR gate NOR6 receives an output signal of the fifth NOR gate NOR5 and the first control signal CTRL_A. The fourth transistor P2 receives the output signal of the third inverter IV3 through a gate thereof, and receives the first power supply voltage VDD through a source thereof. The fifth transistor N3 receives the output signal of the sixth NOR gate NOR6 through a gate thereof, is electrically connected to a drain of the fourth transistor P2 through a drain thereof, and receives the second power supply voltage VSS through a source thereof. A node, at which the fourth and fifth transistors P2 and N3 are commonly connected to each other, is commonly connected to an output terminal of thethird input circuit 121 and an input terminal of thesecond output circuit 123. The logical elements (the NOR gates NOR, the NAND gates NAND, and the inverters IV) illustrated inFIG. 3 may receive the first and second power supply voltages VDD and VSS as driving voltages. - The
second output circuit 123 receives the output signals of the third andfourth input circuits second output circuit 123 may perform the resistive feedback inverting operation on the output signals of the third andfourth input circuits second output circuit 123 may perform the resistive feedback inverting operation on the output signals of the third andfourth input circuits second output circuit 123 may perform an inverting operation on the output signals of the third andfourth input circuits second output circuit 123 performs an inverting operation for inverting the output signals of the third andfourth input circuits second output circuit 123 inverts the output signals of the third andfourth input circuits - The
second output circuit 123 may include a fourth inverter IV4, a sixth transistor N4, and a second resistor R2. The fourth inverter IV4 has an input terminal to which the output terminals of the third andfourth input circuits - In the
second output circuit 123 configured as described above, when the first control signal CTRL_A is enabled to a high level, an output signal of the fourth inverter IV4 may be inputted as an input signal of the fourth inverter IV4 after a delay time due to a resistance value of the second resistor R2. The resistive feedback inverting operation of thesecond output circuit 123 may include an operation in which the output signal of the fourth inverter IV4 is inputted again as the input signal of the fourth inverter IV4 via the second resistor R2. - As illustrated in
FIG. 4 , theconversion circuit 200 illustrated inFIG. 2 may include fifth to sixteenth inverters IV5, IV6, IV7, IV8, IV9, IV10, IV11, IV12, IV13, IV14, IV15, and IV16. In such a case, each of the fifth to sixteenth inverters IV5 to IV16 may receive the first and second power supply voltages VDD and VSS, similarly to the logical elements illustrated inFIG. 3 . - The fifth inverter IV5 receives the selection signal SEL. The sixth inverter IV6 receives an output signal of the fifth inverter IV5. The seventh inverter IV7 receives an output signal of the sixth inverter IV6. The eighth inverter IV8 receives an output signal of the seventh inverter IV7 and outputs the output signal OUT. The ninth inverter IV9 receives the selection bar signal SELb. The tenth inverter IV10 receives an output signal of the ninth inverter IV9. The eleventh inverter IV11 receives an output signal of the tenth inverter IV10. The twelfth inverter IV12 receives an output signal of the eleventh inverter IV11 and outputs the output bar signal OUTb. The thirteenth inverter IV13 has an input terminal to which a node, at which the ninth and tenth inverters IV9 and IV10 are electrically connected to each other, is electrically connected, and an output terminal to which a node, at which the fifth and sixth inverters IV5 and IV6 are electrically connected to each other, is electrically connected. The fourteenth inverter IV14 has an output terminal to which the node, at which the ninth and tenth inverters IV9 and IV10 are electrically connected to each other, is electrically connected, and an input terminal to which the node, at which the fifth and sixth inverters IV5 and IV6 are electrically connected to each other, is electrically connected. The fifteenth inverter IV15 has an input terminal to which a node, at which the tenth and eleventh inverters IV10 and IV11 are electrically connected to each other, is electrically connected, and an output terminal to which a node, at which the sixth and seventh inverters IV6 and IV7 are electrically connected to each other, is electrically connected. The sixteenth inverter IV16 has an output terminal to which the node, at which the tenth and eleventh inverter IV10 and IV11 are electrically connected to each other, is electrically connected, and an input terminal to which the node, at which the sixth and seventh inverters IV6 and IV7 are electrically connected to each other, is electrically connected. In such a case, the second and fourth inverters IV2 and IV4 respectively included in the first and
second output circuits FIG. 3 may have driving ability smaller than that of the fifth to sixteenth inverters IV5 to IV16 illustrated inFIG. 4 . - The operation of the swing
level conversion circuit 3 configured as described above, in accordance with an embodiment, is described below with reference toFIGS. 2, 3 and 4 . - As illustrated in
FIG. 2 , the swinglevel conversion circuit 3 may include theinput selection circuit 100 and theconversion circuit 200. - The operation of the
input selection circuit 100 is described below with reference toFIG. 3 . - The
first input circuit 111 may transfer the inputted first input signal IN_A to thefirst output circuit 113. - The
second input circuit 112 transfers the second input bar signal IN_Bb to thefirst output circuit 113 or substantially prevents the transfer of the second input bar signal IN_Bb to thefirst output circuit 113 based on the first and second control signals CTRL_A and CTRL_B. - The
third input circuit 121 may transfer the inputted first input bar signal IN_Ab to thesecond output circuit 123. - The
fourth input circuit 122 transfers the second input signal IN_B to thesecond output circuit 123 or substantially prevents the transfer of the second input signal IN_B to thesecond output circuit 123 based on the first and second control signals CTRL_A and CTRL_B. - In accordance with an embodiment, when the first control signal CTRL_A of the first and second control signals CTRL_A and CTRL_B is enabled and the second control signal CTRL_B is disabled, transfer of the second input signal pair IN_B and IN_Bb to the first and
second output circuits fourth input circuits third input circuits second output circuits - When the first control signal CTRL_A of the first and second control signals CTRL_A and CTRL_B is disabled and the second control signal CTRL_B is enabled, the second and
fourth input circuits second output circuits - As a consequence, the
input selection circuit 100 transfers one of the first input signal pair IN_A and IN_Ab and the second input signal pair IN_B and IN_Bb to the first andsecond output circuits - Furthermore, when the first control signal CTRL_A is enabled, the first and
second output circuits - In brief, when the first control signal CTRL_A is enabled and the control signal CTRL_B is disabled, the
input selection circuit 100, in accordance with an embodiment, performs the resistive feedback inverting operation on the first input signal pair IN_A and IN_Ab at the CML level and outputs the operation result as the selection signal pair SEL and SELb. Furthermore, when the first control signal CTRL_A is disabled and the second control signal CTRL_B is enabled, theinput selection circuit 100, in accordance with an embodiment, performs the inverting operation on the second input signal pair IN_B and IN_Bb at the CMOS level and outputs the operation result as the selection signal pair SEL and SELb. - As illustrated in
FIG. 4 , and as indicated above, theconversion circuit 200 includes the fifth to sixteenth inverters IV5 to IV16, which operate by receiving the first and second power supply voltages VDD and VSS. - The fifth to eighth inverters IV5 to IV8 are serially connected to one another, receive the selection signal SEL, and generate the output signal OUT.
- The ninth to twelfth inverters IV9 to IV12 are serially connected to one another, receive the selection bar signal SELb, and generate the output bar signal OUTb. The output signal OUT and the output bar signal OUTb are signals at the CMOS level, which swing to the levels of the first and second power supply voltages VDD and VSS.
- The thirteenth and fourteenth inverters IV13 and IV14 and the fifteenth and sixteenth inverters IV15 and IV16 each have a latch-type connection structure, and may be electrically connected to nodes between the fifth to eighth inverters IV5 to IV8, which are serially connected to one another, and nodes between the ninth to twelfth inverters IV9 to IV12, which are serially connected to one another, respectively.
- As a consequence, the
conversion circuit 200 may receive the selection signal SEL and the selection bar signal SELb, and generate the output signal OUT and the output bar signal OUTb that swing to the levels of the first and second power supply voltages VDD and VSS. - The swing
level conversion circuit 3 illustrated inFIGS. 2, 3 , andFIG. 4 may select one of the first input signals IN_A and IN_Ab at the CML level and the second input signals IN_B and IN_Ab at the CMOS level based on the plurality of control signals CTRL_A and CTRL_B, and may output the selected signals as the output signals OUT and OUTb at the CMOS level. In such a case, thesecond input circuit 112 transfers the second input bar signal IN_Bb at the CMOS level to theconversion circuit 200 through the inverter IV2 of thefirst output circuit 113. Thefourth input circuits 122 transfers the second input signal IN_B at the CMOS level to theconversion circuit 200 through the inverter IV4 of thesecond output circuit 123. The inverters IV2 and IV4 have driving ability smaller than that of the inverters IV5 and IV6 included in theconversion circuit 200 illustrated inFIG. 4 , therefore it is possible to reduce power consumption when a CMOS to CMOS operation is performed. - The semiconductor apparatus 2 of
FIG. 1 including the aforementioned swinglevel conversion circuit 3, in accordance with an embodiment, can receive a signal at the CMOS level inputted from another semiconductor apparatus 1 and output a signal at the CMOS level in a low speed operation mode. The semiconductor apparatus 2 can also receive a signal at the CML level inputted from the other semiconductor apparatus 1 and output a signal at the CMOS level in a high speed operation mode. That is, the semiconductor apparatus 2, in accordance with an embodiment, can normally operate even though the swing levels of the signals inputted in the low speed mode or the high speed mode are different from each other. - While various embodiments have been described above, it will be understood to those skilled in the art that the embodiments described above serve as examples only. Accordingly, the semiconductor apparatus described herein should not be limited based on the described embodiments.
Claims (16)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2018-0084174 | 2018-07-19 | ||
KR1020180084174A KR102534162B1 (en) | 2018-07-19 | 2018-07-19 | Semiconductor Apparatus |
Publications (2)
Publication Number | Publication Date |
---|---|
US20200028510A1 true US20200028510A1 (en) | 2020-01-23 |
US10560099B1 US10560099B1 (en) | 2020-02-11 |
Family
ID=69163210
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/237,441 Active US10560099B1 (en) | 2018-07-19 | 2018-12-31 | Semiconductor apparatus using swing level conversion circuit |
Country Status (3)
Country | Link |
---|---|
US (1) | US10560099B1 (en) |
KR (1) | KR102534162B1 (en) |
CN (1) | CN110739959B (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11075624B2 (en) * | 2019-06-25 | 2021-07-27 | Stmicroelectronics International N.V. | Hybrid driver having low output pad capacitance |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7038497B2 (en) * | 2004-04-28 | 2006-05-02 | Seiko Epson Corporation | Differential current mode phase/frequency detector circuit |
US7292061B2 (en) * | 2005-09-30 | 2007-11-06 | Masaid Technologies Incorporated | Semiconductor integrated circuit having current leakage reduction scheme |
KR100878309B1 (en) * | 2007-05-14 | 2009-01-14 | 주식회사 하이닉스반도체 | Semiconductor Memory Apparatus |
JP4412508B2 (en) * | 2007-10-04 | 2010-02-10 | Necエレクトロニクス株式会社 | Semiconductor circuit |
WO2009147770A1 (en) | 2008-06-02 | 2009-12-10 | パナソニック株式会社 | Clock signal amplifier circuit |
KR20100037427A (en) | 2008-10-01 | 2010-04-09 | 삼성전자주식회사 | Ac coupling phase interpolator and dll using it |
KR20110024303A (en) * | 2009-09-01 | 2011-03-09 | 주식회사 하이닉스반도체 | Semiconductor device |
US7936186B1 (en) * | 2009-12-04 | 2011-05-03 | Intel Corporation | Method and apparatus for correcting duty cycle via current mode logic to CMOS converter |
-
2018
- 2018-07-19 KR KR1020180084174A patent/KR102534162B1/en active IP Right Grant
- 2018-12-31 US US16/237,441 patent/US10560099B1/en active Active
-
2019
- 2019-01-25 CN CN201910071885.7A patent/CN110739959B/en active Active
Also Published As
Publication number | Publication date |
---|---|
CN110739959B (en) | 2023-08-08 |
CN110739959A (en) | 2020-01-31 |
US10560099B1 (en) | 2020-02-11 |
KR20200009597A (en) | 2020-01-30 |
KR102534162B1 (en) | 2023-05-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10003335B2 (en) | Data transmission device, and semiconductor device and system including the same | |
US9941868B1 (en) | Buffer circuit, receiver and system using the same | |
US10644722B2 (en) | Serializer and semiconductor system including the same | |
US11101799B2 (en) | Voltage driving circuit | |
US9543930B2 (en) | Apparatuses and methods for duty cycle adjustment | |
US9859869B1 (en) | Output circuit using calibration circuit, and semiconductor device and system including the same | |
US9281048B2 (en) | Semiconductor memory device capable of preventing negative bias temperature instability (NBTI) using self refresh information | |
US10177901B2 (en) | Serializer, and semiconductor apparatus and system including the same | |
US20130101056A1 (en) | Receiver circuit and system including p-type sense amplifier | |
US9413565B1 (en) | Termination circuit, and interface circuit and system including the same | |
US10560099B1 (en) | Semiconductor apparatus using swing level conversion circuit | |
KR102609441B1 (en) | Data transmitting device, semiconductor apparatus and system including the same | |
US9590625B2 (en) | Interface circuit including buffer circuit for high speed communication, semiconductor apparatus and system including the same | |
US9590596B1 (en) | Receiving circuit, semiconductor apparatus and system using the same | |
US10305500B1 (en) | Amplification circuit, and frequency dividing circuit, semiconductor apparatus and semiconductor system including the amplification circuit and or frequency dividing circuit | |
US10529411B2 (en) | Buffer circuit, semiconductor apparatus and system using the same | |
CN110164491B (en) | Buffer circuit, and semiconductor device and system including buffer circuit | |
US9847775B2 (en) | Buffer, and multiphase clock generator, semiconductor apparatus and system using the same | |
KR20190116023A (en) | Receiver circuit | |
US10707861B2 (en) | Semiconductor apparatus including a power gating circuit | |
US20220093189A1 (en) | Semiconductor integrated circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HONG, GI MOON;KIM, KYUNG HOON;REEL/FRAME:047877/0339 Effective date: 20181226 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |