US20190371795A1 - Methods of Manufacturing Transistor Gate Structures by Local Thinning of Dummy Gate Stacks using an Etch Barrier - Google Patents
Methods of Manufacturing Transistor Gate Structures by Local Thinning of Dummy Gate Stacks using an Etch Barrier Download PDFInfo
- Publication number
- US20190371795A1 US20190371795A1 US15/991,184 US201815991184A US2019371795A1 US 20190371795 A1 US20190371795 A1 US 20190371795A1 US 201815991184 A US201815991184 A US 201815991184A US 2019371795 A1 US2019371795 A1 US 2019371795A1
- Authority
- US
- United States
- Prior art keywords
- dummy gate
- width
- gate
- trench
- etch barrier
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 100
- 230000004888 barrier function Effects 0.000 title claims description 71
- 238000004519 manufacturing process Methods 0.000 title description 3
- 239000000758 substrate Substances 0.000 claims abstract description 31
- 230000008569 process Effects 0.000 claims description 71
- 238000005530 etching Methods 0.000 claims description 30
- 125000006850 spacer group Chemical group 0.000 claims description 26
- 239000004065 semiconductor Substances 0.000 claims description 24
- 239000000463 material Substances 0.000 claims description 21
- 238000000151 deposition Methods 0.000 claims description 16
- 238000005137 deposition process Methods 0.000 claims description 9
- 239000003989 dielectric material Substances 0.000 claims description 6
- 230000005669 field effect Effects 0.000 abstract description 4
- 239000010410 layer Substances 0.000 description 136
- 239000011295 pitch Substances 0.000 description 43
- 239000007789 gas Substances 0.000 description 16
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 238000009832 plasma treatment Methods 0.000 description 11
- 229910052581 Si3N4 Inorganic materials 0.000 description 10
- 230000000694 effects Effects 0.000 description 10
- 238000002955 isolation Methods 0.000 description 10
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 10
- CURLTUGMZLYLDI-UHFFFAOYSA-N Carbon dioxide Chemical compound O=C=O CURLTUGMZLYLDI-UHFFFAOYSA-N 0.000 description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 229910052710 silicon Inorganic materials 0.000 description 8
- 239000010703 silicon Substances 0.000 description 8
- 229910052814 silicon oxide Inorganic materials 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 6
- 150000004767 nitrides Chemical class 0.000 description 6
- 238000000206 photolithography Methods 0.000 description 6
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 5
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 5
- 229910002092 carbon dioxide Inorganic materials 0.000 description 5
- 239000001569 carbon dioxide Substances 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 150000001875 compounds Chemical class 0.000 description 5
- 230000008021 deposition Effects 0.000 description 5
- JMANVNJQNLATNU-UHFFFAOYSA-N oxalonitrile Chemical compound N#CC#N JMANVNJQNLATNU-UHFFFAOYSA-N 0.000 description 5
- 239000001301 oxygen Substances 0.000 description 5
- 229910052760 oxygen Inorganic materials 0.000 description 5
- 238000000059 patterning Methods 0.000 description 5
- 239000000376 reactant Substances 0.000 description 5
- 239000010936 titanium Substances 0.000 description 5
- RAHZWNYVWXNFOC-UHFFFAOYSA-N Sulphur dioxide Chemical compound O=S=O RAHZWNYVWXNFOC-UHFFFAOYSA-N 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 4
- 230000008901 benefit Effects 0.000 description 4
- 239000003112 inhibitor Substances 0.000 description 4
- 239000011810 insulating material Substances 0.000 description 4
- 229910052719 titanium Inorganic materials 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 239000005380 borophosphosilicate glass Substances 0.000 description 3
- 239000005388 borosilicate glass Substances 0.000 description 3
- 239000000460 chlorine Substances 0.000 description 3
- 229910052801 chlorine Inorganic materials 0.000 description 3
- 229910017052 cobalt Inorganic materials 0.000 description 3
- 239000010941 cobalt Substances 0.000 description 3
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 3
- 239000012530 fluid Substances 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 239000005360 phosphosilicate glass Substances 0.000 description 3
- 230000002829 reductive effect Effects 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 229910052715 tantalum Inorganic materials 0.000 description 3
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 3
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- CPELXLSAUQHCOX-UHFFFAOYSA-N Hydrogen bromide Chemical compound Br CPELXLSAUQHCOX-UHFFFAOYSA-N 0.000 description 2
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 2
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 239000003575 carbonaceous material Substances 0.000 description 2
- 239000002131 composite material Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011777 magnesium Substances 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 229910052707 ruthenium Inorganic materials 0.000 description 2
- 239000005368 silicate glass Substances 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- -1 silicon nitride) Chemical class 0.000 description 2
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- IHLNQRLYBMPPKZ-UHFFFAOYSA-N [P].[C].[Si] Chemical compound [P].[C].[Si] IHLNQRLYBMPPKZ-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- HIVGXUNKSAJJDN-UHFFFAOYSA-N [Si].[P] Chemical compound [Si].[P] HIVGXUNKSAJJDN-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- CAVCGVPGBKGDTG-UHFFFAOYSA-N alumanylidynemethyl(alumanylidynemethylalumanylidenemethylidene)alumane Chemical compound [Al]#C[Al]=C=[Al]C#[Al] CAVCGVPGBKGDTG-UHFFFAOYSA-N 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 1
- 239000012159 carrier gas Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 125000004122 cyclic group Chemical group 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 238000009616 inductively coupled plasma Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 1
- 230000000670 limiting effect Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 229910052914 metal silicate Inorganic materials 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- VSZWPYCFIRKVQL-UHFFFAOYSA-N selanylidenegallium;selenium Chemical compound [Se].[Se]=[Ga].[Se]=[Ga] VSZWPYCFIRKVQL-UHFFFAOYSA-N 0.000 description 1
- 150000004760 silicates Chemical class 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000005507 spraying Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- 229910052723 transition metal Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7855—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with at least two independent gates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28114—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor characterised by the sectional shape, e.g. T, inverted-T
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
- H01L21/32137—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas of silicon-containing layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32139—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823437—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823456—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different shapes, lengths or dimensions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823468—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
- H01L29/4236—Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42372—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
- H01L29/42376—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the length or the sectional shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66636—Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7831—Field effect transistors with field effect produced by an insulated gate with multiple gate structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7856—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with an non-uniform gate, e.g. varying doping structure, shape or composition on different sides of the fin, or different gate insulator thickness or composition on opposing fin sides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
- H01L29/161—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System including two or more of the elements provided for in group H01L29/16, e.g. alloys
- H01L29/165—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions
Definitions
- FIGS. 1, 2A-2E, 3A-3D, 4A-4D, 5A-5D, 6A-6D, 7A-7D, and 8A-8E are views of respective intermediate structures at respective stages during an example process for forming Fin Field Effect Transistors (FinFETs) in accordance with some embodiments.
- FinFETs Fin Field Effect Transistors
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- example embodiments described herein relate to forming dummy gate structures that are subsequently removed and replaced by replacement gate structures in a small gate pitch region and a large gate pitch region.
- a dummy gate layer is etched, treated, and etched further. Etching the dummy gate layer can result in a loading effect between the large gate pitch region and the small gate pitch region such that trenches etched in the dummy gate layer in the large gate pitch region are etched to a greater depth than trenches in the small gate pitch region.
- the treatment forms an etch barrier with varying thickness, such as due to a loading effect.
- the etch barrier and the dummy gate layer are then isotropically etched to obtain various profiles of the dummy gate layer to form dummy gate structures.
- the replacement gate structures may have corresponding profiles. The profiles can result in a lower leakage in devices formed in the small gate pitch region. Other benefits can be achieved.
- Example embodiments described herein are described in the context of forming gate structures, such as replacement gate structures, for FinFETs. Some variations of the example methods and structures are described. A person having ordinary skill in the art will readily understand other modifications that may be made that are contemplated within the scope of other embodiments. Although method embodiments may be described in a particular order, various other method embodiments may be performed in any logical order and may include fewer or more steps than what is described herein. In some figures, some reference numbers of components or features illustrated therein may be omitted to avoid obscuring other components or features; this is for ease of depicting the figures.
- FIGS. 1, 2A-2E, 3A-3D through 7A-7D, and 8A-8E illustrate views of respective intermediate structures at respective stages during an example process for forming FinFETs in accordance with some embodiments.
- FIG. 1 is a perspective view of a semiconductor substrate 20 having fins 22 formed thereon.
- the semiconductor substrate 20 may be or include a bulk semiconductor substrate, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped.
- the semiconductor material of the semiconductor substrate 20 may include an elemental semiconductor such as silicon (Si) or germanium (Ge); a compound semiconductor including; an alloy semiconductor; or a combination thereof.
- the fins 22 are formed on the semiconductor substrate 20 , such as by etching trenches in the semiconductor substrate 20 to form the fins 22 .
- the fins 22 may be patterned in the semiconductor substrate 20 by any suitable method.
- the fins 22 may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
- double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins 22 .
- Isolation regions 24 are formed with each being in a corresponding trench.
- the isolation regions 24 may include or be an insulating material such as an oxide (such as silicon oxide), a nitride, the like, or a combination thereof, and the insulating material may be deposited using an appropriate deposition process.
- the insulating material may be recessed after being deposited to form the isolation regions 24 .
- the insulating material is recessed such that the fins 22 protrude from between neighboring isolation regions 24 , which may, at least in part, thereby delineate the fins 22 as active areas on the semiconductor substrate 20 .
- a person having ordinary skill in the art will readily understand that the processes described above are just examples of how fins 22 may be formed. In other examples, the fins 22 may be formed by other processes and may include heteroepitaxial and/or homoepitaxial structures.
- FIGS. 2A through 2E illustrate the formation of an interfacial dielectric layer 30 , dummy gate layer 32 , and masks 34 .
- FIG. 2E is a perspective view of the interfacial dielectric layer 30 , dummy gate layer 32 , and masks 34 formed on the semiconductor substrate 20 .
- FIG. 2E shows a cross-section X 1 along a longitudinal direction of a fin 22 (e.g., across source/drain regions and channel regions that will be formed in the fin 22 ).
- FIG. 2A and subsequent figures having an “A” designation correspond to the cross-section X 1 in a small gate pitch region 10 at respective stages of the example process, and FIG.
- FIGS. 2C and 2D further illustrate a top fin level 22 A (at a level of top surfaces of the fins 22 ) for ease of reference between different cross-sections.
- FIG. 2E further shows cross-sections Y 1 and Y 2 , which are across source/drain regions (to be formed subsequently) of different fins 22 in the small gate pitch region 10 and the large gate pitch region 12 , respectively, and are perpendicular to the cross-sections X 1 and X 2 .
- FIG. 8E corresponds to the cross-sections Y 1 and Y 2 after intervening processing.
- the small gate pitch region 10 and the large gate pitch region 12 are illustrated as being next to each other in FIG. 2E , the small gate pitch region 10 and the large gate pitch region 12 can be at any locations on the semiconductor substrate 20 .
- the interfacial dielectric layer 30 is formed conformally on the fins 22 and, in some instances, on the isolation regions 24 .
- the interfacial dielectric layer 30 may include or be silicon oxide, silicon nitride, the like, or multilayers thereof.
- the interfacial dielectric layer 30 may be formed by an oxidation process, a conformal deposition process, the like, or a combination thereof.
- the dummy gate layer 32 is deposited on the interfacial dielectric layer 30 .
- the dummy gate layer 32 may include or be silicon (e.g., amorphous silicon or polysilicon) or another material.
- the dummy gate layer 32 may be deposited by chemical vapor deposition (CVD) or the like.
- the dummy gate layer 32 can be deposited using a reduced pressure CVD (RPCVD), which may further include using a cyclic deposition-etch process.
- RPCVD reduced pressure CVD
- the dummy gate layer 32 is deposited as amorphous silicon and is crystallized into polysilicon during subsequent higher temperature processing.
- the dummy gate layer 32 is planarized, such as by a chemical mechanical planarization (CMP), after being deposited.
- CMP chemical mechanical planarization
- a mask layer is formed over the dummy gate layer 32 .
- the mask layer may include or be silicon nitride, silicon oxynitride, silicon carbon nitride, the like, or a combination thereof.
- the mask layer can be formed by CVD, physical vapor deposition (PVD), the like, or a combination thereof.
- the mask layer is then patterned, for example, using photolithography and one or more etch processes, into the masks 34 .
- a first width W 1 is between neighboring pairs of the masks 34 in the small gate pitch region 10
- a second width W 2 is between neighboring pairs of the masks 34 in the large gate pitch region 12 .
- the first width W 1 is less than the second width W 2 .
- the second width W 2 is in a range from about 3 nm to about 300 nm larger than the first width W 1 .
- the first width W 1 is in a range from about 10 nm to about 50 nm
- the second width W 2 is in a range from about 50 nm to about 200 nm.
- the small gate pitch region 10 may be referred to as a pattern dense region
- the large gate pitch region 12 may be referred to as a pattern sparse region.
- FIGS. 3A through 3D illustrate performing an etch process on the dummy gate layer 32 while being masked by the masks 34 .
- the etching in the small gate pitch region 10 forms first trenches 40 in the dummy gate layer 32 defined between neighboring masks 34
- the etching in the large gate pitch region 12 forms second trenches 42 in the dummy gate layer 32 defined between neighboring masks 34 .
- the etch process is an anisotropic etching, such as a reactive ion etch (RIE) or the like.
- RIE reactive ion etch
- An etchant gas of the RIE process can include chlorine (Cl 2 ), a chlorine-based gas, hydrogen bromide (HBr), the like, or a combination thereof.
- a flow rate of the etchant gas in the RIE process can be in a range from about 5 sccm to about 1000 sccm.
- a pressure of the RIE process can be in a range from about 3 mTorr to about 300 mTorr.
- a power of a plasma generator of the RIE process can be in a range from about 5 W to about 3000 W, and a frequency of the plasma generator can be in a range from about 10 MHz to about 20 MHz, such as 13.56 MHz.
- a substrate bias during the RIE process may be in a range from about 50 V to about 2000 V.
- a loading effect occurs during the etching of the dummy gate layer 32 in FIGS. 3A through 3D .
- the loading effect results in a greater etching rate of the dummy gate layer 32 in the large gate pitch region 12 (e.g., FIGS. 3B and 3D ) than in the small gate pitch region 10 (e.g., FIGS. 3A and 3C ).
- the second trenches 42 in the dummy gate layer 32 in the large gate pitch region 12 are etched to a greater depth than the first trenches 40 in the dummy gate layer 32 in the small gate pitch region 10 .
- FIG. 3C and 3D the second trenches 42 in the dummy gate layer 32 in the large gate pitch region 12 are etched to a greater depth than the first trenches 40 in the dummy gate layer 32 in the small gate pitch region 10 .
- the second trenches 42 may be etched to a depth to the interfacial dielectric layer 30 on the corresponding isolation region 24 and between neighboring fins 22 . Footing projections may remain on the dummy gate layer 32 at the bottom of the second trenches 42 , as shown.
- the first trenches 40 are etched to a depth that does not extend to the interfacial dielectric layer 30 on the corresponding isolation region 24 and between neighboring fins 22 .
- a first thickness T 1 of the dummy gate layer 32 remains at the respective bottom of the first trench 40 and on the interfacial dielectric layer 30 on the corresponding isolation region 24 .
- an aspect ratio of the first trenches 40 is in a range from about 3 to about 6, and an aspect ratio of the second trenches 42 is in a range from about 0.5 to about 3.
- the aspect ratios can be affected by the loading effect of the etching.
- FIGS. 4A through 4D illustrate forming an etch barrier 50 along the surfaces of the first trenches 40 and the second trenches 42 and along exposed surfaces of the masks 34 .
- the etch barrier 50 includes a layer that is deposited, respective treated portions of the dummy gate layer 32 and masks 34 , or a combination thereof.
- the etch barrier 50 has varying thicknesses as a function of location of the etch barrier 50 . As will be described in more detail below, the varying thicknesses permit the etch barrier 50 to be removed at different locations on the dummy gate layer 32 after different durations during a subsequently etch process. Hence, the dummy gate layer 32 can become exposed to the etch process, and hence, be etched, beginning at different times during the etch process at different locations.
- the etch barrier 50 can be formed by a plasma treatment, a wet process, depositing a layer, or a combination thereof.
- the etch barrier 50 is formed using a plasma treatment.
- the plasma treatment can be performed in a same tool (e.g., in situ) or different tool than the preceding and/or subsequent etch processes.
- the plasma treatment is implemented in an inductively coupled plasma (ICP) tool.
- a reactant gas of the plasma treatment can include oxygen (O 2 ), nitrogen (N 2 ), carbon dioxide (CO 2 ), sulfur dioxide (SO 2 ), the like, or a combination thereof.
- a flow rate of the reactant gas in the plasma treatment can be in a range from about 10 sccm to about 100 sccm.
- a carrier gas such as argon (Ar) or the like, can be flowed with the reactant gas.
- a pressure of the plasma treatment can be in a range from about 1 mTorr to about 200 mTorr.
- a power of a plasma generator of the plasma treatment can be in a range from about 10 W to about 2000 W, and a frequency of the plasma generator can be in a range from about 5 MHz to about 20 MHz, such as 13.56 MHz.
- a substrate bias during the plasma treatment may be in a range from about 0 V to about 500 V.
- the plasma treatment can passivate exposed surfaces of the dummy gate layer 32 and masks 34 with a species of the reactant gas (e.g., oxygen (O) when the reactant gas includes oxygen (O 2 )), and can cause the species to diffuse into some depth of the dummy gate layer 32 and masks 34 from the respective exposed surfaces.
- a species of the reactant gas e.g., oxygen (O) when the reactant gas includes oxygen (O 2 )
- the etch barrier 50 is formed using a wet process.
- the wet process can include immersing the structures on the semiconductor substrate 20 in a solution or spraying or rinsing a solution on the structures.
- the solution can include deionized (DI) water mixed with ozone (O 3 ), carbon dioxide (CO 2 ), the like, or a combination thereof.
- DI deionized
- O 3 ozone
- CO 2 carbon dioxide
- a temperature of the wet process can be in a range from about 4° C. to about 80° C.
- the wet process can, like the plasma treatment, passivate exposed surfaces of the dummy gate layer 32 and masks 34 with a species of the solution (e.g., oxygen (O) from the DI water, ozone, and/or carbon dioxide), and can cause the species to diffuse into some depth of the dummy gate layer 32 and masks 34 from the respective exposed surfaces.
- a species of the solution e.g., oxygen (O) from the DI water, ozone, and/or carbon dioxide
- the etch barrier 50 is formed using a conformal deposition process.
- the conformal deposition is atomic layer deposition (ALD), CVD (e.g., plasma enhanced CVD (PECVD)), or the like.
- the layer that is deposited as the etch barrier 50 by the conformal deposition process is or includes silicon nitride (SiN), silicon oxynitride (SiON), silicon carbide (SiC), silicon oxycarbide (SiOC), silicon oxide (SiO 2 ), the like, or a combination thereof.
- the conformal deposition forms the layer along exposed surfaces of the dummy gate layer 32 and masks 34 .
- a loading effect causes the etch barrier 50 to be formed with greater thicknesses along surfaces of the second trenches 42 than along surfaces of the first trenches 40 .
- Fluids e.g., gases and/or liquids
- a loading effect causes the etch barrier 50 to be formed with greater thicknesses along surfaces of the second trenches 42 than along surfaces of the first trenches 40 .
- Fluids e.g., gases and/or liquids
- the etch barrier 50 may more easily reach to bottom surfaces of the second trenches 42 relative to the first trenches 40 due to the larger second width W 2 of the second trenches 42 relative to the first width W 1 of the first trenches 40 .
- more fluids may reach the bottom regions of the second trenches 42 to form a thicker etch barrier 50 in those regions compared to a thinner etch barrier 50 formed in bottom regions of the first trenches.
- 4C and 4D illustrate a second thickness T 2 of the etch barrier 50 at bottom regions of the first trenches 40 and a third thickness T 3 of the etch barrier 50 at bottom regions of the second trenches 42 .
- the third thickness T 3 is greater than the second thickness T 2 .
- the second thickness T 2 is in a range from about 2 ⁇ to about 40 ⁇
- the third thickness T 3 is in a range from about 2 ⁇ to about 40 ⁇ .
- a ratio of the second thickness T 2 to the third thickness T 3 can be less than about 0.6, such as in a range from about 0.2 to about 0.6.
- the loading effect can further cause thicknesses of the etch barrier 50 to vary within each of the first trenches 40 and the second trenches 42 .
- the fluids used to form the etch barrier 50 may more easily reach upper regions of a trench than lower regions, which can cause the etch barrier 50 to have a decreasing thickness as depth of the respective trench increases.
- the etch barrier 50 has a fourth thickness T 4 at upper regions of the first trenches 40 and a fifth thickness T 5 at upper regions of the second trenches 42 .
- the fourth thickness T 4 and fifth thickness T 5 may be substantially equal and may each be in a range from about 2 ⁇ to about 40 ⁇ .
- a ratio of the second thickness T 2 to the fourth thickness T 4 can be less than about 0.6, such as in a range from about 0.2 to about 0.6.
- a ratio of the third thickness T 3 to the fifth thickness T 5 can be in a range from about 0.3 to about 1.
- FIGS. 5A through 5D illustrate etching the etch barrier 50 and the dummy gate layer 32 at least in the small gate pitch region 10 .
- the etch process is an isotropic etch that etches the etch barrier 50 and the dummy gate layer 32 .
- portions of the etch barrier 50 that are thinner are removed to expose the respective portions of the dummy gate layer 32 before portions of the etch barrier 50 that are thicker are removed.
- the etch barrier 50 having the second thickness T 2 in bottom regions of the first trenches 40 is removed (and thereby exposes portions of the dummy gate layer 32 that defines the first trenches 40 ) before the etch barrier 50 having the third thickness T 3 in bottom regions of the second trenches 42 .
- the dummy gate layer 32 is etched isotropically.
- the etch process can etch the dummy gate layer 32 at a faster rate than the etch barrier 50 . Since different portions of the etch barrier 50 are removed at different times during the etch process, different portions of the dummy gate layer 32 are isotropically etched during the etch process.
- the dummy gate layer 32 at the bottom regions of the first trenches 40 are etched to form a tapered profile of the dummy gate layer 32 at lower portions of the dummy gate layer 32 in the small gate pitch region 10 .
- the dummy gate layer 32 in the large gate pitch region 12 may be etched at bottom regions of the second trenches 42 .
- the dummy gate layer 32 at the bottom regions of the second trenches 42 can be etched to form a tapered profile of the dummy gate layer 32 at lower portions of the dummy gate layer 32 in the large gate pitch region 12 or may form the dummy gate layer 32 to have vertical sidewalls in the large gate pitch region 12 .
- the dummy gate layer 32 in the small gate pitch region 10 has a third width W 3 at the top fin level 22 A and a fourth width W 4 at the bottom surface of the dummy gate layer 32 .
- the fourth width W 4 is less than the third width W 3 .
- the dummy gate layer 32 in the large gate pitch region 12 has a fifth width W 5 at the top fin level 22 A and a sixth width W 6 at the bottom surface of the dummy gate layer 32 .
- the sixth width W 6 can be equal to or less than the fifth width W 5 .
- a first gate profile difference is the difference of the fourth width W 4 from the third width W 3 (e.g., third width W 3 minus fourth width W 4 ), and a second gate profile difference is the difference of the sixth width W 6 from the fifth width W 5 (e.g., fifth width W 5 minus sixth width W 6 ).
- the first gate profile difference e.g., W 3 ⁇ W 4
- the second gate profile difference e.g., W 5 ⁇ W 6
- the first gate profile difference (e.g., W 3 ⁇ W 4 ) is greater than the second gate profile difference (e.g., W 5 ⁇ W 6 ), such as by an amount equal to or greater than about 0.5 nm, such as in a range from about 0.5 nm to about 5 nm.
- the etch process of FIGS. 5A through 5D is an isotropic etching, such as a RIE or the like.
- An RIE process is implemented in some examples.
- An etchant gas of the RIE process can include hydrogen bromide (HBr), chlorine (Cl 2 ), a carbon fluoride (C x F y ), the like, or a combination thereof.
- Another gas, such as oxygen (O 2 ) can be flowed as an etching inhibitor during the etch process.
- a flow rate of the etchant gas in the RIE process can be in a range from about 1 sccm to about 2000 sccm.
- the inhibitor gas can be flowed in a range from about 1 sccm to about 300 sccm.
- a ratio of the flow rates of the etchant gas to the inhibitor gas can be in a range from about 3:1 to about 10:1.
- Including the inhibitor gas in the RIE process can retard or inhibit etching at upper regions of the first trenches 40 and the second trenches 42 .
- a pressure of the RIE process can be in a range from about 2 mTorr to about 300 mTorr.
- a power of a plasma generator of the RIE process can be in a range from about 10 W to about 2000 W, and a frequency of the plasma generator can be in a range from about 10 MHz to about 20 MHz, such as 13.56 MHz.
- a substrate bias during the RIE process may be in a range from about 0 V to about 1000 V.
- the first trenches 40 and second trenches 42 extend through the dummy gate layer 32 to form individual dummy gate layers 32 that, in part, form different dummy gate stacks.
- the dummy gate stacks extend longitudinally perpendicularly to respective longitudinal directions of the fins 22 .
- Each dummy gate stack includes an interfacial dielectric layer 30 , a dummy gate layer 32 , and a mask 34 , as shown.
- portions of the etch barrier 50 may remain after the etch process of FIGS. 5A through 5D , and in such examples, the etch barrier 50 may be removed by an etch selective to the material of the etch barrier 50 .
- the formation of an etch barrier and performance of a subsequent etch process may be performed cyclically and repeatedly to form various profiles of the dummy gate layers 32 .
- tapering of the dummy gate layers 32 in the small gate pitch region 10 and in the large gate pitch region 12 can be increased (e.g., the first gate profile difference (e.g., W 3 ⁇ W 4 ) and the second gate profile difference (e.g., W 5 ⁇ W 6 ) can each be increased).
- FIGS. 6A through 6D illustrate the formation of gate spacers 44 and epitaxial source/drain regions 60 .
- the gate spacers 44 are formed along sidewalls of the dummy gate stacks and over the fins 22 .
- the gate spacers 44 may be formed by conformally depositing one or more layers for the gate spacers 44 and anisotropically etching the one or more layers, for example, by appropriate processes.
- the one or more layers for the gate spacers 44 may include or be silicon nitride, silicon oxynitride, silicon carbon nitride, the like, multi-layers thereof, or a combination thereof.
- the conformal deposition of the one or more layers implemented to form the gate spacers 44 causes the gate spacers 44 to conform to the sidewalls (e.g., the tapered profile) of the dummy gate stacks, such as the dummy gate layers 32 .
- Recesses are then formed in the fins 22 on opposing sides of the dummy gate stacks.
- the recessing can be by an etch process.
- the etch process can be isotropic or anisotropic, or further, may be selective with respect to one or more crystalline planes of the semiconductor substrate 20 .
- the recesses can have various cross-sectional profiles based on the etch process implemented.
- Epitaxial source/drain regions 60 are formed in the recesses.
- the epitaxial source/drain regions 60 may include or be silicon germanium, germanium, silicon carbide, silicon phosphorus, silicon carbon phosphorus, a III-V compound semiconductor, a II-VI compound semiconductor, or the like.
- the epitaxial source/drain regions 60 may be formed in the recesses by epitaxial growth with appropriate deposition processes.
- epitaxial source/drain regions 60 may be formed with facets (which may correspond to crystalline planes of the semiconductor substrate 20 ), and may be formed at a raised height with respect to the respective fin 22 , such as shown in FIGS. 6A and 6B .
- epitaxial source/drain regions 60 in neighboring fins 22 can be epitaxially grown to merge together, while other fins 22 can have respective epitaxial source/drain regions 60 that do not merge with another epitaxial source/drain region, such as due to proximity of the neighboring fins 22 .
- Examples illustrated in the figures have epitaxial source/drain regions 60 that do not merge, although other examples include merged epitaxial source/drain regions.
- the epitaxial source/drain regions 60 may also be doped, such as by in situ doping during epitaxial growth and/or by implanting dopants into the epitaxial source/drain regions 60 after epitaxial growth.
- a source/drain region may be delineated by doping (e.g., by in situ doping during epitaxial growth) and/or by epitaxial growth, which may further delineate the active area in which the source/drain region is delineated.
- FIGS. 6C and 6D Profiles 60 A of the epitaxial source/drain regions 60 are illustrated in FIGS. 6C and 6D .
- FIG. 6C illustrates a first dimension DI at a level of a bottom surface of the dummy gate layer 32 of a dummy gate stack in the small gate pitch region 10 .
- the first dimension is from a sidewall of the dummy gate layer 32 (at an interface with the respective gate spacer 44 ) to a surface of the epitaxial source/drain region 60 and approximately along a sidewall of the fin 22 .
- the first dimension DI can be increased, which can result in a decrease in a capacitance effect between the replacement gate structure (subsequently formed) and the epitaxial source/drain region 60 .
- FIGS. 7A through 7D illustrate the formation of a contact etch stop layer (CESL) 70 and a first interlayer dielectric (ILD) 72 .
- the CESL 70 is conformally deposited on surfaces of the epitaxial source/drain regions 60 , sidewalls and top surfaces of the gate spacers 44 , top surfaces of the masks 34 , and top surfaces of the isolation regions 24 .
- an etch stop layer ESL
- ESL etch stop layer
- the CESL 70 may comprise or be silicon nitride, silicon carbon nitride, carbon nitride, the like, or a combination thereof, and may be deposited by any appropriate conformal deposition process.
- the first ILD 72 is formed over the CESL 70 .
- the first ILD 72 may comprise or be silicon dioxide, a low-k dielectric material (e.g., a material having a dielectric constant lower than silicon dioxide), silicon oxynitride, phosphosilicate glass (PSG), borosilicate glass (BSG), borophosphosilicate glass (BPSG), undoped silicate glass (USG), fluorinated silicate glass (FSG), organosilicate glasses (OSG), SiO x C y , silicon carbon material, a compound thereof, a composite thereof, the like, or a combination thereof.
- the first ILD 72 may be deposited by any acceptable deposition process.
- FIGS. 8A through 8E illustrate the replacement of dummy gate stacks with replacement gate structures.
- the first ILD 72 and CESL 70 are formed with top surfaces coplanar with top surfaces of the dummy gate layers 32 , such as by a planarization process, such as a CMP.
- the CMP may also remove the masks 34 (and, in some instances, upper portions of the gate spacers 44 ) on the dummy gate layers 32 .
- top surfaces of the dummy gate layers 32 are exposed through the first ILD 72 and the CESL 70 .
- the dummy gate layers 32 are removed, such as by one or more acceptable etch processes.
- Recesses are formed between gate spacers 44 where the dummy gate stacks are removed, and channel regions of the fins 22 are exposed through the recesses.
- the replacement gate structures are formed in the recesses where the dummy gate stacks were removed.
- the replacement gate structures each include, as illustrated, an interfacial dielectric layer 80 , a gate dielectric layer 82 , one or more optional conformal layers 84 , and a gate conductive fill material 86 .
- the interfacial dielectric layer 80 , gate dielectric layer 82 , one or more optional conformal layers 84 , and gate conductive fill material 86 can be deposited by any appropriate deposition technique.
- the interfacial dielectric layer 80 is formed on sidewalls and top surfaces of the fins 22 along the channel regions.
- the interfacial dielectric layer 80 can be, for example, the interfacial dielectric layer 30 if not removed, an oxide (e.g., silicon oxide), a nitride (e.g., silicon nitride), and/or another dielectric layer.
- an oxide e.g., silicon oxide
- a nitride e.g., silicon nitride
- the gate dielectric layer 82 can be conformally deposited in the recesses where dummy gate stacks were removed (e.g., on top surfaces of the isolation regions 24 and the interfacial dielectric layer 80 , and on sidewalls of the gate spacers 44 ) and on the top surfaces of the first ILD 72 , the CESL 70 , and gate spacers 44 .
- the gate dielectric layer 82 can be or include silicon oxide, silicon nitride, a high-k dielectric material, multilayers thereof, or other dielectric material.
- a high-k dielectric material may include a metal oxide of or a metal silicate of hafnium (Hf), aluminum (Al), zirconium (Zr), lanthanum (La), magnesium (Mg), barium (Ba), titanium (Ti), lead (Pb), or a combination thereof.
- the one or more optional conformal layers 84 can be conformally (and sequentially, if more than one) deposited on the gate dielectric layer 82 .
- the one or more optional conformal layers 84 can include one or more barrier and/or capping layers and one or more work-function tuning layers.
- the one or more barrier and/or capping layers can include a nitride, silicon nitride, carbon nitride, and/or aluminum nitride of tantalum and/or titanium; a nitride, carbon nitride, and/or carbide of tungsten; the like; or a combination thereof.
- the one or more work-function tuning layers may include or be a nitride, silicon nitride, carbon nitride, aluminum nitride, aluminum oxide, and/or aluminum carbide of titanium and/or tantalum; a nitride, carbon nitride, and/or carbide of tungsten; cobalt; platinum; the like; or a combination thereof.
- the gate conductive fill material 86 is formed over the one or more optional conformal layers 84 , if implemented, and/or the gate dielectric layer 82 .
- the gate conductive fill material 86 can fill remaining recesses where the dummy gate stacks were removed.
- the gate conductive fill material 86 may be or comprise a metal-containing material such as tungsten, cobalt, aluminum, ruthenium, copper, multi-layers thereof, a combination thereof, or the like.
- a planarization process such as a CMP, may remove excess gate conductive fill material 86 , one or more optional conformal layers 84 , and gate dielectric layer 82 .
- the replacement gate structures comprising the gate conductive fill material 86 , one or more optional conformal layers 84 , gate dielectric layer 82 , and interfacial dielectric layer 80 may therefore be formed as illustrated in FIGS. 8A through 8D .
- the gate spacers 44 are not significantly etched during the removal of the dummy gate stacks. Hence, the conformal deposition of the gate dielectric layer 82 causes the gate dielectric layer 82 to have sidewalls conforming to the sidewalls of the gate spacers 44 . Each subsequently deposited layer similarly has conforming sidewalls. In at least the small gate pitch region 10 , this conformal deposition causes the sidewalls to have the tapered profile that was formed in the dummy gate layers 32 in FIGS. 5A through 5D .
- a second ILD 90 is formed over the first ILD 72 , CESL 70 , gate spacers 44 , and replacement gate structures.
- the second ILD 90 may comprise or be silicon dioxide, a low-k dielectric material, silicon oxynitride, PSG, BSG, BPSG, USG, FSG, OSG, SiO x C y , silicon carbon material, a compound thereof, a composite thereof, the like, or a combination thereof.
- the second ILD 90 may be deposited by any appropriate deposition process.
- FIG. 8E illustrates a cross-section of cross-sections Y 1 and Y 2 shown in FIGS. 8A through 8D and corresponding to cross-sections Y 1 and Y 2 of FIG. 2E .
- the cross-section of FIG. 8E is illustrative, and similar cross-sections of devices formed in the small gate pitch region 10 may be different from or the same as similar cross-sections of devices formed in the large gate pitch region 12 .
- conductive features may be formed.
- respective openings are formed through the second ILD 90 , the first ILD 72 , and the CESL 70 to expose at least a portion of respective epitaxial source/drain regions 60 .
- the second ILD 90 , the first ILD 72 , and the CESL 70 may be patterned with the openings, for example, using photolithography and one or more etch processes.
- conductive features can be formed in the openings to the epitaxial source/drain regions 60 .
- the conductive features may include a silicide region formed on the epitaxial source/drain regions 60 , an adhesion and/or barrier layer, and a conductive fill material on the adhesion and/or barrier layer.
- the silicide region may be formed by thermally reacting an upper portion of the epitaxial source/drain regions 60 with a metal layer, such as titanium, tantalum, or the like, formed on the epitaxial source/drain regions 60 .
- the adhesion and/or barrier layer is conformally deposited in the openings.
- the adhesion and/or barrier layer may be or include titanium nitride, titanium oxide, tantalum nitride, tantalum oxide, any suitable transition metal nitrides or oxides, the like, or any combination thereof, and may be deposited by any suitable deposition technique.
- the conductive fill material may be or include cobalt, tungsten, copper, ruthenium, aluminum, gold, silver, alloys thereof, the like, or a combination thereof, and may be deposited by any suitable deposition technique. After the conductive material is deposited, excess conductive fill material and adhesion and/or barrier layer may be removed by using a planarization process, such as a CMP.
- the conductive features may be referred to as contacts, plugs, etc.
- Some embodiments can achieve advantages. Some embodiments can obviate, and even reverse, a loading effect when patterning a dummy gate layer.
- FinFETs formed in a small gate pitch region are low voltage devices, whereas FinFETs formed in a large gate pitch region are high voltage devices.
- a gate-to-source capacitance can be reduced due to an increased distance between the gate and the source/drain region at a lower portion of the replacement gate structure. This can reduce an adverse effect, such as reducing leakage current, that can occur in FinFET.
- Embodiments may be implemented in any technology node, such as 16 nm and smaller.
- An embodiment is a structure.
- the structure includes a first device region comprising first fin Field Effect Transistors (FinFETs) on a substrate and a second device region comprising second FinFETs on the substrate.
- a first distance between neighboring gate structures of the first FinFETs is less than a second distance between neighboring gate structures of the second FinFETs.
- a first gate structure of at least one of the first FinFETs has a first width at a level of a top surface of a first fin on which the first gate structure is disposed and a second width at a level below the top surface of the first fin. The first width is greater than the second width.
- a second gate structure of at least one of the second FinFETs has a third width at a level of a top surface of a second fin on which the second gate structure is disposed and a fourth width at a level below the top surface of the second fin.
- a difference between the first width and the second width is greater than a difference between the third width and the fourth width.
- the structure includes a first device region on a substrate and a second device region on the substrate.
- the first device region includes a first fin on the substrate, a first gate structure on the first fin, and a second gate structure on the first fin.
- the first gate structure has a first sidewall and a second sidewall on opposing sides.
- a first width is from the first sidewall to the second sidewall at level of a top surface of the first fin, and a second width is from the first sidewall to the second sidewall below the level of the top surface of the first fin.
- the first width is greater than the second width.
- the first gate structure and the second gate structure are neighboring gate structures, and the second gate structure has a third sidewall facing the first sidewall.
- Each of the first sidewall and the third sidewall has a respective upper portion distal from the first fin.
- a first dimension is from the upper portion of the first sidewall to the upper portion of the third sidewall.
- the second device region includes a second fin on the substrate, a third gate structure on the second fin, and a fourth gate structure on the second fin.
- the third gate structure has a fourth sidewall and a fifth sidewall on opposing sides.
- a third width is from the fourth sidewall to the fifth sidewall at level of a top surface of the second fin, and a fourth width is from the fourth sidewall to the fifth sidewall below the level of the top surface of the second fin.
- a difference between the first width and the second width is greater than a difference between the third width and the fourth width.
- the third gate structure and the fourth gate structure are neighboring gate structures, and the fourth gate structure has a sixth sidewall facing the fourth sidewall.
- Each of the fourth sidewall and the sixth sidewall has a respective upper portion distal from the second fin.
- a second dimension is from the upper portion of the fourth sidewall to the upper portion of the sixth sidewall. The first dimension is less than the second dimension.
- a further embodiment is a method for semiconductor processing.
- a dummy gate layer is deposited over fins on a substrate. First trenches are etched in the dummy gate layer in a first region, and second trenches are etched in the dummy gate layer in a second region. A width of the first trenches is less than a width of the second trenches.
- An etch barrier is formed along surfaces of the first trenches and the second trenches. The etch barrier is formed with a greater thickness along bottom regions of the second trenches than along bottom regions of the first trenches.
- the etch barrier and the dummy gate layer are isotropically etched at the first trenches and the second trenches. After isotropically etching, first dummy gate stacks are formed in the first region and second dummy gate stacks are formed in the second region.
Abstract
Description
- The semiconductor integrated circuit (IC) industry has experienced exponential growth. Technological advances in IC materials and design have produced generations of ICs where each generation has smaller and more complex circuits than the previous generation. In the course of IC evolution, functional density (e.g., the number of interconnected devices per chip area) has generally increased while geometry size (e.g., the smallest component (or line) that can be created using a fabrication process) has decreased. This scaling down process generally provides benefits by increasing production efficiency and lowering associated costs.
- Accompanying the scaling down of devices, manufacturers have begun using new and different materials and/or combination of materials to facilitate the scaling down of devices. Scaling down, alone and in combination with new and different materials, has also led to challenges and/or opportunities that may not have been presented by previous generations at larger geometries.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1, 2A-2E, 3A-3D, 4A-4D, 5A-5D, 6A-6D, 7A-7D, and 8A-8E are views of respective intermediate structures at respective stages during an example process for forming Fin Field Effect Transistors (FinFETs) in accordance with some embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- Generally, the present disclosure provides example embodiments relating to forming gate structures, e.g., for Fin Field Effect Transistors (FinFETs). More specifically, example embodiments described herein relate to forming dummy gate structures that are subsequently removed and replaced by replacement gate structures in a small gate pitch region and a large gate pitch region. In forming the dummy gate structures, a dummy gate layer is etched, treated, and etched further. Etching the dummy gate layer can result in a loading effect between the large gate pitch region and the small gate pitch region such that trenches etched in the dummy gate layer in the large gate pitch region are etched to a greater depth than trenches in the small gate pitch region. The treatment forms an etch barrier with varying thickness, such as due to a loading effect. The etch barrier and the dummy gate layer are then isotropically etched to obtain various profiles of the dummy gate layer to form dummy gate structures. The replacement gate structures may have corresponding profiles. The profiles can result in a lower leakage in devices formed in the small gate pitch region. Other benefits can be achieved.
- Example embodiments described herein are described in the context of forming gate structures, such as replacement gate structures, for FinFETs. Some variations of the example methods and structures are described. A person having ordinary skill in the art will readily understand other modifications that may be made that are contemplated within the scope of other embodiments. Although method embodiments may be described in a particular order, various other method embodiments may be performed in any logical order and may include fewer or more steps than what is described herein. In some figures, some reference numbers of components or features illustrated therein may be omitted to avoid obscuring other components or features; this is for ease of depicting the figures.
-
FIGS. 1, 2A-2E, 3A-3D through 7A-7D, and 8A-8E illustrate views of respective intermediate structures at respective stages during an example process for forming FinFETs in accordance with some embodiments.FIG. 1 is a perspective view of asemiconductor substrate 20 havingfins 22 formed thereon. Thesemiconductor substrate 20 may be or include a bulk semiconductor substrate, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped. In some embodiments, the semiconductor material of thesemiconductor substrate 20 may include an elemental semiconductor such as silicon (Si) or germanium (Ge); a compound semiconductor including; an alloy semiconductor; or a combination thereof. - The
fins 22 are formed on thesemiconductor substrate 20, such as by etching trenches in thesemiconductor substrate 20 to form thefins 22. Thefins 22 may be patterned in thesemiconductor substrate 20 by any suitable method. For example, thefins 22 may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in some embodiments, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern thefins 22. -
Isolation regions 24 are formed with each being in a corresponding trench. Theisolation regions 24 may include or be an insulating material such as an oxide (such as silicon oxide), a nitride, the like, or a combination thereof, and the insulating material may be deposited using an appropriate deposition process. The insulating material may be recessed after being deposited to form theisolation regions 24. The insulating material is recessed such that thefins 22 protrude from between neighboringisolation regions 24, which may, at least in part, thereby delineate thefins 22 as active areas on thesemiconductor substrate 20. A person having ordinary skill in the art will readily understand that the processes described above are just examples of howfins 22 may be formed. In other examples, thefins 22 may be formed by other processes and may include heteroepitaxial and/or homoepitaxial structures. -
FIGS. 2A through 2E illustrate the formation of an interfacialdielectric layer 30,dummy gate layer 32, andmasks 34.FIG. 2E is a perspective view of the interfacialdielectric layer 30,dummy gate layer 32, andmasks 34 formed on thesemiconductor substrate 20.FIG. 2E shows a cross-section X1 along a longitudinal direction of a fin 22 (e.g., across source/drain regions and channel regions that will be formed in the fin 22).FIG. 2A and subsequent figures having an “A” designation correspond to the cross-section X1 in a small gate pitch region 10 at respective stages of the example process, andFIG. 2B and subsequent figures having a “B” designation correspond to the cross-section X1 in a large gate pitch region 12 at respective stages of the example process.FIG. 2E shows a cross-section X2 parallel to the cross-section X1 and between neighboringfins 22.FIG. 2C and subsequent figures having a “C” designation correspond to the cross-section X2 in the small gate pitch region 10 at respective stages of the example process, andFIG. 2D and subsequent figures having a “D” designation correspond to the cross-section X2 in the large gate pitch region 12 at respective stages of the example process.FIGS. 2C and 2D further illustrate atop fin level 22A (at a level of top surfaces of the fins 22) for ease of reference between different cross-sections.FIG. 2E further shows cross-sections Y1 and Y2, which are across source/drain regions (to be formed subsequently) ofdifferent fins 22 in the small gate pitch region 10 and the large gate pitch region 12, respectively, and are perpendicular to the cross-sections X1 and X2.FIG. 8E corresponds to the cross-sections Y1 and Y2 after intervening processing. Although the small gate pitch region 10 and the large gate pitch region 12 are illustrated as being next to each other inFIG. 2E , the small gate pitch region 10 and the large gate pitch region 12 can be at any locations on thesemiconductor substrate 20. - The
interfacial dielectric layer 30 is formed conformally on thefins 22 and, in some instances, on theisolation regions 24. Theinterfacial dielectric layer 30 may include or be silicon oxide, silicon nitride, the like, or multilayers thereof. Theinterfacial dielectric layer 30 may be formed by an oxidation process, a conformal deposition process, the like, or a combination thereof. Thedummy gate layer 32 is deposited on theinterfacial dielectric layer 30. Thedummy gate layer 32 may include or be silicon (e.g., amorphous silicon or polysilicon) or another material. Thedummy gate layer 32 may be deposited by chemical vapor deposition (CVD) or the like. For example, thedummy gate layer 32 can be deposited using a reduced pressure CVD (RPCVD), which may further include using a cyclic deposition-etch process. In some examples, thedummy gate layer 32 is deposited as amorphous silicon and is crystallized into polysilicon during subsequent higher temperature processing. Thedummy gate layer 32 is planarized, such as by a chemical mechanical planarization (CMP), after being deposited. - A mask layer is formed over the
dummy gate layer 32. The mask layer may include or be silicon nitride, silicon oxynitride, silicon carbon nitride, the like, or a combination thereof. The mask layer can be formed by CVD, physical vapor deposition (PVD), the like, or a combination thereof. The mask layer is then patterned, for example, using photolithography and one or more etch processes, into themasks 34. A first width W1 is between neighboring pairs of themasks 34 in the small gate pitch region 10, and a second width W2 is between neighboring pairs of themasks 34 in the large gate pitch region 12. The first width W1 is less than the second width W2. In some examples, the second width W2 is in a range from about 3 nm to about 300 nm larger than the first width W1. In some examples, the first width W1 is in a range from about 10 nm to about 50 nm, and the second width W2 is in a range from about 50 nm to about 200 nm. Hence, in some examples, the small gate pitch region 10 may be referred to as a pattern dense region, and the large gate pitch region 12 may be referred to as a pattern sparse region. -
FIGS. 3A through 3D illustrate performing an etch process on thedummy gate layer 32 while being masked by themasks 34. The etching in the small gate pitch region 10, as shown inFIGS. 3A and 3C , formsfirst trenches 40 in thedummy gate layer 32 defined between neighboringmasks 34, and the etching in the large gate pitch region 12, as shown inFIGS. 3B and 3D , formssecond trenches 42 in thedummy gate layer 32 defined between neighboring masks 34. In some examples, the etch process is an anisotropic etching, such as a reactive ion etch (RIE) or the like. An RIE process is implemented in some examples. An etchant gas of the RIE process can include chlorine (Cl2), a chlorine-based gas, hydrogen bromide (HBr), the like, or a combination thereof. A flow rate of the etchant gas in the RIE process can be in a range from about 5 sccm to about 1000 sccm. A pressure of the RIE process can be in a range from about 3 mTorr to about 300 mTorr. A power of a plasma generator of the RIE process can be in a range from about 5 W to about 3000 W, and a frequency of the plasma generator can be in a range from about 10 MHz to about 20 MHz, such as 13.56 MHz. A substrate bias during the RIE process may be in a range from about 50 V to about 2000 V. - According to some embodiments, a loading effect occurs during the etching of the
dummy gate layer 32 inFIGS. 3A through 3D . The loading effect results in a greater etching rate of thedummy gate layer 32 in the large gate pitch region 12 (e.g.,FIGS. 3B and 3D ) than in the small gate pitch region 10 (e.g.,FIGS. 3A and 3C ). Hence, as illustrated inFIGS. 3C and 3D , thesecond trenches 42 in thedummy gate layer 32 in the large gate pitch region 12 are etched to a greater depth than thefirst trenches 40 in thedummy gate layer 32 in the small gate pitch region 10. As illustrated inFIG. 3D , thesecond trenches 42 may be etched to a depth to theinterfacial dielectric layer 30 on thecorresponding isolation region 24 and between neighboringfins 22. Footing projections may remain on thedummy gate layer 32 at the bottom of thesecond trenches 42, as shown. As illustrated inFIG. 3C , thefirst trenches 40 are etched to a depth that does not extend to theinterfacial dielectric layer 30 on thecorresponding isolation region 24 and between neighboringfins 22. A first thickness T1 of thedummy gate layer 32 remains at the respective bottom of thefirst trench 40 and on theinterfacial dielectric layer 30 on thecorresponding isolation region 24. In some examples, an aspect ratio of thefirst trenches 40 is in a range from about 3 to about 6, and an aspect ratio of thesecond trenches 42 is in a range from about 0.5 to about 3. The aspect ratios can be affected by the loading effect of the etching. -
FIGS. 4A through 4D illustrate forming anetch barrier 50 along the surfaces of thefirst trenches 40 and thesecond trenches 42 and along exposed surfaces of themasks 34. Theetch barrier 50 includes a layer that is deposited, respective treated portions of thedummy gate layer 32 andmasks 34, or a combination thereof. Theetch barrier 50 has varying thicknesses as a function of location of theetch barrier 50. As will be described in more detail below, the varying thicknesses permit theetch barrier 50 to be removed at different locations on thedummy gate layer 32 after different durations during a subsequently etch process. Hence, thedummy gate layer 32 can become exposed to the etch process, and hence, be etched, beginning at different times during the etch process at different locations. - The
etch barrier 50 can be formed by a plasma treatment, a wet process, depositing a layer, or a combination thereof. In some examples, theetch barrier 50 is formed using a plasma treatment. The plasma treatment can be performed in a same tool (e.g., in situ) or different tool than the preceding and/or subsequent etch processes. In some examples, the plasma treatment is implemented in an inductively coupled plasma (ICP) tool. A reactant gas of the plasma treatment can include oxygen (O2), nitrogen (N2), carbon dioxide (CO2), sulfur dioxide (SO2), the like, or a combination thereof. A flow rate of the reactant gas in the plasma treatment can be in a range from about 10 sccm to about 100 sccm. A carrier gas, such as argon (Ar) or the like, can be flowed with the reactant gas. A pressure of the plasma treatment can be in a range from about 1 mTorr to about 200 mTorr. A power of a plasma generator of the plasma treatment can be in a range from about 10 W to about 2000 W, and a frequency of the plasma generator can be in a range from about 5 MHz to about 20 MHz, such as 13.56 MHz. A substrate bias during the plasma treatment may be in a range from about 0 V to about 500 V. The plasma treatment can passivate exposed surfaces of thedummy gate layer 32 andmasks 34 with a species of the reactant gas (e.g., oxygen (O) when the reactant gas includes oxygen (O2)), and can cause the species to diffuse into some depth of thedummy gate layer 32 andmasks 34 from the respective exposed surfaces. - In some examples, the
etch barrier 50 is formed using a wet process. The wet process can include immersing the structures on thesemiconductor substrate 20 in a solution or spraying or rinsing a solution on the structures. The solution can include deionized (DI) water mixed with ozone (O3), carbon dioxide (CO2), the like, or a combination thereof. A temperature of the wet process can be in a range from about 4° C. to about 80° C. The wet process can, like the plasma treatment, passivate exposed surfaces of thedummy gate layer 32 andmasks 34 with a species of the solution (e.g., oxygen (O) from the DI water, ozone, and/or carbon dioxide), and can cause the species to diffuse into some depth of thedummy gate layer 32 andmasks 34 from the respective exposed surfaces. - In some examples, the
etch barrier 50 is formed using a conformal deposition process. In some embodiments, the conformal deposition is atomic layer deposition (ALD), CVD (e.g., plasma enhanced CVD (PECVD)), or the like. In some examples, the layer that is deposited as theetch barrier 50 by the conformal deposition process is or includes silicon nitride (SiN), silicon oxynitride (SiON), silicon carbide (SiC), silicon oxycarbide (SiOC), silicon oxide (SiO2), the like, or a combination thereof. The conformal deposition forms the layer along exposed surfaces of thedummy gate layer 32 and masks 34. - According to some embodiments, a loading effect causes the
etch barrier 50 to be formed with greater thicknesses along surfaces of thesecond trenches 42 than along surfaces of thefirst trenches 40. Fluids (e.g., gases and/or liquids) used to form theetch barrier 50 may more easily reach to bottom surfaces of thesecond trenches 42 relative to thefirst trenches 40 due to the larger second width W2 of thesecond trenches 42 relative to the first width W1 of thefirst trenches 40. Hence, more fluids may reach the bottom regions of thesecond trenches 42 to form athicker etch barrier 50 in those regions compared to athinner etch barrier 50 formed in bottom regions of the first trenches.FIGS. 4C and 4D illustrate a second thickness T2 of theetch barrier 50 at bottom regions of thefirst trenches 40 and a third thickness T3 of theetch barrier 50 at bottom regions of thesecond trenches 42. The third thickness T3 is greater than the second thickness T2. In some examples, the second thickness T2 is in a range from about 2 Å to about 40 Å, and the third thickness T3 is in a range from about 2 Å to about 40 Å. A ratio of the second thickness T2 to the third thickness T3 can be less than about 0.6, such as in a range from about 0.2 to about 0.6. - The loading effect can further cause thicknesses of the
etch barrier 50 to vary within each of thefirst trenches 40 and thesecond trenches 42. The fluids used to form theetch barrier 50 may more easily reach upper regions of a trench than lower regions, which can cause theetch barrier 50 to have a decreasing thickness as depth of the respective trench increases. As illustrated, theetch barrier 50 has a fourth thickness T4 at upper regions of thefirst trenches 40 and a fifth thickness T5 at upper regions of thesecond trenches 42. The fourth thickness T4 and fifth thickness T5 may be substantially equal and may each be in a range from about 2 Å to about 40 Å. A ratio of the second thickness T2 to the fourth thickness T4 can be less than about 0.6, such as in a range from about 0.2 to about 0.6. A ratio of the third thickness T3 to the fifth thickness T5 can be in a range from about 0.3 to about 1. -
FIGS. 5A through 5D illustrate etching theetch barrier 50 and thedummy gate layer 32 at least in the small gate pitch region 10. The etch process is an isotropic etch that etches theetch barrier 50 and thedummy gate layer 32. During the etch process, portions of theetch barrier 50 that are thinner (such as at bottom regions of the first trenches 40) are removed to expose the respective portions of thedummy gate layer 32 before portions of theetch barrier 50 that are thicker are removed. For example, theetch barrier 50 having the second thickness T2 in bottom regions of thefirst trenches 40 is removed (and thereby exposes portions of thedummy gate layer 32 that defines the first trenches 40) before theetch barrier 50 having the third thickness T3 in bottom regions of thesecond trenches 42. Once theetch barrier 50 is removed, thedummy gate layer 32 is etched isotropically. The etch process can etch thedummy gate layer 32 at a faster rate than theetch barrier 50. Since different portions of theetch barrier 50 are removed at different times during the etch process, different portions of thedummy gate layer 32 are isotropically etched during the etch process. More particularly, thedummy gate layer 32 at the bottom regions of the first trenches 40 (where theetch barrier 50 with the small second thickness T2 was formed) are etched to form a tapered profile of thedummy gate layer 32 at lower portions of thedummy gate layer 32 in the small gate pitch region 10. Similarly, thedummy gate layer 32 in the large gate pitch region 12 may be etched at bottom regions of thesecond trenches 42. In some examples, thedummy gate layer 32 at the bottom regions of thesecond trenches 42 can be etched to form a tapered profile of thedummy gate layer 32 at lower portions of thedummy gate layer 32 in the large gate pitch region 12 or may form thedummy gate layer 32 to have vertical sidewalls in the large gate pitch region 12. - As illustrated in
FIG. 5C , thedummy gate layer 32 in the small gate pitch region 10 has a third width W3 at thetop fin level 22A and a fourth width W4 at the bottom surface of thedummy gate layer 32. The fourth width W4 is less than the third width W3. As illustrated inFIG. 5D , thedummy gate layer 32 in the large gate pitch region 12 has a fifth width W5 at thetop fin level 22A and a sixth width W6 at the bottom surface of thedummy gate layer 32. The sixth width W6 can be equal to or less than the fifth width W5. A first gate profile difference is the difference of the fourth width W4 from the third width W3 (e.g., third width W3 minus fourth width W4), and a second gate profile difference is the difference of the sixth width W6 from the fifth width W5 (e.g., fifth width W5 minus sixth width W6). The first gate profile difference (e.g., W3−W4) can be in a range from about 0.3 nm to about 20 nm, and the second gate profile difference (e.g., W5−W6) can be in a range from about −5 nm to about 20 nm. The first gate profile difference (e.g., W3−W4) is greater than the second gate profile difference (e.g., W5−W6), such as by an amount equal to or greater than about 0.5 nm, such as in a range from about 0.5 nm to about 5 nm. - In some examples, the etch process of
FIGS. 5A through 5D is an isotropic etching, such as a RIE or the like. An RIE process is implemented in some examples. An etchant gas of the RIE process can include hydrogen bromide (HBr), chlorine (Cl2), a carbon fluoride (CxFy), the like, or a combination thereof. Another gas, such as oxygen (O2), can be flowed as an etching inhibitor during the etch process. A flow rate of the etchant gas in the RIE process can be in a range from about 1 sccm to about 2000 sccm. The inhibitor gas can be flowed in a range from about 1 sccm to about 300 sccm. A ratio of the flow rates of the etchant gas to the inhibitor gas can be in a range from about 3:1 to about 10:1. Including the inhibitor gas in the RIE process can retard or inhibit etching at upper regions of thefirst trenches 40 and thesecond trenches 42. A pressure of the RIE process can be in a range from about 2 mTorr to about 300 mTorr. A power of a plasma generator of the RIE process can be in a range from about 10 W to about 2000 W, and a frequency of the plasma generator can be in a range from about 10 MHz to about 20 MHz, such as 13.56 MHz. A substrate bias during the RIE process may be in a range from about 0 V to about 1000 V. - After the etch process of
FIGS. 5A through 5D , thefirst trenches 40 andsecond trenches 42 extend through thedummy gate layer 32 to form individual dummy gate layers 32 that, in part, form different dummy gate stacks. The dummy gate stacks extend longitudinally perpendicularly to respective longitudinal directions of thefins 22. Each dummy gate stack includes aninterfacial dielectric layer 30, adummy gate layer 32, and amask 34, as shown. In some examples, portions of theetch barrier 50 may remain after the etch process ofFIGS. 5A through 5D , and in such examples, theetch barrier 50 may be removed by an etch selective to the material of theetch barrier 50. - The formation of an etch barrier and performance of a subsequent etch process may be performed cyclically and repeatedly to form various profiles of the dummy gate layers 32. For example, by repeatedly forming an etch barrier and performing an etch process, tapering of the dummy gate layers 32 in the small gate pitch region 10 and in the large gate pitch region 12 can be increased (e.g., the first gate profile difference (e.g., W3−W4) and the second gate profile difference (e.g., W5−W6) can each be increased).
-
FIGS. 6A through 6D illustrate the formation ofgate spacers 44 and epitaxial source/drain regions 60. The gate spacers 44 are formed along sidewalls of the dummy gate stacks and over thefins 22. The gate spacers 44 may be formed by conformally depositing one or more layers for thegate spacers 44 and anisotropically etching the one or more layers, for example, by appropriate processes. The one or more layers for thegate spacers 44 may include or be silicon nitride, silicon oxynitride, silicon carbon nitride, the like, multi-layers thereof, or a combination thereof. The conformal deposition of the one or more layers implemented to form thegate spacers 44 causes thegate spacers 44 to conform to the sidewalls (e.g., the tapered profile) of the dummy gate stacks, such as the dummy gate layers 32. - Recesses are then formed in the
fins 22 on opposing sides of the dummy gate stacks. The recessing can be by an etch process. The etch process can be isotropic or anisotropic, or further, may be selective with respect to one or more crystalline planes of thesemiconductor substrate 20. Hence, the recesses can have various cross-sectional profiles based on the etch process implemented. - Epitaxial source/
drain regions 60 are formed in the recesses. The epitaxial source/drain regions 60 may include or be silicon germanium, germanium, silicon carbide, silicon phosphorus, silicon carbon phosphorus, a III-V compound semiconductor, a II-VI compound semiconductor, or the like. The epitaxial source/drain regions 60 may be formed in the recesses by epitaxial growth with appropriate deposition processes. In some examples, epitaxial source/drain regions 60 may be formed with facets (which may correspond to crystalline planes of the semiconductor substrate 20), and may be formed at a raised height with respect to therespective fin 22, such as shown inFIGS. 6A and 6B . In some examples, epitaxial source/drain regions 60 in neighboringfins 22 can be epitaxially grown to merge together, whileother fins 22 can have respective epitaxial source/drain regions 60 that do not merge with another epitaxial source/drain region, such as due to proximity of the neighboringfins 22. Examples illustrated in the figures have epitaxial source/drain regions 60 that do not merge, although other examples include merged epitaxial source/drain regions. - In some examples, the epitaxial source/
drain regions 60 may also be doped, such as by in situ doping during epitaxial growth and/or by implanting dopants into the epitaxial source/drain regions 60 after epitaxial growth. Hence, a source/drain region may be delineated by doping (e.g., by in situ doping during epitaxial growth) and/or by epitaxial growth, which may further delineate the active area in which the source/drain region is delineated. -
Profiles 60A of the epitaxial source/drain regions 60 are illustrated inFIGS. 6C and 6D .FIG. 6C illustrates a first dimension DI at a level of a bottom surface of thedummy gate layer 32 of a dummy gate stack in the small gate pitch region 10. The first dimension is from a sidewall of the dummy gate layer 32 (at an interface with the respective gate spacer 44) to a surface of the epitaxial source/drain region 60 and approximately along a sidewall of thefin 22. With the tapered profile of thedummy gate layer 32, the first dimension DI can be increased, which can result in a decrease in a capacitance effect between the replacement gate structure (subsequently formed) and the epitaxial source/drain region 60. -
FIGS. 7A through 7D illustrate the formation of a contact etch stop layer (CESL) 70 and a first interlayer dielectric (ILD) 72. TheCESL 70 is conformally deposited on surfaces of the epitaxial source/drain regions 60, sidewalls and top surfaces of thegate spacers 44, top surfaces of themasks 34, and top surfaces of theisolation regions 24. Generally, an etch stop layer (ESL) can provide a mechanism to stop an etch process when forming, e.g., contacts or vias by having a different etch selectivity from adjacent layers or components. TheCESL 70 may comprise or be silicon nitride, silicon carbon nitride, carbon nitride, the like, or a combination thereof, and may be deposited by any appropriate conformal deposition process. - The
first ILD 72 is formed over theCESL 70. Thefirst ILD 72 may comprise or be silicon dioxide, a low-k dielectric material (e.g., a material having a dielectric constant lower than silicon dioxide), silicon oxynitride, phosphosilicate glass (PSG), borosilicate glass (BSG), borophosphosilicate glass (BPSG), undoped silicate glass (USG), fluorinated silicate glass (FSG), organosilicate glasses (OSG), SiOxCy, silicon carbon material, a compound thereof, a composite thereof, the like, or a combination thereof. Thefirst ILD 72 may be deposited by any acceptable deposition process. -
FIGS. 8A through 8E illustrate the replacement of dummy gate stacks with replacement gate structures. Thefirst ILD 72 andCESL 70 are formed with top surfaces coplanar with top surfaces of the dummy gate layers 32, such as by a planarization process, such as a CMP. The CMP may also remove the masks 34 (and, in some instances, upper portions of the gate spacers 44) on the dummy gate layers 32. Accordingly, top surfaces of the dummy gate layers 32 are exposed through thefirst ILD 72 and theCESL 70. With the dummy gate layers 32 exposed through thefirst ILD 72 and theCESL 70, the dummy gate layers 32 are removed, such as by one or more acceptable etch processes. Recesses are formed betweengate spacers 44 where the dummy gate stacks are removed, and channel regions of thefins 22 are exposed through the recesses. - The replacement gate structures are formed in the recesses where the dummy gate stacks were removed. The replacement gate structures each include, as illustrated, an
interfacial dielectric layer 80, agate dielectric layer 82, one or more optionalconformal layers 84, and a gateconductive fill material 86. Theinterfacial dielectric layer 80,gate dielectric layer 82, one or more optionalconformal layers 84, and gateconductive fill material 86 can be deposited by any appropriate deposition technique. Theinterfacial dielectric layer 80 is formed on sidewalls and top surfaces of thefins 22 along the channel regions. Theinterfacial dielectric layer 80 can be, for example, theinterfacial dielectric layer 30 if not removed, an oxide (e.g., silicon oxide), a nitride (e.g., silicon nitride), and/or another dielectric layer. - The
gate dielectric layer 82 can be conformally deposited in the recesses where dummy gate stacks were removed (e.g., on top surfaces of theisolation regions 24 and theinterfacial dielectric layer 80, and on sidewalls of the gate spacers 44) and on the top surfaces of thefirst ILD 72, theCESL 70, andgate spacers 44. Thegate dielectric layer 82 can be or include silicon oxide, silicon nitride, a high-k dielectric material, multilayers thereof, or other dielectric material. A high-k dielectric material may may include a metal oxide of or a metal silicate of hafnium (Hf), aluminum (Al), zirconium (Zr), lanthanum (La), magnesium (Mg), barium (Ba), titanium (Ti), lead (Pb), or a combination thereof. - Then, the one or more optional
conformal layers 84 can be conformally (and sequentially, if more than one) deposited on thegate dielectric layer 82. The one or more optionalconformal layers 84 can include one or more barrier and/or capping layers and one or more work-function tuning layers. The one or more barrier and/or capping layers can include a nitride, silicon nitride, carbon nitride, and/or aluminum nitride of tantalum and/or titanium; a nitride, carbon nitride, and/or carbide of tungsten; the like; or a combination thereof. The one or more work-function tuning layers may include or be a nitride, silicon nitride, carbon nitride, aluminum nitride, aluminum oxide, and/or aluminum carbide of titanium and/or tantalum; a nitride, carbon nitride, and/or carbide of tungsten; cobalt; platinum; the like; or a combination thereof. - The gate
conductive fill material 86 is formed over the one or more optionalconformal layers 84, if implemented, and/or thegate dielectric layer 82. The gateconductive fill material 86 can fill remaining recesses where the dummy gate stacks were removed. The gateconductive fill material 86 may be or comprise a metal-containing material such as tungsten, cobalt, aluminum, ruthenium, copper, multi-layers thereof, a combination thereof, or the like. A planarization process, such as a CMP, may remove excess gateconductive fill material 86, one or more optionalconformal layers 84, andgate dielectric layer 82. The replacement gate structures comprising the gateconductive fill material 86, one or more optionalconformal layers 84,gate dielectric layer 82, andinterfacial dielectric layer 80 may therefore be formed as illustrated inFIGS. 8A through 8D . - The gate spacers 44 are not significantly etched during the removal of the dummy gate stacks. Hence, the conformal deposition of the
gate dielectric layer 82 causes thegate dielectric layer 82 to have sidewalls conforming to the sidewalls of thegate spacers 44. Each subsequently deposited layer similarly has conforming sidewalls. In at least the small gate pitch region 10, this conformal deposition causes the sidewalls to have the tapered profile that was formed in the dummy gate layers 32 inFIGS. 5A through 5D . - A
second ILD 90 is formed over thefirst ILD 72,CESL 70,gate spacers 44, and replacement gate structures. Thesecond ILD 90 may comprise or be silicon dioxide, a low-k dielectric material, silicon oxynitride, PSG, BSG, BPSG, USG, FSG, OSG, SiOxCy, silicon carbon material, a compound thereof, a composite thereof, the like, or a combination thereof. Thesecond ILD 90 may be deposited by any appropriate deposition process. -
FIG. 8E illustrates a cross-section of cross-sections Y1 and Y2 shown inFIGS. 8A through 8D and corresponding to cross-sections Y1 and Y2 ofFIG. 2E . The cross-section ofFIG. 8E is illustrative, and similar cross-sections of devices formed in the small gate pitch region 10 may be different from or the same as similar cross-sections of devices formed in the large gate pitch region 12. - Although not illustrated, conductive features may be formed. For example, respective openings are formed through the
second ILD 90, thefirst ILD 72, and theCESL 70 to expose at least a portion of respective epitaxial source/drain regions 60. Thesecond ILD 90, thefirst ILD 72, and theCESL 70 may be patterned with the openings, for example, using photolithography and one or more etch processes. - After the formation of the source/drain contact openings, conductive features can be formed in the openings to the epitaxial source/
drain regions 60. The conductive features may include a silicide region formed on the epitaxial source/drain regions 60, an adhesion and/or barrier layer, and a conductive fill material on the adhesion and/or barrier layer. The silicide region may be formed by thermally reacting an upper portion of the epitaxial source/drain regions 60 with a metal layer, such as titanium, tantalum, or the like, formed on the epitaxial source/drain regions 60. The adhesion and/or barrier layer is conformally deposited in the openings. The adhesion and/or barrier layer may be or include titanium nitride, titanium oxide, tantalum nitride, tantalum oxide, any suitable transition metal nitrides or oxides, the like, or any combination thereof, and may be deposited by any suitable deposition technique. The conductive fill material may be or include cobalt, tungsten, copper, ruthenium, aluminum, gold, silver, alloys thereof, the like, or a combination thereof, and may be deposited by any suitable deposition technique. After the conductive material is deposited, excess conductive fill material and adhesion and/or barrier layer may be removed by using a planarization process, such as a CMP. The conductive features may be referred to as contacts, plugs, etc. - Some embodiments can achieve advantages. Some embodiments can obviate, and even reverse, a loading effect when patterning a dummy gate layer. In some implementations, FinFETs formed in a small gate pitch region are low voltage devices, whereas FinFETs formed in a large gate pitch region are high voltage devices. By having a tapered profile of the replacement gate structure in a low voltage device as described above, a gate-to-source capacitance can be reduced due to an increased distance between the gate and the source/drain region at a lower portion of the replacement gate structure. This can reduce an adverse effect, such as reducing leakage current, that can occur in FinFET. Embodiments may be implemented in any technology node, such as 16 nm and smaller.
- An embodiment is a structure. The structure includes a first device region comprising first fin Field Effect Transistors (FinFETs) on a substrate and a second device region comprising second FinFETs on the substrate. A first distance between neighboring gate structures of the first FinFETs is less than a second distance between neighboring gate structures of the second FinFETs. A first gate structure of at least one of the first FinFETs has a first width at a level of a top surface of a first fin on which the first gate structure is disposed and a second width at a level below the top surface of the first fin. The first width is greater than the second width. A second gate structure of at least one of the second FinFETs has a third width at a level of a top surface of a second fin on which the second gate structure is disposed and a fourth width at a level below the top surface of the second fin. A difference between the first width and the second width is greater than a difference between the third width and the fourth width.
- Another embodiment is a structure. The structure includes a first device region on a substrate and a second device region on the substrate. The first device region includes a first fin on the substrate, a first gate structure on the first fin, and a second gate structure on the first fin. The first gate structure has a first sidewall and a second sidewall on opposing sides. A first width is from the first sidewall to the second sidewall at level of a top surface of the first fin, and a second width is from the first sidewall to the second sidewall below the level of the top surface of the first fin. The first width is greater than the second width. The first gate structure and the second gate structure are neighboring gate structures, and the second gate structure has a third sidewall facing the first sidewall. Each of the first sidewall and the third sidewall has a respective upper portion distal from the first fin. A first dimension is from the upper portion of the first sidewall to the upper portion of the third sidewall. The second device region includes a second fin on the substrate, a third gate structure on the second fin, and a fourth gate structure on the second fin. The third gate structure has a fourth sidewall and a fifth sidewall on opposing sides. A third width is from the fourth sidewall to the fifth sidewall at level of a top surface of the second fin, and a fourth width is from the fourth sidewall to the fifth sidewall below the level of the top surface of the second fin. A difference between the first width and the second width is greater than a difference between the third width and the fourth width. The third gate structure and the fourth gate structure are neighboring gate structures, and the fourth gate structure has a sixth sidewall facing the fourth sidewall. Each of the fourth sidewall and the sixth sidewall has a respective upper portion distal from the second fin. A second dimension is from the upper portion of the fourth sidewall to the upper portion of the sixth sidewall. The first dimension is less than the second dimension.
- A further embodiment is a method for semiconductor processing. A dummy gate layer is deposited over fins on a substrate. First trenches are etched in the dummy gate layer in a first region, and second trenches are etched in the dummy gate layer in a second region. A width of the first trenches is less than a width of the second trenches. An etch barrier is formed along surfaces of the first trenches and the second trenches. The etch barrier is formed with a greater thickness along bottom regions of the second trenches than along bottom regions of the first trenches. The etch barrier and the dummy gate layer are isotropically etched at the first trenches and the second trenches. After isotropically etching, first dummy gate stacks are formed in the first region and second dummy gate stacks are formed in the second region.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (21)
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/991,184 US10515955B1 (en) | 2018-05-29 | 2018-05-29 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
DE102018113799.0A DE102018113799B4 (en) | 2018-05-29 | 2018-06-10 | Gate structures for transistor devices and their formation |
KR1020180096864A KR102038569B1 (en) | 2018-05-29 | 2018-08-20 | Transistor device gate structure formation |
CN201811168951.4A CN110544691B (en) | 2018-05-29 | 2018-10-08 | Semiconductor structure and method for semiconductor processing |
TW108108440A TWI739071B (en) | 2018-05-29 | 2019-03-13 | Semiconductor structure and semiconductor processing method |
US16/675,856 US11133307B2 (en) | 2018-05-29 | 2019-11-06 | FinFETs with locally thinned gate structures and having different distances therebetween |
US16/675,793 US11127741B2 (en) | 2018-05-29 | 2019-11-06 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/991,184 US10515955B1 (en) | 2018-05-29 | 2018-05-29 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/675,793 Continuation US11127741B2 (en) | 2018-05-29 | 2019-11-06 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
US16/675,856 Division US11133307B2 (en) | 2018-05-29 | 2019-11-06 | FinFETs with locally thinned gate structures and having different distances therebetween |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190371795A1 true US20190371795A1 (en) | 2019-12-05 |
US10515955B1 US10515955B1 (en) | 2019-12-24 |
Family
ID=68420939
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/991,184 Active US10515955B1 (en) | 2018-05-29 | 2018-05-29 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
US16/675,856 Active 2038-10-01 US11133307B2 (en) | 2018-05-29 | 2019-11-06 | FinFETs with locally thinned gate structures and having different distances therebetween |
US16/675,793 Active 2038-10-08 US11127741B2 (en) | 2018-05-29 | 2019-11-06 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/675,856 Active 2038-10-01 US11133307B2 (en) | 2018-05-29 | 2019-11-06 | FinFETs with locally thinned gate structures and having different distances therebetween |
US16/675,793 Active 2038-10-08 US11127741B2 (en) | 2018-05-29 | 2019-11-06 | Methods of manufacturing transistor gate structures by local thinning of dummy gate stacks using an etch barrier |
Country Status (5)
Country | Link |
---|---|
US (3) | US10515955B1 (en) |
KR (1) | KR102038569B1 (en) |
CN (1) | CN110544691B (en) |
DE (1) | DE102018113799B4 (en) |
TW (1) | TWI739071B (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190103325A1 (en) * | 2017-09-29 | 2019-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing Removal in Cut-Metal Process |
CN113725220A (en) * | 2021-08-26 | 2021-11-30 | 长江存储科技有限责任公司 | Three-dimensional memory and preparation method thereof |
WO2022051045A1 (en) * | 2020-09-03 | 2022-03-10 | Applied Materials, Inc. | Selective anisotropic metal etch |
US11328962B2 (en) * | 2018-06-27 | 2022-05-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Notched gate structure fabrication |
US11482421B2 (en) * | 2019-10-29 | 2022-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a semiconductor device by a replacement gate process |
US11538729B2 (en) * | 2018-04-26 | 2022-12-27 | Dynax Semiconductor, Inc. | Semiconductor device, semiconductor chip and method of manufacturing semiconductor device |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11302581B2 (en) | 2020-05-05 | 2022-04-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate profile control through sidewall protection during etching |
Family Cites Families (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6908810B2 (en) | 2001-08-08 | 2005-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of preventing threshold voltage of MOS transistor from being decreased by shallow trench isolation formation |
US20040157457A1 (en) | 2003-02-12 | 2004-08-12 | Songlin Xu | Methods of using polymer films to form micro-structures |
WO2013154842A1 (en) | 2012-04-11 | 2013-10-17 | Tokyo Electron Limited | Aspect ratio dependent deposition to improve gate spacer profile, fin-loss and hardmask-loss for finfet scheme |
KR101929185B1 (en) | 2012-05-02 | 2018-12-17 | 삼성전자 주식회사 | Method for manufacturing semiconductor device |
US9691882B2 (en) | 2013-03-14 | 2017-06-27 | International Business Machines Corporation | Carbon-doped cap for a raised active semiconductor region |
US9991285B2 (en) * | 2013-10-30 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming FinFET device |
KR102017611B1 (en) * | 2014-04-04 | 2019-09-04 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
US9543381B2 (en) | 2014-09-11 | 2017-01-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method of the same |
US9620417B2 (en) * | 2014-09-30 | 2017-04-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method of manufacturing fin-FET devices |
US10164049B2 (en) * | 2014-10-06 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and formation method of semiconductor device with gate stack |
KR20160044976A (en) * | 2014-10-16 | 2016-04-26 | 삼성전자주식회사 | Semiconductor device including fin-type field effect transistor |
TWI641135B (en) * | 2014-12-12 | 2018-11-11 | 聯華電子股份有限公司 | Finfet transistor with epitaxial structures |
US11205707B2 (en) * | 2014-12-22 | 2021-12-21 | Intel Corporation | Optimizing gate profile for performance and gate fill |
US9418994B1 (en) * | 2015-03-26 | 2016-08-16 | Taiwan Semiconductor Manufacturing Co., Ltd | Fin field effect transistor (FinFET) device structure |
US9583485B2 (en) * | 2015-05-15 | 2017-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field effect transistor (FinFET) device structure with uneven gate structure and method for forming the same |
US9449975B1 (en) * | 2015-06-15 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices and methods of forming |
CN106328530B (en) * | 2015-06-30 | 2019-12-03 | 中芯国际集成电路制造(上海)有限公司 | Fin formula field effect transistor and forming method thereof |
US10269651B2 (en) * | 2015-07-02 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure and method for forming the same |
US10262870B2 (en) * | 2015-07-02 | 2019-04-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure and method for forming the same |
KR102480002B1 (en) * | 2015-09-23 | 2022-12-22 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same and method of forming pattern |
KR102455494B1 (en) | 2016-02-02 | 2022-10-14 | 삼성전자주식회사 | Semiconductor device |
US9997633B2 (en) * | 2015-10-02 | 2018-06-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices, FinFET devices and methods of forming the same |
US10096712B2 (en) * | 2015-10-20 | 2018-10-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming and monitoring quality of the same |
DE102016103773A1 (en) | 2015-10-20 | 2017-04-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method for forming and controlling its quality |
KR102308747B1 (en) | 2015-12-03 | 2021-10-05 | 삼성전자주식회사 | Semiconductor device |
KR102452999B1 (en) * | 2016-05-03 | 2022-10-07 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
US9899382B2 (en) * | 2016-06-01 | 2018-02-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with different gate profile and method for forming the same |
US9859165B1 (en) * | 2016-07-29 | 2018-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Planarization process for forming semiconductor device structure |
JP2018073971A (en) * | 2016-10-28 | 2018-05-10 | ルネサスエレクトロニクス株式会社 | Semiconductor device and method of manufacturing the same |
KR102310079B1 (en) * | 2017-03-03 | 2021-10-08 | 삼성전자주식회사 | Semiconductor devices |
US10204905B2 (en) * | 2017-04-25 | 2019-02-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and manufacturing method thereof |
US10374058B2 (en) * | 2017-09-15 | 2019-08-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for manufacturing the same |
US10749007B2 (en) * | 2018-03-14 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure with desired profile for semiconductor devices |
US10840153B2 (en) * | 2018-06-27 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Notched gate structure fabrication |
-
2018
- 2018-05-29 US US15/991,184 patent/US10515955B1/en active Active
- 2018-06-10 DE DE102018113799.0A patent/DE102018113799B4/en active Active
- 2018-08-20 KR KR1020180096864A patent/KR102038569B1/en active IP Right Grant
- 2018-10-08 CN CN201811168951.4A patent/CN110544691B/en active Active
-
2019
- 2019-03-13 TW TW108108440A patent/TWI739071B/en active
- 2019-11-06 US US16/675,856 patent/US11133307B2/en active Active
- 2019-11-06 US US16/675,793 patent/US11127741B2/en active Active
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190103325A1 (en) * | 2017-09-29 | 2019-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing Removal in Cut-Metal Process |
US10811320B2 (en) * | 2017-09-29 | 2020-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
US11854903B2 (en) | 2017-09-29 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
US11538729B2 (en) * | 2018-04-26 | 2022-12-27 | Dynax Semiconductor, Inc. | Semiconductor device, semiconductor chip and method of manufacturing semiconductor device |
US11328962B2 (en) * | 2018-06-27 | 2022-05-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Notched gate structure fabrication |
US11842932B2 (en) | 2018-06-27 | 2023-12-12 | Taiwan Semiconductor Manufacturing Co., Ltd | Notched gate structure fabrication |
US11482421B2 (en) * | 2019-10-29 | 2022-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a semiconductor device by a replacement gate process |
WO2022051045A1 (en) * | 2020-09-03 | 2022-03-10 | Applied Materials, Inc. | Selective anisotropic metal etch |
US11658043B2 (en) | 2020-09-03 | 2023-05-23 | Applied Materials, Inc. | Selective anisotropic metal etch |
CN113725220A (en) * | 2021-08-26 | 2021-11-30 | 长江存储科技有限责任公司 | Three-dimensional memory and preparation method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20200075588A1 (en) | 2020-03-05 |
CN110544691B (en) | 2022-02-25 |
DE102018113799B4 (en) | 2020-06-25 |
US10515955B1 (en) | 2019-12-24 |
TW202005087A (en) | 2020-01-16 |
KR102038569B1 (en) | 2019-10-31 |
DE102018113799A1 (en) | 2019-12-05 |
US11133307B2 (en) | 2021-09-28 |
US20200075586A1 (en) | 2020-03-05 |
US11127741B2 (en) | 2021-09-21 |
CN110544691A (en) | 2019-12-06 |
TWI739071B (en) | 2021-09-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20220352330A1 (en) | Methods for Forming Recesses in Source/Drain Regions and Devices Formed Thereof | |
US11133307B2 (en) | FinFETs with locally thinned gate structures and having different distances therebetween | |
US11616061B2 (en) | Cut metal gate with slanted sidewalls | |
US11120997B2 (en) | Surface treatment for etch tuning | |
US11348927B2 (en) | Conductive feature formation | |
US10811253B2 (en) | Methods of fabricating semiconductor devices having crystalline high-K gate dielectric layer | |
JP2022027740A (en) | Transistor gate structure and forming method | |
US11127637B2 (en) | Semiconductor device convex source/drain region | |
US20210242093A1 (en) | Transistor Gates and Methods of Forming Thereof | |
TWI824500B (en) | Semiconductor structure and method of forming the same | |
US11894277B2 (en) | Transistor gates and methods of forming thereof | |
US20230064735A1 (en) | Semiconductor Devices and Methods of Manufacture | |
US11901410B2 (en) | Semiconductor devices and methods of manufacture | |
US20220336677A1 (en) | Semiconductor devices and methods of manufacture | |
US20230013102A1 (en) | Semiconductor device structure and methods of forming the same | |
CN117316768A (en) | Volume-free fluorine doping method | |
KR20230012405A (en) | Seam-filling of metal gates with si-containing layers | |
CN116469835A (en) | Work function metal in transistor and forming method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, CHIH-HAN;CHEN, CHAO-CHENG;CHANG, MING-CHING;AND OTHERS;REEL/FRAME:045920/0492 Effective date: 20180515 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |