US20190172961A1 - Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography - Google Patents

Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography Download PDF

Info

Publication number
US20190172961A1
US20190172961A1 US16/256,747 US201916256747A US2019172961A1 US 20190172961 A1 US20190172961 A1 US 20190172961A1 US 201916256747 A US201916256747 A US 201916256747A US 2019172961 A1 US2019172961 A1 US 2019172961A1
Authority
US
United States
Prior art keywords
semiconductor layer
solar cell
cell module
layer
isolation trenches
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/256,747
Inventor
Marina Foti
Cosimo Gerardi
Salvatore Lombardo
Sebastiano Ravesi
NoemiGraziana SPARTA'
Silvestra Dimarco
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SRL
Original Assignee
STMicroelectronics SRL
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SRL filed Critical STMicroelectronics SRL
Priority to US16/256,747 priority Critical patent/US20190172961A1/en
Publication of US20190172961A1 publication Critical patent/US20190172961A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/0445PV modules or arrays of single PV cells including thin film solar cells, e.g. single thin film a-Si, CIS or CdTe solar cells
    • H01L31/046PV modules composed of a plurality of thin film solar cells deposited on the same substrate
    • H01L31/0465PV modules composed of a plurality of thin film solar cells deposited on the same substrate comprising particular structures for the electrical interconnection of adjacent PV cells in the module
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022466Electrodes made of transparent conductive layers, e.g. TCO, ITO layers
    • H01L31/022491Electrodes made of transparent conductive layers, e.g. TCO, ITO layers composed of a thin transparent metal layer, e.g. gold
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0256Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by the material
    • H01L31/0264Inorganic materials
    • H01L31/0312Inorganic materials including, apart from doping materials or other impurities, only AIVBIV compounds, e.g. SiC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/036Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes
    • H01L31/0376Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including amorphous semiconductors
    • H01L31/03762Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including amorphous semiconductors including only elements of Group IV of the Periodic Table
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/036Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes
    • H01L31/0392Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including thin films deposited on metallic or insulating substrates ; characterised by specific substrate materials or substrate features or by the presence of intermediate layers, e.g. barrier layers, on the substrate
    • H01L31/03926Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including thin films deposited on metallic or insulating substrates ; characterised by specific substrate materials or substrate features or by the presence of intermediate layers, e.g. barrier layers, on the substrate comprising a flexible substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/0445PV modules or arrays of single PV cells including thin film solar cells, e.g. single thin film a-Si, CIS or CdTe solar cells
    • H01L31/046PV modules composed of a plurality of thin film solar cells deposited on the same substrate
    • H01L31/0463PV modules composed of a plurality of thin film solar cells deposited on the same substrate characterised by special patterning methods to connect the PV cells in a module, e.g. laser cutting of the conductive or active layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/068Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/075Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PIN type, e.g. amorphous silicon PIN solar cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/547Monocrystalline silicon PV cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/548Amorphous silicon PV cells

Definitions

  • the present invention relates to solar cell technology, and in particular to solar cells for indoor applications.
  • This thin-film solar cell technology may be used for cost-effective applications such as large area photovoltaic modules and cells applied to any appropriate carrier material.
  • semiconductor materials and metallization layers may be applied to flexible substrates, thereby enabling the production of lightweight rollable and/or foldable solar modules which allow efficient storage and transport.
  • the particular size, shape and design of thin-film solar cells formed on flexible substrates allow for innovative design of circuit interconnections including efficient designs that may minimize the impact of shading effects that would otherwise be impractical for conventional large area solar cells.
  • photovoltaic flexible modules are highly advantageous for indoor energy harvesting applications.
  • the solar module has to comply with the requirements of low intensity of light that is available from indoor lamps, such as fluorescence lamps.
  • the intensity of such light sources is about 1/1000 of the sun light intensity under standard outdoor conditions (radiation travelling a distance through the atmosphere that is 1.5 times the height the atmosphere).
  • the spectral composition of radiation emitted from indoor light sources is very different from the spectral composition under outdoor conditions.
  • the performance of the solar cell is typically reduced due to a significant impact of defects and parasitic resistances of the solar cells.
  • variable dark leakage current at low biases which is commonly referred to as shunt leakage current
  • shunt leakage current is noticeable at reduced light intensities.
  • this shunt leakage is sufficiently high it reduces the fill factor, i.e. the ratio of the maximum power point (MPP) and the power defined by open voltage and short circuit current of a solar cell, thereby adversely affecting the cell efficiency.
  • MPP maximum power point
  • Series connection of thin film solar cells in the module is usually accomplished by patterning the material layers using laser scribing techniques. Especially for large area modules this technique is very effective in removing layers by ablation so as to pattern the solar cells. To this end the laser parameters have to be carefully adjusted with respect to intensity, focus size and wavelength in order to appropriately remove material of the layer under consideration without unduly affecting other material layers and to provide an appropriate pattern that allows a series connection of individual solar cells.
  • Appropriate laser parameters can be achieved on large area robust substrates, such as glass and metal, thereby allowing highly automated manufacturing environments to be implemented for forming solar modules with series connected solar cells with a desired size, number and shape.
  • the patterning of the structures of the various layers with a laser is limited in terms of dead areas caused by the beam size, which is typically constrained to approximately 50 to 60 ⁇ m, thereby resulting in a loss of active cell area.
  • the object is addressed by a method of forming a solar module.
  • the method comprises forming a rear side metallization layer on an insulating substrate material and forming a p and n doped semiconductor layer on the rear side metallization layer. Moreover, a first isolation trench is formed in the rear side metallization layer and a contact trench and a second isolation trench are formed in the p and n-doped semiconductor layer so as to provide laterally isolated semiconductor regions.
  • the method further comprises forming a transparent front side metallization layer on the p and n-doped semiconductor layer and in the contact trench, wherein the first isolation trench and/or the contact trench and/or the second isolation trench are formed by applying a lithography process. Additionally, the method comprises patterning at least the front side metallization layer so as to form series-connected solar cells based on the laterally isolated semiconductor regions of the p and n-doped semiconductor layer.
  • a manufacturing technique for forming a solar module includes the application of at least one lithography process for appropriately patterning the rear side metallization layer and/or the semiconductor material of the module.
  • the rear side metallization layer may contribute to a significantly reduced probability of creating metal flakes, which has been identified in laser scribing processes as causing significant leakage currents. Consequently, the total efficiency of the solar module can be increased, which is highly advantageous in the context of indoor applications, in which conventional thin-film solar modules suffer from a pronounced degradation of conversion efficiency.
  • the lateral dimensions of the isolation trenches and contact trenches may be significantly less compared to the corresponding critical dimensions that may be achieved by applying conventional laser scribing techniques, even if these techniques are implemented on the basis of highly optimised process parameters.
  • the dead area of the solar module may also be reduced compared to conventional laser scribing techniques.
  • applying at least one lithography process allows a high degree of freedom in selecting an appropriate substrate material for the solar module, since the process result of lithography and associated etch techniques may be substantially independent of the material characteristics of the substrate.
  • patterning at least the front side metallization layer comprises applying a further lithography process.
  • the material layers used in the solar module may efficiently be processed on the basis of lithography techniques, thereby allowing the implementation of desired reduced critical dimensions compared to laser scribing techniques.
  • the probability of creating leakage paths in patterning the front side metallization layer is reduced.
  • patterning at least the front side metallization layer comprises forming a third isolation trench in the front side metallization layer, wherein the second isolation trench in the p and n-doped semiconductor layer and the third isolation trench are formed in a common lithography and etch sequence.
  • a single lithography and etch sequence is sufficient for patterning the front side metallization layer and at the same time providing the laterally separated semiconductor regions so that an efficient series connection of the individual separated semiconductor regions is accomplished on the basis of reduced critical dimensions of the isolation trenches.
  • forming the first isolation trench in the rear side metallization layer comprises applying a first lithography and etch sequence prior to forming the p and n-doped semiconductor layer.
  • the patterning of the rear side metallization layer is accomplished by specifically selected design parameters, while also the actual patterning of the rear side metallization layer on the basis of an etch process allows increased flexibility in selecting appropriate etch recipes, since other sensitive materials are not present in this manufacturing stage.
  • the contact trench is then formed by applying a second lithography and etch sequence.
  • a second lithography and etch sequence superior flexibility in selecting etch recipes and generally process parameters is achieved, while in particular the selection of the etch parameters may ensure a desired high selectivity with respect to the underlying rear side metallization layer.
  • the first isolation trench in the rear side metallization layer and the second isolation trench and the contact trench in the p and n-doped semiconductor layer are formed by performing a single lithography and etch sequence.
  • the rear side metallization layer and the p and n-doped semiconductor layer which may be provided in the form of a p-i-n semiconductor layer (wherein “i” stands for “intrinsic layer), may be deposited and may then commonly patterned on the basis of a single process sequence, thereby efficiently reducing the number of lithography processes.
  • i stands for “intrinsic layer”
  • the number of lithography masks that are used for patterning and series-connecting the solar cells may be reduced, thereby achieving even further reduced overall production cost.
  • the single lithography and etch sequence is performed such that the contact trench is formed with a greater width than the first and second isolation trenches. Furthermore, a conformal dielectric layer is formed so as to cover exposed surface areas of the contact trench and so as to substantially completely fill the first and second isolation trenches. Thereafter the conformal layer is removed from the contact trench prior to forming the front side metallization layer.
  • the different lateral dimensions of the contact trench and the first and second isolation trenches are taken advantage of so as to substantially completely fill the first and second isolation trenches, which may represent a single trench formed commonly in the semiconductor layer and the underlying rear side metallization layer so that the application of an etch process results in an increased removal rate in the contact trench compared to the first and second isolation trenches. Consequently, a significant amount of the dielectric material is preserved in the isolation trenches, thereby contributing to superior dielectric characteristics and thus reducing the overall leakage current between neighbouring solar cells.
  • the sidewalls in the contact trench may reliably be exposed so that a desired electrical contact is established upon depositing the transparent front side metallization layer.
  • the removal of the conformal layer from the contact trench is accomplished by performing a non-masked isotropic etch process. In this manner, a desired high etch rate is obtained within the contact trench, thereby ensuring a reliable removal of the dielectric material.
  • the contact trench is formed with a width that is less than a width of the first and second isolation trenches.
  • the inventive method further comprises forming a dielectric layer above the contact trench and in the first and second isolation trenches, and patterning the dielectric layer so as to re-open the contact trench and form sidewall spacers and sidewalls of the first and second isolation trenches.
  • the dielectric characteristics of the isolation trenches are also established on the basis of a deposition process, which is controlled such that the contact trench is closed without a significant material deposition into the contact trench, while on the other hand the sidewalls of the isolation trenches are reliably covered by the dielectric material.
  • the previously closed contact trench is opened again while at the same time sidewall spacers are formed on the sidewalls of the first and second isolation trenches, thereby providing for the desired dielectric characteristics of the isolation trenches.
  • the front side metallization layer is deposited so as to substantially completely fill the contact trench, thereby establishing the electrical connections required for obtaining the series connection of the various solar cells.
  • the contact trench and/or the first and second isolation trenches are formed with a width that is 25 ⁇ m or less.
  • a significant reduction of the trenches can be achieved by applying at least one lithography process, thereby increasing the area that is available for the actual light-sensitive portions of the semiconductor layer.
  • the solar module is especially advantageous for the application in indoor environments, since here not only an increase of the total efficiency improves the energy harvesting efficiency, but also the increased ratio of active semiconductor area to non-light sensitive areas used for implementing the series connection in the solar module contributes to superior performance.
  • the lateral dimensions of any isolation trenches and contact trenches is selected to be 25 ⁇ m or less, and, in particular, these dimensions may be selected to approximately 10 ⁇ m and less. In some embodiments, the dimensions may be 6 ⁇ m and less even when using non-critical lithography and etch techniques, thereby improving the area ratio by approximately a factor of 10 compared to even well-tuned laser scribing techniques.
  • the insulating substrate material is a flexible substrate material.
  • the usage of flexible substrate materials is highly contagious, for instance in the context of indoor applications, wherein the present invention provides for a proceed increased light conversion efficiency due to the reduction of leakage paths upon patterning the solar modules, since the lithography and etching technique is significantly less sensitive to the type of substrate material used compared to laser scribing techniques.
  • the semiconductor layer is formed as an amorphous and/or microcrystalline semiconductor layer.
  • amorphous and/or microcrystalline semiconductor layer In this case well established materials may be used, for which appropriate deposition techniques are readily available. For example, CVD (chemical vapour deposition) techniques are well-established in the art for forming amorphous hydrogenated silicon layers and/or microcrystalline semiconductor layers at desired low temperatures, for instance at or below 200° C., while in other cases also roll to roll techniques may efficiently be applied.
  • the semiconductor layer may for instance be provided in the form of a p-i-n layer, wherein, for instance, the p-doped layer may be formed as a top layer of the semiconductor material in order to enhance charge carrier accumulation, as is well known in the art.
  • the object is addressed by a solar cell module.
  • the solar cell module comprises a rear side metallization layer formed on a substrate material and comprising a plurality of first isolation trenches.
  • the module further comprises a p and n-doped semiconductor layer formed on the rear side metallization layer and laterally divided into a plurality of semiconductor regions by a plurality of second isolation trenches.
  • the module comprises a transparent front side metallization layer formed on the semiconductor regions and comprising a plurality of third isolation trenches so as to form a plurality of series-connected solar cells, wherein the first, second and third isolation trenches have a width of 25 ⁇ m or less, and particularly a width of 10 ⁇ m or less.
  • isolation trenches with the above specified lateral dimensions significantly reduces the dead area in the module compared to conventional thin-film solar modules, thereby providing significant advantages in particular in environments with reduced light intensity.
  • typically dimensions of contact and isolation trenches in the above specified range may not be provided on the basis of well-established conventional laser scribing techniques.
  • alternative patterning techniques for instance as discussed above, in particular the probability of creating patterning related irregularities in the form of metal flakes may considerably be reduced compared to the laser scribing techniques so that the overall internal conversion efficiency is enhanced in particular for reduced light intensities.
  • the substrate material is a flexible substrate material.
  • materials such as polyimide or in general plastics such as polyethylene-naphtalate (PEN) or polyethylene-terephtalate (PET) may be used, thereby providing superior flexibility in selecting a desired substrate material compared to conventional solar modules.
  • PEN polyethylene-naphtalate
  • PET polyethylene-terephtalate
  • FIGS. 1 a to 1 h schematically illustrate cross-sectional views of a process flow for forming series connected solar cells on the basis of lithography and etch sequences according to illustrative embodiments of the present invention
  • FIG. 1 i schematically illustrates a top view of a solar module including a plurality of series connected solar cells according to the present invention
  • FIG. 1 j schematically illustrates a cross-sectional view of the solar module of FIG. 1 i
  • FIG. 1 k schematically illustrates a cross-sectional view of a solar module, in which the series connection and the corresponding current flow are illustrated, in accordance with the present invention
  • FIG. 1 l schematically illustrates a cross-sectional view of a portion of the solar module including corresponding lateral dimensions of contact and isolation trenches according to illustrative embodiments of the present invention
  • FIG. 1 m schematically illustrates the solar module formed on the basis of a flexible substrate material according to an illustrative embodiment of the present invention
  • FIG. 2 schematically illustrates efficiency measurement results of various thin-film solar modules, thereby indicating superior performance at low light intensities of the solar modules of the present invention
  • FIGS. 3 a to 3 c schematically illustrate cross-sectional views of a solar module during various manufacturing stages, in which the patterning is achieved on the basis of a reduced number of lithography processes according to illustrative embodiments of the present invention
  • FIGS. 4 a to 4 c schematically illustrate cross-sectional view of a solar module during various manufacturing stages, wherein the patterning of the various layers is accomplished by a reduced number of lithography processes according to further illustrative embodiments of the present invention.
  • FIG. 1 a is schematically illustrates a cross-sectional view of a solar module 100 in a manufacturing stage, in which a carrier material 101 , such as a semiconductor wafer and the like, is provided in order to receive a substrate material 102 of the solar module 100 .
  • the substrate material 102 may be selected as any appropriate carrier material, wherein in preferred embodiments substrate materials may be used, which may typically not be considered appropriate for applying conventional patterning techniques on the basis of laser scribing techniques.
  • the substrate material 102 may be generally a flexible material in the form of polyimide or any other plastic material.
  • the substrate material 102 may be formed on the carrier 101 by any appropriate process technique, such as deposition processes using a gaseous process atmosphere, and the like.
  • FIG. 1 b schematically illustrates the solar module 100 in a stage, in which a rear side metallization layer 103 , for instance in the form of a molybdenum (Mo) layer or any other appropriate conductive material is formed on the substrate material 102 .
  • a rear side metallization layer 103 for instance in the form of a molybdenum (Mo) layer or any other appropriate conductive material is formed on the substrate material 102 .
  • Mo molybdenum
  • the rear side metallization layer 103 is applied with a thickness of several hundred nanometres to several ⁇ m, depending on the overall device requirements of the module 100 .
  • FIG. 1 c is schematically illustrates the module 100 in a manufacturing stage, in which a first lithography and etch sequence 105 is applied so as to pattern the rear side metallization layer 103 .
  • an appropriate mask layer 104 such as a resist material, is applied and is patterned on the basis of a lithography process using a specific lithography mask (not shown) in order to define the lateral size, shape and position of isolation trenches 103 t to be formed in the metallization layer 103 .
  • the sequence 105 may include a lithography process that may be performed on the basis of non-critical lithography tools and process recipes, since the width of the isolation trenches 103 t may be in the range of 1 to several micrometres, which is well within the capability of presently established lithography techniques.
  • an appropriate etch process may be performed, which may include wet chemical etch chemistries and/or plasma assisted etch recipes, wherein the substrate material 102 may act as an efficient etch stop material.
  • the layer 103 may be patterned in a well defined manner, thereby reducing the probability of creating patterning related material residues, such as metal flakes, as are typically produced in laser scribing techniques, as discussed above. Nevertheless, generally the width of the isolation trenches 103 t may be significantly less compared to trench width values obtained by even sophisticated laser techniques.
  • process sequence 105 is continued by removing the etch mask 104 , which may be accomplished by well-established wet chemical or plasma assisted strip processes.
  • FIG. 1 d schematically illustrates the solar module 100 after the deposition of a semiconductor layer 106 , which may be provided, in one embodiment, as an amorphous hydrogenated silicon material or as a silicon-based semiconductor material comprising amorphous and microcrystalline silicon material.
  • a semiconductor layer 106 which may be provided, in one embodiment, as an amorphous hydrogenated silicon material or as a silicon-based semiconductor material comprising amorphous and microcrystalline silicon material.
  • well-established deposition recipes are available, for instance based on CVD, roll to roll techniques, and the like.
  • the layer 106 may be provided in the form of any other appropriate semiconductor material, for instance in the form of semiconductor materials as are also used in other conventional thin-film solar modules.
  • the semiconductor layer 106 is formed so as to comprise p-doped areas and n-doped areas in order to provide an appropriate depletion region for efficiently converting radiation energy into separated electron/hole pairs.
  • a p-i-n layer may be formed, as is frequently used in thin-film solar cells.
  • the appropriate doping of the semiconductor layer 106 may be accomplished by incorporating appropriate dopant species during the deposition of the semiconductor base material and/or by incorporating dopant species on the basis of ion implantation, diffusion, and the like.
  • FIG. 1 e schematically illustrates the solar module wo in a further advanced manufacturing stage, in which a further lithography and etch sequence 108 is applied so as to form contact trenches 106 t in the semiconductor layer 106 .
  • an etch mask 107 such as a resist mask, and the like, may be formed on the basis of a corresponding lithography process using a dedicated lithography mask (not shown).
  • the lateral position and the size of the contact trenches 106 t is defined in the layer 106 and also the spatial relationship with respect to the previously formed isolation trenches 103 t is determined during the corresponding lithography process.
  • the etch mask 107 After providing the etch mask 107 an appropriate etch process is applied during the sequence 108 , in which the material of the semiconductor layer 106 is efficiently removed, while the layer 103 may act as an efficient etch stop material.
  • well-established etch recipes are available, for instance by using plasma assisted etch recipes or wet chemical etch recipes having a pronounced etch selectivity with respect to the material 103 .
  • the etch mask 107 may also be used for defining edge regions 106 e in the semiconductor layer 106 , thereby determining, in combination with a subsequent patterning process, the overall size of the module 100 .
  • the etch mask 107 is removed on the basis of well-established process techniques.
  • FIG. 1 f schematically illustrates the module 100 after the deposition of a transparent conductive layer, which is also referred to as a front side metallization layer 110 , thereby forming a conductive material above their patterned semiconductor layer 106 and within the contact trenches 106 t.
  • the deposition of the material 110 may be accomplished on the basis of well-established process techniques.
  • FIG. 1 g schematically illustrates the module 100 during a further lithography and etch sequence 112 , in which an etch mask 111 is formed so as to define the lateral size, shape and position of isolation trenches not, 106 i to be formed in the front side metallization layer 110 and the semiconductor layer 106 , respectively. It should be appreciated that the isolation trenches 106 i laterally separate the semiconductor layer 106 into individual semiconductor regions 106 r corresponding to individual solar cells to be connected in series.
  • the isolation trenches not formed in the front side metallization layer 110 provided laterally isolated electrode portions for the corresponding separated semiconductor regions 106 r.
  • the etch process used in the sequence 112 may comprise appropriately adapted etch recipes so as to etch through the material 110 using, for instance, the materials 103 and 106 as an efficient etch stop materials. Thereafter, an appropriate etch chemistry is selected so as to continue the etch process in order to form the trenches 106 i, while using the material 103 as an efficient etch stop material.
  • the etch process in the sequence 112 may also be used so as to determine appropriate edge regions in the layer 110 as required for the module 100 .
  • a dedicated patterning sequence may be applied so as to define the lateral dimension of the module 100 , which may comprise a desired number of series connected solar cells. That is, appropriate edge regions for the module 100 may be formed on the basis of the lithography and etch sequences 105 , 108 and 112 without requiring an additional lithography and etch sequence.
  • FIG. 1 h schematically illustrates the module 100 according to one illustrative embodiment, in which a dedicated lithography and etch sequence 114 is applied in order to determine the lateral dimensions of the module 100 and to provide appropriately configured edge regions in order to properly contact the module 100 .
  • the sequence 114 comprises the formation of an etch mask 115 based on a dedicated lithography mask (not shown) and this etch mask 115 is then used to pattern the layers 110 and 103 in order to obtain the desired lateral dimensions.
  • any well-established etch technique may be applied.
  • FIG. 1 i schematically illustrates a top view of the module 100 including a plurality of solar cells that are connected in series according to the above described process sequence on the basis of lithography and etch techniques.
  • a length 115 l and a width 115 w of the module 100 may be selected so as to include a desired number of solar cells, wherein also appropriate lateral dimensions of edge regions 102 e are selected, thereby also determining the number and size of the solar cells and contact areas of the module 100 provided by the front side metallization layer 110 .
  • a length 110 l and a width 110 w may be selected in correlation with the dimensions 115 l, 115 w so as to meet the design requirements for the module 100 .
  • FIG. 1 j schematically illustrates a cross-sectional view of the module 100 of FIG. 1 i.
  • a plurality of solar cells 120 is provided, wherein the individual solar cells 120 are laterally isolated from each other on the basis of the isolation trenches not, 106 t, while the rear side metallization layer 103 is laterally divided into isolated electrode regions on the basis of the isolation trenches 103 t.
  • the contact trenches 106 t which are filled with the conductive material of the layer 110 , electrically connect a dedicated electrode region of the layer 103 with the transparent upper electrode region, i.e. a corresponding portion of the layer 110 , in order to form a corresponding electrical path through the module 100 .
  • edge regions 115 e provide electrical contact areas for connecting to the upper electrode portion of the first solar cell (right hand side of FIG. 1 j ) and for connecting to the lower electrode of the last solar cell (left hand side of FIG. 1 j ).
  • FIG. 1 k schematically illustrates the current flow through the plurality of solar cells 120 .
  • FIG. 1 l schematically illustrates a cross-sectional view of the module 100 according to illustrative embodiments, in which substantially the same pitches are used for patterning the layers 103 , 106 and 110 .
  • a pitch 103 p defining the lateral extension of the bottom electrode of a single solar cell on the basis of the isolation trenches 103 t is equal to a pitch 106 p defined in the semiconductor layer 106 by the contact trenches 106 t.
  • the pitches 103 p, 106 p are equal to a pitch 110 p that defines the isolated electrode portions of the layer 110 on the basis of the isolation trenches not in combination with the isolation trenches 106 i formed in the semiconductor layer 106 .
  • a value of 4250 ⁇ m is selected for the stripe like solar cells, wherein it is to be understood that the lateral dimension perpendicular to the drawing plane of FIG. 1 l may be selected in accordance with the design requirements, as is for instance also discussed with reference to FIG. 1 i.
  • the width of the various trenches such as the isolation trenches 103 t, not and 106 i and the contact trenches 106 t, indicated as D 2 , may be selected so as to obtain a desired reduced dead area in the module 100 , wherein in illustrative embodiments, the corresponding width D 2 is selected to 25 ⁇ m or less, and preferably 10 ⁇ m or less.
  • the width of the trenches is selected to be equal, while in other cases, different lateral dimensions may be selected, as will be described later on in more detail.
  • the lateral overlap of the various electrode portions and semiconductor regions, as indicated as D 1 may also be selected with reduced values compared to conventional thin-film modules in order to increase the overall active area of the module 100 .
  • the same values may be used for the lateral dimensions D 1 and D 2 , while it should be understood that also different values may be applied.
  • the lateral dimensions D 1 and D 2 may be selected to 1 ⁇ m and even less, if considered appropriate while in other cases, at least these dimensions may be adjusted to significantly less than 10 ⁇ m, such as 6 ⁇ m and less, thereby obtaining lateral dimensions that are reduced by a factor of approximately 10 compared to sophisticated laser scribing techniques.
  • FIG. 1 m schematically illustrates a cross-sectional view of the module 100 according to a preferred embodiment, in which the substrate material 102 is provided in the form of a flexible material, wherein the patterning of the layers 103 , 106 and 110 may be accomplished by using strategies and design values, as indicated above.
  • a plurality of substrate materials as discussed above, may advantageously be used, in particular for indoor applications while providing superior performance of the module 100 compared to conventional thin-film modules.
  • the substrate material 102 may efficiently be separated from any carrier material, such as the carrier material 101 illustrated in preceding figures by any appropriate delamination process.
  • FIG. 2 schematically illustrates measurement results of the module efficiency for various thin-film modules, wherein the measurement points A and B represent the results of a thin film module formed on the basis of the above described process sequence and provided on a flexible substrate material, as is for instance shown in FIG. 1 m.
  • the results have been obtained by exposing the various solar modules to radiation as is typically encountered in indoor applications, for instance by using a standard incandescence lamp (F12 spectrum).
  • the horizontal axis describes the light intensity, while the vertical axis represents the total module efficiency.
  • the thin-film modules of the present invention represented by A and B, provide for superior performance compared to conventional thin-film modules, indicated by measurement points C.
  • FIGS. 3 a to 3 c and 4 a to 4 c further illustrative embodiments will now be described, in which the number of lithography processes may be reduced.
  • FIG. 3 a schematically illustrates a cross-sectional view of a module 300 in an advanced manufacturing stage.
  • a substrate material 302 is formed on an appropriate carrier 301 , followed by a patterned rear side metallization layer 303 and a semiconductor layer 306 .
  • the same criteria apply as previously explained with reference to the module 100 .
  • isolation trenches 303 t, 306 i are formed in the rear side metallization layer 303 and the semiconductor layer 306 , respectively.
  • the trenches 306 i, 303 t are aligned to each other and have a width 316 w.
  • a contact trench 313 is formed in the layer 306 and also extends into and through the layer 303 .
  • the contact trench 313 has a width 313 w that is greater than the width 316 w of the isolation trenches.
  • a dielectric layer 317 which may represent any appropriate insulating material, is formed in a substantially conformal manner so as to cover any exposed surface areas of the semiconductor layer 306 and within the contact trench 313 , while the isolation trenches 303 t, 306 i are substantially completely filled with the material of the layer 317 .
  • the device 300 as shown in FIG. 3 a may be formed on the basis of process techniques as described above in order to form the materials 303 and 306 . Thereafter, a single lithography and etch sequence 305 is applied, in which an appropriate etch mask 304 is provided, for instance in the form of a resist material, by using a dedicated lithography mask that defines corresponding openings in the mask 304 in order to form the trenches 306 i, 303 t and 313 with the desired lateral dimensions. Consequently, on the basis of the etch mask 304 an etch sequence may be applied so as to etch through the layer 306 and subsequently through the layer 303 without requiring an additional lithography process.
  • the dielectric layer 317 is deposited, for instance by CVD, wherein the initial layer thickness is selected in correlation with the dimensions 316 w and 313 w such that the trenches 306 i, 303 t are completely filled while the surface areas of the trench 313 are only coated by the dielectric layer 317 .
  • FIG. 3 b schematically illustrates the module 300 in a further advanced manufacturing stage.
  • an etch process 318 such as a plasma assisted or wet chemical isotropic etch process is applied so as to remove material of the dielectric layer 317 . Consequently, during the etch process 318 the dielectric material of the layer 317 may efficiently be removed from within the trench 313 and also from above the layer 306 . On the other hand, a significant amount of the dielectric material 317 is preserved within the isolation trenches 306 i, 303 t.
  • FIG. 3 c schematically illustrates the module 300 after the above described process sequence.
  • the contact trench 313 and the layer 306 are exposed, while the isolation trenches 306 i, 303 t still contain a significant amount of the material of the layer 317 , thereby at least reliably electrically isolating regions 303 a and 303 b of the electrode layer 303 from each other.
  • a transparent front side metallization layer 310 may be deposited on the basis of any appropriate deposition technique, thereby forming a conductive material in the contact trench 313 so as to connect to the bottom metallization layer 303 .
  • an electrical contact to the regions 303 a, 303 b within the isolation trenches 306 i, 303 t is reliably suppressed due to the presence of the remaining material of the layer 317 .
  • FIG. 4 a schematically illustrates a cross-sectional view of a module 400 comprising a carrier material 401 , a substrate material 402 , a rear side metallization layer 403 , a semiconductor layer 406 and a dielectric layer 417 .
  • the rear side metallization layer 403 and the semiconductor layer 406 are patterned so as to include a contact trench 413 extending through the layers 406 , 403 and isolation trenches 406 i, 403 t formed in the layers 406 , 403 , respectively. Moreover, a width 416 W of the isolation trenches is greater than a width 413 W of the contact trench 413 .
  • the dielectric layer 417 Upon depositing the dielectric layer 417 process parameters are selected in correlation with the lateral dimensions of the trenches 413 , 406 i, 403 t such that significant material deposition within the contact trench 413 is suppressed, while exposed surface areas of the isolation trenches are reliably covered by the material of the layer 417 . Consequently, during the deposition of the layer 417 the trench 413 is closed in an early stage of the deposition process.
  • FIG. 4 b schematically illustrates the module 400 when exposed to an etch atmosphere 418 , which includes a plasma assisted anisotropic etch process in order to etch the material layer 417 . Consequently, during the etch process 418 , which may additionally comprise a wet chemical cleaning process, and the like at a final phase, the contact trench 413 is re-opened and also the semiconductor layer 406 is exposed. On the other hand, sidewall spacers 417 s are formed within the isolation trenches 406 i, 403 t, thereby reliably covering at least the sidewalls of the layer 403 .
  • FIG. 4 c schematically illustrates the module 400 upon depositing a conductive transparent front side layer 410 above the semiconductor layer 406 and within the trenches 413 , 406 i, 403 t. Consequently, within the contact trench 413 the material of the layer 410 reliably connects to the layer 403 , while at least in the isolation trench 403 t an efficient electrical insulation between the layer 410 and the layer 403 is provided by the sidewall spacers 417 s. Hence, by appropriately patterning the layer 410 in order to form isolation trenches 410 t therein a series connection of the individual solar cells may be established, as is also discussed above, wherein the number of required lithography processes may be reduced.
  • the lateral dimensions of the contact trenches and isolation trenches in the embodiments described with reference to FIGS. 3 and 4 may be selected to be well below the lateral dimensions of trenches formed on the basis of sophisticated laser scribing techniques, thereby also increasing the effective cell area in the thin film modules of the present invention.

Landscapes

  • Engineering & Computer Science (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Sustainable Energy (AREA)
  • Inorganic Chemistry (AREA)
  • Photovoltaic Devices (AREA)

Abstract

Solar thin film modules are provided with reduced lateral dimensions of isolation trenches and contact trenches, which provide for a series connection of the individual solar cells. To this end lithography and etch techniques are applied to pattern the individual material layers, thereby reducing parasitic shunt leakages compared to conventional laser scribing techniques. In particular, there may be series connected solar cells formed on a flexible substrate material that are highly efficient in indoor applications.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a divisional of U.S. patent application Ser. No. 14/948,460, filed on Nov. 23, 2015, which is a divisional of U.S. patent application Ser. No. 13/556,469, filed on Jul. 24, 2012, now U.S. Pat. No. 9,276,149, issued Mar. 1, 2016, which claims priority to Italian Patent No. VI2011A000220, filed Aug. 3, 2011, which applications are hereby incorporated by reference herein in their entirety.
  • TECHNICAL FIELD
  • Generally speaking, the present invention relates to solar cell technology, and in particular to solar cells for indoor applications.
  • BACKGROUND
  • Thin-film solar cell technology based on appropriate semiconductive materials, such as amorphous silicon (a-Si:H), is very promising for generating low-cost solar energy. This thin-film solar cell technology may be used for cost-effective applications such as large area photovoltaic modules and cells applied to any appropriate carrier material. For example, semiconductor materials and metallization layers may be applied to flexible substrates, thereby enabling the production of lightweight rollable and/or foldable solar modules which allow efficient storage and transport.
  • Generally, the particular size, shape and design of thin-film solar cells formed on flexible substrates allow for innovative design of circuit interconnections including efficient designs that may minimize the impact of shading effects that would otherwise be impractical for conventional large area solar cells.
  • In particular, photovoltaic flexible modules are highly advantageous for indoor energy harvesting applications. In this case, the solar module has to comply with the requirements of low intensity of light that is available from indoor lamps, such as fluorescence lamps. The intensity of such light sources is about 1/1000 of the sun light intensity under standard outdoor conditions (radiation travelling a distance through the atmosphere that is 1.5 times the height the atmosphere). In addition the spectral composition of radiation emitted from indoor light sources is very different from the spectral composition under outdoor conditions.
  • Under these specific environmental conditions the performance of the solar cell is typically reduced due to a significant impact of defects and parasitic resistances of the solar cells. In particular the impact of variable dark leakage current at low biases, which is commonly referred to as shunt leakage current, is noticeable at reduced light intensities. When this shunt leakage is sufficiently high it reduces the fill factor, i.e. the ratio of the maximum power point (MPP) and the power defined by open voltage and short circuit current of a solar cell, thereby adversely affecting the cell efficiency. Hence, for solar modules to be operated mainly under environmental conditions with reduced light intensity, for instance in indoor applications, it is highly advantageous to minimize the effect of the shunt resistances which are induced mainly during the processing of the photovoltaic modules.
  • Series connection of thin film solar cells in the module is usually accomplished by patterning the material layers using laser scribing techniques. Especially for large area modules this technique is very effective in removing layers by ablation so as to pattern the solar cells. To this end the laser parameters have to be carefully adjusted with respect to intensity, focus size and wavelength in order to appropriately remove material of the layer under consideration without unduly affecting other material layers and to provide an appropriate pattern that allows a series connection of individual solar cells.
  • Appropriate laser parameters can be achieved on large area robust substrates, such as glass and metal, thereby allowing highly automated manufacturing environments to be implemented for forming solar modules with series connected solar cells with a desired size, number and shape.
  • Nevertheless, even with well-tuned laser scribing processes it is very difficult to avoid the generation of defects, such as metal flakes during the processing in particular of the metal back side contact, thereby contributing to shunt leakages.
  • Furthermore, the patterning of the structures of the various layers with a laser is limited in terms of dead areas caused by the beam size, which is typically constrained to approximately 50 to 60 μm, thereby resulting in a loss of active cell area.
  • SUMMARY
  • It is therefore an object of the present invention to provide solar modules including thin-film solar cells and corresponding manufacturing techniques, while avoiding or at least reducing the effects of one or more of the problems identified above.
  • According to one aspect of the present invention the object is addressed by a method of forming a solar module. The method comprises forming a rear side metallization layer on an insulating substrate material and forming a p and n doped semiconductor layer on the rear side metallization layer. Moreover, a first isolation trench is formed in the rear side metallization layer and a contact trench and a second isolation trench are formed in the p and n-doped semiconductor layer so as to provide laterally isolated semiconductor regions. The method further comprises forming a transparent front side metallization layer on the p and n-doped semiconductor layer and in the contact trench, wherein the first isolation trench and/or the contact trench and/or the second isolation trench are formed by applying a lithography process. Additionally, the method comprises patterning at least the front side metallization layer so as to form series-connected solar cells based on the laterally isolated semiconductor regions of the p and n-doped semiconductor layer.
  • According to this aspect of the present invention a manufacturing technique for forming a solar module includes the application of at least one lithography process for appropriately patterning the rear side metallization layer and/or the semiconductor material of the module. Using lithography processes for patterning, in particular, the rear side metallization layer may contribute to a significantly reduced probability of creating metal flakes, which has been identified in laser scribing processes as causing significant leakage currents. Consequently, the total efficiency of the solar module can be increased, which is highly advantageous in the context of indoor applications, in which conventional thin-film solar modules suffer from a pronounced degradation of conversion efficiency.
  • Furthermore, even when using relatively low-cost lithography techniques the lateral dimensions of the isolation trenches and contact trenches may be significantly less compared to the corresponding critical dimensions that may be achieved by applying conventional laser scribing techniques, even if these techniques are implemented on the basis of highly optimised process parameters. Thus, in addition to reducing patterning related defects, in particular when patterning metallization layers, the dead area of the solar module may also be reduced compared to conventional laser scribing techniques.
  • Furthermore, applying at least one lithography process allows a high degree of freedom in selecting an appropriate substrate material for the solar module, since the process result of lithography and associated etch techniques may be substantially independent of the material characteristics of the substrate.
  • In a further advantageous embodiment patterning at least the front side metallization layer comprises applying a further lithography process.
  • Hence, the material layers used in the solar module may efficiently be processed on the basis of lithography techniques, thereby allowing the implementation of desired reduced critical dimensions compared to laser scribing techniques. On the other hand even, with reduced lateral dimensions, the probability of creating leakage paths in patterning the front side metallization layer is reduced.
  • In a further illustrative embodiment patterning at least the front side metallization layer comprises forming a third isolation trench in the front side metallization layer, wherein the second isolation trench in the p and n-doped semiconductor layer and the third isolation trench are formed in a common lithography and etch sequence. In this manner, a single lithography and etch sequence is sufficient for patterning the front side metallization layer and at the same time providing the laterally separated semiconductor regions so that an efficient series connection of the individual separated semiconductor regions is accomplished on the basis of reduced critical dimensions of the isolation trenches.
  • In a further illustrative embodiment forming the first isolation trench in the rear side metallization layer comprises applying a first lithography and etch sequence prior to forming the p and n-doped semiconductor layer. In this case the patterning of the rear side metallization layer is accomplished by specifically selected design parameters, while also the actual patterning of the rear side metallization layer on the basis of an etch process allows increased flexibility in selecting appropriate etch recipes, since other sensitive materials are not present in this manufacturing stage.
  • In a further embodiment, the contact trench is then formed by applying a second lithography and etch sequence. In this case, superior flexibility in selecting etch recipes and generally process parameters is achieved, while in particular the selection of the etch parameters may ensure a desired high selectivity with respect to the underlying rear side metallization layer.
  • In a further illustrative embodiment, the first isolation trench in the rear side metallization layer and the second isolation trench and the contact trench in the p and n-doped semiconductor layer are formed by performing a single lithography and etch sequence.
  • In this embodiment, the rear side metallization layer and the p and n-doped semiconductor layer, which may be provided in the form of a p-i-n semiconductor layer (wherein “i” stands for “intrinsic layer), may be deposited and may then commonly patterned on the basis of a single process sequence, thereby efficiently reducing the number of lithography processes. Hence, also the number of lithography masks that are used for patterning and series-connecting the solar cells may be reduced, thereby achieving even further reduced overall production cost.
  • In one illustrative embodiment the single lithography and etch sequence is performed such that the contact trench is formed with a greater width than the first and second isolation trenches. Furthermore, a conformal dielectric layer is formed so as to cover exposed surface areas of the contact trench and so as to substantially completely fill the first and second isolation trenches. Thereafter the conformal layer is removed from the contact trench prior to forming the front side metallization layer.
  • In this embodiment the different lateral dimensions of the contact trench and the first and second isolation trenches are taken advantage of so as to substantially completely fill the first and second isolation trenches, which may represent a single trench formed commonly in the semiconductor layer and the underlying rear side metallization layer so that the application of an etch process results in an increased removal rate in the contact trench compared to the first and second isolation trenches. Consequently, a significant amount of the dielectric material is preserved in the isolation trenches, thereby contributing to superior dielectric characteristics and thus reducing the overall leakage current between neighbouring solar cells. On the other hand the sidewalls in the contact trench may reliably be exposed so that a desired electrical contact is established upon depositing the transparent front side metallization layer.
  • In one advantageous embodiment, the removal of the conformal layer from the contact trench is accomplished by performing a non-masked isotropic etch process. In this manner, a desired high etch rate is obtained within the contact trench, thereby ensuring a reliable removal of the dielectric material.
  • In a further illustrative embodiment, the contact trench is formed with a width that is less than a width of the first and second isolation trenches. Moreover, in this embodiment the inventive method further comprises forming a dielectric layer above the contact trench and in the first and second isolation trenches, and patterning the dielectric layer so as to re-open the contact trench and form sidewall spacers and sidewalls of the first and second isolation trenches.
  • In this embodiment the dielectric characteristics of the isolation trenches are also established on the basis of a deposition process, which is controlled such that the contact trench is closed without a significant material deposition into the contact trench, while on the other hand the sidewalls of the isolation trenches are reliably covered by the dielectric material. On the basis of the subsequent etch process, the previously closed contact trench is opened again while at the same time sidewall spacers are formed on the sidewalls of the first and second isolation trenches, thereby providing for the desired dielectric characteristics of the isolation trenches. Thereafter, the front side metallization layer is deposited so as to substantially completely fill the contact trench, thereby establishing the electrical connections required for obtaining the series connection of the various solar cells.
  • Consequently, also in this manufacturing regime a reduced number of lithography processes may be applied, wherein the series connection is then established on the basis of deposition and etch processes. Since typically lithography processes mainly contribute to the overall manufacturing cost, a reduction of the number of lithography steps and associated lithography masks significantly increases efficiency of the overall manufacturing process.
  • In illustrative embodiments of the present invention the contact trench and/or the first and second isolation trenches are formed with a width that is 25 μm or less. As discussed above, a significant reduction of the trenches can be achieved by applying at least one lithography process, thereby increasing the area that is available for the actual light-sensitive portions of the semiconductor layer. In this case, the solar module is especially advantageous for the application in indoor environments, since here not only an increase of the total efficiency improves the energy harvesting efficiency, but also the increased ratio of active semiconductor area to non-light sensitive areas used for implementing the series connection in the solar module contributes to superior performance. In particularly advantageous embodiments, the lateral dimensions of any isolation trenches and contact trenches is selected to be 25 μm or less, and, in particular, these dimensions may be selected to approximately 10 μm and less. In some embodiments, the dimensions may be 6 μm and less even when using non-critical lithography and etch techniques, thereby improving the area ratio by approximately a factor of 10 compared to even well-tuned laser scribing techniques.
  • In one preferred embodiment, the insulating substrate material is a flexible substrate material. As discussed above the usage of flexible substrate materials is highly contagious, for instance in the context of indoor applications, wherein the present invention provides for a proceed increased light conversion efficiency due to the reduction of leakage paths upon patterning the solar modules, since the lithography and etching technique is significantly less sensitive to the type of substrate material used compared to laser scribing techniques.
  • In one illustrative embodiment the semiconductor layer is formed as an amorphous and/or microcrystalline semiconductor layer. In this case well established materials may be used, for which appropriate deposition techniques are readily available. For example, CVD (chemical vapour deposition) techniques are well-established in the art for forming amorphous hydrogenated silicon layers and/or microcrystalline semiconductor layers at desired low temperatures, for instance at or below 200° C., while in other cases also roll to roll techniques may efficiently be applied. The semiconductor layer may for instance be provided in the form of a p-i-n layer, wherein, for instance, the p-doped layer may be formed as a top layer of the semiconductor material in order to enhance charge carrier accumulation, as is well known in the art.
  • It should be appreciated, however, that any other semiconductor materials may be used, such as compound semiconductors and the like, for which appropriate deposition and doping techniques are available.
  • According to a further aspect of the present invention the object is addressed by a solar cell module. The solar cell module comprises a rear side metallization layer formed on a substrate material and comprising a plurality of first isolation trenches. The module further comprises a p and n-doped semiconductor layer formed on the rear side metallization layer and laterally divided into a plurality of semiconductor regions by a plurality of second isolation trenches. Additionally the module comprises a transparent front side metallization layer formed on the semiconductor regions and comprising a plurality of third isolation trenches so as to form a plurality of series-connected solar cells, wherein the first, second and third isolation trenches have a width of 25 μm or less, and particularly a width of 10 μm or less.
  • As discussed above the implementation of isolation trenches with the above specified lateral dimensions significantly reduces the dead area in the module compared to conventional thin-film solar modules, thereby providing significant advantages in particular in environments with reduced light intensity. As also alluded to earlier, typically dimensions of contact and isolation trenches in the above specified range may not be provided on the basis of well-established conventional laser scribing techniques. By using alternative patterning techniques, for instance as discussed above, in particular the probability of creating patterning related irregularities in the form of metal flakes may considerably be reduced compared to the laser scribing techniques so that the overall internal conversion efficiency is enhanced in particular for reduced light intensities.
  • In one preferred embodiment the substrate material is a flexible substrate material. For example, materials, such as polyimide or in general plastics such as polyethylene-naphtalate (PEN) or polyethylene-terephtalate (PET) may be used, thereby providing superior flexibility in selecting a desired substrate material compared to conventional solar modules.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Further embodiments are also defined in the appended claims and are described in more detail in the following description by referring to the accompanying drawings, in which:
  • FIGS. 1a to 1h schematically illustrate cross-sectional views of a process flow for forming series connected solar cells on the basis of lithography and etch sequences according to illustrative embodiments of the present invention,
  • FIG. 1i schematically illustrates a top view of a solar module including a plurality of series connected solar cells according to the present invention,
  • FIG. 1j schematically illustrates a cross-sectional view of the solar module of FIG. 1 i,
  • FIG. 1k schematically illustrates a cross-sectional view of a solar module, in which the series connection and the corresponding current flow are illustrated, in accordance with the present invention
  • FIG. 1l schematically illustrates a cross-sectional view of a portion of the solar module including corresponding lateral dimensions of contact and isolation trenches according to illustrative embodiments of the present invention,
  • FIG. 1m schematically illustrates the solar module formed on the basis of a flexible substrate material according to an illustrative embodiment of the present invention,
  • FIG. 2 schematically illustrates efficiency measurement results of various thin-film solar modules, thereby indicating superior performance at low light intensities of the solar modules of the present invention,
  • FIGS. 3a to 3c schematically illustrate cross-sectional views of a solar module during various manufacturing stages, in which the patterning is achieved on the basis of a reduced number of lithography processes according to illustrative embodiments of the present invention, and
  • FIGS. 4a to 4c schematically illustrate cross-sectional view of a solar module during various manufacturing stages, wherein the patterning of the various layers is accomplished by a reduced number of lithography processes according to further illustrative embodiments of the present invention.
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • FIG. 1a is schematically illustrates a cross-sectional view of a solar module 100 in a manufacturing stage, in which a carrier material 101, such as a semiconductor wafer and the like, is provided in order to receive a substrate material 102 of the solar module 100. The substrate material 102 may be selected as any appropriate carrier material, wherein in preferred embodiments substrate materials may be used, which may typically not be considered appropriate for applying conventional patterning techniques on the basis of laser scribing techniques. For example, the substrate material 102 may be generally a flexible material in the form of polyimide or any other plastic material.
  • It should be appreciated, however, that, although flexible substrates provide for superior performance in particular in indoor applications, basically the present invention may also be implemented in the context of any other carrier material, as are also typically used in conventional solar modules. The substrate material 102 may be formed on the carrier 101 by any appropriate process technique, such as deposition processes using a gaseous process atmosphere, and the like.
  • FIG. 1b schematically illustrates the solar module 100 in a stage, in which a rear side metallization layer 103, for instance in the form of a molybdenum (Mo) layer or any other appropriate conductive material is formed on the substrate material 102. To this end any appropriate deposition technique may be applied on the basis of CVD, physical vapour deposition, roll to roll techniques, and the like. Furthermore, the rear side metallization layer 103 is applied with a thickness of several hundred nanometres to several μm, depending on the overall device requirements of the module 100.
  • FIG. 1c is schematically illustrates the module 100 in a manufacturing stage, in which a first lithography and etch sequence 105 is applied so as to pattern the rear side metallization layer 103. During the sequence 105 an appropriate mask layer 104, such as a resist material, is applied and is patterned on the basis of a lithography process using a specific lithography mask (not shown) in order to define the lateral size, shape and position of isolation trenches 103 t to be formed in the metallization layer 103. It should be appreciated that the sequence 105 may include a lithography process that may be performed on the basis of non-critical lithography tools and process recipes, since the width of the isolation trenches 103 t may be in the range of 1 to several micrometres, which is well within the capability of presently established lithography techniques. After forming the etch mask 104 an appropriate etch process may be performed, which may include wet chemical etch chemistries and/or plasma assisted etch recipes, wherein the substrate material 102 may act as an efficient etch stop material.
  • Due to the nature of the etch process the layer 103 may be patterned in a well defined manner, thereby reducing the probability of creating patterning related material residues, such as metal flakes, as are typically produced in laser scribing techniques, as discussed above. Nevertheless, generally the width of the isolation trenches 103 t may be significantly less compared to trench width values obtained by even sophisticated laser techniques.
  • Thereafter the process sequence 105 is continued by removing the etch mask 104, which may be accomplished by well-established wet chemical or plasma assisted strip processes.
  • FIG. 1d schematically illustrates the solar module 100 after the deposition of a semiconductor layer 106, which may be provided, in one embodiment, as an amorphous hydrogenated silicon material or as a silicon-based semiconductor material comprising amorphous and microcrystalline silicon material. To this end, well-established deposition recipes are available, for instance based on CVD, roll to roll techniques, and the like. It should be appreciated that the layer 106 may be provided in the form of any other appropriate semiconductor material, for instance in the form of semiconductor materials as are also used in other conventional thin-film solar modules.
  • Typically the semiconductor layer 106 is formed so as to comprise p-doped areas and n-doped areas in order to provide an appropriate depletion region for efficiently converting radiation energy into separated electron/hole pairs. For example, a p-i-n layer may be formed, as is frequently used in thin-film solar cells. The appropriate doping of the semiconductor layer 106 may be accomplished by incorporating appropriate dopant species during the deposition of the semiconductor base material and/or by incorporating dopant species on the basis of ion implantation, diffusion, and the like.
  • FIG. 1e schematically illustrates the solar module wo in a further advanced manufacturing stage, in which a further lithography and etch sequence 108 is applied so as to form contact trenches 106 t in the semiconductor layer 106. To this end, an etch mask 107, such as a resist mask, and the like, may be formed on the basis of a corresponding lithography process using a dedicated lithography mask (not shown). In this manner, the lateral position and the size of the contact trenches 106 t is defined in the layer 106 and also the spatial relationship with respect to the previously formed isolation trenches 103 t is determined during the corresponding lithography process.
  • After providing the etch mask 107 an appropriate etch process is applied during the sequence 108, in which the material of the semiconductor layer 106 is efficiently removed, while the layer 103 may act as an efficient etch stop material. To this end, well-established etch recipes are available, for instance by using plasma assisted etch recipes or wet chemical etch recipes having a pronounced etch selectivity with respect to the material 103. It should be appreciated that the etch mask 107 may also be used for defining edge regions 106 e in the semiconductor layer 106, thereby determining, in combination with a subsequent patterning process, the overall size of the module 100. Finally, during the sequence 108 the etch mask 107 is removed on the basis of well-established process techniques.
  • FIG. 1f schematically illustrates the module 100 after the deposition of a transparent conductive layer, which is also referred to as a front side metallization layer 110, thereby forming a conductive material above their patterned semiconductor layer 106 and within the contact trenches 106 t. The deposition of the material 110 may be accomplished on the basis of well-established process techniques.
  • FIG. 1g schematically illustrates the module 100 during a further lithography and etch sequence 112, in which an etch mask 111 is formed so as to define the lateral size, shape and position of isolation trenches not, 106 i to be formed in the front side metallization layer 110 and the semiconductor layer 106, respectively. It should be appreciated that the isolation trenches 106 i laterally separate the semiconductor layer 106 into individual semiconductor regions 106 r corresponding to individual solar cells to be connected in series.
  • Similarly, the isolation trenches not formed in the front side metallization layer 110 provided laterally isolated electrode portions for the corresponding separated semiconductor regions 106 r. The etch process used in the sequence 112 may comprise appropriately adapted etch recipes so as to etch through the material 110 using, for instance, the materials 103 and 106 as an efficient etch stop materials. Thereafter, an appropriate etch chemistry is selected so as to continue the etch process in order to form the trenches 106 i, while using the material 103 as an efficient etch stop material.
  • It should be appreciated that in some illustrative embodiments (not shown) the etch process in the sequence 112 may also be used so as to determine appropriate edge regions in the layer 110 as required for the module 100. In other cases, a dedicated patterning sequence may be applied so as to define the lateral dimension of the module 100, which may comprise a desired number of series connected solar cells. That is, appropriate edge regions for the module 100 may be formed on the basis of the lithography and etch sequences 105, 108 and 112 without requiring an additional lithography and etch sequence.
  • FIG. 1h schematically illustrates the module 100 according to one illustrative embodiment, in which a dedicated lithography and etch sequence 114 is applied in order to determine the lateral dimensions of the module 100 and to provide appropriately configured edge regions in order to properly contact the module 100. To this end, the sequence 114 comprises the formation of an etch mask 115 based on a dedicated lithography mask (not shown) and this etch mask 115 is then used to pattern the layers 110 and 103 in order to obtain the desired lateral dimensions. To this end, any well-established etch technique may be applied.
  • FIG. 1i schematically illustrates a top view of the module 100 including a plurality of solar cells that are connected in series according to the above described process sequence on the basis of lithography and etch techniques. As shown, a length 115 l and a width 115 w of the module 100 may be selected so as to include a desired number of solar cells, wherein also appropriate lateral dimensions of edge regions 102 e are selected, thereby also determining the number and size of the solar cells and contact areas of the module 100 provided by the front side metallization layer 110. For example, a length 110 l and a width 110 w may be selected in correlation with the dimensions 115 l, 115 w so as to meet the design requirements for the module 100.
  • FIG. 1j schematically illustrates a cross-sectional view of the module 100 of FIG. 1 i. As shown, a plurality of solar cells 120 is provided, wherein the individual solar cells 120 are laterally isolated from each other on the basis of the isolation trenches not, 106 t, while the rear side metallization layer 103 is laterally divided into isolated electrode regions on the basis of the isolation trenches 103 t. On the other hand, the contact trenches 106 t, which are filled with the conductive material of the layer 110, electrically connect a dedicated electrode region of the layer 103 with the transparent upper electrode region, i.e. a corresponding portion of the layer 110, in order to form a corresponding electrical path through the module 100. Moreover, edge regions 115 e provide electrical contact areas for connecting to the upper electrode portion of the first solar cell (right hand side of FIG. 1j ) and for connecting to the lower electrode of the last solar cell (left hand side of FIG. 1j ).
  • FIG. 1k schematically illustrates the current flow through the plurality of solar cells 120.
  • FIG. 1l schematically illustrates a cross-sectional view of the module 100 according to illustrative embodiments, in which substantially the same pitches are used for patterning the layers 103, 106 and 110. For example, a pitch 103 p defining the lateral extension of the bottom electrode of a single solar cell on the basis of the isolation trenches 103 t is equal to a pitch 106 p defined in the semiconductor layer 106 by the contact trenches 106 t. Moreover, the pitches 103 p, 106 p are equal to a pitch 110 p that defines the isolated electrode portions of the layer 110 on the basis of the isolation trenches not in combination with the isolation trenches 106 i formed in the semiconductor layer 106.
  • In the example shown, a value of 4250 μm is selected for the stripe like solar cells, wherein it is to be understood that the lateral dimension perpendicular to the drawing plane of FIG. 1l may be selected in accordance with the design requirements, as is for instance also discussed with reference to FIG. 1 i. Furthermore, the width of the various trenches, such as the isolation trenches 103 t, not and 106 i and the contact trenches 106 t, indicated as D2, may be selected so as to obtain a desired reduced dead area in the module 100, wherein in illustrative embodiments, the corresponding width D2 is selected to 25 μm or less, and preferably 10 μm or less.
  • In the embodiment shown in FIG. 1l the width of the trenches is selected to be equal, while in other cases, different lateral dimensions may be selected, as will be described later on in more detail. Furthermore, the lateral overlap of the various electrode portions and semiconductor regions, as indicated as D1, may also be selected with reduced values compared to conventional thin-film modules in order to increase the overall active area of the module 100. For example, the same values may be used for the lateral dimensions D1 and D2, while it should be understood that also different values may be applied. Moreover, it is to be noted that due to patterning of the material layers 103, 106 and 110 on the basis of lithography and etch techniques even relatively small dimensions can be implemented without increasing the probability of creating undue leakage paths, even if relatively non-sophisticated lithography techniques are applied.
  • For example, the lateral dimensions D1 and D2 may be selected to 1 μm and even less, if considered appropriate while in other cases, at least these dimensions may be adjusted to significantly less than 10 μm, such as 6 μm and less, thereby obtaining lateral dimensions that are reduced by a factor of approximately 10 compared to sophisticated laser scribing techniques.
  • FIG. 1m schematically illustrates a cross-sectional view of the module 100 according to a preferred embodiment, in which the substrate material 102 is provided in the form of a flexible material, wherein the patterning of the layers 103, 106 and 110 may be accomplished by using strategies and design values, as indicated above. Hence, a plurality of substrate materials, as discussed above, may advantageously be used, in particular for indoor applications while providing superior performance of the module 100 compared to conventional thin-film modules. It should be appreciated that the substrate material 102 may efficiently be separated from any carrier material, such as the carrier material 101 illustrated in preceding figures by any appropriate delamination process.
  • FIG. 2 schematically illustrates measurement results of the module efficiency for various thin-film modules, wherein the measurement points A and B represent the results of a thin film module formed on the basis of the above described process sequence and provided on a flexible substrate material, as is for instance shown in FIG. 1 m. The results have been obtained by exposing the various solar modules to radiation as is typically encountered in indoor applications, for instance by using a standard incandescence lamp (F12 spectrum).
  • The horizontal axis describes the light intensity, while the vertical axis represents the total module efficiency. As is evident from FIG. 2 in particular for low light intensity applications below approximately 300 lux the thin-film modules of the present invention, represented by A and B, provide for superior performance compared to conventional thin-film modules, indicated by measurement points C.
  • With reference to FIGS. 3a to 3c and 4a to 4c further illustrative embodiments will now be described, in which the number of lithography processes may be reduced.
  • FIG. 3a schematically illustrates a cross-sectional view of a module 300 in an advanced manufacturing stage. As shown, a substrate material 302 is formed on an appropriate carrier 301, followed by a patterned rear side metallization layer 303 and a semiconductor layer 306. With respect to the material characteristics and methods of forming corresponding material layers, the same criteria apply as previously explained with reference to the module 100. Furthermore, in the manufacturing stage shown, isolation trenches 303 t, 306 i are formed in the rear side metallization layer 303 and the semiconductor layer 306, respectively.
  • The trenches 306 i, 303 t are aligned to each other and have a width 316 w. Similarly, a contact trench 313 is formed in the layer 306 and also extends into and through the layer 303. The contact trench 313 has a width 313 w that is greater than the width 316 w of the isolation trenches. Moreover, a dielectric layer 317, which may represent any appropriate insulating material, is formed in a substantially conformal manner so as to cover any exposed surface areas of the semiconductor layer 306 and within the contact trench 313, while the isolation trenches 303 t, 306 i are substantially completely filled with the material of the layer 317.
  • The device 300 as shown in FIG. 3a may be formed on the basis of process techniques as described above in order to form the materials 303 and 306. Thereafter, a single lithography and etch sequence 305 is applied, in which an appropriate etch mask 304 is provided, for instance in the form of a resist material, by using a dedicated lithography mask that defines corresponding openings in the mask 304 in order to form the trenches 306 i, 303 t and 313 with the desired lateral dimensions. Consequently, on the basis of the etch mask 304 an etch sequence may be applied so as to etch through the layer 306 and subsequently through the layer 303 without requiring an additional lithography process.
  • To this end, any well-established etch recipes may be used, as is also discussed above with reference to the module 100. Thereafter, the dielectric layer 317 is deposited, for instance by CVD, wherein the initial layer thickness is selected in correlation with the dimensions 316 w and 313 w such that the trenches 306 i, 303 t are completely filled while the surface areas of the trench 313 are only coated by the dielectric layer 317.
  • FIG. 3b schematically illustrates the module 300 in a further advanced manufacturing stage. As shown, an etch process 318, such as a plasma assisted or wet chemical isotropic etch process is applied so as to remove material of the dielectric layer 317. Consequently, during the etch process 318 the dielectric material of the layer 317 may efficiently be removed from within the trench 313 and also from above the layer 306. On the other hand, a significant amount of the dielectric material 317 is preserved within the isolation trenches 306 i, 303 t.
  • FIG. 3c schematically illustrates the module 300 after the above described process sequence. Hence, the contact trench 313 and the layer 306 are exposed, while the isolation trenches 306 i, 303 t still contain a significant amount of the material of the layer 317, thereby at least reliably electrically isolating regions 303 a and 303 b of the electrode layer 303 from each other. In this stage a transparent front side metallization layer 310 may be deposited on the basis of any appropriate deposition technique, thereby forming a conductive material in the contact trench 313 so as to connect to the bottom metallization layer 303. On the other hand, an electrical contact to the regions 303 a, 303 b within the isolation trenches 306 i, 303 t is reliably suppressed due to the presence of the remaining material of the layer 317.
  • Consequently, upon patterning the layer 310 so as to form isolation trenches 310 t a series connection of the individual solar cells may be accomplished, wherein the number of lithography processes is reduced compared to the previously described embodiments.
  • FIG. 4a schematically illustrates a cross-sectional view of a module 400 comprising a carrier material 401, a substrate material 402, a rear side metallization layer 403, a semiconductor layer 406 and a dielectric layer 417.
  • With respect to these various components, the same criteria may apply, as previously explained with reference to the module 300.
  • Furthermore, the rear side metallization layer 403 and the semiconductor layer 406 are patterned so as to include a contact trench 413 extending through the layers 406, 403 and isolation trenches 406 i, 403 t formed in the layers 406, 403, respectively. Moreover, a width 416W of the isolation trenches is greater than a width 413W of the contact trench 413.
  • Upon depositing the dielectric layer 417 process parameters are selected in correlation with the lateral dimensions of the trenches 413, 406 i, 403 t such that significant material deposition within the contact trench 413 is suppressed, while exposed surface areas of the isolation trenches are reliably covered by the material of the layer 417. Consequently, during the deposition of the layer 417 the trench 413 is closed in an early stage of the deposition process.
  • FIG. 4b schematically illustrates the module 400 when exposed to an etch atmosphere 418, which includes a plasma assisted anisotropic etch process in order to etch the material layer 417. Consequently, during the etch process 418, which may additionally comprise a wet chemical cleaning process, and the like at a final phase, the contact trench 413 is re-opened and also the semiconductor layer 406 is exposed. On the other hand, sidewall spacers 417 s are formed within the isolation trenches 406 i, 403 t, thereby reliably covering at least the sidewalls of the layer 403.
  • FIG. 4c schematically illustrates the module 400 upon depositing a conductive transparent front side layer 410 above the semiconductor layer 406 and within the trenches 413, 406 i, 403 t. Consequently, within the contact trench 413 the material of the layer 410 reliably connects to the layer 403, while at least in the isolation trench 403 t an efficient electrical insulation between the layer 410 and the layer 403 is provided by the sidewall spacers 417 s. Hence, by appropriately patterning the layer 410 in order to form isolation trenches 410 t therein a series connection of the individual solar cells may be established, as is also discussed above, wherein the number of required lithography processes may be reduced.
  • It should be appreciated that the lateral dimensions of the contact trenches and isolation trenches in the embodiments described with reference to FIGS. 3 and 4 may be selected to be well below the lateral dimensions of trenches formed on the basis of sophisticated laser scribing techniques, thereby also increasing the effective cell area in the thin film modules of the present invention.

Claims (20)

What is claimed is:
1. A solar cell module comprising:
a flexible substrate;
a non-transparent conductive layer having a plurality of first isolation trenches and a plurality of first contact trenches, a width of one of the plurality of first contact trenches being less than a width of a corresponding one of the plurality of first isolation trenches;
a semiconductor layer having a plurality of second isolation trenches and a plurality of second contact trenches, the plurality of second isolation trenches being aligned with the plurality of first isolation trenches, and the plurality of second contact trenches being aligned with the plurality of first contact trenches to laterally divide the semiconductor layer into a plurality of semiconductor regions; and
a plurality of dielectric sidewall spacers covering each sidewall of the first isolation trenches and each sidewall of the second isolation trenches.
2. The solar cell module of claim 1, further comprising a second conductive layer having a plurality of third isolation trenches separating adjacent cells of a plurality of series-connected solar cells of the solar cell module.
3. The solar cell module of claim 2, wherein each of the plurality of first, second, and third isolation trenches, and each of the plurality of first and second contact trenches has a width less than 10 μm.
4. The solar cell module of claim 1, wherein the semiconductor layer comprises amorphous hydrogenated silicon.
5. The solar cell module of claim 1, wherein the flexible substrate comprises a polyimide, a polyethylene-naphthalate (PEN), or a polyethylene-terephthalate (PET) material.
6. The solar cell module of claim 1, wherein the semiconductor layer is a p-i-n semiconductor layer comprising a p-type semiconductor layer, an n-type semiconductor layer, and an intrinsic semiconductor layer.
7. The solar cell module of claim 1, wherein the semiconductor layer is a p-n semiconductor layer comprising a p-type semiconductor layer and an n-type semiconductor layer.
8. A solar cell module comprising:
a flexible substrate having an exposed surface configured to be mounted to a first carrier material and having a second major surface opposite the exposed surface;
a metallization layer disposed on the second major surface of the flexible substrate;
a semiconductor layer disposed on the metallization layer, the semiconductor layer having a first major surface and an opposite second major surface facing the flexible substrate;
a plurality of isolation trenches in the metallization layer and the semiconductor layer;
a plurality of contact trenches in the metallization layer and the semiconductor layer laterally dividing the semiconductor layer into a plurality of semiconductor regions, a width of a contact trench being less than a width of an isolation trench;
a plurality of dielectric sidewall spacers covering each sidewall of the isolation trenches; and
a transparent metallization layer disposed on the plurality of semiconductor regions, within the plurality of isolation trenches, the plurality of dielectric sidewall spacers, and the plurality of contact trenches.
9. The solar cell module of claim 8, where an exposed surface opposite the first major surface of the transparent metallization layer is configured to be a light incident surface of the solar cell module.
10. The solar cell module of claim 8, wherein a plurality of second isolation trenches in the transparent metallization layer is configured to separate adjacent cells of a plurality of series-connected solar cells.
11. The solar cell module of claim 8, wherein the semiconductor layer comprises amorphous hydrogenated silicon.
12. The solar cell module of claim 8, wherein the flexible substrate comprises a polyimide, a polyethylene-naphthalate (PEN), or a polyethylene-terephthalate (PET) material.
13. The solar cell module of claim 8, wherein the semiconductor layer is a p-i-n semiconductor layer comprising a p-type semiconductor layer, an n-type semiconductor layer, and an intrinsic semiconductor layer.
14. The solar cell module of claim 8, wherein the semiconductor layer is a p-n semiconductor layer comprising a p-type semiconductor layer and an n-type semiconductor layer.
15. A solar cell module comprising:
a flexible substrate;
a metallization layer disposed on the flexible substrate and comprising a major surface;
a plurality of first isolation trenches in the metallization layer;
a semiconductor layer disposed over the major surface of the metallization layer;
a plurality of contact trenches in the semiconductor layer laterally dividing the semiconductor layer into a plurality of semiconductor regions;
a transparent metallization layer disposed on the plurality of semiconductor regions, the transparent metallization layer comprising a first contact region that physically contacts a first portion of the major surface and a second contact region that physically contacts a second portion of the major surface; and
a plurality of second isolation trenches disposed in the transparent metallization layer and the semiconductor layer, the plurality of second isolation trenches separating adjacent cells of a plurality of series-connected solar cells, and the plurality of second isolation trenches isolating the first contact region and the second contact region from sidewalls of the plurality of semiconductor regions facing the corresponding first and second contact regions.
16. The solar cell module of claim 15, wherein the transparent metallization layer includes an exposed surface opposite the metallization layer and configured to be a light incident surface of the solar cell module.
17. The solar cell module of claim 15, wherein the flexible substrate comprises a polyimide, a polyethylene-naphthalate (PEN), or a polyethylene-terephthalate (PET) material.
18. The solar cell module of claim 15, wherein the semiconductor layer comprises amorphous hydrogenated silicon.
19. The solar cell module of claim 15, wherein the semiconductor layer is a p-i-n semiconductor layer comprising a p-type semiconductor layer, an n-type semiconductor layer, and an intrinsic semiconductor layer.
20. The solar cell module of claim 15, wherein the semiconductor layer is a p-n semiconductor layer comprising a p-type semiconductor layer and an n-type semiconductor layer.
US16/256,747 2011-08-03 2019-01-24 Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography Abandoned US20190172961A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/256,747 US20190172961A1 (en) 2011-08-03 2019-01-24 Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
ITVI2011A000220 2011-08-03
ITVI20110220 2011-08-03
US13/556,469 US9276149B2 (en) 2011-08-03 2012-07-24 Thin film solar cell module including series-connected cells formed on a flexible substrate by using lithography
US14/948,460 US10256356B2 (en) 2011-08-03 2015-11-23 Thin film solar cell module including series connected cells formed on a flexible substrate by using lithography
US16/256,747 US20190172961A1 (en) 2011-08-03 2019-01-24 Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/948,460 Division US10256356B2 (en) 2011-08-03 2015-11-23 Thin film solar cell module including series connected cells formed on a flexible substrate by using lithography

Publications (1)

Publication Number Publication Date
US20190172961A1 true US20190172961A1 (en) 2019-06-06

Family

ID=44511392

Family Applications (3)

Application Number Title Priority Date Filing Date
US13/556,469 Expired - Fee Related US9276149B2 (en) 2011-08-03 2012-07-24 Thin film solar cell module including series-connected cells formed on a flexible substrate by using lithography
US14/948,460 Active 2032-07-30 US10256356B2 (en) 2011-08-03 2015-11-23 Thin film solar cell module including series connected cells formed on a flexible substrate by using lithography
US16/256,747 Abandoned US20190172961A1 (en) 2011-08-03 2019-01-24 Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US13/556,469 Expired - Fee Related US9276149B2 (en) 2011-08-03 2012-07-24 Thin film solar cell module including series-connected cells formed on a flexible substrate by using lithography
US14/948,460 Active 2032-07-30 US10256356B2 (en) 2011-08-03 2015-11-23 Thin film solar cell module including series connected cells formed on a flexible substrate by using lithography

Country Status (2)

Country Link
US (3) US9276149B2 (en)
EP (1) EP2555243A1 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
MY170447A (en) 2012-10-16 2019-07-31 Solexel Inc Systems and methods for monolithically integrated bypass switches in photovoltaic solar cells and modules
US9515217B2 (en) 2012-11-05 2016-12-06 Solexel, Inc. Monolithically isled back contact back junction solar cells
EP3117466A4 (en) * 2014-03-14 2018-03-21 First Solar, Inc Photovoltaic device interconnection and method of manufacturing
CN106129147B (en) * 2016-09-19 2017-06-27 中国电子科技集团公司第十八研究所 Flexible CIGS thin film solar cell module interconnection method
WO2024185837A1 (en) * 2023-03-09 2024-09-12 株式会社カネカ Solar battery module and method for manufacturing solar battery module

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4316049A (en) * 1979-08-28 1982-02-16 Rca Corporation High voltage series connected tandem junction solar battery
US20030017641A1 (en) * 2001-05-22 2003-01-23 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing solar battery
US20080264478A1 (en) * 2007-02-26 2008-10-30 Lg Electronics Inc. Thin-film solar cell and method of manufacturing the same
US20100087025A1 (en) * 2008-10-07 2010-04-08 Yung-Yuan Chang Method for defect isolation of thin-film solar cell
US20100124600A1 (en) * 2008-11-17 2010-05-20 Basol Bulent M Method and apparatus for detecting and passivating defects in thin film solar cells
US20110155234A1 (en) * 2009-12-24 2011-06-30 Kuang-Ting Chou Method of forming thin film solar cell and structure thereof
US20120048333A1 (en) * 2010-08-30 2012-03-01 Karpenko Oleh P Photovoltaic device interconnect

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3714920C1 (en) 1987-05-05 1988-07-14 Messerschmitt Boelkow Blohm Method for producing a thin-layer solar cell arrangement
JP3035565B2 (en) * 1991-12-27 2000-04-24 株式会社半導体エネルギー研究所 Fabrication method of thin film solar cell
US20070227578A1 (en) * 2006-03-31 2007-10-04 Applied Materials, Inc. Method for patterning a photovoltaic device comprising CIGS material using an etch process
KR20100026291A (en) * 2008-08-29 2010-03-10 삼성전자주식회사 Thin film solar cell module and method of manufacturing the same
TW201037845A (en) * 2009-04-10 2010-10-16 Ritdisplay Corp Photovoltaic cell structure and manufacturing method
KR20120101460A (en) * 2009-11-19 2012-09-13 오리콘 솔라 아게, 트루바흐 Method and device for ablation of thin-films from a substrate
US8282861B2 (en) * 2009-12-21 2012-10-09 Che-Hsiung Hsu Electrically conductive polymer compositions

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4316049A (en) * 1979-08-28 1982-02-16 Rca Corporation High voltage series connected tandem junction solar battery
US20030017641A1 (en) * 2001-05-22 2003-01-23 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing solar battery
US20080264478A1 (en) * 2007-02-26 2008-10-30 Lg Electronics Inc. Thin-film solar cell and method of manufacturing the same
US20100087025A1 (en) * 2008-10-07 2010-04-08 Yung-Yuan Chang Method for defect isolation of thin-film solar cell
US20100124600A1 (en) * 2008-11-17 2010-05-20 Basol Bulent M Method and apparatus for detecting and passivating defects in thin film solar cells
US20110155234A1 (en) * 2009-12-24 2011-06-30 Kuang-Ting Chou Method of forming thin film solar cell and structure thereof
US20120048333A1 (en) * 2010-08-30 2012-03-01 Karpenko Oleh P Photovoltaic device interconnect

Also Published As

Publication number Publication date
US9276149B2 (en) 2016-03-01
US10256356B2 (en) 2019-04-09
US20160079457A1 (en) 2016-03-17
US20130032197A1 (en) 2013-02-07
EP2555243A1 (en) 2013-02-06

Similar Documents

Publication Publication Date Title
US20190172961A1 (en) Thin Film Solar Cell Module Including Series Connected Cells Formed on a Flexible Substrate by Using Lithography
USRE46515E1 (en) Solar cell
US20130220396A1 (en) Photovoltaic Device and Module with Improved Passivation and a Method of Manufacturing
US8877544B2 (en) Solar cell and method of manufacturing the same
US20150270421A1 (en) Advanced Back Contact Solar Cells
KR101768907B1 (en) Method of fabricating Solar Cell
US20110284060A1 (en) Solar cell and method of fabricating the same
US20120264253A1 (en) Method of fabricating solar cell
US20130152999A1 (en) Photovoltaic component for use under concentrated solar flux
US20150171272A1 (en) Semiconductor plate device
TW201532298A (en) Solar cell emitter region fabrication using self-aligned implant and cap
US20110186118A1 (en) Method of doping impurities, method of manufacturing a solar cell using the method and solar cell manufactured by using the method
KR20120104846A (en) Solar cell and method of manufacturing the same
CN103928567A (en) Solar cell and method for manufacturing the same
TW201724538A (en) Thin film type solar cell and method of manufacturing the same
Khan et al. Novel approach for fabrication of buried contact silicon nanowire solar cells with improved performance
US10546971B2 (en) Photodetector having a tunable junction region doping profile configured to improve contact resistance performance
KR101863068B1 (en) Solar Cell and method of manufacturing the same
KR101755624B1 (en) Method for manufacturing solar cell
KR101223021B1 (en) Method of preparing solar cell and solar cell
JPWO2017038733A1 (en) Photoelectric conversion element
JP2016039246A (en) Photoelectric conversion element
US11862738B2 (en) Photovoltaic cell with passivated contacts and with non-reflective coating
KR101734567B1 (en) Solar Cell and Method of Fabricating the same
KR102267611B1 (en) Solar cell and fabricating of method of the same

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION