US20190164980A1 - Stacked finfet eeprom - Google Patents
Stacked finfet eeprom Download PDFInfo
- Publication number
- US20190164980A1 US20190164980A1 US15/825,678 US201715825678A US2019164980A1 US 20190164980 A1 US20190164980 A1 US 20190164980A1 US 201715825678 A US201715825678 A US 201715825678A US 2019164980 A1 US2019164980 A1 US 2019164980A1
- Authority
- US
- United States
- Prior art keywords
- fin structure
- fin
- gate
- conductivity type
- type source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 88
- 238000000034 method Methods 0.000 claims abstract description 35
- 239000000758 substrate Substances 0.000 claims abstract description 35
- 238000004891 communication Methods 0.000 claims abstract description 8
- 239000000463 material Substances 0.000 claims description 42
- 238000002347 injection Methods 0.000 claims description 23
- 239000007924 injection Substances 0.000 claims description 23
- 230000005669 field effect Effects 0.000 claims description 12
- 239000004020 conductor Substances 0.000 claims description 10
- 238000000151 deposition Methods 0.000 claims description 5
- 230000008859 change Effects 0.000 claims description 2
- 125000006850 spacer group Chemical group 0.000 description 23
- 239000003989 dielectric material Substances 0.000 description 20
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 13
- 230000008569 process Effects 0.000 description 12
- 239000002784 hot electron Substances 0.000 description 11
- 150000001875 compounds Chemical class 0.000 description 10
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 8
- 239000012212 insulator Substances 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 229910045601 alloy Inorganic materials 0.000 description 6
- 239000000956 alloy Substances 0.000 description 6
- 230000004888 barrier function Effects 0.000 description 6
- 238000013461 design Methods 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 230000000295 complement effect Effects 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 229910052751 metal Inorganic materials 0.000 description 5
- 229920002120 photoresistant polymer Polymers 0.000 description 5
- 238000005240 physical vapour deposition Methods 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 230000006870 function Effects 0.000 description 4
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- 230000000737 periodic effect Effects 0.000 description 4
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 238000005137 deposition process Methods 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 230000002093 peripheral effect Effects 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- -1 HfOxNy Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 239000007795 chemical reaction product Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 239000000047 product Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 229910052582 BN Inorganic materials 0.000 description 1
- PZNSFCLAULLKQX-UHFFFAOYSA-N Boron nitride Chemical compound N#B PZNSFCLAULLKQX-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- 229910002244 LaAlO3 Inorganic materials 0.000 description 1
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 1
- 229910004205 SiNX Inorganic materials 0.000 description 1
- 229910020751 SixGe1-x Inorganic materials 0.000 description 1
- 229910002370 SrTiO3 Inorganic materials 0.000 description 1
- 229910010303 TiOxNy Inorganic materials 0.000 description 1
- 229910003134 ZrOx Inorganic materials 0.000 description 1
- ZILJFRYKLPPLTO-UHFFFAOYSA-N [C].[B].[Si] Chemical compound [C].[B].[Si] ZILJFRYKLPPLTO-UHFFFAOYSA-N 0.000 description 1
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 239000013067 intermediate product Substances 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum oxide Inorganic materials [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- KTUFCUMIWABKDW-UHFFFAOYSA-N oxo(oxolanthaniooxy)lanthanum Chemical compound O=[La]O[La]=O KTUFCUMIWABKDW-UHFFFAOYSA-N 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
- RUDFQVOCFDJEEF-UHFFFAOYSA-N yttrium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Y+3].[Y+3] RUDFQVOCFDJEEF-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H01L27/11521—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
- H01L29/7881—Programmable transistors with only two possible levels of programmation
- H01L29/7884—Programmable transistors with only two possible levels of programmation charging by hot carrier injection
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
- G11C16/0433—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and one or more separate select transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0688—Integrated circuits having a three-dimensional layout
- H01L27/0694—Integrated circuits having a three-dimensional layout comprising components formed on opposite sides of a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0922—Combination of complementary transistors having a different structure, e.g. stacked CMOS, high-voltage and low-voltage CMOS
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0924—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H01L27/11226—
-
- H01L27/11568—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7855—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with at least two independent gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B20/00—Read-only memory [ROM] devices
- H10B20/27—ROM only
- H10B20/30—ROM only having the source region and the drain region on the same level, e.g. lateral transistors
- H10B20/34—Source electrode or drain electrode programmed
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
Definitions
- the present invention relates generally to semiconductor devices, and more specifically, to integrating a stack of fin field effect transistors (FinFET's) to form an electrically erasable programmable read-only memory (EEPROM) device.
- FinFET's fin field effect transistors
- EEPROM electrically erasable programmable read-only memory
- CMOS complementary metal oxide semiconductor
- FinFETs fin field effect transistors
- p-type FinFETs fin field effect transistors
- n-type FinFET complementary type of FinFETs
- a method for integrating a stack of fins to form an electrically erasable programmable read-only memory (EEPROM) device.
- the method includes forming a stack of at least a first fin structure and a second fin structure over a semiconductor substrate, forming a sacrificial gate straddling the stack of at least the first fin and the second fin structure, forming a first conductivity type source/drain region to the first fin structure, forming a second conductivity type source/drain region to the second fin structure, removing the sacrificial gate to form a gate opening, and forming a single floating gate in communication with a channel for each of the first and second fins.
- EEPROM electrically erasable programmable read-only memory
- the single floating gate structure is for an EEPROM device that is in communication with a channel for each of the first and second fin structures.
- the method can further include electrically connecting one of the first conductivity type source/drain regions with one of the second conductivity type source/drain regions. This can provide a common node for electrical communication with an access transistor to the EEPROM device.
- a semiconductor device in accordance with an embodiment, includes a first FET connected to a first terminal and a common node, a second FET connected to a second terminal and the common node, and an access transistor connected in series to the common node and a low voltage terminal, the access transistor configured to trigger hot-carrier injection to a common floating gate of the first and second FETs to change a voltage of the common floating gate.
- the first FET includes a first fin structure that includes the first channel region of the first FET
- the second FET includes a second fin structure that includes the second channel region of the second FET.
- the first fin structure and the second fin structure are stacked so that first sidewalls of the first fin structure are aligned with second sidewalls of the second fin structure.
- a semiconductor structure in accordance with another embodiment, includes a stack of at least a first fin structure and a second fin structure.
- First conductivity type source/drain regions can be present on opposing ends of a first channel region of the first fin structure and second conductivity type source/drain regions can be present on opposing ends of a second channel region of the second fin structure.
- a single floating gate can be present on both of the first and second channel regions of the first and second fin structures. The single floating gate provides electrical communication between a first field effect transistor including the first fin structure and a second field effect transistor including the second fin structure in an EEPROM memory device.
- FIG. 1 is a cross-sectional view of a semiconductor structure including a stack of fins formed over a substrate along a length of a fin, in accordance with an embodiment of the present invention
- FIG. 2 is a cross-sectional view of a semiconductor structure including a stack of fins formed over a substrate along a width of a fin, in accordance with an embodiment of the present invention
- FIG. 3 is a cross-sectional view of a semiconductor structure including a stack of fins along a length of a fin, in accordance with an embodiment of the present invention
- FIG. 4 is a cross-sectional view of a semiconductor structure including a stack of fins along a width of a fin, in accordance with an embodiment of the present invention
- FIG. 5 is a cross-sectional view of FIG. 3 along a length of a fin where a sacrificial gate and spacers are formed, in accordance with an embodiment of the present invention
- FIG. 6 is a cross-sectional view of FIG. 4 along a width of a fin where a sacrificial gate and spacers are formed, in accordance with an embodiment of the present invention
- FIG. 7 is a cross-sectional view of FIG. 5 along a length of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention
- FIG. 8 is a cross-sectional view of FIG. 6 along a width of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention
- FIG. 9 is a cross-sectional view of FIG. 7 along a length of a fin where the sacrificial gate is removed, in accordance with an embodiment of the present invention.
- FIG. 10 is a cross-sectional view of FIG. 8 along a width of a fin where the sacrificial gate is removed to form a recess or gate opening, in accordance with an embodiment of the present invention
- FIG. 11 is a cross-sectional view of FIG. 9 along a length of a fin where a high-k liner is deposited within the recess or gate opening, in accordance with an embodiment of the present invention
- FIG. 12 is a cross-sectional view of FIG. 10 along a width of a fin where a high-k liner is deposited within the recess, in accordance with an embodiment of the present invention
- FIG. 13 is a cross-sectional view of FIG. 11 along a length of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention
- FIG. 14 is a cross-sectional view of FIG. 12 along a width of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention
- FIG. 15 is a cross-sectional view along a length of a fin where contacts are formed to complete the FinFET EEPROM structure, in accordance with an embodiment of the present invention.
- FIG. 16 is a cross-sectional view along a length of a fin where the FinFET EEPROM structure of FIG. 15 is integrated with a complementary metal oxide semiconductor (CMOS) structure, in accordance with an embodiment of the present invention
- CMOS complementary metal oxide semiconductor
- FIG. 17 is a circuit schematic of a memory cell, in accordance with the present invention.
- FIG. 18 is a circuit schematic of an array of memory cells, in accordance with the present invention.
- Embodiments in accordance with the present invention provide methods and devices for three-dimensional (3D) monolithic integration in which transistors are stacked on top of each other.
- One type of field effect transistor (FET) that facilitates increased device density is a double gated FET (FinFET).
- FinFETs use two gates, one on each side of a fin body (e.g., transistor body), to facilitate scaling of complementary metal oxide semiconductor (CMOS) dimensions, while maintaining an acceptable performance.
- CMOS complementary metal oxide semiconductor
- the use of a double gate suppresses short channel effects (SCE), provides for lower leakage, and further provides for more ideal switching behavior.
- the use of the double gate increases gate area, which allows the FinFET to have better current control, without increasing the gate length of the device. As such, the FinFET is able to have the current control of a larger transistor without requiring the device space of the larger transistor.
- shorter interconnect routing can be achieved utilizing shorter vertical wiring rather than longer horizontal wiring.
- Embodiments in accordance with the present invention provide methods and devices for three-dimensional (3D) monolithic integration in which transistors are stacked on top of each other by integrating a stack of FinFETs to form an electrically erasable programmable read-only memory (EEPROM) device.
- FinFETs are field effect transistors in which at least the channel region of the device is present in the fin structure of semiconductor material.
- the stacked FinFET includes a stacked n-type field effect transistor (nFET) and p-type field effect transistor (pFET) on top of each other.
- the fin structure of the n-type FinFET can be stacked atop the fin structure of the p-type FinFET, and vice versa, so that the sidewalls of the fin structures are aligned with one another.
- the stack of the two fin structures can further include a dielectric material positioned therebetween.
- the stacked FinFET structures are employed to form or fabricate EEPROM devices which can be integrated with high performance stacked FinFETs.
- the different conductivity types of the stacks of FinFETs enable the formation of a common floating gate of the EEPROM device.
- III-V compound semiconductors are materials that include at least one element from Group III of the Periodic Table of Elements and at least one element from Group V of the Periodic Table of Elements.
- II-VI compound semiconductors are materials that include at least one element from Group II of the Periodic Table of Elements and at least one element from Group VI of the Periodic Table of Elements.
- FIG. 1 is a cross-sectional view of a semiconductor structure including a stack 15 of fin structures 14 , 18 formed over a substrate 10 along a length of a fin structure, in accordance with an embodiment of the present invention
- FIG. 2 is a cross-sectional view of a semiconductor structure including a stack 15 of fin structures 14 , 18 formed over a substrate 10 along a width of a fin structure (e.g., the fin structures identified by reference numbers 14 , 18 , in accordance with an embodiment of the present invention).
- a semiconductor structure 5 includes a semiconductor substrate 10 .
- a fin stack 15 can be formed over the substrate 10 .
- the substrate 10 can be, e.g., a (Si) substrate.
- the fin stack 15 includes a first fin structure 14 and a second fin structure 18 having a dielectric material 16 that is present therebetween. As depicted in FIG. 2 , the sidewalls of the first fin structure 14 , the dielectric material 16 , and the second fin structure 18 can be aligned to one another.
- the fin stack 15 and the semiconductor substrate 10 can be provided by a method sequence that includes depositing semiconductor and dielectric material layers atop a semiconductor on insulator (SOI) substrate.
- SOI substrate includes a base semiconductor substrate that provides the semiconductor substrate identified by reference number 10 .
- the SOI substrate also includes a buried oxide (BOX) layer 12 that is present atop the base semiconductor substrate, and an SOI layer that provides the material layer for producing the first fin structure 14 of the stack 15 .
- BOX buried oxide
- a dielectric material layer is blanket deposited atop the SOI layer of the SOI substrate to provide the material layer that provides the dielectric material 16 of the stack 15 , and a semiconductor layer is deposited for the second fin structure 18 .
- the use of an SOI substrate is not required. For example, beginning with a bulk semiconductor substrate to provide semiconductor substrate 10 , any material layers can be deposited atop the bulk semiconductor substrate to provide the dielectric material layers identified by reference numbers 12 and 16 , and the semiconductor material layers identified by reference numbers 14 and 18 .
- each stack 15 can be formed from the aforementioned initial structures using subtractive methods and photolithography, wherein each stack includes a first fin structure 14 and a second fin structure 18 separated by a dielectric material 16 .
- the lithographic step includes applying a photoresist layer (not shown) to form an etch mask atop the semiconductor material layer that provides the second fin structure 18 , exposing the photoresist layer to a desired pattern of radiation, and developing the exposed photoresist layer utilizing a conventional resist developer.
- the geometry of the stacks 15 can be defined by etching.
- the etching process can be a dry etch and/or a wet chemical etch.
- Illustrative examples of suitable dry etching processes that can be used in the present application include reactive ion etch (RIE), ion beam etching, plasma etching or laser ablation. Usually, a RIE process is used.
- the process sequence for forming the stacks 15 can include sidewall image transfer (SIT).
- SIT Sidewall image transfer
- SIT is another form of subtractive etching that includes forming a mandrel over the material layers to be etched, forming a spacer on the sidewall of the mandrel, and then removing the mandrel selectively to the spacer. The spacer is then used as an etch mask to pattern the underlying layers.
- the stacks 15 formed using the aforementioned subtractive methods each include two fin structures 14 , 18 having a dielectric material 16 present therebetween. Because each of these features in the stack 15 are defined using the same etch mask, i.e., either by SIT processing or by a general photoresist etch mask, the sidewalls for each of the two fin structures 14 , 18 and the dielectric material 16 are aligned to one another.
- the first and second fin structures 14 , 18 can include a semiconducting material such as, for example, Si, Si:C (carbon doped Silicon), SiGe, SiGe:C (carbon doped SiGe), GaAs, InAs, InP as well as other III/V or III/VI compound semiconductors.
- the dielectric material 16 of the stack 15 that is present between the first and second fin structures 14 , 18 serves as an insulator between the first fin structure 14 and the second fin structure 18 .
- the dielectric layer 16 can include a dielectric material such as, for example, silicon oxide, silicon nitride, boron nitride, silicon oxynitride, or a combination thereof.
- the thickness of the dielectric layer 16 can be from about 50 nm to about 300 nm, although lesser and greater thicknesses can also be employed.
- the dielectric material 16 which can be provided by the buried oxide layer 12 of an SOI substrate, that is present underlying the stacks 15 may serve to isolate the stacks 15 from the semiconductor material of the supporting substrate 10 .
- the semiconductor material of the supporting substrate 10 can be composed of a type IV or type III-V semiconductor material that can be the same or different from the semiconductor material of the first and second fin structures 14 , 18 .
- FIG. 3 is a cross-sectional view of a semiconductor structure including a stack of fins along a length of a fin, in accordance with an embodiment of the present invention
- FIG. 4 is a cross-sectional view of a semiconductor structure including a stack of fins along a width of a fin, in accordance with an embodiment of the present invention.
- the supporting substrate 10 and the dielectric layer 12 have been omitted.
- FIG. 5 is a cross-sectional view of FIG. 3 along the length of the fin structures 14 , 18 , where a sacrificial gate structure is formed
- FIG. 6 is a cross-sectional view of FIG. 4 along a width of the fin structures 14 , 18 , where a sacrificial gate structure is formed, in accordance with an embodiment of the present invention.
- the sacrificial gate structure is a structure that is employed in the process sequence for forming the final device structure, but the sacrificial gate structure is removed prior to finalizing the device structure.
- the sacrificial gate structure provides the geometry for a later formed functional gate structure.
- the functional gate structure which remains in the structure of the final device controls device switching, i.e., the electrical state of a device, e.g., FinFET, from “ON” to “OFF.”
- the sacrificial gate structure includes a sacrificial gate dielectric 24 , a sacrificial gate electrode 24 , and a sacrificial gate cap 26 . Because the sacrificial gate structure dictates the location and geometry of the later formed functional gate structure, the sacrificial gate structure is formed on the sidewalls of the channel regions of the first fin structure 14 and the second fin structure 18 of the fin stacks 15 .
- the sacrificial gate structure is formed on the exterior sidewalls of the first fin structure 14 , the dielectric material 16 and the second fin structure 18 in the portions of the fin stacks 15 that are subsequently processed to provide the channel regions of fin type field effect transistors that are interconnected through a single floating gate structure, i.e., a functional gate structure, to provide EEPROM memory devices.
- the sacrificial gate dielectric 22 and/or the sacrificial gate cap 26 may be omitted.
- the sacrificial gate stack ( 22 , 24 , 26 ) can be formed by first providing a gate material stack (not shown) that includes, from bottom to top, a sacrificial gate dielectric layer, a sacrificial gate conductor layer and a sacrificial gate cap layer over the fins stacks 15 and the BOX layer 12 .
- the sacrificial gate dielectric layer 22 includes a dielectric material such as an oxide or a nitride.
- the sacrificial gate dielectric layer 22 may include silicon oxide, silicon nitride, or silicon oxynitride.
- the sacrificial gate dielectric layer 22 that is formed can have a thickness from about 1 nm to about 10 nm, although lesser and greater thicknesses can also be employed.
- the sacrificial gate conductor layer 24 can include a semiconductor material such as polysilicon or a silicon-containing semiconductor alloy such as a silicon-germanium alloy.
- the sacrificial gate conductor layer 24 can be formed using chemical vapor deposition (CVD) or plasma enhanced chemical vapor deposition (PECVD).
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- the sacrificial gate conductor layer 24 that is formed can have a thickness from about 20 nm to about 300 nm, although lesser and greater thicknesses can also be employed.
- the sacrificial gate cap layer 26 can include a dielectric material such as an oxide, a nitride or an oxynitride.
- the sacrificial gate cap layer 26 is formed from silicon nitride.
- the sacrificial gate cap layer 26 can be formed utilizing a conventional deposition process including, for example, CVD and PECVD.
- the sacrificial gate cap layer that is formed can have a thickness from about 10 nm to about 200 nm, although lesser and greater thicknesses can also be employed.
- the gate spacers 28 can include a dielectric material such as, for example, an oxide, a nitride, an oxynitride, or any combination thereof.
- the gate spacers 28 can include silicon nitride, silicon boron carbon nitride, or silicon carbon oxynitride.
- the gate spacers 28 can be formed by first providing a conformal gate spacer material layer (not shown) on exposed surfaces of the sacrificial gate stacks ( 22 , 24 , 26 ) and the BOX layer 12 and then etching the conformal gate spacer material layer to remove horizontal portions of the conformal gate spacer material layer.
- the conformal gate spacer material layer can be provided by a deposition process including, for example, CVD, PECVD, or physical vapor deposition (PVD).
- the etching of the conformal gate spacer material layer can be performed by a dry etch process such as, for example, RIE.
- the remaining portions of the conformal gate spacer material layer constitute the gate spacer(s) 28 .
- the width of each gate spacer 28 as measured at the base of the gate spacer 28 can be from about 5 nm to about 100 nm, although lesser and greater widths can also be employed.
- the gate structure straddles over an exposed portion of the second semiconductor layer 18 , the insulator material 16 , and the first semiconductor layer 14 .
- straddle over or “straddling over” it is meant that at least one portion of a gate structure is located on one side of a fin or fin stack, while another portion of the same gate structure is located on another side of the fin or fin stack. The two portions are interconnected by a portion of the gate structure that is located directly atop each fin or fin stack.
- the sacrificial gate structure is present on the channel region for each of the first fin structure 14 and the second fin structure 18 .
- FIG. 7 is a cross-sectional view of FIG. 5 along a length of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention
- FIG. 8 is a cross-sectional view of FIG. 6 along a width of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention.
- an interlevel dielectric (ILD) layer 30 is formed to laterally surround the sacrificial gate structure ( 22 , 24 , 26 , 28 ).
- the ILD layer 30 can include a dielectric material such as undoped silicon oxide, doped silicon oxide, silicon nitride, porous or non-porous organosilicate glass, porous or non-porous nitrogen-doped organosilicate glass, or a combination thereof.
- the ILD layer 30 can be formed by CVD, PVD or spin coating. The thickness of the ILD layer 30 can be selected so that an entirety of the top surface of the ILD layer 30 is formed above the top surface of the sacrificial gate cap 26 .
- the ILD layer 30 can be subsequently planarized, for example, by CMP and/or a recess etch using the sacrificial gate cap 26 as an etch stop. After the planarization, the ILD layer 30 has a topmost surface coplanar with the top surface of the sacrificial gate cap 26 .
- FIG. 9 is a cross-sectional view of FIG. 7 along a length of a fin where the sacrificial gate is removed, in accordance with an embodiment of the present invention
- FIG. 10 is a cross-sectional view of FIG. 8 along a width of a fin where the sacrificial gate is removed to form a recess, in accordance with an embodiment of the present invention.
- the sacrificial gate stack ( 22 , 24 , 26 ) in the sacrificial gate structure ( 22 , 24 , 26 , 28 ) is removed to provide a gate cavity or gate opening 32 .
- the sacrificial gate stack ( 22 , 24 , 26 ) can be removed selectively to the semiconductor materials of the first and the second semiconductor fins 14 , 18 and the dielectric materials of the BOX layer 12 , the dielectric fin 16 , the gate spacers 28 and the ILD layer 30 by at least one etch.
- the at least one etch can be a dry etch and/or a wet chemical etch.
- the gate cavity 32 thus formed occupies a volume from which the sacrificial gate stack ( 22 , 24 , 26 ) is removed and is laterally confined by inner sidewalls of the gate spacers 28 .
- the gate cavity 32 exposes the top surface 19 of the second semiconductor fin 18 and sidewalls 33 of the first semiconductor fin 14 , the dielectric fin 16 , and the second semiconductor fin 18 .
- FIG. 11 is a cross-sectional view of FIG. 9 along a length of a fin where a high-k liner is deposited within the recess, in accordance with an embodiment of the present invention
- FIG. 12 is a cross-sectional view of FIG. 10 along a width of a fin where a high-k liner is deposited within the recess, in accordance with an embodiment of the present invention.
- a gate dielectric layer 34 is formed over sidewalls and a bottom surface of the gate cavity 32 and the topmost surface of the ILD layer 30 .
- the gate dielectric layer 34 can be formed by conformally depositing a dielectric material by CVD or atomic layer deposition (ALD) over the sidewalls and the bottom surface of the gate cavity 32 and the topmost surface of the ILD layer 30 .
- the gate dielectric layer 34 includes a thick layer of a high-k material having a dielectric constant greater than silicon oxide.
- Exemplary high-k materials include, but are not limited to, HfO 2 , ZrO 2 , La 2 O 3 , Al 2 O 3 , TiO 2 , SrTiO 3 , LaAlO 3 , Y 2 O 3 , HfO x N y , ZrO x N y , La 2 O x N y , Al 2 O x N y , TiO x N y , SrTiO x N y , LaAlO x N y , Y 2 O x N y , SiON, SiN x , a silicate thereof, and an alloy thereof.
- each value of x is independently from about 0.5 to about 3 and each value of y is independently from 0 to about 2.
- the gate dielectric layer 34 can have a thickness from about 0.9 nm to about 10 nm. In another example, the gate dielectric layer 34 can have a thickness ranging from about 1.0 nm to about 3 nm.
- FIG. 13 is a cross-sectional view of FIG. 11 along a length of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention
- FIG. 14 is a cross-sectional view of FIG. 12 along a width of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention.
- a gate conductor layer 36 is formed over the thick high-k material 34 .
- the gate conductor layer 36 can include any conductive material including, for example, doped polysilicon, Al, Au, Ag, Cu or W.
- the gate conductor layer 36 can be formed by a conventional deposition process such as, for example, CVD, PVD or ALD. Portions of the gate conductor layer 36 and the gate dielectric layer 34 that are located above the topmost surface of the ILD layer 30 are removed by employing a planarization process, such as, for example, CMP.
- FIG. 15 is a cross-sectional view along a length of a fin where contacts are formed to complete the FinFET EEPROM structure 40 , in accordance with an embodiment of the present invention.
- the term source/drain region is suitable for describing the doped regions in the absence of the bias that designates their type, i.e., function.
- first source/drain regions 42 are formed to each of the first semiconductor fins 14
- second source/drain regions 44 are formed to each of the second semiconductor fins 18
- the first source/drain regions 42 can be of a first conductivity type and the second source/drain regions 44 can be of a second conductivity type.
- the first conductivity type can be a p-type and the second conductivity type can be an n-type.
- the first conductivity type source/drain region 42 of the first fin can be electrically connected to the second conductivity type source/drain region 44 of the second fin. This results in the formation of a single floating gate in communication with a channel for each of the first and second fins, which is the common floating gate of the EEPROM device.
- the EEPROM device is formed by the electrical connection between the source/drain regions having different conductivity types through a common node (or common floating gate).
- the first and the second source/drain regions 42 , 44 can be formed utilizing ion implantation.
- an n-type ion implantation is performed to dope an n-type dopant such as phosphorous into the first semiconductor fins 14 to provide the first source/drain regions 42
- a p-type ion implantation is performed to dope a p-type dopants such as boron into the second semiconductor fins 18 to provide the second source/drain regions 44 .
- An activation anneal can be subsequently performed to activate the implanted dopants in the first and the second source/drain regions 42 , 44 .
- various contact structures 46 , 48 are formed.
- the contact structures include source/drain contact structures 46 , 48 connecting the source/drain regions 42 , 44 .
- Contact openings are formed by a combination of lithographic patterning and anisotropic etch.
- a contact material layer (not shown) is deposited in the contact openings to completely fill the contact openings.
- the contact material layer can include a metal such as, for example, W, Al, Cu or their alloys.
- the contact material layer can be formed by any suitable deposition method such as, for example, CVD, PVD or plating.
- Stacked FinFET CMOS devices each having a second FinFET stacked on top of a first FinFET are thus formed.
- a common floating gate is formed between the first and second FETs.
- stacked FinFET structures are integrated with EEPROM devices, where a common floating gate of the EEPROM device is formed between the first and second FETs.
- the two fin structures are connected through the common floating gate of the EEPROM device.
- the EEPROM device is fabricated during stacked FinFET CMOS fabrication to minimize process cost and improve system integration.
- FIG. 16 is a cross-sectional view along a length of a fin where the FinFET EEPROM structure of FIG. 15 is integrated with a complementary metal oxide semiconductor (CMOS) structure, in accordance with an embodiment of the present invention.
- CMOS complementary metal oxide semiconductor
- a CMOS structure 52 can be integrated with the FinFET EEPROM structure 50 .
- the CMOS structure 52 includes a CMOS gate 54 instead of a floating gate.
- the CMOS structure 52 and the FinFET EEPROM structure 50 can work in cooperation with each other.
- the EEPROM device 60 is formed from a first transistor 102 and a second transistor 104 with a shared common floating gate or gate terminal 114 .
- the transistors 102 , 104 are arranged in parallel with a source/drain region of the first transistor 102 and a source/drain region of the second transistor 104 connected together at a common node 108 .
- the parallel connection refers to current flow within the EEPROM cell 60 . Current flows through transistor 102 to common node 108 . Current also flows through transistor 104 to common node 108 . The current then flows from common node 108 to low voltage terminal 110 .
- the other source/drain region of the first transistor 102 is connected to a voltage terminal 112
- the other source/drain region of the second transistor 104 is connected to a voltage terminal 116 .
- An access transistor 106 is connected to a low voltage terminal 110 and the common node 108 in series. When the access transistor is turned on, the common node 108 is pulled down to approximately the same voltage as the low voltage terminal 110 .
- the low voltage terminal 110 is at ground. It is specifically contemplated that the first transistor 102 is a pFET and that the second transistor 104 is an nFET. In one embodiment the access transistor 106 can be an nFET, though it should be understood that the particular configuration of the access transistor 106 can be adapted by those having ordinary skill in the art to the particular application.
- the first and second transistors 102 and 104 have a common terminal 108 .
- the access transistor 106 controls writing to and reading from the EEPROM memory cell 60 .
- the state of the device is held by the state of the common floating gate 114 .
- the access transistor 106 When the access transistor 106 is turned on, it pulls the common terminal 108 to approximately the same voltage as the low voltage terminal 110 .
- the common terminal 108 is pulled down to the same voltage as the low voltage terminal 110 , hot carrier injection to the gate could occur in the first transistor 102 if a sufficiently high voltage is applied to terminal 112 , and hot carrier injection to the gate could occur in the second transistor 104 if a sufficiently high voltage is applied to terminal 116 .
- These charges due to hot carrier injection will remain on the floating gates until neutralized by charges of the opposite polarity (e.g., negatively charged electrons will remain until they meet a positively charged hole and holes will remain until they meet an electron).
- CMOS device electrons are free to move about in the semiconductor conduction band and holes are free to move about in the semiconductor valence band.
- the conduction band of the gate dielectric is at a higher electron energy level than the semiconductor conduction band. This energy difference represents a barrier energy for an electron getting from the semiconductor into the gate dielectric. For an electron to jump from the semiconductor into the gate dielectric, it has to acquire a kinetic energy comparable to or greater than this barrier energy.
- the valence band of the gate dielectric is at a higher hole energy level than the semiconductor valence band. This energy difference represents a barrier energy for a hole getting from the semiconductor into the gate dielectric. For a hole to jump from the semiconductor into the gate dielectric, it has to acquire a kinetic energy comparable to or greater than this hole barrier energy.
- a hole having a kinetic energy larger than its thermal energy is referred to as a “hot” hole.
- hot electrons For an FET that uses silicon dioxide for a gate dielectric layer, hot electrons generally need a kinetic energy of about 3.1 eV, which is barrier energy for electrons to be injected efficiently from the FET semiconductor into the FET gate dielectric. Hot electrons having smaller kinetic energy of, e.g., about 2.8 eV, can still be injected from the FET semiconductor into the FET gate dielectric by a tunneling process which is very inefficient. For a hot hole in such an FET, a higher kinetic energy of about 4.8 eV, which is the barrier energy for holes, is needed for it to be injected efficiently from the FET semiconductor into the FET gate dielectric. Hot holes having smaller kinetic energy of, e.g., about 3.1 eV, can only tunnel from the FET semiconductor into the FET gate dielectric, but at a negligibly slow rate.
- the charge on the shared floating gate 114 determines which of the two transistors is active.
- the accumulated charges on the shared floating gate 114 will determine the voltage on the gate of the devices relative to their source terminals and will turn those devices off or on, such that appreciable current will flow between terminal 116 and the common terminal 108 or between terminal 112 and common terminal 108 when the access transistor 106 is activated.
- an array 70 of EEPROM devices 60 is shown.
- This array 70 has a 3 ⁇ 3 grid of EEPROM devices 60 , each with its access transistor connected to a low voltage at terminal 110 and to the common node 108 in series, the gate of the access transistor connected to wordline WL 0 , its terminal 112 of the parallel connected pFET 102 connected to a bitline B 0 L, and its terminal 116 of the parallel connected nFET 104 connected to a bitline BOR. It should be understood that an array of any size can be used instead.
- the array 70 can be built on, e.g., bulk semiconductor, semiconductor-on-insulator, or thin films of polycrystalline silicon on insulator.
- the logic circuits that control the operation of a memory array can be fabricated on the same semiconductor substrate as the memory array to produce a memory chip, or they can be fabricated on a separate substrate and then packaged together with the memory array to form a memory package. These logic circuits are referred to herein as peripheral circuits.
- the peripheral circuits can be integrated with the memory array(s) on the same semiconductor substrate to improve speed and reliability. Alternatively, to reduce cost, which is important for large EEPROM systems, the peripheral circuits can be built on bulk semiconductor or semiconductor-on-insulator substrates independent of the array.
- each EEPROM device 60 is programmed by avalanche hot-electron injection in the pFET 102 (writing a logical ‘1’ to the device 60 ) and hot-hole injection in the nFET 104 (writing a logical ‘0’). Furthermore, the gate dielectric of the pFET 102 is chosen to enable fast injection of hot electrons at low voltage, and the gate dielectric of the nFET 104 is chosen to enable fast injection of hot holes at low voltage. As an example, for a pFET having HfO 2 as gate dielectric, hot-electron injection can be accomplished in less than 10 ns at a source-to-drain voltage of about 3V.
- the applied voltages for array 70 during operation can be as follows.
- the wordline WL 0 is raised to about 1.5 V to turn on the access transistor 106 , pulling the common node 108 to about 0V (the voltage of terminal 110 ), the bitline B 0 R is raised to about 3V so that there is little voltage across the pFET 102 , and the bitline B 0 L is dropped to about 0V, resulting in a voltage of about 3V across the nFET 104 , causing hot-hole injection in the nFET 104 .
- the wordline WL 0 raised to about 1.5 V to turn on the access transistor 106 , pulling the common node 108 to about 0V (the voltage of terminal 110 ), the bitline B 0 L is raised to about 3V so that there is little voltage across the nFET 104 , and the bitline B 0 R is dropped to about 0V to create a voltage of about 3V across the pFET 102 , causing hot-electron injection in the pFET 102 .
- the wordline WL 0 is raised to about 1.5V to turn on the access transistor 106 , pulling the common node 108 to about 0V (the voltage of terminal 110 ), the voltage of B 0 L and B 0 R drops to about 1V, creating a voltage of about 1V across the pFET 102 and a voltage of about 1V across the nFET 104 .
- Table 1 shows the different values for WL 0 , B 0 L, and B 0 R for a cell (0,0) in the array.
- the voltage could vary by about 10% in this specific embodiment without affecting proper operation of the array.
- the time needed for hot-carrier injection in pFET 102 and nFET 104 is a strong function of the voltage across the devices during injection.
- the rate of hot electron injection can increase by about 10 ⁇ when the device voltage is changed from about 3V to about 3.5V.
- a 10% voltage variation is well within the design of conventional integrated circuit chips.
- the voltage across the pFET 102 will be about 0V and there will be negligible hot-electron injection in the pFET 102 .
- the voltage across the non-selected nFETs 104 will be about 0V, resulting in negligible hot-hole injection in the nFETs 104 .
- the common node 108 is “floating,” being isolated from terminal 110 because the access transistor is not turned on. This causes the voltage between bitline B 0 L and bitline B 0 R to be divided between the nFET and the pFET. The net result is that the voltage across either the nFET or the pFET is not large enough to cause hot carrier injection in either the nFET or the pFET.
- low injection-barrier materials in the EEPROM devices 60 provide superior efficiency, as significantly lower voltages can be used as compared to when conventional materials are used.
- a silicon dioxide gate dielectric layer there is negligible hot-electron injection at voltages less than about 2.5V whereas, with a low injection-barrier material such as HfO 2 , appreciable hot-electron injection can be achieved at voltages starting at about 1.5V.
- a semiconductor-on-insulator pFET with an HfO 2 gate dielectric can be programmed in less than 10 ns at a voltage of 2.5V.
- the present embodiments can include a design for an integrated circuit chip, which can be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer can transmit the resulting design by physical mechanisms (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly.
- the stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which include multiple copies of the chip design in question that are to be formed on a wafer.
- the photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
- the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- material compounds will be described in terms of listed elements, e.g., SiGe. These compounds include different proportions of the elements within the compound, e.g., SiGe includes Si x Ge 1-x where x is less than or equal to 1, etc.
- other elements can be included in the compound and still function in accordance with the present embodiments.
- the compounds with additional elements will be referred to herein as alloys.
- Reference in the specification to “one embodiment” or “an embodiment” of the present invention, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.
- any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B).
- such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C).
- This can be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, can be used herein for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the FIGS. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the FIGS. For example, if the device in the FIGS. is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below.
- the device can be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein can be interpreted accordingly.
- a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers can also be present.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
- The present invention relates generally to semiconductor devices, and more specifically, to integrating a stack of fin field effect transistors (FinFET's) to form an electrically erasable programmable read-only memory (EEPROM) device.
- Three-dimensional (3D) monolithic integration in which transistors are stacked on top of each other is a promising approach for continued transistor density scaling. In a 3D stacked fin complementary metal oxide semiconductor (CMOS) device, a self-aligned stack of fins can be formed where the top tier and bottom tier fins are used for devices with opposite conductivity types (i.e., p-type and n-type), respectively. Such an approach not only allows smaller footprint by stacking one type of fin field effect transistors (FinFETs) (e.g., p-type FinFETs) on top of a complementary type of FinFETs (e.g., n-type FinFET), but also permits use of different channel materials for two types of FinFETs simply by bonding appropriate device layers.
- In accordance with an embodiment, a method is provided for integrating a stack of fins to form an electrically erasable programmable read-only memory (EEPROM) device. The method includes forming a stack of at least a first fin structure and a second fin structure over a semiconductor substrate, forming a sacrificial gate straddling the stack of at least the first fin and the second fin structure, forming a first conductivity type source/drain region to the first fin structure, forming a second conductivity type source/drain region to the second fin structure, removing the sacrificial gate to form a gate opening, and forming a single floating gate in communication with a channel for each of the first and second fins. The single floating gate structure is for an EEPROM device that is in communication with a channel for each of the first and second fin structures. The method can further include electrically connecting one of the first conductivity type source/drain regions with one of the second conductivity type source/drain regions. This can provide a common node for electrical communication with an access transistor to the EEPROM device.
- In accordance with an embodiment, a semiconductor device is provided. The semiconductor device includes a first FET connected to a first terminal and a common node, a second FET connected to a second terminal and the common node, and an access transistor connected in series to the common node and a low voltage terminal, the access transistor configured to trigger hot-carrier injection to a common floating gate of the first and second FETs to change a voltage of the common floating gate. In some embodiments, the first FET includes a first fin structure that includes the first channel region of the first FET, and the second FET includes a second fin structure that includes the second channel region of the second FET. In some embodiments, the first fin structure and the second fin structure are stacked so that first sidewalls of the first fin structure are aligned with second sidewalls of the second fin structure.
- In accordance with another embodiment, a semiconductor structure is provided. The semiconductor structure includes a stack of at least a first fin structure and a second fin structure. First conductivity type source/drain regions can be present on opposing ends of a first channel region of the first fin structure and second conductivity type source/drain regions can be present on opposing ends of a second channel region of the second fin structure. A single floating gate can be present on both of the first and second channel regions of the first and second fin structures. The single floating gate provides electrical communication between a first field effect transistor including the first fin structure and a second field effect transistor including the second fin structure in an EEPROM memory device.
- It should be noted that the exemplary embodiments are described with reference to different subject-matters. In particular, some embodiments are described with reference to method type claims whereas other embodiments have been described with reference to apparatus type claims. However, a person skilled in the art will gather from the above and the following description that, unless otherwise notified, in addition to any combination of features belonging to one type of subject-matter, also any combination between features relating to different subject-matters, in particular, between features of the method type claims, and features of the apparatus type claims, is considered as to be described within this document.
- These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
- The invention will provide details in the following description of preferred embodiments with reference to the following figures wherein:
-
FIG. 1 is a cross-sectional view of a semiconductor structure including a stack of fins formed over a substrate along a length of a fin, in accordance with an embodiment of the present invention; -
FIG. 2 is a cross-sectional view of a semiconductor structure including a stack of fins formed over a substrate along a width of a fin, in accordance with an embodiment of the present invention; -
FIG. 3 is a cross-sectional view of a semiconductor structure including a stack of fins along a length of a fin, in accordance with an embodiment of the present invention; -
FIG. 4 is a cross-sectional view of a semiconductor structure including a stack of fins along a width of a fin, in accordance with an embodiment of the present invention; -
FIG. 5 is a cross-sectional view ofFIG. 3 along a length of a fin where a sacrificial gate and spacers are formed, in accordance with an embodiment of the present invention; -
FIG. 6 is a cross-sectional view ofFIG. 4 along a width of a fin where a sacrificial gate and spacers are formed, in accordance with an embodiment of the present invention; -
FIG. 7 is a cross-sectional view ofFIG. 5 along a length of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention; -
FIG. 8 is a cross-sectional view ofFIG. 6 along a width of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention; -
FIG. 9 is a cross-sectional view ofFIG. 7 along a length of a fin where the sacrificial gate is removed, in accordance with an embodiment of the present invention; -
FIG. 10 is a cross-sectional view ofFIG. 8 along a width of a fin where the sacrificial gate is removed to form a recess or gate opening, in accordance with an embodiment of the present invention; -
FIG. 11 is a cross-sectional view ofFIG. 9 along a length of a fin where a high-k liner is deposited within the recess or gate opening, in accordance with an embodiment of the present invention; -
FIG. 12 is a cross-sectional view ofFIG. 10 along a width of a fin where a high-k liner is deposited within the recess, in accordance with an embodiment of the present invention; -
FIG. 13 is a cross-sectional view ofFIG. 11 along a length of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention; -
FIG. 14 is a cross-sectional view ofFIG. 12 along a width of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention; -
FIG. 15 is a cross-sectional view along a length of a fin where contacts are formed to complete the FinFET EEPROM structure, in accordance with an embodiment of the present invention; -
FIG. 16 is a cross-sectional view along a length of a fin where the FinFET EEPROM structure ofFIG. 15 is integrated with a complementary metal oxide semiconductor (CMOS) structure, in accordance with an embodiment of the present invention; -
FIG. 17 is a circuit schematic of a memory cell, in accordance with the present invention; and -
FIG. 18 is a circuit schematic of an array of memory cells, in accordance with the present invention. - Throughout the drawings, same or similar reference numerals represent the same or similar elements.
- Embodiments in accordance with the present invention provide methods and devices for three-dimensional (3D) monolithic integration in which transistors are stacked on top of each other. One type of field effect transistor (FET) that facilitates increased device density is a double gated FET (FinFET). FinFETs use two gates, one on each side of a fin body (e.g., transistor body), to facilitate scaling of complementary metal oxide semiconductor (CMOS) dimensions, while maintaining an acceptable performance. In particular, the use of a double gate suppresses short channel effects (SCE), provides for lower leakage, and further provides for more ideal switching behavior. In addition, the use of the double gate increases gate area, which allows the FinFET to have better current control, without increasing the gate length of the device. As such, the FinFET is able to have the current control of a larger transistor without requiring the device space of the larger transistor. Also, shorter interconnect routing can be achieved utilizing shorter vertical wiring rather than longer horizontal wiring.
- Embodiments in accordance with the present invention provide methods and devices for three-dimensional (3D) monolithic integration in which transistors are stacked on top of each other by integrating a stack of FinFETs to form an electrically erasable programmable read-only memory (EEPROM) device. FinFETs are field effect transistors in which at least the channel region of the device is present in the fin structure of semiconductor material. The stacked FinFET includes a stacked n-type field effect transistor (nFET) and p-type field effect transistor (pFET) on top of each other. For example, the fin structure of the n-type FinFET can be stacked atop the fin structure of the p-type FinFET, and vice versa, so that the sidewalls of the fin structures are aligned with one another. In some embodiments, the stack of the two fin structures can further include a dielectric material positioned therebetween. The stacked FinFET structures are employed to form or fabricate EEPROM devices which can be integrated with high performance stacked FinFETs. The different conductivity types of the stacks of FinFETs enable the formation of a common floating gate of the EEPROM device.
- Examples of semiconductor materials that can be used in forming the fin structures for such fin stacks include silicon (Si), germanium (Ge), silicon germanium alloys (SiGe), III-V compound semiconductors and/or II-VI compound semiconductors. III-V compound semiconductors are materials that include at least one element from Group III of the Periodic Table of Elements and at least one element from Group V of the Periodic Table of Elements. II-VI compound semiconductors are materials that include at least one element from Group II of the Periodic Table of Elements and at least one element from Group VI of the Periodic Table of Elements.
- It is to be understood that the present invention will be described in terms of a given illustrative architecture; however, other architectures, structures, substrate materials and process features and steps/blocks can be varied within the scope of the present invention. It should be noted that certain features cannot be shown in all figures for the sake of clarity. This is not intended to be interpreted as a limitation of any particular embodiment, or illustration, or scope of the claims.
-
FIG. 1 is a cross-sectional view of a semiconductor structure including astack 15 offin structures substrate 10 along a length of a fin structure, in accordance with an embodiment of the present invention, whereasFIG. 2 is a cross-sectional view of a semiconductor structure including astack 15 offin structures substrate 10 along a width of a fin structure (e.g., the fin structures identified byreference numbers - A
semiconductor structure 5 includes asemiconductor substrate 10. Afin stack 15 can be formed over thesubstrate 10. In one example, thesubstrate 10 can be, e.g., a (Si) substrate. Thefin stack 15 includes afirst fin structure 14 and asecond fin structure 18 having adielectric material 16 that is present therebetween. As depicted inFIG. 2 , the sidewalls of thefirst fin structure 14, thedielectric material 16, and thesecond fin structure 18 can be aligned to one another. - In some embodiments, the
fin stack 15 and thesemiconductor substrate 10 can be provided by a method sequence that includes depositing semiconductor and dielectric material layers atop a semiconductor on insulator (SOI) substrate. In this example, the SOI substrate includes a base semiconductor substrate that provides the semiconductor substrate identified byreference number 10. The SOI substrate also includes a buried oxide (BOX)layer 12 that is present atop the base semiconductor substrate, and an SOI layer that provides the material layer for producing thefirst fin structure 14 of thestack 15. - In some embodiments, a dielectric material layer is blanket deposited atop the SOI layer of the SOI substrate to provide the material layer that provides the
dielectric material 16 of thestack 15, and a semiconductor layer is deposited for thesecond fin structure 18. This describes the process sequence for providing the material layers that can be etched to provide astack 15 of twofin structures semiconductor substrate 10, any material layers can be deposited atop the bulk semiconductor substrate to provide the dielectric material layers identified byreference numbers reference numbers - Referring to
FIGS. 1 and 2 , eachstack 15, can be formed from the aforementioned initial structures using subtractive methods and photolithography, wherein each stack includes afirst fin structure 14 and asecond fin structure 18 separated by adielectric material 16. The lithographic step includes applying a photoresist layer (not shown) to form an etch mask atop the semiconductor material layer that provides thesecond fin structure 18, exposing the photoresist layer to a desired pattern of radiation, and developing the exposed photoresist layer utilizing a conventional resist developer. - Using the photoresist mask, the geometry of the
stacks 15 can be defined by etching. The etching process can be a dry etch and/or a wet chemical etch. Illustrative examples of suitable dry etching processes that can be used in the present application include reactive ion etch (RIE), ion beam etching, plasma etching or laser ablation. Usually, a RIE process is used. In some embodiments, the process sequence for forming thestacks 15 can include sidewall image transfer (SIT). Sidewall image transfer (SIT) is another form of subtractive etching that includes forming a mandrel over the material layers to be etched, forming a spacer on the sidewall of the mandrel, and then removing the mandrel selectively to the spacer. The spacer is then used as an etch mask to pattern the underlying layers. - The
stacks 15 formed using the aforementioned subtractive methods each include twofin structures dielectric material 16 present therebetween. Because each of these features in thestack 15 are defined using the same etch mask, i.e., either by SIT processing or by a general photoresist etch mask, the sidewalls for each of the twofin structures dielectric material 16 are aligned to one another. - The first and
second fin structures dielectric material 16 of thestack 15 that is present between the first andsecond fin structures first fin structure 14 and thesecond fin structure 18. Thedielectric layer 16 can include a dielectric material such as, for example, silicon oxide, silicon nitride, boron nitride, silicon oxynitride, or a combination thereof. The thickness of thedielectric layer 16 can be from about 50 nm to about 300 nm, although lesser and greater thicknesses can also be employed. - Similarly, the
dielectric material 16, which can be provided by the buriedoxide layer 12 of an SOI substrate, that is present underlying thestacks 15 may serve to isolate thestacks 15 from the semiconductor material of the supportingsubstrate 10. The semiconductor material of the supportingsubstrate 10 can be composed of a type IV or type III-V semiconductor material that can be the same or different from the semiconductor material of the first andsecond fin structures -
FIG. 3 is a cross-sectional view of a semiconductor structure including a stack of fins along a length of a fin, in accordance with an embodiment of the present invention, whereasFIG. 4 is a cross-sectional view of a semiconductor structure including a stack of fins along a width of a fin, in accordance with an embodiment of the present invention. InFIGS. 3 and 4 , the supportingsubstrate 10 and thedielectric layer 12 have been omitted. -
FIG. 5 is a cross-sectional view ofFIG. 3 along the length of thefin structures FIG. 6 is a cross-sectional view ofFIG. 4 along a width of thefin structures - The sacrificial gate structure is a structure that is employed in the process sequence for forming the final device structure, but the sacrificial gate structure is removed prior to finalizing the device structure. In some embodiments, the sacrificial gate structure provides the geometry for a later formed functional gate structure. The functional gate structure, which remains in the structure of the final device controls device switching, i.e., the electrical state of a device, e.g., FinFET, from “ON” to “OFF.”
- In various example embodiments, at least one sacrificial gate structure is formed over each of the fin stacks 15. In the embodiment depicted in
FIGS. 5-8 , the sacrificial gate structure includes asacrificial gate dielectric 24, asacrificial gate electrode 24, and asacrificial gate cap 26. Because the sacrificial gate structure dictates the location and geometry of the later formed functional gate structure, the sacrificial gate structure is formed on the sidewalls of the channel regions of thefirst fin structure 14 and thesecond fin structure 18 of the fin stacks 15. For example, the sacrificial gate structure is formed on the exterior sidewalls of thefirst fin structure 14, thedielectric material 16 and thesecond fin structure 18 in the portions of the fin stacks 15 that are subsequently processed to provide the channel regions of fin type field effect transistors that are interconnected through a single floating gate structure, i.e., a functional gate structure, to provide EEPROM memory devices. - In some embodiments, the
sacrificial gate dielectric 22 and/or thesacrificial gate cap 26 may be omitted. The sacrificial gate stack (22, 24, 26) can be formed by first providing a gate material stack (not shown) that includes, from bottom to top, a sacrificial gate dielectric layer, a sacrificial gate conductor layer and a sacrificial gate cap layer over the fins stacks 15 and theBOX layer 12. When present, the sacrificialgate dielectric layer 22 includes a dielectric material such as an oxide or a nitride. In one embodiment, the sacrificialgate dielectric layer 22 may include silicon oxide, silicon nitride, or silicon oxynitride. The sacrificialgate dielectric layer 22 that is formed can have a thickness from about 1 nm to about 10 nm, although lesser and greater thicknesses can also be employed. - The sacrificial
gate conductor layer 24 can include a semiconductor material such as polysilicon or a silicon-containing semiconductor alloy such as a silicon-germanium alloy. The sacrificialgate conductor layer 24 can be formed using chemical vapor deposition (CVD) or plasma enhanced chemical vapor deposition (PECVD). The sacrificialgate conductor layer 24 that is formed can have a thickness from about 20 nm to about 300 nm, although lesser and greater thicknesses can also be employed. - The sacrificial
gate cap layer 26 can include a dielectric material such as an oxide, a nitride or an oxynitride. In one embodiment, the sacrificialgate cap layer 26 is formed from silicon nitride. The sacrificialgate cap layer 26 can be formed utilizing a conventional deposition process including, for example, CVD and PECVD. The sacrificial gate cap layer that is formed can have a thickness from about 10 nm to about 200 nm, although lesser and greater thicknesses can also be employed. - The gate spacers 28 can include a dielectric material such as, for example, an oxide, a nitride, an oxynitride, or any combination thereof. For example, the
gate spacers 28 can include silicon nitride, silicon boron carbon nitride, or silicon carbon oxynitride. The gate spacers 28 can be formed by first providing a conformal gate spacer material layer (not shown) on exposed surfaces of the sacrificial gate stacks (22, 24, 26) and theBOX layer 12 and then etching the conformal gate spacer material layer to remove horizontal portions of the conformal gate spacer material layer. The conformal gate spacer material layer can be provided by a deposition process including, for example, CVD, PECVD, or physical vapor deposition (PVD). The etching of the conformal gate spacer material layer can be performed by a dry etch process such as, for example, RIE. The remaining portions of the conformal gate spacer material layer constitute the gate spacer(s) 28. The width of eachgate spacer 28, as measured at the base of thegate spacer 28 can be from about 5 nm to about 100 nm, although lesser and greater widths can also be employed. - In one example embodiment, the gate structure straddles over an exposed portion of the
second semiconductor layer 18, theinsulator material 16, and thefirst semiconductor layer 14. By “straddle over” or “straddling over” it is meant that at least one portion of a gate structure is located on one side of a fin or fin stack, while another portion of the same gate structure is located on another side of the fin or fin stack. The two portions are interconnected by a portion of the gate structure that is located directly atop each fin or fin stack. As noted above, the sacrificial gate structure is present on the channel region for each of thefirst fin structure 14 and thesecond fin structure 18. -
FIG. 7 is a cross-sectional view ofFIG. 5 along a length of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention, whereasFIG. 8 is a cross-sectional view ofFIG. 6 along a width of a fin where a dielectric layer is deposited over the sacrificial gate and spacers, in accordance with an embodiment of the present invention. - In various example embodiments, an interlevel dielectric (ILD)
layer 30 is formed to laterally surround the sacrificial gate structure (22, 24, 26, 28). TheILD layer 30 can include a dielectric material such as undoped silicon oxide, doped silicon oxide, silicon nitride, porous or non-porous organosilicate glass, porous or non-porous nitrogen-doped organosilicate glass, or a combination thereof. TheILD layer 30 can be formed by CVD, PVD or spin coating. The thickness of theILD layer 30 can be selected so that an entirety of the top surface of theILD layer 30 is formed above the top surface of thesacrificial gate cap 26. TheILD layer 30 can be subsequently planarized, for example, by CMP and/or a recess etch using thesacrificial gate cap 26 as an etch stop. After the planarization, theILD layer 30 has a topmost surface coplanar with the top surface of thesacrificial gate cap 26. -
FIG. 9 is a cross-sectional view ofFIG. 7 along a length of a fin where the sacrificial gate is removed, in accordance with an embodiment of the present invention, whereasFIG. 10 is a cross-sectional view ofFIG. 8 along a width of a fin where the sacrificial gate is removed to form a recess, in accordance with an embodiment of the present invention. - The sacrificial gate stack (22, 24, 26) in the sacrificial gate structure (22, 24, 26, 28) is removed to provide a gate cavity or
gate opening 32. The sacrificial gate stack (22, 24, 26) can be removed selectively to the semiconductor materials of the first and thesecond semiconductor fins BOX layer 12, thedielectric fin 16, thegate spacers 28 and theILD layer 30 by at least one etch. The at least one etch can be a dry etch and/or a wet chemical etch. Thegate cavity 32 thus formed occupies a volume from which the sacrificial gate stack (22, 24, 26) is removed and is laterally confined by inner sidewalls of thegate spacers 28. Thegate cavity 32 exposes thetop surface 19 of thesecond semiconductor fin 18 and sidewalls 33 of thefirst semiconductor fin 14, thedielectric fin 16, and thesecond semiconductor fin 18. -
FIG. 11 is a cross-sectional view ofFIG. 9 along a length of a fin where a high-k liner is deposited within the recess, in accordance with an embodiment of the present invention, whereasFIG. 12 is a cross-sectional view ofFIG. 10 along a width of a fin where a high-k liner is deposited within the recess, in accordance with an embodiment of the present invention. - A
gate dielectric layer 34 is formed over sidewalls and a bottom surface of thegate cavity 32 and the topmost surface of theILD layer 30. Thegate dielectric layer 34 can be formed by conformally depositing a dielectric material by CVD or atomic layer deposition (ALD) over the sidewalls and the bottom surface of thegate cavity 32 and the topmost surface of theILD layer 30. In one embodiment, thegate dielectric layer 34 includes a thick layer of a high-k material having a dielectric constant greater than silicon oxide. Exemplary high-k materials include, but are not limited to, HfO2, ZrO2, La2O3, Al2O3, TiO2, SrTiO3, LaAlO3, Y2O3, HfOxNy, ZrOxNy, La2OxNy, Al2OxNy, TiOxNy, SrTiOxNy, LaAlOxNy, Y2OxNy, SiON, SiNx, a silicate thereof, and an alloy thereof. Each value of x is independently from about 0.5 to about 3 and each value of y is independently from 0 to about 2. In one example, thegate dielectric layer 34 can have a thickness from about 0.9 nm to about 10 nm. In another example, thegate dielectric layer 34 can have a thickness ranging from about 1.0 nm to about 3 nm. -
FIG. 13 is a cross-sectional view ofFIG. 11 along a length of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention, whereasFIG. 14 is a cross-sectional view ofFIG. 12 along a width of a fin where a metal gate is formed within the high-k liner, in accordance with an embodiment of the present invention. - In various example embodiments, a
gate conductor layer 36 is formed over the thick high-k material 34. Thegate conductor layer 36 can include any conductive material including, for example, doped polysilicon, Al, Au, Ag, Cu or W. Thegate conductor layer 36 can be formed by a conventional deposition process such as, for example, CVD, PVD or ALD. Portions of thegate conductor layer 36 and thegate dielectric layer 34 that are located above the topmost surface of theILD layer 30 are removed by employing a planarization process, such as, for example, CMP. -
FIG. 15 is a cross-sectional view along a length of a fin where contacts are formed to complete theFinFET EEPROM structure 40, in accordance with an embodiment of the present invention. - Because the source region and the drain region are both provided by doped regions on opposing sides of the channel of the device, and their function as a source region or a drain region is impacted by the bias applied to these regions in the final device structure, the term source/drain region is suitable for describing the doped regions in the absence of the bias that designates their type, i.e., function.
- In various example embodiments, first source/drain regions 42 are formed to each of the
first semiconductor fins 14, while second source/drain regions 44 are formed to each of thesecond semiconductor fins 18. The first source/drain regions 42 can be of a first conductivity type and the second source/drain regions 44 can be of a second conductivity type. The first conductivity type can be a p-type and the second conductivity type can be an n-type. The first conductivity type source/drain region 42 of the first fin can be electrically connected to the second conductivity type source/drain region 44 of the second fin. This results in the formation of a single floating gate in communication with a channel for each of the first and second fins, which is the common floating gate of the EEPROM device. Thus, the EEPROM device is formed by the electrical connection between the source/drain regions having different conductivity types through a common node (or common floating gate). - The first and the second source/drain regions 42, 44 can be formed utilizing ion implantation. In one embodiment where the
first semiconductor fin 14 is for an n-type FinFET and thesecond semiconductor fin 18 is for a p-type FinFET, an n-type ion implantation is performed to dope an n-type dopant such as phosphorous into thefirst semiconductor fins 14 to provide the first source/drain regions 42, and a p-type ion implantation is performed to dope a p-type dopants such as boron into thesecond semiconductor fins 18 to provide the second source/drain regions 44. An activation anneal can be subsequently performed to activate the implanted dopants in the first and the second source/drain regions 42, 44. Moreover,various contact structures drain contact structures - Stacked FinFET CMOS devices each having a second FinFET stacked on top of a first FinFET are thus formed. By electrically connecting the source/drain regions 42, 44 of the first and second conductivity types, a common floating gate is formed between the first and second FETs. In other words, stacked FinFET structures are integrated with EEPROM devices, where a common floating gate of the EEPROM device is formed between the first and second FETs. The two fin structures are connected through the common floating gate of the EEPROM device. The EEPROM device is fabricated during stacked FinFET CMOS fabrication to minimize process cost and improve system integration.
-
FIG. 16 is a cross-sectional view along a length of a fin where the FinFET EEPROM structure ofFIG. 15 is integrated with a complementary metal oxide semiconductor (CMOS) structure, in accordance with an embodiment of the present invention. - In various example embodiments, a
CMOS structure 52 can be integrated with theFinFET EEPROM structure 50. TheCMOS structure 52 includes aCMOS gate 54 instead of a floating gate. TheCMOS structure 52 and theFinFET EEPROM structure 50 can work in cooperation with each other. - Referring now to
FIG. 17 , a circuit schematic is shown for a single electrically erasable programmable read only memory (EEPROM)cell 60. TheEEPROM device 60 is formed from afirst transistor 102 and asecond transistor 104 with a shared common floating gate orgate terminal 114. Thetransistors first transistor 102 and a source/drain region of thesecond transistor 104 connected together at acommon node 108. The parallel connection refers to current flow within theEEPROM cell 60. Current flows throughtransistor 102 tocommon node 108. Current also flows throughtransistor 104 tocommon node 108. The current then flows fromcommon node 108 tolow voltage terminal 110. - The other source/drain region of the
first transistor 102 is connected to avoltage terminal 112, and the other source/drain region of thesecond transistor 104 is connected to avoltage terminal 116. Anaccess transistor 106 is connected to alow voltage terminal 110 and thecommon node 108 in series. When the access transistor is turned on, thecommon node 108 is pulled down to approximately the same voltage as thelow voltage terminal 110. - In one exemplary embodiment, the
low voltage terminal 110 is at ground. It is specifically contemplated that thefirst transistor 102 is a pFET and that thesecond transistor 104 is an nFET. In one embodiment theaccess transistor 106 can be an nFET, though it should be understood that the particular configuration of theaccess transistor 106 can be adapted by those having ordinary skill in the art to the particular application. The first andsecond transistors common terminal 108. - The
access transistor 106 controls writing to and reading from theEEPROM memory cell 60. The state of the device is held by the state of the common floatinggate 114. When theaccess transistor 106 is turned on, it pulls thecommon terminal 108 to approximately the same voltage as thelow voltage terminal 110. When thecommon terminal 108 is pulled down to the same voltage as thelow voltage terminal 110, hot carrier injection to the gate could occur in thefirst transistor 102 if a sufficiently high voltage is applied toterminal 112, and hot carrier injection to the gate could occur in thesecond transistor 104 if a sufficiently high voltage is applied toterminal 116. These charges due to hot carrier injection will remain on the floating gates until neutralized by charges of the opposite polarity (e.g., negatively charged electrons will remain until they meet a positively charged hole and holes will remain until they meet an electron). - In a CMOS device, electrons are free to move about in the semiconductor conduction band and holes are free to move about in the semiconductor valence band. The conduction band of the gate dielectric is at a higher electron energy level than the semiconductor conduction band. This energy difference represents a barrier energy for an electron getting from the semiconductor into the gate dielectric. For an electron to jump from the semiconductor into the gate dielectric, it has to acquire a kinetic energy comparable to or greater than this barrier energy.
- An electron having a kinetic energy larger than its thermal energy, which is determined by the semiconductor temperature, is referred to as a “hot” electron. Similarly the valence band of the gate dielectric is at a higher hole energy level than the semiconductor valence band. This energy difference represents a barrier energy for a hole getting from the semiconductor into the gate dielectric. For a hole to jump from the semiconductor into the gate dielectric, it has to acquire a kinetic energy comparable to or greater than this hole barrier energy. A hole having a kinetic energy larger than its thermal energy is referred to as a “hot” hole.
- For an FET that uses silicon dioxide for a gate dielectric layer, hot electrons generally need a kinetic energy of about 3.1 eV, which is barrier energy for electrons to be injected efficiently from the FET semiconductor into the FET gate dielectric. Hot electrons having smaller kinetic energy of, e.g., about 2.8 eV, can still be injected from the FET semiconductor into the FET gate dielectric by a tunneling process which is very inefficient. For a hot hole in such an FET, a higher kinetic energy of about 4.8 eV, which is the barrier energy for holes, is needed for it to be injected efficiently from the FET semiconductor into the FET gate dielectric. Hot holes having smaller kinetic energy of, e.g., about 3.1 eV, can only tunnel from the FET semiconductor into the FET gate dielectric, but at a negligibly slow rate.
- The charge on the shared floating
gate 114 determines which of the two transistors is active. The accumulated charges on the shared floatinggate 114 will determine the voltage on the gate of the devices relative to their source terminals and will turn those devices off or on, such that appreciable current will flow betweenterminal 116 and thecommon terminal 108 or betweenterminal 112 andcommon terminal 108 when theaccess transistor 106 is activated. - Referring now to
FIG. 18 , anarray 70 ofEEPROM devices 60 is shown. Thisarray 70 has a 3×3 grid ofEEPROM devices 60, each with its access transistor connected to a low voltage atterminal 110 and to thecommon node 108 in series, the gate of the access transistor connected to wordline WL0, itsterminal 112 of the parallel connectedpFET 102 connected to a bitline B0L, and itsterminal 116 of the parallel connectednFET 104 connected to a bitline BOR. It should be understood that an array of any size can be used instead. Thearray 70 can be built on, e.g., bulk semiconductor, semiconductor-on-insulator, or thin films of polycrystalline silicon on insulator. - The logic circuits that control the operation of a memory array can be fabricated on the same semiconductor substrate as the memory array to produce a memory chip, or they can be fabricated on a separate substrate and then packaged together with the memory array to form a memory package. These logic circuits are referred to herein as peripheral circuits. The peripheral circuits can be integrated with the memory array(s) on the same semiconductor substrate to improve speed and reliability. Alternatively, to reduce cost, which is important for large EEPROM systems, the peripheral circuits can be built on bulk semiconductor or semiconductor-on-insulator substrates independent of the array.
- The common floating
gate 114 of eachEEPROM device 60 is programmed by avalanche hot-electron injection in the pFET 102 (writing a logical ‘1’ to the device 60) and hot-hole injection in the nFET 104 (writing a logical ‘0’). Furthermore, the gate dielectric of thepFET 102 is chosen to enable fast injection of hot electrons at low voltage, and the gate dielectric of thenFET 104 is chosen to enable fast injection of hot holes at low voltage. As an example, for a pFET having HfO2 as gate dielectric, hot-electron injection can be accomplished in less than 10 ns at a source-to-drain voltage of about 3V. For anEEPROM cell 60 operated with about 3V across itspFET 102 for avalanche hot-electron injection and about 3V across itsnFET 104 for avalanche hot-hole injection, the applied voltages forarray 70 during operation can be as follows. - When no action is being performed, during standby, the voltage on WL0=B0L=B0R=0V. The voltages for selecting a
EEPROM device 60 for reading, writing a value ‘1’ or writing a value ‘0’ are as indicated in Table 1 below. - To write a value ‘1’ to the
EEPROM device 60, the wordline WL0 is raised to about 1.5 V to turn on theaccess transistor 106, pulling thecommon node 108 to about 0V (the voltage of terminal 110), the bitline B0R is raised to about 3V so that there is little voltage across thepFET 102, and the bitline B0L is dropped to about 0V, resulting in a voltage of about 3V across thenFET 104, causing hot-hole injection in thenFET 104. - To write a value ‘0’ to the
EEPROM device 60, the wordline WL0 raised to about 1.5 V to turn on theaccess transistor 106, pulling thecommon node 108 to about 0V (the voltage of terminal 110), the bitline B0L is raised to about 3V so that there is little voltage across thenFET 104, and the bitline B0R is dropped to about 0V to create a voltage of about 3V across thepFET 102, causing hot-electron injection in thepFET 102. - To read the value of the device, the wordline WL0 is raised to about 1.5V to turn on the
access transistor 106, pulling thecommon node 108 to about 0V (the voltage of terminal 110), the voltage of B0L and B0R drops to about 1V, creating a voltage of about 1V across thepFET 102 and a voltage of about 1V across thenFET 104. - Table 1 shows the different values for WL0, B0L, and B0R for a cell (0,0) in the array. The voltage could vary by about 10% in this specific embodiment without affecting proper operation of the array.
- In general, the time needed for hot-carrier injection in
pFET 102 andnFET 104 is a strong function of the voltage across the devices during injection. For example, for a pFET having silicon dioxide (SiO2) as gate dielectric, the rate of hot electron injection can increase by about 10× when the device voltage is changed from about 3V to about 3.5V. A 10% voltage variation is well within the design of conventional integrated circuit chips. -
TABLE 1 WL0 B0L B0R Write ‘1’ 1.5 V 0 V 3.0 V Write ‘0’ 1.5 V 3.0 V 0 V Read 1.5 V 1.0 V 1.0 V - For non-selected cells on the same wordline, for example when writing a ‘1’ to another cell, the voltage across the
pFET 102 will be about 0V and there will be negligible hot-electron injection in thepFET 102. Similarly, when writing a ‘0’ in another cell, the voltage across thenon-selected nFETs 104 will be about 0V, resulting in negligible hot-hole injection in thenFETs 104. For non-selected cells on the same output bitline thecommon node 108 is “floating,” being isolated from terminal 110 because the access transistor is not turned on. This causes the voltage between bitline B0L and bitline B0R to be divided between the nFET and the pFET. The net result is that the voltage across either the nFET or the pFET is not large enough to cause hot carrier injection in either the nFET or the pFET. - The use of low injection-barrier materials in the
EEPROM devices 60 provide superior efficiency, as significantly lower voltages can be used as compared to when conventional materials are used. For example, with a silicon dioxide gate dielectric layer, there is negligible hot-electron injection at voltages less than about 2.5V whereas, with a low injection-barrier material such as HfO2, appreciable hot-electron injection can be achieved at voltages starting at about 1.5V. For programming with electron injection densities of about 1·1012/cm, a semiconductor-on-insulator pFET with an HfO2 gate dielectric can be programmed in less than 10 ns at a voltage of 2.5V. - It is to be understood that the present invention will be described in terms of a given illustrative architecture; however, other architectures, structures, substrate materials and process features and steps/blocks can be varied within the scope of the present invention.
- It will also be understood that when an element such as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements can also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements can be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
- The present embodiments can include a design for an integrated circuit chip, which can be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer can transmit the resulting design by physical mechanisms (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
- Methods as described herein can be used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- It should also be understood that material compounds will be described in terms of listed elements, e.g., SiGe. These compounds include different proportions of the elements within the compound, e.g., SiGe includes SixGe1-x where x is less than or equal to 1, etc. In addition, other elements can be included in the compound and still function in accordance with the present embodiments. The compounds with additional elements will be referred to herein as alloys. Reference in the specification to “one embodiment” or “an embodiment” of the present invention, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.
- It is to be appreciated that the use of any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B). As a further example, in the cases of “A, B, and/or C” and “at least one of A, B, and C”, such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C). This can be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes” and/or “including,” when used herein, specify the presence of stated features, integers, steps, operations, elements and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components and/or groups thereof.
- Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, can be used herein for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the FIGS. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the FIGS. For example, if the device in the FIGS. is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device can be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein can be interpreted accordingly. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers can also be present.
- It will be understood that, although the terms first, second, etc. can be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, a first element discussed below could be termed a second element without departing from the scope of the present concept.
- Having described preferred embodiments of a method for integrating a stack of fin field effect transistors (FinFETs) to form an electrically erasable programmable read-only memory (EEPROM) device (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments described which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/825,678 US10304844B1 (en) | 2017-11-29 | 2017-11-29 | Stacked FinFET EEPROM |
US16/352,222 US10964709B2 (en) | 2017-11-29 | 2019-03-13 | Stacked FinFET EEPROM |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/825,678 US10304844B1 (en) | 2017-11-29 | 2017-11-29 | Stacked FinFET EEPROM |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/352,222 Division US10964709B2 (en) | 2017-11-29 | 2019-03-13 | Stacked FinFET EEPROM |
Publications (2)
Publication Number | Publication Date |
---|---|
US10304844B1 US10304844B1 (en) | 2019-05-28 |
US20190164980A1 true US20190164980A1 (en) | 2019-05-30 |
Family
ID=66632666
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/825,678 Expired - Fee Related US10304844B1 (en) | 2017-11-29 | 2017-11-29 | Stacked FinFET EEPROM |
US16/352,222 Active US10964709B2 (en) | 2017-11-29 | 2019-03-13 | Stacked FinFET EEPROM |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/352,222 Active US10964709B2 (en) | 2017-11-29 | 2019-03-13 | Stacked FinFET EEPROM |
Country Status (1)
Country | Link |
---|---|
US (2) | US10304844B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190067120A1 (en) * | 2017-08-30 | 2019-02-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned structure for semiconductor devices |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10636804B1 (en) * | 2018-11-15 | 2020-04-28 | International Business Machines Corporation | Stacked FinFET programmable inverter (EPROM) |
KR102220445B1 (en) * | 2019-07-01 | 2021-02-25 | 삼성전자주식회사 | Semiconductor device and manufacturing method having the same |
US12094937B2 (en) | 2021-09-22 | 2024-09-17 | International Business Machines Corporation | Stacked field effect transistor devices with replacement gate |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8705280B2 (en) | 2010-05-25 | 2014-04-22 | International Business Machines Corporation | Electrically programmable floating common gate CMOS device and applications thereof |
JP2013065799A (en) * | 2011-09-20 | 2013-04-11 | Toshiba Corp | Semiconductor storage device and manufacturing method of the same |
US9356027B1 (en) | 2015-05-11 | 2016-05-31 | International Business Machines Corporation | Dual work function integration for stacked FinFET |
US9659963B2 (en) | 2015-06-29 | 2017-05-23 | International Business Machines Corporation | Contact formation to 3D monolithic stacked FinFETs |
-
2017
- 2017-11-29 US US15/825,678 patent/US10304844B1/en not_active Expired - Fee Related
-
2019
- 2019-03-13 US US16/352,222 patent/US10964709B2/en active Active
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190067120A1 (en) * | 2017-08-30 | 2019-02-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned structure for semiconductor devices |
US10943830B2 (en) * | 2017-08-30 | 2021-03-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned structure for semiconductor devices |
US11837504B2 (en) | 2017-08-30 | 2023-12-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned structure for semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
US20190214398A1 (en) | 2019-07-11 |
US10964709B2 (en) | 2021-03-30 |
US10304844B1 (en) | 2019-05-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11728222B2 (en) | Complementary MOS FETS vertically arranged and including multiple dielectric layers surrounding the MOS FETS | |
US10741698B2 (en) | Semi-floating gate FET | |
US10964709B2 (en) | Stacked FinFET EEPROM | |
US11575028B2 (en) | Stacked vertical transport field effect transistor electrically erasable programmable read only memory (EEPROM) devices | |
US11145668B2 (en) | EEPROM cell and array having stacked nanosheet field effect transistors with a common floating gate | |
US20170186882A1 (en) | Vertical super-thin body semiconductor on dielectric wall devices and methods of their fabrication | |
US11251091B2 (en) | Semiconductor device with contracted isolation feature | |
US11127746B2 (en) | Fin-based strap cell structure for improving memory performance | |
JP2012234885A (en) | Semiconductor device and manufacturing method of the same | |
US11631447B2 (en) | Memory circuit and manufacturing method thereof | |
CN109216371A (en) | The method and semiconductor devices of manufacturing semiconductor devices | |
US11723193B2 (en) | Memory devices and methods of manufacturing thereof | |
US11195842B2 (en) | Vertical non-volatile memory structure with additional bitline in wordline stack | |
US11152571B2 (en) | Compact resistive random access memory integrated with a pass gate transistor | |
US11963352B2 (en) | Three-dimensional memory device with vertical field effect transistors and method of making thereof | |
US20240290886A1 (en) | Semiconductor device and method | |
CN111247641A (en) | High resistance sense FET for cognitive devices | |
CN117652215A (en) | Three-dimensional memory device and method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230528 |