US20190139787A1 - Integrated fan-out package and manufacturing method thereof - Google Patents
Integrated fan-out package and manufacturing method thereof Download PDFInfo
- Publication number
- US20190139787A1 US20190139787A1 US15/832,742 US201715832742A US2019139787A1 US 20190139787 A1 US20190139787 A1 US 20190139787A1 US 201715832742 A US201715832742 A US 201715832742A US 2019139787 A1 US2019139787 A1 US 2019139787A1
- Authority
- US
- United States
- Prior art keywords
- conductive
- dielectric layer
- redistribution
- encapsulant
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 16
- 239000008393 encapsulating agent Substances 0.000 claims abstract description 80
- 239000000463 material Substances 0.000 claims abstract description 59
- 238000000034 method Methods 0.000 claims description 44
- 230000008569 process Effects 0.000 claims description 28
- 238000001020 plasma etching Methods 0.000 claims description 8
- 238000005272 metallurgy Methods 0.000 claims description 5
- 239000010410 layer Substances 0.000 description 139
- 239000004065 semiconductor Substances 0.000 description 9
- 239000000758 substrate Substances 0.000 description 9
- 238000012360 testing method Methods 0.000 description 7
- 230000015572 biosynthetic process Effects 0.000 description 5
- 239000004020 conductor Substances 0.000 description 5
- 239000000945 filler Substances 0.000 description 5
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 4
- 238000013461 design Methods 0.000 description 4
- 239000003989 dielectric material Substances 0.000 description 4
- 229920002577 polybenzoxazole Polymers 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 229920001721 polyimide Polymers 0.000 description 3
- 238000012795 verification Methods 0.000 description 3
- 239000004925 Acrylic resin Substances 0.000 description 2
- 229920000178 Acrylic resin Polymers 0.000 description 2
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000005520 cutting process Methods 0.000 description 2
- 238000005553 drilling Methods 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 239000005011 phenolic resin Substances 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 239000000523 sample Substances 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 229910052786 argon Inorganic materials 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000007654 immersion Methods 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000003698 laser cutting Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68359—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0231—Manufacturing methods of the redistribution layers
- H01L2224/02319—Manufacturing methods of the redistribution layers by using a preform
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0233—Structure of the redistribution layers
- H01L2224/02331—Multilayer structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02379—Fan-out arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02381—Side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08151—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/08221—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/08265—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being a discrete passive component
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
- H01L2224/13008—Bump connector integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13024—Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/1401—Structure
- H01L2224/1403—Bump connectors having different sizes, e.g. different diameters, heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/1405—Shape
- H01L2224/14051—Bump connectors having different shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/141—Disposition
- H01L2224/1418—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/14181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
- H01L2224/21—Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
- H01L2224/214—Connecting portions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/95001—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips involving a temporary auxiliary member not forming part of the bonding apparatus, e.g. removable or sacrificial coating, film or substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19103—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/37—Effects of the manufacturing process
- H01L2924/37001—Yield
Definitions
- the semiconductor industry has experienced rapid growth due to continuous improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, which allows more of the smaller components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area than previous packages.
- integrated fan-out packages are becoming increasingly popular for their compactness.
- the integrated fan-out packages typically include a redistribution circuit structure laying over the molded integrated circuit devices such that the integrated circuit devices may be accessed.
- FIG. 1A to FIG. 1L are schematic cross-sectional views illustrating a manufacturing process of an integrated fan-out (InFO) package in accordance with some embodiments of the disclosure.
- InFO integrated fan-out
- FIG. 2A is a schematic cross-sectional view illustrating an intermediate step of a manufacturing process of an InFO package in accordance with some alternative embodiments of the disclosure.
- FIG. 2B is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure.
- FIG. 3A to FIG. 3D are schematic cross-sectional views illustrating intermediate steps of a manufacturing process of an InFO package in accordance with some alternative embodiments of the disclosure.
- FIG. 3E is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure.
- FIG. 4 is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure.
- FIG. 5 is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices.
- the testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like.
- the verification testing may be performed on intermediate structures as well as the final structure.
- the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
- FIG. 1A to FIG. 1L are schematic cross-sectional views illustrating a manufacturing process of an integrated fan-out (InFO) package 10 in accordance with some embodiments of the disclosure.
- a carrier 100 is provided.
- a de-bonding layer 102 and a dielectric layer 104 are stacked over the carrier 100 in sequential order.
- the de-bonding layer 102 is formed on the upper surface of the carrier 100 and the de-bonding layer 102 is between the carrier 100 and the dielectric layer 104 .
- the carrier 100 is, for example, a glass substrate. However, the disclosure is not limited thereto.
- the carrier 100 may be made of any suitable material as long as such material is able to withstand the subsequent processes.
- the de-bonding layer 102 is a light-to-heat-conversion (LTHC) release layer formed on the carrier 100 .
- the dielectric layer 104 may be formed of polymeric materials. Examples of the polymeric material include polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), or the like.
- the dielectric layer 104 may include non-organic dielectric materials such as silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, or the like.
- the materials of the de-bonding layer 102 and the dielectric layer 104 are merely for illustration and the disclosure is not limited thereto.
- a plurality of pre-fabricated conductive structures 300 and a plurality of pre-fabricated dies 200 are provided over the dielectric layer 104 .
- the dies 200 are mounted onto the dielectric layer 104 having the conductive structures 300 formed thereon.
- a die attach film (DAF) (not illustrated) is locate between the dies 200 and the dielectric layer 104 for adhering the dies 200 onto the dielectric layer 104 .
- the dies 200 are arranged in an array and are surrounded by the conductive structures 300 .
- each die 200 includes a semiconductor substrate 202 , a plurality of conductive pads 204 , and a plurality of conductive posts 206 .
- Each of the dies 200 has an active surface 200 a opposite to the surface attaching to the dielectric layer 104 .
- the active surface 200 a of the die 200 face upward.
- the semiconductor substrate 202 may be made of silicon or germanium. However, the disclosure is not limited thereto.
- the semiconductor substrate 202 may also include other suitable semiconductor materials, such as elements in Group III, Group IV, and/or Group V in the periodic table.
- the conductive pads 204 are distributed on the active surface 200 a of the die 200 .
- the conductive pads 204 are embedded in the semiconductor substrate 202 as illustrated in FIG. 1A . Nevertheless, it should be understood that the configuration depicted in FIG. 1A merely serves as an exemplary illustration, and the disclosure is not limited thereto. In some alternative embodiments, the conductive pads 204 may protrude from the active surface 200 a of the die 200 .
- the conductive posts 206 are disposed on the active surface 200 a of the die 200 .
- the conductive posts 206 are disposed on the conductive pads 204 such that the conductive posts 206 are electrically connected to the conductive pads 204 .
- the conductive posts 206 may be copper posts or other suitable metallic posts. Referring to FIG.
- the active surface 200 a of the die 200 is exposed to atmospheric environment. In other words, the active surface 200 a of the die 200 is not covered by a dielectric layer. As illustrated in FIG. 1A , top surfaces of the dies 200 (top surfaces of the conductive posts 206 ) are substantially coplanar with top surfaces of the conductive structures 300 . However, the disclosure is not limited thereto. In some alternative embodiments, the top surfaces of the dies 200 may be lower than the top surfaces of the conductive structures 300 .
- the conductive structures 300 may be conductive pillars.
- the conductive structures 300 may be conductive pillars made of copper, copper alloys, or other metallic materials.
- the conductive structures 300 may be referred to as through interlayer vias (TIVs).
- the conductive structures 300 are through integrated fan-out (InFO) vias in some embodiments. It should be noted that although FIG. 1A depicted eight conductive structures 300 , the number of conductive structures 300 is not limited thereto. In some alternative embodiments, the number of the conductive structures 300 may be fewer or more based on circuit design.
- an encapsulant material 400 is formed on the dielectric layer 104 to encapsulate the conductive structures 300 and the dies 200 .
- the encapsulant material 400 is a molding compound formed by a molding process.
- the encapsulant material 400 may include epoxy or other suitable materials.
- the encapsulant material 400 includes fillers to enhance the mechanical strength thereof. As illustrated in FIG. 1B , the conductive structures 300 and the conductive posts 206 of the dies 200 are not revealed and are well protected by the encapsulant material 400 .
- a portion of the encapsulant material 400 is removed to form an encapsulant 400 ′.
- the portion of the encapsulant material 400 may be removed by an anisotropic etching process such that the conductive structures 300 and the conductive posts 206 of the dies 200 are partially exposed.
- the portion of the encapsulant material 400 may be removed through a plasma etching process such that a portion of sidewalls of the conductive structures 300 and a portion of sidewalls of the conductive posts 206 are exposed. For example, as illustrated in FIG.
- a first portion of sidewalls 300 a of the conductive structures 300 is covered by the encapsulant 400 ′ while a second portion of sidewalls 300 b of the conductive structures 300 is exposed by the encapsulant 400 ′.
- a first portion of sidewalls 206 a of the conductive posts 206 is covered by the encapsulant 400 ′ while a second portion of sidewalls 206 b of the conductive posts 206 is exposed by the encapsulant 400 ′.
- the top surface 400 a ′ of the encapsulant 400 ′ is lower than top surfaces 300 c of the conductive structures 300 and top surfaces 206 c of the conductive posts 206 and higher than active surfaces 200 a of the dies 200 .
- the etchant includes Argon (Ar) gas, nitrogen (N 2 ) gas, oxygen (O 2 ) gas, or a combination thereof.
- the plasma etching process results in a plurality of microstructures 402 on the top surface 400 a ′ of the encapsulant 400 ′.
- the top surface 400 a ′ of the encapsulant 400 ′ is a rough surface.
- the microstructures 402 are randomly dispersed on the top surface 400 a ′ of the encapsulant 400 ′.
- an enhancement material layer 500 is formed over the encapsulant 400 ′ to cover the exposed portion of the conductive structures 300 and the exposed portion of the conductive posts 206 .
- a material of the enhancement material layer 500 is different from the material of the encapsulant 400 ′.
- the material of the enhancement material layer 500 includes dielectric material such as polyimide, epoxy resin, acrylic resin, phenol resin, BCB, PBO, or any other suitable polymer-based dielectric materials.
- the enhancement material layer 500 is free of fillers.
- the enhancement material layer 500 is formed to completely seal the conductive structures 300 and the conductive posts 206 .
- top surface 500 a of the enhancement material layer 500 is higher than top surfaces 300 c of the conductive structures 300 and top surfaces 206 c of the conductive posts 206 .
- a portion of the enhancement material layer 500 is removed to form an enhancement layer 500 ′.
- the enhancement layer 500 ′ exposes top surfaces 300 c of the conductive structures 300 and top surfaces 206 c of the conductive posts 206 .
- the portion of the enhancement material layer 500 may be removed through mechanical grinding, chemical mechanical polishing (CMP), fly cutting, or other suitable mechanisms.
- CMP chemical mechanical polishing
- the top surface 500 a of the enhancement material layer 500 may be grinded until the top surfaces 300 c of the conductive structures 300 and the top surfaces 206 c of the conductive posts 206 are revealed.
- the disclosure is not limited thereto.
- top surfaces 300 c of the conductive structures 300 and the top surfaces 206 c of the conductive posts 206 may be further grinded to reduce the overall thickness of the package.
- top surface 500 a ′ of the enhancement layer 500 ′ is substantially coplanar with top surfaces 300 c of the conductive structures 300 and top surfaces 206 c of the conductive posts 206 .
- the enhancement layer 500 ′ covers the second portion of sidewalls 300 b of the conductive structures 300 and the second portion of sidewalls 206 b of the conductive posts 206 .
- a ratio of a coverage of the first portion of sidewalls 206 a of the conductive posts 206 by the encapsulant 400 ′ to a coverage of second portion of sidewalls 206 b of the conductive posts 206 by the enhancement layer 500 ′ ranges between 50%:50% and 80%:20%.
- a height of the first portion of sidewalls 206 a of the conductive posts 206 covered by the encapsulant 400 ′ ranges between 5 ⁇ m and 20 ⁇ m
- a height of the second portion of sidewalls 206 b of the conductive posts 206 by the enhancement layer 500 ′ ranges between 2 ⁇ m and 10 ⁇ m.
- the conductive posts 206 are uniform conductive posts with straight sidewalls. Therefore, the term “coverage” herein refers to an area of the lateral surface of the conductive posts 206 that is being covered. Since the enhancement layer 500 ′ is formed over the encapsulant 400 ′, the top surface 400 a ′ of the encapsulant 400 ′ may be referred to as an interface between the encapsulant 400 ′ and the enhancement layer 500 ′.
- the enhancement material layer 500 is free of fillers. Therefore, upon processing the enhancement material layer 500 , the resulting enhancement layer 500 ′ has a smooth top surface 500 a ′ with substantially no pit. In other words, a roughness of an interface (top surface 400 a ′) between the encapsulant 400 ′ and the enhancement layer 500 ′ is larger than a roughness of the top surface 500 a ′ of the enhancement layer 500 .
- the interface between the encapsulant 400 ′ and the enhancement layer 500 ′ has a roughness (Ra) ranges between 1 ⁇ m and 5 ⁇ m.
- the top surface 500 a ′ of the enhancement layer 500 ′ has a roughness ranges between 0.5 ⁇ m and 2 ⁇ m. The roughness of the interface between the encapsulant 400 ′ and the enhancement layer 500 ′ is able to enhance the adhesion between the encapsulant 400 ′ and the enhancement layer 500 ′, thereby improving the mechanical strength of the package.
- a redistribution structure 600 electrically connected to the conductive structures 300 and the conductive posts 206 is formed over the enhancement layer 500 ′.
- the steps for forming the redistribution structure 600 will be discussed in detail below.
- a first dielectric layer 602 a is formed over the enhancement layer 500 ′, the conductive structures 300 , and the conductive posts 206 .
- the first dielectric layer 602 a has a plurality of openings OP exposing the conductive structures 300 and the conductive posts 206 for future electrical connection.
- the openings OP of the first dielectric layer 602 a may be formed corresponding to the top surfaces 300 c of the conductive structures 300 and the top surfaces 206 c of the conductive posts 206 .
- the first dielectric layer 602 a may be formed of polyimide, epoxy resin, acrylic resin, phenol resin, BCB, PBO, or any other suitable polymer-based dielectric materials.
- a plurality of first redistribution conductive patterns 604 a is formed over the first dielectric layer 602 a and within the openings OP of the first dielectric layer 602 a.
- the first redistribution conductive patterns 604 a extends into the openings OP of the first dielectric layer 602 a to be in direct contact with the conductive structures 300 and the conductive posts 206 .
- the first redistribution conductive patterns 604 a may be formed by the following steps. First, a seed layer (not shown) is deposited onto the first dielectric layer 602 a and within the openings OP of the first dielectric layer 602 a. The seed layer may be formed by physical vapor deposition or other applicable methods.
- a mask layer (not shown) having a plurality of openings corresponding to the openings OP of the first dielectric layer 602 a is formed over the seed layer.
- the openings of the mask layer exposes the seed layer located in the openings OP of the first dielectric layer 602 a.
- a conductive material layer (not shown) is filled into the openings of the mask such that the conductive material layer is formed over the seed layer located in the openings of the mask.
- the conductive material layer may be formed by a plating process.
- the plating process is, for example, electro-plating, electroless-plating, immersion plating, or the like.
- the mask and a portion of the seed layer not covered by the conductive material layer are removed.
- the conductive material layer and the remaining seed layer constitute the first redistribution conductive patterns 604 a .
- a material of the first redistribution conductive patterns 604 a includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof.
- the steps similar to the steps illustrated in FIG. 1F to FIG. 1G may be repeated to form a second dielectric layer 602 b, a third dielectric layer 602 c , a fourth dielectric layer 602 d, a plurality of second redistribution conductive patterns 604 b, a plurality of third redistribution conductive patterns 604 c, a plurality of under-ball metallurgy (UBM) patterns 606 a, and a plurality of connection pads 606 b.
- the second dielectric layer 602 b may be formed over the first dielectric layer 602 a and the first redistribution conductive patterns 604 a.
- the second dielectric layer 602 b Similar to the first dielectric layer 602 a, the second dielectric layer 602 b also has a plurality of openings exposing the first redistribution conductive patterns 604 a. Subsequently, the second redistribution conductive patterns 604 b is formed over the second dielectric layer 602 b and extends into the openings of the second dielectric layer 602 b to be in direct contact with the first redistribution conductive patterns 604 a.
- the third dielectric layer 602 c , the fourth dielectric layer 602 d, the third redistribution conductive patterns 604 c, the UBM patterns 606 a, and the connection pads 606 b may be formed by similar manners, so the detailed descriptions thereof are omitted herein.
- the redistribution structure 600 includes a plurality of dielectric layers (the first dielectric layer 602 a, the second dielectric layer 602 b, the third dielectric layer 602 c, and the fourth dielectric layer 602 d ) and a plurality of redistribution conductive patterns (the first redistribution conductive patterns 604 a, the second redistribution conductive patterns 604 b, the third redistribution conductive patterns 604 c, the UBM patterns 606 a, and the connection pads 606 b ) stacked alternately.
- the redistribution conductive patterns (the first redistribution conductive patterns 604 a, the second redistribution conductive patterns 604 b, the third redistribution conductive patterns 604 c, the UBM patterns 606 a, and the connection pads 606 b ) are electrically connected to the conductive structures 300 and the conductive posts 206 of the dies 200 .
- the top surfaces of the conductive structures 300 and the top surfaces of the conductive posts 206 are in contact with the bottommost redistribution conductive patterns (the first redistribution conductive patterns 604 a ).
- the top surfaces of the conductive structures 300 and the top surfaces of the conductive posts 206 may be partially of fully covered by the first redistribution conductive patterns 604 a.
- the topmost redistribution conductive patterns may be referred to as the UBM patterns 606 a and the connection pads 606 b. It should be noted that the number of the dielectric layer and the number of the redistribution conductive patterns of the redistribution structure 600 depicted in FIG. 1H merely serve as exemplary illustrations, and the disclosure is not limited thereto. In some alternative embodiments, fewer or more dielectric layers and/or redistribution conductive patterns may be adapted based on circuit design.
- the top surface 500 a ′ of the enhancement layer 500 ′ is a smooth surface.
- the redistribution structure 600 may be formed on a flat surface. Since the redistribution structure 600 is formed on a flat surface, the problem of breakage of the redistribution conductive patterns in the redistribution structure 600 may be sufficiently alleviated. As such, finer pitch of the metallic traces in the redistribution structure 600 may be realized and the quality of the metallic traces in the redistribution structure 600 may be ensured.
- a plurality of conductive terminals 700 a is placed on the UBM patterns 606 a and a plurality of passive components 700 b is mounted on the connection pads 606 b.
- the conductive terminals 700 a may be placed on the UBM patterns 606 a through a ball placement process or other suitable processes.
- the passive components 700 b may be mounted on the connection pads 606 b through a soldering process, a reflowing process, or other suitable processes.
- the dielectric layer 104 formed on the bottom surface of the encapsulant 400 ′ is de-bonded from the de-bonding layer 102 such that the dielectric layer 104 is separated from the carrier 100 . That is, the carrier 100 is removed.
- the de-bonding layer 102 e.g., the LTHC release layer
- the dielectric layer 104 is then patterned such that a plurality of contact openings O is formed to partially expose the conductive structures 300 .
- the contact openings O of the dielectric layer 104 are formed by a laser drilling process, a mechanical drilling process, or other suitable processes.
- a plurality of conductive terminals 800 is placed in the contact openings O.
- the conductive terminals 800 are electrically connected to the conductive structures 300 .
- formation of an integrated fan-out (InFO) package array is substantially completed.
- the InFO package array is diced to form a plurality of InFO packages 10 having dual-side terminal design.
- the dicing process or singulation process typically involves dicing with a rotating blade or a laser beam.
- the dicing or singulation process is, for example, a laser cutting process, a mechanical cutting process, or other suitable processes.
- FIG. 2A is a schematic cross-sectional view illustrating an intermediate step of a manufacturing process of an InFO package 20 in accordance with some alternative embodiments of the disclosure.
- FIG. 2B is a schematic cross-sectional view illustrating an InFO package 20 in accordance with some alternative embodiments of the disclosure.
- the manufacturing steps of InFO package 20 are similar to the steps illustrated in FIG. 1A to FIG. 1L except the step illustrated in FIG. 1E is replaced by the step illustrated in FIG. 2A .
- the portion of the encapsulant material 400 may be removed such that the top surface 400 a ′ of the encapsulant 400 ′ is lower than the active surfaces 200 a of the dies 200 .
- the conductive posts 206 , the active surfaces 200 a, and a portion of sidewalls SW of the dies 200 are exposed by the encapsulant 400 ′.
- the encapsulant 400 ′ covers a portion of the sidewalls SW of the die 200 and a portion of sidewalls of the conductive structures 300 .
- the enhancement layer 500 ′ covers another portion of the sidewalls SW of the die 200 , another portion of sidewalls of the conductive structures 300 , the active surface 200 a of the die 200 , and sidewalls of the conductive posts 206 . Since the level height of the top surface 400 a ′ of the encapsulant 400 ′ is not particularly limited, a high plasma etching precision is not required. As such, the process complexity may be reduced, thereby achieving an easier manufacturing process.
- FIG. 3A to FIG. 3D are schematic cross-sectional views illustrating intermediate steps of a manufacturing process of an InFO package 30 in accordance with some alternative embodiments of the disclosure.
- FIG. 3E is a schematic cross-sectional view illustrating an InFO package 30 in accordance with some alternative embodiments of the disclosure. Referring to FIG. 3E , the manufacturing steps of InFO package 30 are similar to the steps illustrated in FIG. 1A to FIG. 1L except the steps illustrated in FIG. 1F to FIG. 1H are replaced by the steps illustrated in FIG. 3A to FIG. 3D . Referring to FIG. 3A and FIG. 3B , when the material of the enhancement layer 500 ′ is the same as the material of the dielectric layer (for example, the first dielectric layer 602 a in FIG.
- the first redistribution conductive patterns 604 a may be formed prior to the formation of the first dielectric layer 602 a. As illustrated in FIG. 3A , the first redistribution conductive patterns 604 a are formed over the enhancement layer 500 ′, the conductive structures 300 , and the conductive posts 206 . The formation method and the material of the first redistribution conductive patterns 604 a may be referred to the descriptions related to FIG. 1G presented above, so the detailed description thereof is omitted herein.
- the first dielectric layer 602 a is formed over the first redistribution conductive patterns 604 a.
- the first dielectric layer 602 a has a plurality of openings OP exposing the first redistribution conductive patterns 604 a.
- the formation method and the material of the first dielectric layer 602 a may be referred to the descriptions related to FIG. 1F presented above, so the detailed description thereof is omitted herein.
- a plurality of second redistribution conductive patterns 604 b is formed over the first dielectric layer 602 a and extends into the openings OP of the first dielectric layer 602 a to be in direct contact with the first redistribution conductive patterns 604 a.
- the second redistribution conductive patterns 604 b may be formed by similar manner as that of the first redistribution conductive patterns 604 b, so the detailed description thereof is omitted herein.
- the steps similar to the steps illustrated in FIG. 3B to FIG. 3C may be repeated to form a second dielectric layer 602 b, a third dielectric layer 602 c, a fourth dielectric layer 602 d, a plurality of third redistribution conductive patterns 604 c, a plurality of fourth redistribution conductive patterns 604 d, a plurality of UBM patterns 606 a, and a plurality of connection pads 606 b.
- the second dielectric layer 602 b may be formed over the first dielectric layer 602 a and the second redistribution conductive patterns 604 b.
- the second dielectric layer 602 b Similar to the first dielectric layer 602 a , the second dielectric layer 602 b also has a plurality of openings exposing the second redistribution conductive patterns 604 b. Subsequently, the third redistribution conductive patterns 604 c is formed over the second dielectric layer 602 b and extends into the openings of the second dielectric layer 602 b to be in direct contact with the second redistribution conductive patterns 604 b.
- the third dielectric layer 602 c, the fourth dielectric layer 602 d, the fourth redistribution conductive patterns 604 d, the UBM patterns 606 a, and the connection pads 606 b may be formed by the similar manner, so the detailed descriptions thereof are omitted herein.
- the number of the dielectric layer and the number of the redistribution conductive patterns of the redistribution structure 600 depicted in FIG. 3D merely serve as an exemplary illustrations, and the disclosure is not limited thereto. In some alternative embodiments, fewer or more dielectric layers and/or redistribution conductive patterns may be adapted based on circuit design.
- FIG. 4 is a schematic cross-sectional view illustrating an InFO package 40 in accordance with some alternative embodiments of the disclosure.
- the manufacturing steps of InFO package 40 are similar to the steps illustrated in FIG. 1A to FIG. 1L except the step illustrated in FIG. 1E is replaced by the step illustrated in FIG. 2A and the steps illustrated in FIG. 1F to FIG. 1H are replaced by the steps illustrated in FIG. 3A to FIG. 3D . Therefore, the detailed descriptions of the manufacturing steps of the InFO package 40 are omitted herein.
- the top surface 400 a ′ of the encapsulant 400 ′ is lower than the active surface 200 a of the die 200 .
- FIG. 5 is a schematic cross-sectional view illustrating an InFO package 50 in accordance with some alternative embodiments of the disclosure.
- the InFO package 50 is similar to the InFO package 10 illustrated in FIG. 1L except InFO package 50 further includes an additional die 900 .
- the additional die 900 also includes a semiconductor substrate 902 , a plurality of conductive pads 904 , and a plurality of conductive posts 906 .
- the detailed descriptions of the semiconductor substrate 902 , the conductive pads 904 , and the conductive posts 906 may be respectively referred to the descriptions related to the semiconductor substrate 202 , the conductive pads 204 , and the conductive posts 206 , so the detailed descriptions thereof are omitted herein.
- a thickness t 1 of the die 200 may be different from a thickness t 2 of the additional die 900 .
- the thickness t 1 of the die 200 is larger than the thickness t 2 of the additional die 900 .
- the die 200 and the additional die 900 may be different dies performing different logic functions. However, it construes no limitation in the disclosure.
- the thickness t 1 of the die 200 may be smaller than or equal to the thickness t 2 of the additional die 900 .
- the die 200 and the additional die 900 may be identical dies performing the same logic function.
- the InFO package 20 in FIG. 2B , the InFO package 30 in FIG. 3E , and the InFo package 40 in FIG. 4 may also include an additional die similar to the additional die 900 in FIG. 5 .
- and integrated fan-out (InFO) package includes at least one die, a plurality of conductive structures, an encapsulant, an enhancement layer, and a redistribution structure.
- the at least one die has an active surface and includes a plurality of conductive posts on the active surface.
- the conductive structures surround the at least one die.
- the encapsulant partially encapsulates the at least one die.
- the enhancement layer is over the encapsulant.
- a top surface of the enhancement layer is substantially coplanar with top surfaces of the conductive posts and the conductive structures.
- a material of the enhancement layer is different from a material of the encapsulant.
- a roughness (Ra) of an interface between the encapsulant and the enhancement layer is larger than a roughness of the top surface of the enhancement layer.
- a redistribution structure is over the enhancement layer and is electrically connected to the conductive structures and the at least one die.
- a method of manufacturing an integrated fan-out (InFO) package includes at least the following steps.
- a plurality of dies and a plurality of conductive structures are provided on a carrier.
- Each of the dies has an active surface and includes a plurality of conductive posts on the active surface. The active surface is exposed.
- the dies and the conductive structures are encapsulated with an encapsulant material.
- a portion of the encapsulant material is removed to form an encapsulant.
- the encapsulant exposes at least a portion of sidewalls of the conductive structures and at least a portion of sidewalls of the conductive posts.
- An enhancement layer is formed over the encapsulant.
- the enhancement layer seals the at least a portion of sidewalls of the conductive posts exposed by the encapsulant and the at least a portion of sidewalls of the conductive structures exposed by the encapsulant.
- a top surface of the enhancement layer is substantially coplanar with top surfaces of the conductive posts and the conductive structures.
- a redistribution structure is formed over the enhancement layer.
- a method of manufacturing an integrated fan-out (InFO) package includes at least the following steps.
- a plurality of dies and a plurality of conductive structures are provided on a carrier.
- Each of the dies has an active surface and includes a plurality of conductive posts on the active surface. The active surface is exposed.
- the dies and the conductive structures are encapsulated with an encapsulant material.
- a portion of the encapsulant material is removed to form an encapsulant.
- the encapsulant covers a portion of sidewalls of the conductive structures and a portion of sidewalls of the conductive posts.
- An enhancement layer is formed over the encapsulant.
- the enhancement layer covers another portion of sidewalls of the conductive posts and another portion of sidewalls of the conductive structures.
- a ratio of a coverage of the sidewalls of the conductive posts by the encapsulant to a coverage of the sidewalls of the conductive posts by the enhancement layer ranges between 50%:50% and 80%:20%.
- a redistribution structure is formed over the enhancement layer.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Description
- This application claims the priority benefit of U.S. provisional application Ser. No. 62/582,333, filed on Nov. 7, 2017. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
- The semiconductor industry has experienced rapid growth due to continuous improvements in the integration density of various electronic components (i.e., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, which allows more of the smaller components to be integrated into a given area. These smaller electronic components also require smaller packages that utilize less area than previous packages. Currently, integrated fan-out packages are becoming increasingly popular for their compactness. The integrated fan-out packages typically include a redistribution circuit structure laying over the molded integrated circuit devices such that the integrated circuit devices may be accessed.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1A toFIG. 1L are schematic cross-sectional views illustrating a manufacturing process of an integrated fan-out (InFO) package in accordance with some embodiments of the disclosure. -
FIG. 2A is a schematic cross-sectional view illustrating an intermediate step of a manufacturing process of an InFO package in accordance with some alternative embodiments of the disclosure. -
FIG. 2B is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure. -
FIG. 3A toFIG. 3D are schematic cross-sectional views illustrating intermediate steps of a manufacturing process of an InFO package in accordance with some alternative embodiments of the disclosure. -
FIG. 3E is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure. -
FIG. 4 is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure. -
FIG. 5 is a schematic cross-sectional view illustrating an InFO package in accordance with some alternative embodiments of the disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
-
FIG. 1A toFIG. 1L are schematic cross-sectional views illustrating a manufacturing process of an integrated fan-out (InFO)package 10 in accordance with some embodiments of the disclosure. Referring toFIG. 1A , acarrier 100 is provided. Ade-bonding layer 102 and adielectric layer 104 are stacked over thecarrier 100 in sequential order. In some embodiments, thede-bonding layer 102 is formed on the upper surface of thecarrier 100 and thede-bonding layer 102 is between thecarrier 100 and thedielectric layer 104. Thecarrier 100 is, for example, a glass substrate. However, the disclosure is not limited thereto. Thecarrier 100 may be made of any suitable material as long as such material is able to withstand the subsequent processes. In some embodiments, thede-bonding layer 102 is a light-to-heat-conversion (LTHC) release layer formed on thecarrier 100. In some embodiments, thedielectric layer 104 may be formed of polymeric materials. Examples of the polymeric material include polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), or the like. In some alternative embodiments, thedielectric layer 104 may include non-organic dielectric materials such as silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, or the like. However, the materials of thede-bonding layer 102 and thedielectric layer 104 are merely for illustration and the disclosure is not limited thereto. - A plurality of pre-fabricated
conductive structures 300 and a plurality of pre-fabricateddies 200 are provided over thedielectric layer 104. For example, thedies 200 are mounted onto thedielectric layer 104 having theconductive structures 300 formed thereon. A die attach film (DAF) (not illustrated) is locate between thedies 200 and thedielectric layer 104 for adhering thedies 200 onto thedielectric layer 104. In some embodiments, thedies 200 are arranged in an array and are surrounded by theconductive structures 300. - In some embodiments, each die 200 includes a
semiconductor substrate 202, a plurality ofconductive pads 204, and a plurality ofconductive posts 206. Each of thedies 200 has anactive surface 200 a opposite to the surface attaching to thedielectric layer 104. For example, as illustrated inFIG. 1A , theactive surface 200 a of thedie 200 face upward. In some embodiments, thesemiconductor substrate 202 may be made of silicon or germanium. However, the disclosure is not limited thereto. Thesemiconductor substrate 202 may also include other suitable semiconductor materials, such as elements in Group III, Group IV, and/or Group V in the periodic table. Theconductive pads 204 are distributed on theactive surface 200 a of thedie 200. In some embodiments, theconductive pads 204 are embedded in thesemiconductor substrate 202 as illustrated inFIG. 1A . Nevertheless, it should be understood that the configuration depicted inFIG. 1A merely serves as an exemplary illustration, and the disclosure is not limited thereto. In some alternative embodiments, theconductive pads 204 may protrude from theactive surface 200 a of thedie 200. Theconductive posts 206 are disposed on theactive surface 200 a of thedie 200. For example, theconductive posts 206 are disposed on theconductive pads 204 such that theconductive posts 206 are electrically connected to theconductive pads 204. Theconductive posts 206 may be copper posts or other suitable metallic posts. Referring toFIG. 1A , theactive surface 200 a of thedie 200 is exposed to atmospheric environment. In other words, theactive surface 200 a of thedie 200 is not covered by a dielectric layer. As illustrated inFIG. 1A , top surfaces of the dies 200 (top surfaces of the conductive posts 206) are substantially coplanar with top surfaces of theconductive structures 300. However, the disclosure is not limited thereto. In some alternative embodiments, the top surfaces of the dies 200 may be lower than the top surfaces of theconductive structures 300. - In some embodiments, the
conductive structures 300 may be conductive pillars. For example, theconductive structures 300 may be conductive pillars made of copper, copper alloys, or other metallic materials. In some embodiments, theconductive structures 300 may be referred to as through interlayer vias (TIVs). For example, theconductive structures 300 are through integrated fan-out (InFO) vias in some embodiments. It should be noted that althoughFIG. 1A depicted eightconductive structures 300, the number ofconductive structures 300 is not limited thereto. In some alternative embodiments, the number of theconductive structures 300 may be fewer or more based on circuit design. - Referring to
FIG. 1B , anencapsulant material 400 is formed on thedielectric layer 104 to encapsulate theconductive structures 300 and the dies 200. In some embodiments, theencapsulant material 400 is a molding compound formed by a molding process. For example, theencapsulant material 400 may include epoxy or other suitable materials. In some embodiments, theencapsulant material 400 includes fillers to enhance the mechanical strength thereof. As illustrated inFIG. 1B , theconductive structures 300 and theconductive posts 206 of the dies 200 are not revealed and are well protected by theencapsulant material 400. - Referring to
FIG. 1C , a portion of theencapsulant material 400 is removed to form anencapsulant 400′. The portion of theencapsulant material 400 may be removed by an anisotropic etching process such that theconductive structures 300 and theconductive posts 206 of the dies 200 are partially exposed. In some embodiments, the portion of theencapsulant material 400 may be removed through a plasma etching process such that a portion of sidewalls of theconductive structures 300 and a portion of sidewalls of theconductive posts 206 are exposed. For example, as illustrated inFIG. 1C , a first portion ofsidewalls 300 a of theconductive structures 300 is covered by theencapsulant 400′ while a second portion ofsidewalls 300 b of theconductive structures 300 is exposed by theencapsulant 400′. Similarly, a first portion ofsidewalls 206 a of theconductive posts 206 is covered by theencapsulant 400′ while a second portion ofsidewalls 206 b of theconductive posts 206 is exposed by theencapsulant 400′. As illustrated inFIG. 1C , thetop surface 400 a′ of theencapsulant 400′ is lower thantop surfaces 300 c of theconductive structures 300 andtop surfaces 206 c of theconductive posts 206 and higher thanactive surfaces 200 a of the dies 200. In some embodiments, during the plasma etching process, the etchant includes Argon (Ar) gas, nitrogen (N2) gas, oxygen (O2) gas, or a combination thereof. In some embodiments, the plasma etching process results in a plurality ofmicrostructures 402 on thetop surface 400 a′ of theencapsulant 400′. In other words, thetop surface 400 a′ of theencapsulant 400′ is a rough surface. In some embodiments, themicrostructures 402 are randomly dispersed on thetop surface 400 a′ of theencapsulant 400′. - Referring to
FIG. 1D , anenhancement material layer 500 is formed over theencapsulant 400′ to cover the exposed portion of theconductive structures 300 and the exposed portion of theconductive posts 206. A material of theenhancement material layer 500 is different from the material of theencapsulant 400′. In some embodiments, the material of theenhancement material layer 500 includes dielectric material such as polyimide, epoxy resin, acrylic resin, phenol resin, BCB, PBO, or any other suitable polymer-based dielectric materials. Unlike theencapsulant 400′, theenhancement material layer 500 is free of fillers. Theenhancement material layer 500 is formed to completely seal theconductive structures 300 and theconductive posts 206. For example, as illustrated inFIG. 1D ,top surface 500 a of theenhancement material layer 500 is higher thantop surfaces 300 c of theconductive structures 300 andtop surfaces 206 c of theconductive posts 206. - Referring to
FIG. 1E , a portion of theenhancement material layer 500 is removed to form anenhancement layer 500′. Theenhancement layer 500′ exposestop surfaces 300 c of theconductive structures 300 andtop surfaces 206 c of theconductive posts 206. In some embodiments, the portion of theenhancement material layer 500 may be removed through mechanical grinding, chemical mechanical polishing (CMP), fly cutting, or other suitable mechanisms. For example, thetop surface 500 a of theenhancement material layer 500 may be grinded until thetop surfaces 300 c of theconductive structures 300 and thetop surfaces 206 c of theconductive posts 206 are revealed. However, the disclosure is not limited thereto. In some alternative embodiments, after thetop surfaces 300 c of theconductive structures 300 and thetop surfaces 206 c of theconductive posts 206 are revealed, theenhancement material layer 500′, theconductive structures 300, and theconductive posts 206 may be further grinded to reduce the overall thickness of the package. In some embodiments,top surface 500 a′ of theenhancement layer 500′ is substantially coplanar withtop surfaces 300 c of theconductive structures 300 andtop surfaces 206 c of theconductive posts 206. - As illustrated in
FIG. 1E , theenhancement layer 500′ covers the second portion ofsidewalls 300 b of theconductive structures 300 and the second portion ofsidewalls 206 b of theconductive posts 206. In some embodiments, a ratio of a coverage of the first portion ofsidewalls 206 a of theconductive posts 206 by theencapsulant 400′ to a coverage of second portion ofsidewalls 206 b of theconductive posts 206 by theenhancement layer 500′ ranges between 50%:50% and 80%:20%. For example, a height of the first portion ofsidewalls 206 a of theconductive posts 206 covered by theencapsulant 400′ ranges between 5 μm and 20 μm, and a height of the second portion ofsidewalls 206 b of theconductive posts 206 by theenhancement layer 500′ ranges between 2 μm and 10 μm. In some embodiments, theconductive posts 206 are uniform conductive posts with straight sidewalls. Therefore, the term “coverage” herein refers to an area of the lateral surface of theconductive posts 206 that is being covered. Since theenhancement layer 500′ is formed over theencapsulant 400′, thetop surface 400 a′ of theencapsulant 400′ may be referred to as an interface between the encapsulant 400′ and theenhancement layer 500′. - In general, when a material having fillers is grinded, a plurality of pits is formed on the grinded surface due to removal of the fillers located on the grinded surface. However, as mentioned above, the
enhancement material layer 500 is free of fillers. Therefore, upon processing theenhancement material layer 500, the resultingenhancement layer 500′ has a smoothtop surface 500 a′ with substantially no pit. In other words, a roughness of an interface (top surface 400 a′) between the encapsulant 400′ and theenhancement layer 500′ is larger than a roughness of thetop surface 500 a′ of theenhancement layer 500. For example, the interface between the encapsulant 400′ and theenhancement layer 500′ has a roughness (Ra) ranges between 1 μm and 5 μm. On the other hand, thetop surface 500 a′ of theenhancement layer 500′ has a roughness ranges between 0.5 μm and 2 μm. The roughness of the interface between the encapsulant 400′ and theenhancement layer 500′ is able to enhance the adhesion between the encapsulant 400′ and theenhancement layer 500′, thereby improving the mechanical strength of the package. - Referring to
FIG. 1F toFIG. 1H , aredistribution structure 600 electrically connected to theconductive structures 300 and theconductive posts 206 is formed over theenhancement layer 500′. The steps for forming theredistribution structure 600 will be discussed in detail below. - Referring to
FIG. 1F , a firstdielectric layer 602 a is formed over theenhancement layer 500′, theconductive structures 300, and theconductive posts 206. Thefirst dielectric layer 602 a has a plurality of openings OP exposing theconductive structures 300 and theconductive posts 206 for future electrical connection. For example, the openings OP of thefirst dielectric layer 602 a may be formed corresponding to thetop surfaces 300 c of theconductive structures 300 and thetop surfaces 206 c of theconductive posts 206. In some embodiments, thefirst dielectric layer 602 a may be formed of polyimide, epoxy resin, acrylic resin, phenol resin, BCB, PBO, or any other suitable polymer-based dielectric materials. - Referring to
FIG. 1G , a plurality of first redistributionconductive patterns 604 a is formed over thefirst dielectric layer 602 a and within the openings OP of thefirst dielectric layer 602 a. The first redistributionconductive patterns 604 a extends into the openings OP of thefirst dielectric layer 602 a to be in direct contact with theconductive structures 300 and theconductive posts 206. In some embodiments, the first redistributionconductive patterns 604 a may be formed by the following steps. First, a seed layer (not shown) is deposited onto thefirst dielectric layer 602 a and within the openings OP of thefirst dielectric layer 602 a. The seed layer may be formed by physical vapor deposition or other applicable methods. Subsequently, a mask layer (not shown) having a plurality of openings corresponding to the openings OP of thefirst dielectric layer 602 a is formed over the seed layer. In other words, the openings of the mask layer exposes the seed layer located in the openings OP of thefirst dielectric layer 602 a. Thereafter, a conductive material layer (not shown) is filled into the openings of the mask such that the conductive material layer is formed over the seed layer located in the openings of the mask. The conductive material layer may be formed by a plating process. The plating process is, for example, electro-plating, electroless-plating, immersion plating, or the like. Next, the mask and a portion of the seed layer not covered by the conductive material layer are removed. The conductive material layer and the remaining seed layer constitute the first redistributionconductive patterns 604 a. In some embodiments, a material of the first redistributionconductive patterns 604 a includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof. - Referring to
FIG. 1H , the steps similar to the steps illustrated inFIG. 1F toFIG. 1G may be repeated to form asecond dielectric layer 602 b, a thirddielectric layer 602 c, a fourthdielectric layer 602 d, a plurality of second redistributionconductive patterns 604 b, a plurality of third redistributionconductive patterns 604 c, a plurality of under-ball metallurgy (UBM)patterns 606 a, and a plurality ofconnection pads 606 b. For example, thesecond dielectric layer 602 b may be formed over thefirst dielectric layer 602 a and the first redistributionconductive patterns 604 a. Similar to thefirst dielectric layer 602 a, thesecond dielectric layer 602 b also has a plurality of openings exposing the first redistributionconductive patterns 604 a. Subsequently, the second redistributionconductive patterns 604 b is formed over thesecond dielectric layer 602 b and extends into the openings of thesecond dielectric layer 602 b to be in direct contact with the first redistributionconductive patterns 604 a. The thirddielectric layer 602 c, thefourth dielectric layer 602 d, the third redistributionconductive patterns 604 c, theUBM patterns 606 a, and theconnection pads 606 b may be formed by similar manners, so the detailed descriptions thereof are omitted herein. - As illustrated in
FIG. 1H , theredistribution structure 600 includes a plurality of dielectric layers (thefirst dielectric layer 602 a, thesecond dielectric layer 602 b, the thirddielectric layer 602 c, and thefourth dielectric layer 602 d) and a plurality of redistribution conductive patterns (the first redistributionconductive patterns 604 a, the second redistributionconductive patterns 604 b, the third redistributionconductive patterns 604 c, theUBM patterns 606 a, and theconnection pads 606 b) stacked alternately. The redistribution conductive patterns (the first redistributionconductive patterns 604 a, the second redistributionconductive patterns 604 b, the third redistributionconductive patterns 604 c, theUBM patterns 606 a, and theconnection pads 606 b) are electrically connected to theconductive structures 300 and theconductive posts 206 of the dies 200. In some embodiments, the top surfaces of theconductive structures 300 and the top surfaces of theconductive posts 206 are in contact with the bottommost redistribution conductive patterns (the first redistributionconductive patterns 604 a). The top surfaces of theconductive structures 300 and the top surfaces of theconductive posts 206 may be partially of fully covered by the first redistributionconductive patterns 604 a. Furthermore, the topmost redistribution conductive patterns may be referred to as theUBM patterns 606 a and theconnection pads 606 b. It should be noted that the number of the dielectric layer and the number of the redistribution conductive patterns of theredistribution structure 600 depicted inFIG. 1H merely serve as exemplary illustrations, and the disclosure is not limited thereto. In some alternative embodiments, fewer or more dielectric layers and/or redistribution conductive patterns may be adapted based on circuit design. - As mentioned above, the
top surface 500 a′ of theenhancement layer 500′ is a smooth surface. In other words, theredistribution structure 600 may be formed on a flat surface. Since theredistribution structure 600 is formed on a flat surface, the problem of breakage of the redistribution conductive patterns in theredistribution structure 600 may be sufficiently alleviated. As such, finer pitch of the metallic traces in theredistribution structure 600 may be realized and the quality of the metallic traces in theredistribution structure 600 may be ensured. - Referring to
FIG. 11 , after theredistribution structure 600 is formed, a plurality ofconductive terminals 700 a is placed on theUBM patterns 606 a and a plurality ofpassive components 700 b is mounted on theconnection pads 606 b. In some embodiments, theconductive terminals 700 a may be placed on theUBM patterns 606 a through a ball placement process or other suitable processes. In some embodiments, thepassive components 700 b may be mounted on theconnection pads 606 b through a soldering process, a reflowing process, or other suitable processes. - Referring to
FIG. 1J , thedielectric layer 104 formed on the bottom surface of theencapsulant 400′ is de-bonded from thede-bonding layer 102 such that thedielectric layer 104 is separated from thecarrier 100. That is, thecarrier 100 is removed. In some embodiments, the de-bonding layer 102 (e.g., the LTHC release layer) may be irradiated by an UV laser such that thedielectric layer 104 is peeled off from thecarrier 100. As illustrated inFIG. 1J , thedielectric layer 104 is then patterned such that a plurality of contact openings O is formed to partially expose theconductive structures 300. In some embodiments, the contact openings O of thedielectric layer 104 are formed by a laser drilling process, a mechanical drilling process, or other suitable processes. - Referring to
FIG. 1K andFIG. 1L , a plurality ofconductive terminals 800 is placed in the contact openings O. Theconductive terminals 800 are electrically connected to theconductive structures 300. Herein, formation of an integrated fan-out (InFO) package array is substantially completed. As illustrated inFIG. 1K andFIG. 1L , after theconductive terminals 800 are formed, the InFO package array is diced to form a plurality of InFO packages 10 having dual-side terminal design. In some embodiment, the dicing process or singulation process typically involves dicing with a rotating blade or a laser beam. In other words, the dicing or singulation process is, for example, a laser cutting process, a mechanical cutting process, or other suitable processes. -
FIG. 2A is a schematic cross-sectional view illustrating an intermediate step of a manufacturing process of anInFO package 20 in accordance with some alternative embodiments of the disclosure.FIG. 2B is a schematic cross-sectional view illustrating anInFO package 20 in accordance with some alternative embodiments of the disclosure. Referring toFIG. 2B , the manufacturing steps ofInFO package 20 are similar to the steps illustrated inFIG. 1A toFIG. 1L except the step illustrated inFIG. 1E is replaced by the step illustrated inFIG. 2A . As illustrated inFIG. 2A , the portion of theencapsulant material 400 may be removed such that thetop surface 400 a′ of theencapsulant 400′ is lower than theactive surfaces 200 a of the dies 200. In other words, after the plasma etching process, theconductive posts 206, theactive surfaces 200 a, and a portion of sidewalls SW of the dies 200 are exposed by theencapsulant 400′. For example, as illustrated inFIG. 2B , theencapsulant 400′ covers a portion of the sidewalls SW of thedie 200 and a portion of sidewalls of theconductive structures 300. On the other hand, theenhancement layer 500′ covers another portion of the sidewalls SW of thedie 200, another portion of sidewalls of theconductive structures 300, theactive surface 200 a of thedie 200, and sidewalls of theconductive posts 206. Since the level height of thetop surface 400 a′ of theencapsulant 400′ is not particularly limited, a high plasma etching precision is not required. As such, the process complexity may be reduced, thereby achieving an easier manufacturing process. -
FIG. 3A toFIG. 3D are schematic cross-sectional views illustrating intermediate steps of a manufacturing process of anInFO package 30 in accordance with some alternative embodiments of the disclosure.FIG. 3E is a schematic cross-sectional view illustrating anInFO package 30 in accordance with some alternative embodiments of the disclosure. Referring toFIG. 3E , the manufacturing steps ofInFO package 30 are similar to the steps illustrated inFIG. 1A toFIG. 1L except the steps illustrated inFIG. 1F toFIG. 1H are replaced by the steps illustrated inFIG. 3A toFIG. 3D . Referring toFIG. 3A andFIG. 3B , when the material of theenhancement layer 500′ is the same as the material of the dielectric layer (for example, thefirst dielectric layer 602 a inFIG. 3B ) in theredistribution structure 600, the first redistributionconductive patterns 604 a may be formed prior to the formation of thefirst dielectric layer 602 a. As illustrated inFIG. 3A , the first redistributionconductive patterns 604 a are formed over theenhancement layer 500′, theconductive structures 300, and theconductive posts 206. The formation method and the material of the first redistributionconductive patterns 604 a may be referred to the descriptions related toFIG. 1G presented above, so the detailed description thereof is omitted herein. - Referring to
FIG. 3B , thefirst dielectric layer 602 a is formed over the first redistributionconductive patterns 604 a. Thefirst dielectric layer 602 a has a plurality of openings OP exposing the first redistributionconductive patterns 604 a. The formation method and the material of thefirst dielectric layer 602 a may be referred to the descriptions related toFIG. 1F presented above, so the detailed description thereof is omitted herein. - Referring to
FIG. 3C , a plurality of second redistributionconductive patterns 604 b is formed over thefirst dielectric layer 602 a and extends into the openings OP of thefirst dielectric layer 602 a to be in direct contact with the first redistributionconductive patterns 604 a. The second redistributionconductive patterns 604 b may be formed by similar manner as that of the first redistributionconductive patterns 604 b, so the detailed description thereof is omitted herein. - Referring to
FIG. 3D , the steps similar to the steps illustrated inFIG. 3B toFIG. 3C may be repeated to form asecond dielectric layer 602 b, a thirddielectric layer 602 c, a fourthdielectric layer 602 d, a plurality of third redistributionconductive patterns 604 c, a plurality of fourth redistributionconductive patterns 604 d, a plurality ofUBM patterns 606 a, and a plurality ofconnection pads 606 b. For example, thesecond dielectric layer 602 b may be formed over thefirst dielectric layer 602 a and the second redistributionconductive patterns 604 b. Similar to thefirst dielectric layer 602 a, thesecond dielectric layer 602 b also has a plurality of openings exposing the second redistributionconductive patterns 604 b. Subsequently, the third redistributionconductive patterns 604 c is formed over thesecond dielectric layer 602 b and extends into the openings of thesecond dielectric layer 602 b to be in direct contact with the second redistributionconductive patterns 604 b. The thirddielectric layer 602 c, thefourth dielectric layer 602 d, the fourth redistributionconductive patterns 604 d, theUBM patterns 606 a, and theconnection pads 606 b may be formed by the similar manner, so the detailed descriptions thereof are omitted herein. It should be noted that the number of the dielectric layer and the number of the redistribution conductive patterns of theredistribution structure 600 depicted inFIG. 3D merely serve as an exemplary illustrations, and the disclosure is not limited thereto. In some alternative embodiments, fewer or more dielectric layers and/or redistribution conductive patterns may be adapted based on circuit design. -
FIG. 4 is a schematic cross-sectional view illustrating anInFO package 40 in accordance with some alternative embodiments of the disclosure. Referring toFIG. 4 , the manufacturing steps ofInFO package 40 are similar to the steps illustrated inFIG. 1A toFIG. 1L except the step illustrated inFIG. 1E is replaced by the step illustrated inFIG. 2A and the steps illustrated inFIG. 1F toFIG. 1H are replaced by the steps illustrated inFIG. 3A toFIG. 3D . Therefore, the detailed descriptions of the manufacturing steps of theInFO package 40 are omitted herein. As illustrated inFIG. 4 , thetop surface 400 a′ of theencapsulant 400′ is lower than theactive surface 200 a of thedie 200. -
FIG. 5 is a schematic cross-sectional view illustrating anInFO package 50 in accordance with some alternative embodiments of the disclosure. Referring toFIG. 5 , theInFO package 50 is similar to theInFO package 10 illustrated inFIG. 1L exceptInFO package 50 further includes anadditional die 900. Similar to thedie 200, theadditional die 900 also includes asemiconductor substrate 902, a plurality ofconductive pads 904, and a plurality ofconductive posts 906. The detailed descriptions of thesemiconductor substrate 902, theconductive pads 904, and theconductive posts 906 may be respectively referred to the descriptions related to thesemiconductor substrate 202, theconductive pads 204, and theconductive posts 206, so the detailed descriptions thereof are omitted herein. In some embodiments, a thickness t1 of thedie 200 may be different from a thickness t2 of theadditional die 900. For example, as illustrated inFIG. 5 , the thickness t1 of thedie 200 is larger than the thickness t2 of theadditional die 900. In some embodiments, thedie 200 and theadditional die 900 may be different dies performing different logic functions. However, it construes no limitation in the disclosure. In some alternative embodiments, the thickness t1 of thedie 200 may be smaller than or equal to the thickness t2 of theadditional die 900. In addition, in some alternative embodiments, thedie 200 and theadditional die 900 may be identical dies performing the same logic function. - It should be noted that although not illustrated, the
InFO package 20 inFIG. 2B , theInFO package 30 inFIG. 3E , and theInFo package 40 inFIG. 4 may also include an additional die similar to theadditional die 900 inFIG. 5 . - In accordance with some embodiments of the disclosure, and integrated fan-out (InFO) package includes at least one die, a plurality of conductive structures, an encapsulant, an enhancement layer, and a redistribution structure. The at least one die has an active surface and includes a plurality of conductive posts on the active surface. The conductive structures surround the at least one die. The encapsulant partially encapsulates the at least one die. The enhancement layer is over the encapsulant. A top surface of the enhancement layer is substantially coplanar with top surfaces of the conductive posts and the conductive structures. A material of the enhancement layer is different from a material of the encapsulant. A roughness (Ra) of an interface between the encapsulant and the enhancement layer is larger than a roughness of the top surface of the enhancement layer. A redistribution structure is over the enhancement layer and is electrically connected to the conductive structures and the at least one die.
- In accordance with some alternative embodiments of the disclosure, a method of manufacturing an integrated fan-out (InFO) package includes at least the following steps. A plurality of dies and a plurality of conductive structures are provided on a carrier. Each of the dies has an active surface and includes a plurality of conductive posts on the active surface. The active surface is exposed. The dies and the conductive structures are encapsulated with an encapsulant material. A portion of the encapsulant material is removed to form an encapsulant. The encapsulant exposes at least a portion of sidewalls of the conductive structures and at least a portion of sidewalls of the conductive posts. An enhancement layer is formed over the encapsulant. The enhancement layer seals the at least a portion of sidewalls of the conductive posts exposed by the encapsulant and the at least a portion of sidewalls of the conductive structures exposed by the encapsulant. A top surface of the enhancement layer is substantially coplanar with top surfaces of the conductive posts and the conductive structures. A redistribution structure is formed over the enhancement layer.
- In accordance with some alternative embodiments of the disclosure, a method of manufacturing an integrated fan-out (InFO) package includes at least the following steps. A plurality of dies and a plurality of conductive structures are provided on a carrier. Each of the dies has an active surface and includes a plurality of conductive posts on the active surface. The active surface is exposed. The dies and the conductive structures are encapsulated with an encapsulant material. A portion of the encapsulant material is removed to form an encapsulant. The encapsulant covers a portion of sidewalls of the conductive structures and a portion of sidewalls of the conductive posts. An enhancement layer is formed over the encapsulant. The enhancement layer covers another portion of sidewalls of the conductive posts and another portion of sidewalls of the conductive structures. A ratio of a coverage of the sidewalls of the conductive posts by the encapsulant to a coverage of the sidewalls of the conductive posts by the enhancement layer ranges between 50%:50% and 80%:20%. A redistribution structure is formed over the enhancement layer.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/832,742 US10283377B1 (en) | 2017-11-07 | 2017-12-05 | Integrated fan-out package and manufacturing method thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201762582333P | 2017-11-07 | 2017-11-07 | |
US15/832,742 US10283377B1 (en) | 2017-11-07 | 2017-12-05 | Integrated fan-out package and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US10283377B1 US10283377B1 (en) | 2019-05-07 |
US20190139787A1 true US20190139787A1 (en) | 2019-05-09 |
Family
ID=66327564
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/832,742 Active US10283377B1 (en) | 2017-11-07 | 2017-12-05 | Integrated fan-out package and manufacturing method thereof |
Country Status (1)
Country | Link |
---|---|
US (1) | US10283377B1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20200075510A1 (en) * | 2018-08-30 | 2020-03-05 | Powertech Technology Inc. | Semiconductor package and manufacturing method thereof |
US11056446B2 (en) | 2019-08-21 | 2021-07-06 | Advanced Semiconductor Engineering, Inc. | Semiconductor package device and semiconductor process |
KR102664267B1 (en) * | 2020-02-20 | 2024-05-09 | 삼성전자주식회사 | Semiconductor package |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9048233B2 (en) | 2010-05-26 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
US8884431B2 (en) * | 2011-09-09 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging methods and structures for semiconductor devices |
US8797057B2 (en) | 2011-02-11 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Testing of semiconductor chips with microbumps |
US8975741B2 (en) * | 2011-10-17 | 2015-03-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process for forming package-on-package structures |
US9000584B2 (en) | 2011-12-28 | 2015-04-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor device with a molding compound and a method of forming the same |
US9111949B2 (en) | 2012-04-09 | 2015-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and apparatus of wafer level package for heterogeneous integration technology |
US20130307153A1 (en) | 2012-05-18 | 2013-11-21 | International Business Machines Corporation | Interconnect with titanium-oxide diffusion barrier |
KR101970291B1 (en) * | 2012-08-03 | 2019-04-18 | 삼성전자주식회사 | Methods of manufacturing semiconductor packages |
US9443797B2 (en) * | 2012-09-14 | 2016-09-13 | STATS ChipPAC Pte. Ltd. | Semiconductor device having wire studs as vertical interconnect in FO-WLP |
US8803306B1 (en) * | 2013-01-18 | 2014-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out package structure and methods for forming the same |
US9263511B2 (en) | 2013-02-11 | 2016-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package with metal-insulator-metal capacitor and method of manufacturing the same |
US9048222B2 (en) * | 2013-03-06 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating interconnect structure for package-on-package devices |
US9368460B2 (en) | 2013-03-15 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out interconnect structure and method for forming same |
US9281254B2 (en) | 2014-02-13 | 2016-03-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming integrated circuit package |
US9496189B2 (en) | 2014-06-13 | 2016-11-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stacked semiconductor devices and methods of forming same |
-
2017
- 2017-12-05 US US15/832,742 patent/US10283377B1/en active Active
Also Published As
Publication number | Publication date |
---|---|
US10283377B1 (en) | 2019-05-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11616037B2 (en) | Integrated fan-out package and manufacturing method thereof | |
US9837359B1 (en) | Integrated fan-out package and method of fabricating the same | |
US10037961B2 (en) | Integrated fan-out package and method of fabricating the same | |
US10892228B2 (en) | Method of manufacturing conductive feature and method of manufacturing package | |
US10854570B2 (en) | Integrated fan-out package and method of fabricating the same | |
US10685896B2 (en) | Integrated circuit package and method of fabricating the same | |
US11171098B2 (en) | Package and manufacturing method thereof | |
US11817352B2 (en) | Method of fabricating redistribution circuit structure | |
US10790212B2 (en) | Method of manufacturing package structure | |
US12068173B2 (en) | Package structure and manufacturing method thereof | |
US11798893B2 (en) | Semiconductor package and manufacturing method thereof | |
US11756879B2 (en) | Semiconductor devices and methods of manufacturing the same | |
US10283377B1 (en) | Integrated fan-out package and manufacturing method thereof | |
US20190067226A1 (en) | Integrated circuit component package and method of fabricating the same | |
US20200279807A1 (en) | Semiconductor device and method of fabricating the same | |
US11024581B2 (en) | Semiconductor packages and methods of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, MENG-TSE;HSIEH, CHING-HUA;LIU, CHUNG-SHI;AND OTHERS;REEL/FRAME:044309/0842 Effective date: 20171120 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |