US20190044049A1 - Gate arrangements in quantum dot devices - Google Patents
Gate arrangements in quantum dot devices Download PDFInfo
- Publication number
- US20190044049A1 US20190044049A1 US15/900,674 US201815900674A US2019044049A1 US 20190044049 A1 US20190044049 A1 US 20190044049A1 US 201815900674 A US201815900674 A US 201815900674A US 2019044049 A1 US2019044049 A1 US 2019044049A1
- Authority
- US
- United States
- Prior art keywords
- gate
- quantum
- quantum well
- quantum dot
- dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000002096 quantum dot Substances 0.000 title claims abstract description 341
- 239000003989 dielectric material Substances 0.000 claims abstract description 83
- 238000000034 method Methods 0.000 claims abstract description 70
- 239000000463 material Substances 0.000 claims description 249
- 229910052751 metal Inorganic materials 0.000 claims description 182
- 239000002184 metal Substances 0.000 claims description 182
- 125000006850 spacer group Chemical group 0.000 claims description 73
- 239000011810 insulating material Substances 0.000 claims description 70
- 238000012545 processing Methods 0.000 claims description 55
- 238000000151 deposition Methods 0.000 claims description 35
- 238000004519 manufacturing process Methods 0.000 claims description 32
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 16
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 16
- 238000005036 potential barrier Methods 0.000 claims description 13
- 238000000059 patterning Methods 0.000 claims description 10
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 9
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 8
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 8
- 230000015572 biosynthetic process Effects 0.000 claims description 7
- 239000010410 layer Substances 0.000 description 154
- 239000000758 substrate Substances 0.000 description 100
- 150000002739 metals Chemical class 0.000 description 84
- 230000004888 barrier function Effects 0.000 description 40
- 230000037361 pathway Effects 0.000 description 39
- 229910000679 solder Inorganic materials 0.000 description 31
- 238000004891 communication Methods 0.000 description 28
- 229910052710 silicon Inorganic materials 0.000 description 26
- 239000010703 silicon Substances 0.000 description 26
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 24
- 230000008878 coupling Effects 0.000 description 21
- 238000010168 coupling process Methods 0.000 description 21
- 238000005859 coupling reaction Methods 0.000 description 21
- 238000005530 etching Methods 0.000 description 21
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 18
- 229910052782 aluminium Inorganic materials 0.000 description 18
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 18
- 239000002800 charge carrier Substances 0.000 description 16
- 229910052814 silicon oxide Inorganic materials 0.000 description 16
- 229910052732 germanium Inorganic materials 0.000 description 13
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 13
- 230000008569 process Effects 0.000 description 12
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 10
- 238000005381 potential energy Methods 0.000 description 10
- 239000004065 semiconductor Substances 0.000 description 10
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 9
- 238000000231 atomic layer deposition Methods 0.000 description 9
- 238000009825 accumulation Methods 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 8
- 239000002887 superconductor Substances 0.000 description 8
- 229910001275 Niobium-titanium Inorganic materials 0.000 description 7
- 239000004020 conductor Substances 0.000 description 7
- 239000000203 mixture Substances 0.000 description 7
- RJSRQTFBFAJJIL-UHFFFAOYSA-N niobium titanium Chemical compound [Ti].[Nb] RJSRQTFBFAJJIL-UHFFFAOYSA-N 0.000 description 7
- 230000005540 biological transmission Effects 0.000 description 6
- 230000003993 interaction Effects 0.000 description 6
- 229910052758 niobium Inorganic materials 0.000 description 6
- 239000010955 niobium Substances 0.000 description 6
- GUCVJGMIXFAOAE-UHFFFAOYSA-N niobium atom Chemical compound [Nb] GUCVJGMIXFAOAE-UHFFFAOYSA-N 0.000 description 6
- 150000004767 nitrides Chemical class 0.000 description 6
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 5
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 5
- 230000008859 change Effects 0.000 description 5
- 238000001816 cooling Methods 0.000 description 5
- 230000005684 electric field Effects 0.000 description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 5
- 229910052737 gold Inorganic materials 0.000 description 5
- 239000010931 gold Substances 0.000 description 5
- 229910000449 hafnium oxide Inorganic materials 0.000 description 5
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 5
- 238000005468 ion implantation Methods 0.000 description 5
- 229910052759 nickel Inorganic materials 0.000 description 5
- 229910052715 tantalum Inorganic materials 0.000 description 5
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 5
- 238000012546 transfer Methods 0.000 description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 4
- 238000000137 annealing Methods 0.000 description 4
- 239000000969 carrier Substances 0.000 description 4
- 229910017052 cobalt Inorganic materials 0.000 description 4
- 239000010941 cobalt Substances 0.000 description 4
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 4
- 238000010276 construction Methods 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 239000011229 interlayer Substances 0.000 description 4
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 4
- 239000000696 magnetic material Substances 0.000 description 4
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- 239000000047 product Substances 0.000 description 4
- 239000000126 substance Substances 0.000 description 4
- 229910001936 tantalum oxide Inorganic materials 0.000 description 4
- 229910052719 titanium Inorganic materials 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 3
- HCHKCACWOHOZIP-UHFFFAOYSA-N Zinc Chemical compound [Zn] HCHKCACWOHOZIP-UHFFFAOYSA-N 0.000 description 3
- 239000000654 additive Substances 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 3
- 239000012876 carrier material Substances 0.000 description 3
- 150000001875 compounds Chemical class 0.000 description 3
- 230000007547 defect Effects 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 229910052738 indium Inorganic materials 0.000 description 3
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 3
- KJSMVPYGGLPWOE-UHFFFAOYSA-N niobium tin Chemical compound [Nb].[Sn] KJSMVPYGGLPWOE-UHFFFAOYSA-N 0.000 description 3
- 229910000657 niobium-tin Inorganic materials 0.000 description 3
- 239000002243 precursor Substances 0.000 description 3
- -1 silicide compound Chemical class 0.000 description 3
- 239000007787 solid Substances 0.000 description 3
- 229910052718 tin Inorganic materials 0.000 description 3
- 229910052725 zinc Inorganic materials 0.000 description 3
- 239000011701 zinc Substances 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 2
- 229910000750 Niobium-germanium Inorganic materials 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 2
- XWCMFHPRATWWFO-UHFFFAOYSA-N [O-2].[Ta+5].[Sc+3].[O-2].[O-2].[O-2] Chemical compound [O-2].[Ta+5].[Sc+3].[O-2].[O-2].[O-2] XWCMFHPRATWWFO-UHFFFAOYSA-N 0.000 description 2
- ILCYGSITMBHYNK-UHFFFAOYSA-N [Si]=O.[Hf] Chemical compound [Si]=O.[Hf] ILCYGSITMBHYNK-UHFFFAOYSA-N 0.000 description 2
- VQANKOFXSBIWDC-UHFFFAOYSA-N [Si]=O.[Ta] Chemical compound [Si]=O.[Ta] VQANKOFXSBIWDC-UHFFFAOYSA-N 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 229910052788 barium Inorganic materials 0.000 description 2
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 2
- VKJLWXGJGDEGSO-UHFFFAOYSA-N barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[Ti+4].[Ba+2] VKJLWXGJGDEGSO-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 238000004590 computer program Methods 0.000 description 2
- 230000008602 contraction Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000012777 electrically insulating material Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- RTRWPDUMRZBWHZ-UHFFFAOYSA-N germanium niobium Chemical compound [Ge].[Nb] RTRWPDUMRZBWHZ-UHFFFAOYSA-N 0.000 description 2
- YBMRDBCBODYGJE-UHFFFAOYSA-N germanium oxide Inorganic materials O=[Ge]=O YBMRDBCBODYGJE-UHFFFAOYSA-N 0.000 description 2
- 229910052735 hafnium Inorganic materials 0.000 description 2
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 229910052746 lanthanum Inorganic materials 0.000 description 2
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 2
- JQJCSZOEVBFDKO-UHFFFAOYSA-N lead zinc Chemical compound [Zn].[Pb] JQJCSZOEVBFDKO-UHFFFAOYSA-N 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000005259 measurement Methods 0.000 description 2
- 150000001247 metal acetylides Chemical class 0.000 description 2
- 229910052750 molybdenum Inorganic materials 0.000 description 2
- 239000011733 molybdenum Substances 0.000 description 2
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 2
- 229910021334 nickel silicide Inorganic materials 0.000 description 2
- 150000002822 niobium compounds Chemical class 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- KJXBRHIPHIVJCS-UHFFFAOYSA-N oxo(oxoalumanyloxy)lanthanum Chemical compound O=[Al]O[La]=O KJXBRHIPHIVJCS-UHFFFAOYSA-N 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- PVADDRMAFCOOPC-UHFFFAOYSA-N oxogermanium Chemical compound [Ge]=O PVADDRMAFCOOPC-UHFFFAOYSA-N 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 2
- 238000004806 packaging method and process Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 230000005233 quantum mechanics related processes and functions Effects 0.000 description 2
- 229910052706 scandium Inorganic materials 0.000 description 2
- SIXSYDAISGFNSX-UHFFFAOYSA-N scandium atom Chemical compound [Sc] SIXSYDAISGFNSX-UHFFFAOYSA-N 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000003381 stabilizer Substances 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 229910052712 strontium Inorganic materials 0.000 description 2
- CIOAGBVUUVVLOB-UHFFFAOYSA-N strontium atom Chemical compound [Sr] CIOAGBVUUVVLOB-UHFFFAOYSA-N 0.000 description 2
- VEALVRVVWBQVSL-UHFFFAOYSA-N strontium titanate Chemical compound [Sr+2].[O-][Ti]([O-])=O VEALVRVVWBQVSL-UHFFFAOYSA-N 0.000 description 2
- CZXRMHUWVGPWRM-UHFFFAOYSA-N strontium;barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[O-2].[Ti+4].[Sr+2].[Ba+2] CZXRMHUWVGPWRM-UHFFFAOYSA-N 0.000 description 2
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- 229910052727 yttrium Inorganic materials 0.000 description 2
- VWQVUPCCIRVNHF-UHFFFAOYSA-N yttrium atom Chemical compound [Y] VWQVUPCCIRVNHF-UHFFFAOYSA-N 0.000 description 2
- 229910052726 zirconium Inorganic materials 0.000 description 2
- 229910001928 zirconium oxide Inorganic materials 0.000 description 2
- GFQYVLUOOAAOGM-UHFFFAOYSA-N zirconium(iv) silicate Chemical compound [Zr+4].[O-][Si]([O-])([O-])[O-] GFQYVLUOOAAOGM-UHFFFAOYSA-N 0.000 description 2
- ZXEYZECDXFPJRJ-UHFFFAOYSA-N $l^{3}-silane;platinum Chemical compound [SiH3].[Pt] ZXEYZECDXFPJRJ-UHFFFAOYSA-N 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 238000004435 EPR spectroscopy Methods 0.000 description 1
- 229910000846 In alloy Inorganic materials 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000000996 additive effect Effects 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- PEQFPKIXNHTCSJ-UHFFFAOYSA-N alumane;niobium Chemical compound [AlH3].[Nb] PEQFPKIXNHTCSJ-UHFFFAOYSA-N 0.000 description 1
- LKTZODAHLMBGLG-UHFFFAOYSA-N alumanylidynesilicon;$l^{2}-alumanylidenesilylidenealuminum Chemical compound [Si]#[Al].[Si]#[Al].[Al]=[Si]=[Al] LKTZODAHLMBGLG-UHFFFAOYSA-N 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 239000006117 anti-reflective coating Substances 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- 230000000712 assembly Effects 0.000 description 1
- 238000000429 assembly Methods 0.000 description 1
- CFJRGWXELQQLSA-UHFFFAOYSA-N azanylidyneniobium Chemical compound [Nb]#N CFJRGWXELQQLSA-UHFFFAOYSA-N 0.000 description 1
- YXTPWUNVHCYOSP-UHFFFAOYSA-N bis($l^{2}-silanylidene)molybdenum Chemical compound [Si]=[Mo]=[Si] YXTPWUNVHCYOSP-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000012938 design process Methods 0.000 description 1
- 238000010790 dilution Methods 0.000 description 1
- 239000012895 dilution Substances 0.000 description 1
- 235000019800 disodium phosphate Nutrition 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000005670 electromagnetic radiation Effects 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000004146 energy storage Methods 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 239000004744 fabric Substances 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 230000009969 flowable effect Effects 0.000 description 1
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- 229910052734 helium Inorganic materials 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- SWQJXJOGLNCZEY-BJUDXGSMSA-N helium-3 atom Chemical compound [3He] SWQJXJOGLNCZEY-BJUDXGSMSA-N 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000012804 iterative process Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 230000004807 localization Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000010295 mobile communication Methods 0.000 description 1
- 229910021344 molybdenum silicide Inorganic materials 0.000 description 1
- 238000012544 monitoring process Methods 0.000 description 1
- 238000001208 nuclear magnetic resonance pulse sequence Methods 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 229910052762 osmium Inorganic materials 0.000 description 1
- SYQBFIAQOQZEGI-UHFFFAOYSA-N osmium atom Chemical compound [Os] SYQBFIAQOQZEGI-UHFFFAOYSA-N 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229910021339 platinum silicide Inorganic materials 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 150000003071 polychlorinated biphenyls Chemical class 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000012846 protein folding Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000013589 supplement Substances 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 239000003826 tablet Substances 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- 238000000427 thin-film deposition Methods 0.000 description 1
- 239000011135 tin Substances 0.000 description 1
- 229910021341 titanium silicide Inorganic materials 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
- 230000005533 two-dimensional electron gas Effects 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
- GPPXJZIENCGNKB-UHFFFAOYSA-N vanadium Chemical compound [V]#[V] GPPXJZIENCGNKB-UHFFFAOYSA-N 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
Images
Classifications
-
- H01L39/223—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/10—Junction-based devices
- H10N60/12—Josephson-effect devices
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06N—COMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
- G06N10/00—Quantum computing, i.e. information processing based on quantum-mechanical phenomena
-
- G06N99/002—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823468—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823493—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the wells or tubs, e.g. twin tubs, high energy well implants, buried implanted layers for lateral isolation [BILLI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/122—Single quantum well structures
- H01L29/127—Quantum box structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66439—Unipolar field-effect transistors with a one- or zero-dimensional channel, e.g. quantum wire FET, in-plane gate transistor [IPG], single electron transistor [SET], striped channel transistor, Coulomb blockade transistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66977—Quantum effect devices, e.g. using quantum reflection, diffraction or interference effects, i.e. Bragg- or Aharonov-Bohm effects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/7613—Single electron transistors; Coulomb blockade devices
-
- H01L39/025—
-
- H01L39/045—
-
- H01L39/2493—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/01—Manufacture or treatment
- H10N60/0912—Manufacture or treatment of Josephson-effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/10—Junction-based devices
- H10N60/128—Junction-based devices having three or more electrodes, e.g. transistor-like structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/80—Constructional details
- H10N60/805—Constructional details for Josephson-effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N60/00—Superconducting devices
- H10N60/80—Constructional details
- H10N60/81—Containers; Mountings
- H10N60/815—Containers; Mountings for Josephson-effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N69/00—Integrated devices, or assemblies of multiple devices, comprising at least one superconducting element covered by group H10N60/00
Definitions
- Quantum computing refers to the field of research related to computation systems that use quantum mechanical phenomena to manipulate data. These quantum mechanical phenomena, such as superposition (in which a quantum variable can simultaneously exist in multiple different states) and entanglement (in which multiple quantum variables have related states irrespective of the distance between them in space or time), do not have analogs in the world of classical computing, and thus cannot be implemented with classical computing devices.
- FIGS. 1-3 are cross-sectional views of a quantum dot device, in accordance with various embodiments.
- FIGS. 4-42 illustrate various example stages in the manufacture of a quantum dot device, in accordance with various embodiments.
- FIGS. 43-45 are cross-sectional views of another quantum dot device, in accordance with various embodiments.
- FIGS. 46-48 are cross-sectional views of example quantum well stacks and substrates that may be used in a quantum dot device, in accordance with various embodiments.
- FIGS. 49-55 illustrate example base/fin arrangements that may be used in a quantum dot device, in accordance with various embodiments.
- FIGS. 56-58 are cross-sectional views of a quantum dot device, in accordance with various embodiments.
- FIGS. 59-76 illustrate various example stages in the manufacture of a quantum dot device, in accordance with various embodiments.
- FIG. 77 is a cross-sectional view of an example quantum dot device, in accordance with various embodiments.
- FIG. 78 is a cross-sectional view of an alternative example stage in the manufacture of the quantum dot device of FIG. 77 , in accordance with various embodiments.
- FIGS. 79-80 are cross-sectional views of a quantum dot device, in accordance with various embodiments.
- FIG. 81 illustrates an embodiment of a quantum dot device having multiple trenches arranged in a two-dimensional array, in accordance with various embodiments.
- FIG. 82 illustrates an embodiment of a quantum dot device having multiple groups of gates in a single trench on a quantum well stack, in accordance with various embodiments.
- FIG. 83 is a cross-sectional view of a quantum dot device with multiple interconnect layers, in accordance with various embodiments.
- FIG. 84 is a cross-sectional view of a quantum dot device package, in accordance with various embodiments.
- FIGS. 85A and 85B are top views of a wafer and dies that may include any of the quantum dot devices disclosed herein.
- FIG. 86 is a cross-sectional side view of a device assembly that may include any of the quantum dot devices disclosed herein.
- FIG. 87 is a flow diagram of an illustrative method of operating a quantum dot device, in accordance with various embodiments.
- FIG. 88 is a block diagram of an example quantum computing device that may include any of the quantum dot devices disclosed herein, in accordance with various embodiments.
- a quantum dot device may include: a quantum well stack; a first gate and an adjacent second gate above the quantum well stack; and a gate wall between the first gate and the second gate, wherein the gate wall includes a first dielectric material and a second dielectric material different from the first dielectric material.
- the quantum dot devices disclosed herein may enable the formation of quantum dots to serve as quantum bits (“qubits”) in a quantum computing device, as well as the control of these quantum dots to perform quantum logic operations. Unlike previous approaches to quantum dot formation and manipulation, various embodiments of the quantum dot devices disclosed herein provide strong spatial localization of the quantum dots (and therefore good control over quantum dot interactions and manipulation), good scalability in the number of quantum dots included in the device, and/or design flexibility in making electrical connections to the quantum dot devices to integrate the quantum dot devices in larger computing devices.
- the phrase “A and/or B” means (A), (B), or (A and B).
- the phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B, and C).
- the term “between,” when used with reference to measurement ranges, is inclusive of the ends of the measurement ranges.
- the notation “A/B/C” means (A), (B), and/or (C).
- a “magnet line” refers to a magnetic field-generating structure to influence (e.g., change, reset, scramble, or set) the spin states of quantum dots.
- a magnet line is a conductive pathway that is proximate to an area of quantum dot formation and selectively conductive of a current pulse that generates a magnetic field to influence a spin state of a quantum dot in the area.
- FIGS. 1-3 are cross-sectional views of a quantum dot device 100 , in accordance with various embodiments.
- FIG. 2 illustrates the quantum dot device 100 taken along the section A-A of FIG. 1 (while FIG. 1 illustrates the quantum dot device 100 taken along the section C-C of FIG. 2 ), and
- FIG. 3 illustrates the quantum dot device 100 taken along the section B-B of FIG. 1 with a number of components not shown to more readily illustrate how the gates 106 / 108 and the magnet line 121 may be patterned (while FIG. 1 illustrates a quantum dot device 100 taken along the section D-D of FIG. 3 ).
- FIG. 1 indicates that the cross-section illustrated in FIG. 2 is taken through the fin 104 - 1 , an analogous cross-section taken through the fin 104 - 2 may be identical, and thus the discussion of FIG. 2 refers generally to the “fin 104 .”
- the quantum dot device 100 may include a base 102 and multiple fins 104 extending away from the base 102 .
- the base 102 and the fins 104 may include a substrate and a quantum well stack (not shown in FIGS. 1-3 , but discussed below with reference to the substrate 144 and the quantum well stack 146 ), distributed in any of a number of ways between the base 102 and the fins 104 .
- the base 102 may include at least some of the substrate, and the fins 104 may each include a quantum well layer of the quantum well stack (discussed below with reference to the quantum well layer 152 ). Examples of base/fin arrangements are discussed below with reference to the base fin arrangements 158 of FIGS. 49-55 .
- the total number of fins 104 included in the quantum dot device 100 is an even number, with the fins 104 organized into pairs including one active fin 104 and one read fin 104 , as discussed in detail below.
- the fins 104 may be arranged in pairs in a line (e.g., 2N fins total may be arranged in a 1 ⁇ 2N line, or a 2 ⁇ N line) or in pairs in a larger array (e.g., 2N fins total may be arranged as a 4 ⁇ N/2 array, a 6 ⁇ N/3 array, etc.).
- a line e.g., 2N fins total may be arranged in a 1 ⁇ 2N line, or a 2 ⁇ N line
- a larger array e.g., 2N fins total may be arranged as a 4 ⁇ N/2 array, a 6 ⁇ N/3 array, etc.
- each of the fins 104 may include a quantum well layer (not shown in FIGS. 1-3 , but discussed below with reference to the quantum well layer 152 ).
- the quantum well layer included in the fins 104 may be arranged normal to the z-direction, and may provide a layer in which a two-dimensional electron gas ( 2 DEG) may form to enable the generation of a quantum dot during operation of the quantum dot device 100 , as discussed in further detail below.
- 2 DEG two-dimensional electron gas
- the quantum well layer itself may provide a geometric constraint on the z-location of quantum dots in the fins 104 , and the limited extent of the fins 104 (and therefore the quantum well layer) in the y-direction may provide a geometric constraint on the y-location of quantum dots in the fins 104 .
- voltages may be applied to gates disposed on the fins 104 to adjust the energy profile along the fins 104 in the x-direction and thereby constrain the x-location of quantum dots within quantum wells (discussed in detail below with reference to the gates 106 / 108 ).
- the dimensions of the fins 104 may take any suitable values.
- the fins 104 may each have a width 162 between 10 nanometers and 30 nanometers. In some embodiments, the fins 104 may each have a vertical dimension 164 between 200 nanometers and 400 nanometers (e.g., between 250 nanometers and 350 nanometers, or equal to 300 nanometers).
- the fins 104 may be arranged in parallel, as illustrated in FIGS. 1 and 3 , and may be spaced apart by an insulating material 128 , which may be disposed on opposite faces of the fins 104 .
- the insulating material 128 may be a dielectric material, such as silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, or silicon oxycarbide.
- the fins 104 may be spaced apart by a distance 160 between 100 nanometers and 250 nanometers.
- Multiple gates may be disposed on each of the fins 104 .
- three gates 106 and two gates 108 are shown as distributed on the top of the fin 104 .
- This particular number of gates is simply illustrative, and any suitable number of gates may be used.
- multiple groups of gates may be disposed on the fin 104 .
- the gate 108 - 1 may be disposed between the gates 106 - 1 and 106 - 2
- the gate 108 - 2 may be disposed between the gates 106 - 2 and 106 - 3
- a gate 106 may be spaced apart from an adjacent gate 108 by a gate wall 138 .
- the gate walls 138 may include two different dielectric materials.
- a gate wall 138 may include a shield dielectric 113 and a spacer 134 .
- the shield dielectric 113 may have an L-shape in cross-section, with a vertical portion adjacent to the gate dielectric 114 of an adjacent gate 106 , and a horizontal portion under the associated spacer 134 .
- the vertical portion of the shield dielectric 113 of a gate wall 138 may be disposed between the gate dielectric 114 of an adjacent gate 106 and the spacer 134 of that gate wall 138 .
- the horizontal portion of the shield dielectric 113 of a gate wall 138 may be disposed between the fin 104 and the spacer 134 of that gate wall 138 .
- the spacer 134 of a gate wall 138 may be disposed between the vertical portion of the associated shield dielectric 113 and the gate dielectric 114 of a gate 108 .
- the spacers 134 may be thicker closer to the fin 104 and thinner farther away from the fin 104 .
- the spacers 134 may have a convex shape.
- the spacers 134 may be formed of any suitable material, such as a carbon-doped oxide, silicon nitride, silicon oxide, or other carbides or nitrides (e.g., silicon carbide, silicon nitride doped with carbon, and silicon oxynitride).
- the shield dielectric 113 may be formed of any suitable material (different from the spacers 134 ), such as aluminum oxide, silicon carbide, silicon nitride, an interlayer dielectric material, or any suitable etch stop material.
- Each of the gates 106 / 108 may include a gate dielectric 114 ; in the embodiment illustrated in FIG. 2 , the gate dielectric 114 for each of the gates 106 / 108 is provided by separate portions of gate dielectric 114 .
- the gate dielectric 114 of the gates 106 disclosed herein may have a different material composition than the gate dielectric 114 of the gates 108 disclosed herein.
- the gate dielectric 114 of the gates 106 disclosed herein may have a same material composition as the gate dielectric 114 of the gates 108 disclosed herein.
- the gate dielectric 114 may be a multilayer gate dielectric (e.g., with multiple materials used to improve the interface between the fin 104 and the corresponding gate metal).
- the gate dielectric 114 may be, for example, silicon oxide, aluminum oxide, or a high-k dielectric, such as hafnium oxide. More generally, the gate dielectric 114 may include elements such as hafnium, silicon, oxygen, titanium, tantalum, lanthanum, aluminum, zirconium, barium, strontium, yttrium, lead, scandium, niobium, and zinc.
- Examples of materials that may be used in the gate dielectric 114 may include, but are not limited to, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, tantalum oxide, tantalum silicon oxide, lead scandium tantalum oxide, and lead zinc niobate.
- an annealing process may be carried out on the gate dielectric 114 to improve the quality of the gate dielectric 114 .
- Each of the gates 106 may also include a gate metal 110 .
- the gate dielectric 114 for each gate 106 may extend at least partially up the sides of the adjacent shield dielectric 113 of a gate wall 138 (forming a “U” shape), and the gate metal 110 may extend between the portions of gate dielectric 114 on the adjacent shield dielectric 113 , as shown.
- the gate metal 110 may be a superconductor, such as aluminum, titanium nitride (e.g., deposited via atomic layer deposition), or niobium titanium nitride.
- Each of the gates 108 may include a gate metal 112 .
- the gate dielectric 114 for each gate 108 may extend at least partially up the sides of the adjacent gate walls 138 (contacting the spacer 134 and the shield dielectric 113 under the spacer 134 of a gate wall 138 ), forming a “U” shape in cross-section, and the gate metal 112 may extend between the portions of gate dielectric 114 on the adjacent gate walls 138 , as shown.
- a hardmask 118 may extend over the gates 106 / 108 .
- the hardmask 118 may be formed of silicon nitride, silicon carbide, or another suitable material. In some embodiments, the hardmask 118 may not be present in the quantum dot device 100 (e.g., a hardmask like the hardmask 118 may be removed during processing, as discussed below).
- the gate metal 112 and the gate metal 110 may have the same material structure; in other embodiments, the gate metal 112 may have a different material structure from the gate metal 110 .
- the material structures of the gate metals 110 and 112 may be different and may be selected so as to induce strain in the underlying material layers (including the quantum well layer 152 ).
- two materials may have a same “material structure” when their chemical composition and internal strain are approximately the same; two materials may have a different “material structure” when their chemical composition and/or their internal strain differ.
- a “relaxed” material may be a material that is substantially free from compressive or tensile strain
- a “strained” material may be a material exhibiting compressive or tensile strain.
- Strain in the quantum well layer 152 may improve the mobility of the carriers that flow therein, which may improve performance.
- tensile strain may improve electron mobility (and thus may be useful for quantum dot devices 100 in which electrons are the carriers of interest, as discussed above) and compressive strain may improve hole mobility (and thus may be useful for quantum dot devices 100 in which holes are the carriers of interest, as discussed above).
- Strain may also increase valley splitting, and may also be used to define the location of quantum dots 142 by improved electric field control, both of which may be advantageous for the operation of a quantum dot device 100 .
- the strain induced in the underlying material layers by the gate metal 110 / 112 may not be uniform through these underlying material layers, but may vary along the material layers depending upon the relative location below the gate metal 110 / 112 .
- the region of a quantum well layer 152 below the gate metal 110 may be tensilely strained, while the region below the gate metal 112 may be compressively strained (or vice versa).
- the region of a quantum well layer 152 below the gate metal 110 may be tensilely (compressively) strained, and the region below the gate metal 112 may be tensilely (compressively) strained as well, but by a different amount.
- the gate metals 110 and 112 may be selected to achieve a particular differential strain landscape in the underlying material layers (e.g., in the quantum well layer 152 ) that may improve the electric field control of the potential energies in these material layers (e.g., the “barrier” and “plunger” potentials, as discussed below).
- the gate metal 110 and or the gate metal 112 itself may be strained (e.g., with strain induced during deposition, as known in the art).
- the differential strain induced in the quantum well layer 152 may be a function of the interaction between the gate metals 110 / 112 and the adjacent materials (e.g., the gate dielectric 114 , a barrier layer 156 (discussed below), etc.).
- Differential strain may be induced in the quantum well layer 152 by the gate metal 110 / 112 in a number of ways.
- differential strain may be induced in the quantum well layer 152 when the gate metal 110 is formed of different metal than the gate metal 112 .
- the gate metal 110 may be a superconductor while the gate metal 112 is a non-superconductor (or vice versa).
- the gate metal 110 may be titanium nitride while the gate metal 112 is a metal different than titanium nitride (e.g., aluminum or niobium titanium nitride) (or vice versa).
- the gate metal 110 and the gate metal 112 may be different non-magnetic metals.
- differential strain may be induced in the quantum well layer 152 (and other intervening material layers) when the gate metal 110 and the gate metal 112 are deposited under different conditions (e.g., precursors, time, temperature, pressure, deposition technique, etc.).
- the gate metal 110 and the gate metal 112 may be deposited using the same technique (e.g., atomic layer deposition, electroless deposition, electroplating, or sputtering), but the parameters and/or materials of these deposition processes may be different, resulting in different structures of the gate metals 110 / 112 and therefore differential strain in the underlying material layers.
- the thin film deposition of the gate metals 110 / 112 may induce strain in the underlying quantum well layer 152 .
- a quantum dot device may include more than two different gate metals that have different material structures, and these different gate metals may be arranged in any desired manner to achieve a desired strain landscape in the underlying material layers.
- these different gate metals may be arranged in any desired manner to achieve a desired strain landscape in the underlying material layers.
- three or more gate metals with different material structures may be used in place of the gate metals 110 / 112 to achieve a desired strain landscape in a quantum well layer 152 .
- the gate 108 - 1 may extend between the proximate gate walls 138 on the sides of the gate 106 - 1 and the gate 106 - 2 , as shown in FIG. 2 .
- the gate metal 112 and the gate dielectric 114 of the gate 108 - 1 may together extend between the gate walls 138 on the sides of the gate 106 - 1 and the gate 106 - 2 .
- the gate metal 112 and the gate dielectric of the gate 108 - 1 together may have a shape that is substantially complementary to the shape of the gate walls 138 , as shown.
- the gate 108 - 2 may extend between the proximate gate walls 138 on the sides of the gate 106 - 2 and the gate 106 - 3 .
- the dimensions of the gates 106 / 108 may take any suitable values.
- the z-height 166 of the gate metal 110 may be between 40 nanometers and 75 nanometers (e.g., approximately 50 nanometers); the z-height 175 of the gate metal 112 may be in the same range.
- the z-height 166 of the gate metal 110 may be the same as the z-height 175 of the gate metal 112 , while in other embodiments, the z-height 166 of the gate metal 110 may be less than the z-height 175 of the gate metal 112 (e.g., as discussed below with reference to FIGS. 79-80 ).
- the length 168 of the gate metal 110 (i.e., in the x-direction) may be between 20 nanometers and 40 nanometers (e.g., 30 nanometers).
- the distance 170 between adjacent ones of the gates 106 (e.g., as measured from the gate metal 110 of one gate 106 to the gate metal 110 of an adjacent gate 106 in the x-direction, as illustrated in FIG. 2 ) may be between 50 nanometers and 150 nanometers (e.g., 100 nanometers).
- the thickness 172 of the spacers 134 may be between 1 nanometer and 10 nanometers (e.g., between 3 nanometers and 5 nanometers, between 4 nanometers and 6 nanometers, or between 4 nanometers and 7 nanometers).
- the thickness 174 of the vertical portion of the shield dielectric 113 may be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms); the thickness of the horizontal portion of the shield dielectric (i.e., the thickness between the fin 104 and the associated spacer 134 ) may also be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms).
- the length of the gate metal 112 may depend on the dimensions of the gates 106 and the gate walls 138 , as illustrated in FIG. 2 .
- the gates 106 / 108 on one fin 104 may extend over the insulating material 128 beyond their respective fins 104 and towards the other fin 104 , but may be isolated from their counterpart gates by the intervening insulating material 130 (and gate walls 138 for the gates 106 ).
- the “outermost” gates 106 may have a greater length 168 than the “inner” gates 106 (e.g., the gate 106 - 2 in the embodiment illustrated in FIG. 2 ).
- the outermost gates 106 may have a length 168 between 100 nanometers and 500 nanometers.
- Such longer “outside” gates 106 may provide spatial separation between the doped regions 140 and the areas under the gates 108 and the inner gates 106 in which quantum dots 142 may form, and thus may reduce the perturbations to the potential energy landscape under the gates 108 and the inner gates 106 caused by the doped regions 140 .
- a 2DEG may form under the outermost gates 106 ; this 2DEG may separate the “active” device region (under the gates 106 / 108 ) from the doped region 140 (which has a large density of implanted charge carriers).
- the gates 106 and 108 may be alternatingly arranged along the fin 104 in the x-direction.
- voltages may be applied to the gates 106 / 108 to adjust the potential energy in the quantum well layer (not shown) in the fin 104 to create quantum wells of varying depths in which quantum dots 142 may form.
- Only one quantum dot 142 is labeled with a reference numeral in FIGS. 2 and 3 for ease of illustration, but five are indicated as dotted circles in each fin 104 .
- the location of the quantum dots 142 in FIG. 2 is not intended to indicate a particular geometric positioning of the quantum dots 142 .
- the gate walls 138 may themselves provide “passive” barriers between quantum wells under the gates 106 / 108 in the quantum well layer, and the voltages applied to different ones of the gates 106 / 108 may adjust the potential energy under the gates 106 / 108 in the quantum well layer; decreasing the potential energy may form quantum wells, while increasing the potential energy may form quantum barriers.
- the fins 104 may include doped regions 140 that may serve as a reservoir of charge carriers for the quantum dot device 100 .
- an n-type doped region 140 may supply electrons for electron-type quantum dots 142
- a p-type doped region 140 may supply holes for hole-type quantum dots 142 .
- an interface material 141 may be disposed at a surface of a doped region 140 , as shown. The interface material 141 may facilitate electrical coupling between a conductive contact (e.g., a conductive via 136 , as discussed below) and the doped region 140 .
- the interface material 141 may be any suitable metal-semiconductor ohmic contact material; for example, in embodiments in which the doped region 140 includes silicon, the interface material 141 may include nickel silicide, aluminum silicide, titanium silicide, molybdenum silicide, cobalt silicide, tungsten silicide, or platinum silicide (e.g., as discussed below with reference to FIGS. 31-32 ). In some embodiments, the interface material 141 may be a non-silicide compound, such as titanium nitride. In some embodiments, the interface material 141 may be a metal (e.g., aluminum, tungsten, or indium).
- the quantum dot devices 100 disclosed herein may be used to form electron-type or hole-type quantum dots 142 .
- the polarity of the voltages applied to the gates 106 / 108 to form quantum wells/barriers depend on the charge carriers used in the quantum dot device 100 .
- amply negative voltages applied to a gate 106 / 108 may increase the potential barrier under the gate 106 / 108
- amply positive voltages applied to a gate 106 / 108 may decrease the potential barrier under the gate 106 / 108 (thereby forming a potential well in which an electron-type quantum dot 142 may form).
- amply positive voltages applied to a gate 106 / 108 may increase the potential barrier under the gate 106 / 108
- amply negative voltages applied to a gate 106 and 108 may decrease the potential barrier under the gate 106 / 108 (thereby forming a potential well in which a hole-type quantum dot 142 may form).
- the quantum dot devices 100 disclosed herein may be used to form electron-type or hole-type quantum dots.
- Voltages may be applied to each of the gates 106 and 108 separately to adjust the potential energy in the quantum well layer under the gates 106 and 108 , and thereby control the formation of quantum dots 142 under each of the gates 106 and 108 .
- the relative potential energy profiles under different ones of the gates 106 and 108 allow the quantum dot device 100 to tune the potential interaction between quantum dots 142 under adjacent gates. For example, if two adjacent quantum dots 142 (e.g., one quantum dot 142 under a gate 106 and another quantum dot 142 under a gate 108 ) are separated by only a short potential barrier, the two quantum dots 142 may interact more strongly than if they were separated by a taller potential barrier.
- each gate 106 / 108 may be adjusted by adjusting the voltages on the respective gates 106 / 108 , the differences in potential between adjacent gates 106 / 108 may be adjusted, and thus the interaction tuned.
- the gates 108 may be used as plunger gates to enable the formation of quantum dots 142 under the gates 108 , while the gates 106 may be used as barrier gates to adjust the potential barrier between quantum dots 142 formed under adjacent gates 108 .
- the gates 108 may be used as barrier gates, while the gates 106 are used as plunger gates.
- quantum dots 142 may be formed under all of the gates 106 and 108 , or under any desired subset of the gates 106 and 108 .
- Conductive vias and lines may contact the gates 106 / 108 , and to the doped regions 140 , to enable electrical connection to the gates 106 / 108 and the doped regions 140 to be made in desired locations.
- the gates 106 may extend away from the fins 104 , and conductive vias 120 may contact the gates 106 (and are drawn in dashed lines in FIG. 2 to indicate their location behind the plane of the drawing).
- the conductive vias 120 may extend through the hardmask 118 to contact the gate metal 110 of the gates 106 .
- the gates 108 may extend away from the fins 104 , and conductive vias 122 may contact the gates 108 (also drawn in dashed lines in FIG.
- the conductive vias 122 may extend through the hardmask 118 to contact the gate metal 112 of the gates 108 .
- Conductive vias 136 may contact the interface material 141 and may thereby make electrical contact with the doped regions 140 .
- the quantum dot device 100 may include further conductive vias and/or lines (not shown) to make electrical contact to the gates 106 / 108 and/or the doped regions 140 , as desired.
- the conductive vias and lines included in a quantum dot device 100 may include any suitable materials, such as copper, tungsten (deposited, e.g., by chemical vapor deposition (CVD)), or a superconductor (e.g., aluminum, tin, titanium nitride, niobium titanium nitride, tantalum, niobium, or other niobium compounds such as niobium tin and niobium germanium).
- CVD chemical vapor deposition
- a superconductor e.g., aluminum, tin, titanium nitride, niobium titanium nitride, tantalum, niobium, or other niobium compounds such as niobium tin and niobium germanium.
- a bias voltage may be applied to the doped regions 140 (e.g., via the conductive vias 136 and the interface material 141 ) to cause current to flow through the doped regions 140 .
- this voltage may be positive; when the doped regions 140 are doped with a p-type material, this voltage may be negative.
- the magnitude of this bias voltage may take any suitable value (e.g., between 0.25 volts and 2 volts).
- the quantum dot device 100 may include one or more magnet lines 121 .
- a single magnet line 121 is illustrated in FIGS. 1-3 proximate to the fin 104 - 1 .
- the magnet line 121 may be formed of a conductive material, and may be used to conduct current pulses that generate magnetic fields to influence the spin states of one or more of the quantum dots 142 that may form in the fins 104 .
- the magnet line 121 may conduct a pulse to reset (or “scramble”) nuclear and/or quantum dot spins.
- the magnet line 121 may conduct a pulse to initialize an electron in a quantum dot in a particular spin state.
- the magnet line 121 may conduct current to provide a continuous, oscillating magnetic field to which the spin of a qubit may couple.
- the magnet line 121 may provide any suitable combination of these embodiments, or any other appropriate functionality.
- the magnet line 121 may be formed of copper. In some embodiments, the magnet line 121 may be formed of a superconductor, such as aluminum.
- the magnet line 121 illustrated in FIGS. 1-3 is non-coplanar with the fins 104 , and is also non-coplanar with the gates 106 / 108 . In some embodiments, the magnet line 121 may be spaced apart from the gates 106 / 108 by a distance 167 .
- the distance 167 may take any suitable value (e.g., based on the desired strength of magnetic field interaction with the quantum dots 142 ); in some embodiments, the distance 167 may be between 25 nanometers and 1 micron (e.g., between 50 nanometers and 200 nanometers).
- the magnet line 121 may be formed of a magnetic material.
- a magnetic material such as cobalt
- the magnet line 121 may have any suitable dimensions.
- the magnet line 121 may have a thickness 169 between 25 nanometers and 100 nanometers.
- the magnet line 121 may have a width 171 between 25 nanometers and 100 nanometers.
- the width 171 and thickness 169 of a magnet line 121 may be equal to the width and thickness, respectively, of other conductive lines in the quantum dot device 100 (not shown) used to provide electrical interconnects, as known in the art.
- the magnet line 121 may have a length 173 that may depend on the number and dimensions of the gates 106 / 108 that are to form quantum dots 142 with which the magnet line 121 is to interact.
- the magnet line 121 illustrated in FIGS. 1-3 (and the magnet lines 121 illustrated in FIGS. 43-45 below) are substantially linear, but this need not be the case; the magnet lines 121 disclosed herein may take any suitable shape.
- Conductive vias 123 may contact the magnet line 121 .
- the conductive vias 120 , 122 , 136 , and 123 may be electrically isolated from each other by an insulating material 130 .
- the insulating material 130 may be any suitable material, such as an interlayer dielectric (ILD). Examples of the insulating material 130 may include silicon oxide, silicon nitride, aluminum oxide, carbon-doped oxide, and/or silicon oxynitride.
- ILD interlayer dielectric
- conductive vias and lines may be formed in an iterative process in which layers of structures are formed on top of each other.
- the conductive vias 120 / 122 / 136 / 123 may have a width that is 20 nanometers or greater at their widest point (e.g., 30 nanometers), and a pitch of 80 nanometers or greater (e.g., 100 nanometers).
- conductive lines (not shown) included in the quantum dot device 100 may have a width that is 100 nanometers or greater, and a pitch of 100 nanometers or greater.
- the particular arrangement of conductive vias shown in FIGS. 1-3 is simply illustrative, and any electrical routing arrangement may be implemented.
- the structure of the fin 104 - 1 may be the same as the structure of the fin 104 - 2 ; similarly, the construction of gates 106 / 108 on the fin 104 - 1 may be the same as the construction of gates 106 / 108 on the fin 104 - 2 .
- the gates 106 / 108 on the fin 104 - 1 may be mirrored by corresponding gates 106 / 108 on the parallel fin 104 - 2 , and the insulating material 130 may separate the gates 106 / 108 on the different fins 104 - 1 and 104 - 2 .
- quantum dots 142 formed in the fin 104 - 1 may have counterpart quantum dots 142 in the fin 104 - 2 (under the corresponding gates 106 / 108 ).
- the quantum dots 142 in the fin 104 - 1 may be used as “active” quantum dots in the sense that these quantum dots 142 act as qubits and are controlled (e.g., by voltages applied to the gates 106 / 108 of the fin 104 - 1 ) to perform quantum computations.
- the quantum dots 142 in the fin 104 - 2 may be used as “read” quantum dots in the sense that these quantum dots 142 may sense the quantum state of the quantum dots 142 in the fin 104 - 1 by detecting the electric field generated by the charge in the quantum dots 142 in the fin 104 - 1 , and may convert the quantum state of the quantum dots 142 in the fin 104 - 1 into electrical signals that may be detected by the gates 106 / 108 on the fin 104 - 2 . Each quantum dot 142 in the fin 104 - 1 may be read by its corresponding quantum dot 142 in the fin 104 - 2 .
- the quantum dot device 100 enables both quantum computation and the ability to read the results of a quantum computation.
- FIGS. 4-42 illustrate various example stages in the manufacture of the quantum dot device 100 of FIGS. 1-3 , in accordance with various embodiments. Although the particular manufacturing operations discussed below with reference to FIGS. 4-42 are illustrated as manufacturing a particular embodiment of the quantum dot device 100 , these operations may be applied to manufacture many different embodiments of the quantum dot device 100 , as discussed herein. Any of the elements discussed below with reference to FIGS. 4-42 may take the form of any of the embodiments of those elements discussed above (or otherwise disclosed herein).
- FIG. 4 illustrates a cross-sectional view of an assembly 200 including a substrate 144 .
- the substrate 144 may include any suitable semiconductor material or materials.
- the substrate 144 may include a semiconductor material.
- the substrate 144 may include silicon (e.g., may be formed from a silicon wafer).
- FIGS. 46-48 Various embodiments of the substrate 144 are discussed below with reference to FIGS. 46-48 .
- FIG. 5 illustrates a cross-sectional view of an assembly 202 subsequent to providing a quantum well stack 146 on the substrate 144 of the assembly 200 ( FIG. 4 ).
- the quantum well stack 146 may include a quantum well layer (not shown) in which a 2DEG may form during operation of the quantum dot device 100 .
- Various embodiments of the quantum well stack 146 are discussed below with reference to FIGS. 46-48 .
- FIG. 6 illustrates a cross-sectional view of an assembly 204 subsequent to forming fins 104 in the assembly 202 ( FIG. 5 ).
- the fins 104 may extend from a base 102 , and may be formed in the assembly 202 by patterning and then etching the assembly 202 , as known in the art. For example, a combination of dry and wet etch chemistry may be used to form the fins 104 , and the appropriate chemistry may depend on the materials included in the assembly 202 , as known in the art.
- At least some of the substrate 144 may be included in the base 102 , and at least some of the quantum well stack 146 may be included in the fins 104 .
- the quantum well layer (not shown) of the quantum well stack 146 may be included in the fins 104 .
- Example arrangements in which the quantum well stack 146 and the substrate 144 are differently included in the base 102 and the fins 104 are discussed below with reference to FIGS. 49-55 .
- FIG. 7 illustrates a cross-sectional view of an assembly 206 subsequent to providing an insulating material 128 to the assembly 204 ( FIG. 6 ).
- Any suitable material may be used as the insulating material 128 to electrically insulate the fins 104 from each other.
- the insulating material 128 may be a dielectric material, such as silicon oxide.
- FIG. 8 illustrates a cross-sectional view of an assembly 208 subsequent to planarizing the assembly 206 ( FIG. 7 ) to remove the insulating material 128 above the fins 104 .
- the assembly 206 may be planarized using a chemical mechanical polishing (CMP) technique.
- CMP chemical mechanical polishing
- FIG. 9 is a perspective view of at least a portion of the assembly 208 , showing the fins 104 extending from the base 102 and separated by the insulating material 128 .
- the cross-sectional views of FIGS. 4-8 are taken parallel to the plane of the page of the perspective view of FIG. 9 .
- FIG. 10 is another cross-sectional view of the assembly 208 , taken along the dashed line along the fin 104 - 1 in FIG. 9 .
- the cross-sectional views illustrated in FIGS. 11-33, 35, 37, 39, and 41 are taken along the same cross-section as FIG. 10 .
- the cross-sectional views illustrated in FIGS. 34, 36, 38, 40, and 42 are taken along the same cross-section as FIG. 8 .
- FIG. 11 is a cross-sectional view of an assembly 210 subsequent to depositing a dummy material 111 on the fins 104 of the assembly 208 ( FIGS. 8-10 ).
- the dummy material 111 may include any material that may be selectively etched without etching the shield dielectric 113 , the spacers 134 , or the dummy material 109 (discussed below).
- the dummy material 111 may include polysilicon.
- FIG. 12 is a cross-sectional view of an assembly 211 subsequent to patterning the dummy material 111 of the assembly 210 ( FIG. 11 ).
- the pattern applied to the dummy material 111 may correspond to the locations for the gates 106 , as discussed below.
- the dummy material 111 may be patterned by applying a resist, patterning the resist using lithography, and then etching the dummy material 111 (using dry etching or any appropriate technique).
- FIG. 13 is a cross-sectional view of an assembly 212 subsequent to depositing a conformal layer of the shield dielectric 113 on the dummy material 111 and the exposed fin 104 of the assembly 211 ( FIG. 12 ).
- Any suitable technique may be used to deposit the shield dielectric 113 , such as atomic layer deposition (ALD).
- the shield dielectric 113 may be deposited to a thickness between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms).
- the shield dielectric 113 may help protect the fin 104 (and in particular, the quantum well stack 146 ) from damage during subsequent manufacturing operations.
- FIG. 14 is a cross-sectional view of an assembly 213 subsequent to providing spacer material 132 on the assembly 212 ( FIG. 13 ).
- the spacer material 132 may include any of the materials discussed above with reference to the spacers 134 , for example, and may be deposited using any suitable technique.
- the spacer material 132 may be a nitride material (e.g., silicon nitride) deposited by sputtering.
- FIG. 15 is a cross-sectional view of an assembly 214 subsequent to etching the spacer material 132 of the assembly 213 ( FIG. 14 ), leaving spacers 134 formed of the spacer material 132 on the shield dielectric 113 on the side faces of the dummy material 111 .
- the etching of the spacer material 132 may be an anisotropic etch, etching the spacer material 132 “downward” to remove the spacer material 132 on top of the shield dielectric 113 /dummy material 111 structures and in some of the area between these structures, while leaving the spacers 134 on the shield dielectric 113 on the side faces of the dummy material 111 .
- the anisotropic etch may be a dry etch, and may be selective to the spacer material 132 so as to not significantly etch the shield dielectric 113 .
- the etch of the spacer material 132 may be controlled so as to “overetch” into the shield dielectric 113 , causing recesses in the shield dielectric 113 , to help ensure that the spacer material 132 has been fully removed as desired.
- FIG. 16 is a cross-sectional view of an assembly 215 subsequent to providing another dummy material 109 on the assembly 214 ( FIG. 15 ).
- the dummy material 109 may include any material that may be selectively etched without etching the shield dielectric 113 , the spacers 134 , or the dummy material 111 .
- the dummy material 109 may include silicon oxide.
- the dummy material 109 may fill the areas between adjacent ones of the shield dielectric 113 /dummy material 111 structures, and may extend over the tops of these structures, as shown.
- the dummy material 109 may be an insulating material, and may remain in the quantum dot device 100 as an insulating material in an area away from the gates 106 / 108 .
- FIG. 17 is a cross-sectional view of an assembly 216 subsequent to planarizing the assembly 215 ( FIG. 16 ) to remove the shield dielectric 113 and the dummy material 109 above the dummy material 111 .
- the assembly 215 may be planarized using a CMP technique. Some of the remaining dummy material 109 may fill the areas between adjacent ones of the shield dielectric 113 /dummy material 111 structures, while other portions of the remaining dummy material 109 may be located “outside” of the shield dielectric 113 /dummy material 111 structures.
- FIG. 18 is a cross-sectional view of an assembly 217 subsequent to removing the dummy material 111 from the assembly 216 ( FIG. 17 ) to form cavities 103 .
- Any suitable technique may be used to remove the dummy material 111 , such as an etch technique that is selective to the dummy material 111 while leaving the shield dielectric 113 , the spacers 134 , and the dummy material 109 in place.
- the shield dielectric 113 may provide the sidewalls of the cavities 103
- the fin 104 may provide the bottom of the cavities 103 .
- FIG. 19 is a cross-sectional view of an assembly 218 subsequent to conformally depositing a layer of the gate dielectric 114 on the assembly 217 ( FIG. 18 ).
- the gate dielectric 114 may cover the sidewalls of the cavities 103 (on the shield dielectric 113 ) and the bottom of the cavities 103 (on the fin 104 ). Any suitable technique may be used to deposit the gate dielectric 114 , such as ALD.
- FIG. 20 is a cross-sectional view of an assembly 219 subsequent to depositing the gate metal 110 on the assembly 218 ( FIG. 19 ).
- the gate metal 110 may fill the cavities 103 of the assembly 218 , and may extend over the dummy material 109 , as shown.
- FIG. 21 is a cross-sectional view of an assembly 220 subsequent to planarizing the assembly 219 ( FIG. 20 ) to remove the gate dielectric 114 and the gate metal 110 above the dummy material 109 .
- the assembly 219 may be planarized using a CMP technique.
- the dummy material 109 may be exposed, as shown.
- the gate metal 110 along with the adjacent gate dielectric 114 may provide the gates 106 , as discussed above with reference to FIGS. 1-3 .
- FIG. 22 is a cross-sectional view of an assembly 221 subsequent to removing the dummy material 109 from the assembly 220 ( FIG. 21 ).
- Any suitable technique may be used to remove the dummy material 109 , such as an etch technique that is selective to the dummy material 109 while leaving the shield dielectric 113 , the spacers 134 , the gate dielectric 114 , and the gate metal 110 in place.
- FIG. 23 is a cross-sectional view of an assembly 222 subsequent to removing the shield dielectric 113 that is exposed on the fin 104 from the assembly 221 ( FIG. 22 ).
- the shield dielectric 113 that is part of the gate walls 138 i.e., the vertical portion of the shield dielectric 113 between the gate dielectric 114 and a spacer 134 , and the horizontal portion of the shield dielectric 113 between the spacers 134 and the fin 104 ) remains in the assembly 222 .
- the shield dielectric 113 that is exposed on the fin 104 may be removed by a short wet etch.
- FIG. 24 is a cross-sectional view of an assembly 223 subsequent to conformally depositing a layer of the gate dielectric 114 on the assembly 222 ( FIG. 23 ).
- This gate dielectric 114 may cover the exposed portions of the fin 104 and may extend over the gate walls 138 and the gates 106 . Any suitable technique may be used to deposit the gate dielectric 114 , such as ALD.
- FIG. 25 is a cross-sectional view of an assembly 224 subsequent to depositing the gate metal 112 on the assembly 223 ( FIG. 24 ).
- the gate metal 112 may fill the spaces between the gates 106 , and may extend “outside” of the area between the gates 106 .
- FIG. 26 is a cross-sectional view of an assembly 225 subsequent to planarizing the assembly 224 ( FIG. 25 ) to remove the gate dielectric 114 and the gate metal 112 above the gates 106 .
- the assembly 224 may be planarized using a CMP technique. Some of the remaining gate metal 112 may fill the areas between adjacent ones of the gates 106 , providing the gates 108 , while other portions 150 of the remaining gate metal 112 may be located “outside” of the gates 106 .
- FIG. 27 is a cross-sectional view of an assembly 226 subsequent to providing a hardmask 118 on the planarized surface of the assembly 225 ( FIG. 26 ).
- the hardmask 118 may be formed of an electrically insulating material, such as silicon nitride or carbon-doped nitride.
- FIG. 28 is a cross-sectional view of an assembly 227 subsequent to patterning the hardmask 118 of the assembly 226 ( FIG. 27 ).
- the pattern applied to the hardmask 118 may extend over the gates 106 and the gates 108 (as illustrated in FIG. 2 ).
- the hardmask 118 may be patterned by applying a resist, patterning the resist using lithography, and then etching the hardmask (using dry etching or any appropriate technique).
- FIG. 29 is a cross-sectional view of an assembly 228 subsequent to etching the assembly 227 ( FIG. 28 ) to remove the portions 150 that are not protected by the patterned hardmask 118 .
- the operations performed on the assembly 227 may include removing any gate dielectric 114 that is “exposed” on the fin 104 , as shown.
- the excess gate dielectric 114 may be removed using any suitable technique, such as chemical etching or silicon bombardment.
- FIG. 30 is a cross-sectional view of an assembly 230 subsequent to doping the fins 104 of the assembly 228 ( FIG. 29 ) to form doped regions 140 in the portions of the fins 104 “outside” of the gates 106 / 108 .
- the type of dopant used to form the doped regions 140 may depend on the type of quantum dot desired, as discussed above.
- the doping may be performed by ion implantation.
- the quantum dot 142 is to be an electron-type quantum dot 142
- the doped regions 140 may be formed by ion implantation of phosphorous, arsenic, or another n-type material.
- the doped regions 140 may be formed by ion implantation of boron or another p-type material. An annealing process that activates the dopants and causes them to diffuse farther into the fins 104 may follow the ion implantation process.
- the depth of the doped regions 140 may take any suitable value; for example, in some embodiments, the doped regions 140 may extend into the fin 104 to a depth 115 between 500 Angstroms and 1000 Angstroms.
- the “outermost” gate walls 138 may provide a doping boundary, limiting diffusion of the dopant from the doped regions 140 into the area under the gates 106 / 108 .
- the doped regions 140 may extend under the adjacent outer gate walls 138 .
- the doped regions 140 may extend past the outer gate walls 138 and under the gate dielectric 114 of the outer gates 106 , may extend only to the boundary between the outer spacers 134 and the adjacent gate metal 110 , or may terminate under the outer gate walls 138 and not reach the boundary between the outer gate walls 138 and the adjacent gate dielectric 114 .
- the doping concentration of the doped regions 140 may, in some embodiments, be between 10 17 /cm 3 and 10 20 /cm 3 .
- FIG. 31 is a cross-sectional side view of an assembly 232 subsequent to providing a layer of nickel or other material 143 over the assembly 230 ( FIG. 30 ).
- the nickel or other material 143 may be deposited on the assembly 230 using any suitable technique (e.g., a plating technique, CVD, or ALD).
- FIG. 32 is a cross-sectional side view of an assembly 234 subsequent to annealing the assembly 232 ( FIG. 31 ) to cause the material 143 to interact with the doped regions 140 to form the interface material 141 , then removing the unreacted material 143 .
- the interface material 141 may be nickel silicide. Materials other than nickel may be deposited in the operations discussed above with reference to FIG. 31 in order to form other interface materials 141 , including titanium, aluminum, molybdenum, cobalt, tungsten, or platinum, for example. More generally, the interface material 141 of the assembly 234 may include any of the materials discussed herein with reference to the interface material 141 .
- FIG. 33 is a cross-sectional view of an assembly 236 subsequent to providing an insulating material 130 on the assembly 234 ( FIG. 32 ).
- the insulating material 130 may take any of the forms discussed above.
- the insulating material 130 may be a dielectric material, such as silicon oxide.
- the insulating material 130 may be provided on the assembly 234 using any suitable technique, such as spin coating, CVD, or plasma-enhanced CVD (PECVD).
- PECVD plasma-enhanced CVD
- the insulating material 130 may be polished back after deposition, and before further processing.
- the thickness 131 of the insulating material 130 provided on the assembly 236 (as measured from the hardmask 118 , as indicated in FIG. 33 ) may be between 50 nanometers and 1.2 microns (e.g., between 50 nanometers and 300 nanometers).
- FIG. 34 is another cross-sectional view of the assembly 236 , taken along the section C-C of FIG. 33 .
- FIG. 35 is a cross-sectional view of an assembly 238 subsequent to forming a trench 125 in the insulating material 130 of the assembly 236 ( FIGS. 33 and 34 ).
- the trench 125 may be formed using any desired techniques (e.g., resist patterning followed by etching), and may have a depth 127 and a width 129 that may take the form of any of the embodiments of the thickness 169 and the width 171 , respectively, discussed above with reference to the magnet line 121 .
- FIG. 36 is another cross-sectional view of the assembly 238 , taken along the section C-C of FIG. 35 .
- the assembly 236 may be planarized to remove the hardmask 118 , then additional insulating material 130 may be provided on the planarized surface before forming the trench 125 ; in such an embodiment, the hardmask 118 would not be present in the quantum dot device 100 .
- FIG. 37 is a cross-sectional view of an assembly 240 subsequent to filling the trench 125 of the assembly 238 ( FIGS. 35 and 36 ) with a conductive material to form the magnet line 121 .
- the magnet line 121 may be formed using any desired techniques (e.g., plating followed by planarization, or a semi-additive process), and may take the form of any of the embodiments disclosed herein.
- FIG. 38 is another cross-sectional view of the assembly 240 , taken along the section C-C of FIG. 37 .
- FIG. 39 is a cross-sectional view of an assembly 242 subsequent to providing additional insulating material 130 on the assembly 240 ( FIGS. 37 and 38 ).
- the insulating material 130 provided on the assembly 240 may take any of the forms of the insulating material 130 discussed above.
- FIG. 40 is another cross-sectional view of the assembly 242 , taken along the section C-C of FIG. 39 .
- FIG. 41 is a cross-sectional view of an assembly 244 subsequent to forming, in the assembly 242 ( FIGS. 39 and 40 ), conductive vias 120 through the insulating material 130 (and the hardmask 118 ) to contact the gate metal 110 of the gates 106 , conductive vias 122 through the insulating material 130 (and the hardmask 118 ) to contact the gate metal 112 of the gates 108 , conductive vias 136 through the insulating material 130 to contact the interface material 141 of the doped regions 140 , and conductive vias 123 through the insulating material 130 to contact the magnet line 121 .
- FIG. 42 is another cross-sectional view of the assembly 244 , taken along the section C-C of FIG. 41 . Further conductive vias and/or lines may be formed in the assembly 244 using conventional interconnect techniques, if desired. The resulting assembly 244 may take the form of the quantum dot device 100 discussed above with reference to FIGS. 1-3 .
- FIGS. 43-45 are various cross-sectional views of an embodiment of a quantum dot device 100 having multiple magnet lines 121 , each proximate to the fins 104 and oriented perpendicular to the longitudinal axes of the fins 104 .
- the magnet lines 121 of the embodiment of FIGS. 43-45 may take the form of any of the embodiments of the magnet line 121 discussed above.
- the other elements of the quantum dot devices 100 of FIGS. 43-45 may take the form of any of those elements discussed herein.
- the manufacturing operations discussed above with reference to FIGS. 4-42 may be used to manufacture the quantum dot device 100 of FIGS. 43-45 .
- multiple magnet lines 121 may be included in that embodiment of the quantum dot device 100 (e.g., multiple magnet lines 121 parallel to the longitudinal axes of the fins 104 ).
- the quantum dot device 100 of FIGS. 1-3 may include a second magnet line 121 proximate to the fin 104 - 2 in a symmetric manner to the magnet line 121 illustrated proximate to the fin 104 - 1 .
- multiple magnet lines 121 may be included in a quantum dot device 100 , and these magnet lines 121 may or may not be parallel to one another.
- a quantum dot device 100 may include two (or more) magnet lines 121 that are oriented perpendicular to each other (e.g., one or more magnet lines 121 oriented like those illustrated in FIGS. 1-3 , and one or more magnet lines 121 oriented like those illustrated in FIGS. 43-45 ).
- the base 102 and the fin 104 of a quantum dot device 100 may be formed from a substrate 144 and a quantum well stack 146 disposed on the substrate 144 .
- the quantum well stack 146 may include a quantum well layer in which a 2DEG may form during operation of the quantum dot device 100 .
- the quantum well stack 146 may take any of a number of forms, several of which are discussed below with reference to FIGS. 46-48 .
- the various layers in the quantum well stacks 146 discussed below may be grown on the substrate 144 (e.g., using epitaxial processes). Although the singular term “layer” may be used to refer to various components of the quantum well stack 146 of FIGS.
- any of the layers discussed below may include multiple materials arranged in any suitable manner.
- Layers other than the quantum well layer 152 in a quantum well stack 146 may have higher threshold voltages for conduction than the quantum well layer 152 so that when the quantum well layer 152 are biased at their threshold voltages, the quantum well layer 152 conducts and the other layers of the quantum well stack 146 do not. This may avoid parallel conduction in both the quantum well layer 152 and the other layers, and thus avoid compromising the strong mobility of the quantum well layer 152 with conduction in layers having inferior mobility.
- silicon used in a quantum well stack 146 (e.g., in a quantum well layer 152 ) may be grown from precursors enriched with the 28 Si isotope.
- germanium used in a quantum well stack 146 may be grown from precursors enriched with the 70 Ge, 72 Ge, or 74 Ge isotope.
- different regions of a quantum well layer 152 of a quantum dot device 100 may be relaxed or strained (e.g., depending upon the differential material structure of the gate metals 110 and 112 proximate to those regions of the quantum well layer 152 ).
- a barrier layer 156 when additional material layers in a quantum well stack are disposed between the quantum well layer 152 and the gate metal 110 / 112 (e.g., a barrier layer 156 , as discussed below), different regions of those material layers may be relaxed or strained depending upon the differential material structure of the gate metals 110 and 112 proximate to those regions of the material layers.
- FIG. 46 is a cross-sectional view of a quantum well stack 146 on a substrate 144 .
- the quantum well stack 146 may include a buffer layer 154 on the substrate 144 , and a quantum well layer 152 on the buffer layer 154 .
- the gate dielectric 114 (not shown) may be directly on the quantum well layer 152 .
- the quantum well layer 152 may be formed of a material such that, during operation of the quantum dot device 100 , a 2DEG may form in the quantum well layer 152 proximate to the upper surface of the quantum well layer 152 .
- the quantum well layer 152 of FIG. 46 may be formed of intrinsic silicon, and the gate dielectric 114 may be formed of silicon oxide; in such an arrangement, during use of the quantum dot device 100 , a 2DEG may form in the intrinsic silicon at the interface between the intrinsic silicon and the silicon oxide.
- the quantum well layer 152 of FIG. 46 is formed of intrinsic silicon may be particularly advantageous for electron-type quantum dot devices 100 .
- the quantum well layer 152 of FIG. 46 may be formed of intrinsic germanium, and the gate dielectric 114 may be formed of germanium oxide; in such an arrangement, during use of the quantum dot device 100 , a 2DEG may form in the intrinsic germanium at the interface between the intrinsic germanium and the germanium oxide.
- Such embodiments may be particularly advantageous for hole-type quantum dot devices 100 .
- the quantum well layers 152 disclosed herein may be differentially strained, with its strain induced by the gate metal 110 / 112 , as discussed above.
- the buffer layer 154 may be formed of the same material as the quantum well layer 152 (e.g., silicon or germanium), and may be present to trap defects that form in this material as it is grown on the substrate 144 .
- the buffer layer 154 may be grown under different conditions (e.g., deposition temperature or growth rate) from the quantum well layer 152 .
- the quantum well layer 152 may be grown under conditions that achieve fewer defects than in the buffer layer 154 .
- FIG. 47 is a cross-sectional view of an arrangement including a quantum well stack 146 that includes a buffer layer 154 , a barrier layer 156 - 1 , a quantum well layer 152 , and an additional barrier layer 156 - 2 .
- the barrier layer 156 - 1 ( 156 - 2 ) may provide a potential barrier between the quantum well layer 152 and the buffer layer 154 (gate dielectric 114 , not shown).
- the barrier layers 156 may include silicon germanium.
- the germanium content of this silicon germanium may be between 20 atomic-percent and 80 atomic-percent (e.g., between 30 atomic-percent and 70 atomic-percent).
- the buffer layer 154 and the barrier layer 156 - 1 may be formed of silicon germanium.
- the silicon germanium of the buffer layer 154 may have a germanium content that varies (e.g., continuously or in a stepwise manner) from the substrate 144 to the barrier layer 156 - 1 ; for example, the silicon germanium of the buffer layer 154 may have a germanium content that varies from zero percent at the substrate to a nonzero percent (e.g., between 30 atomic-percent and 70 atomic-percent) at the barrier layer 156 - 1 .
- the barrier layer 156 - 1 may in turn have a germanium content equal to the nonzero percent.
- the buffer layer 154 may have a germanium content equal to the germanium content of the barrier layer 156 - 1 but may be thicker than the barrier layer 156 - 1 to absorb the defects that arise during growth.
- the barrier layer 156 - 2 may be omitted.
- FIG. 48 is a cross-sectional view of another example quantum well stack 146 on an example substrate 144 .
- the quantum well stack 146 of FIG. 48 may include an insulating layer 155 on the substrate 144 , a quantum well layer 152 on the insulating layer 155 , and a barrier layer 156 on the quantum well layer 152 .
- the presence of the insulating layer 155 may help confine carriers to the quantum well layer 152 , providing high valley splitting during operation.
- the substrate 144 of FIG. 48 may include silicon.
- the insulating layer 155 may include any suitable electrically insulating material.
- the insulating layer 155 may be an oxide (e.g., silicon oxide or hafnium oxide).
- the substrate 144 , the quantum well layer 152 , and/or the barrier layer 156 of FIG. 48 may take the form of any of the embodiments disclosed herein.
- the quantum well layer 152 may be formed on the insulating layer 155 by a layer transfer technique.
- the barrier layer 156 may be omitted from the quantum well stack 146 of FIG. 48 .
- the thicknesses (i.e., z-heights) of the layers in the quantum well stacks 146 of FIGS. 46-48 may take any suitable values.
- the thickness of the quantum well layer 152 may be between 5 nanometers and 15 nanometers (e.g., approximately equal to 10 nanometers).
- the thickness of a buffer layer 154 may be between 0.3 microns and 4 microns (e.g., between 0.3 microns and 2 microns, or approximately 0.5 microns).
- the thickness of the barrier layers 156 may be between 0 nanometers and 300 nanometers.
- the thickness of the insulating layer 155 in the quantum well stack 146 of FIG. 48 may be between 5 nanometers and 200 nanometers.
- the substrate 144 and the quantum well stack 146 may be distributed between the base 102 and the fins 104 of the quantum dot device 100 , as discussed above. This distribution may occur in any of a number of ways.
- FIGS. 49-55 illustrate example base/fin arrangements 158 that may be used in a quantum dot device 100 , in accordance with various embodiments.
- the quantum well stack 146 may be included in the fins 104 , but not in the base 102 .
- the substrate 144 may be included in the base 102 , but not in the fins 104 .
- the fin etching may etch through the quantum well stack 146 , and stop when the substrate 144 is reached.
- the quantum well stack 146 may be included in the fins 104 , as well as in a portion of the base 102 .
- a substrate 144 may be included in the base 102 as well, but not in the fins 104 .
- the fin etching may etch partially through the quantum well stack 146 , and stop before the substrate 144 is reached.
- FIG. 51 illustrates a particular embodiment of the base/fin arrangement 158 of FIG. 50 .
- the quantum well stack 146 of FIG. 46 is used; the base 102 includes the substrate 144 and a portion of the buffer layer 154 of the quantum well stack 146 , while the fins 104 include the remainder of the quantum well stack 146 .
- the quantum well stack 146 may be included in the fins 104 , but not the base 102 .
- the substrate 144 may be partially included in the fins 104 , as well as in the base 102 .
- the fin etching may etch through the quantum well stack 146 and into the substrate 144 before stopping.
- FIG. 53 illustrates a particular embodiment of the base/fin arrangement 158 of FIG. 52 .
- the quantum well stack 146 of FIG. 48 is used; the fins 104 include the quantum well stack 146 and a portion of the substrate 144 , while the base 102 includes the remainder of the substrate 144 .
- the fins 104 have been illustrated in many of the preceding figures as substantially rectangular with parallel sidewalls, this is simply for ease of illustration, and the fins 104 may have any suitable shape (e.g., shape appropriate to the manufacturing processes used to form the fins 104 ).
- the fins 104 may be tapered.
- the fins 104 may taper by 3-10 nanometers in x-width for every 100 nanometers in z-height (e.g., 5 nanometers in x-width for every 100 nanometers in z-height).
- FIG. 55 illustrates a particular embodiment of the base/fin arrangement 158 of FIG. 54 .
- the quantum well stack 146 is included in the tapered fins 104 while a portion of the substrate 144 is included in the tapered fins and a portion of the substrate 144 provides the base 102 .
- FIGS. 56-58 are cross-sectional views of another embodiment of a quantum dot device 100 , in accordance with various embodiments.
- FIG. 57 illustrates the quantum dot device 100 taken along the section A-A of FIG. 56 (while FIG. 56 illustrates the quantum dot device 100 taken along the section C-C of FIG. 57 ), and
- FIG. 58 illustrates the quantum dot device 100 taken along the section D-D of FIG. 57 (while FIG. 57 illustrates the quantum dot device 100 taken along the section A-A of FIG. 58 ).
- the quantum dot device 100 of FIGS. 56-58 taken along the section B-B of FIG. 56 , may be the same as illustrated in FIG. 3 .
- FIG. 56 indicates that the cross-section illustrated in FIG. 57 is taken through the trench 107 - 1 , an analogous cross-section taken through the trench 107 - 2 may be identical, and thus the discussion of FIG. 57 refers generally to the “trench 107 .”
- the quantum dot device 100 may include a quantum well stack 146 disposed on a substrate 144 .
- An insulating material 128 may be disposed above the quantum well stack 146 , and multiple trenches 107 in the insulating material 128 may extend towards the quantum well stack 146 .
- a gate dielectric 114 may be disposed at the “bottom” of the trenches 107 and may extend up the “side walls” of the trenches 107 and over adjacent portions of insulating material. In the trenches 107 , the gate dielectric 114 may have a U-shaped cross-section, as shown.
- the various layers in the quantum well stack 146 of FIGS. 56-58 may be grown on the substrate 144 (e.g., using epitaxial processes).
- the total number of trenches 107 included in the quantum dot device 100 is an even number, with the trenches 107 organized into pairs including one active trench 107 and one read trench 107 , as discussed in detail below.
- the trenches 107 may be arranged in pairs in a line (e.g., 2N trenches total may be arranged in a 1 ⁇ 2N line, or a 2 ⁇ N line) or in pairs in a larger array (e.g., 2N trenches total may be arranged as a 4 ⁇ N/2 array, 6 ⁇ N/3 array, etc.).
- FIG. 81 illustrates a quantum dot device 100 including an example two-dimensional array of trenches 107 .
- multiple trenches 107 may be oriented in parallel. The discussion herein will largely focus on a single pair of trenches 107 for ease of illustration, but all the teachings of the present disclosure apply to quantum dot devices 100 with more trenches 107 .
- a quantum well layer itself may provide a geometric constraint on the z-location of quantum dots in the quantum well stack 146 .
- voltages may be applied to gates disposed at least partially in the trenches 107 above the quantum well stack 146 to adjust the energy profile along the trenches 107 in the x- and y-direction and thereby constrain the x- and y-location of quantum dots within quantum wells (discussed in detail below with reference to the gates 106 / 108 ).
- the dimensions of the trenches 107 may take any suitable values.
- the trenches 107 may each have a width 162 between 10 nanometers and 30 nanometers. In some embodiments, the trenches 107 may each have a vertical dimension 164 between 200 nanometers and 400 nanometers (e.g., between 250 nanometers and 350 nanometers, or equal to 300 nanometers).
- the insulating material 128 may be a dielectric material (e.g., an interlayer dielectric), such as silicon oxide. In some embodiments, the insulating material 128 may be a CVD oxide or a flowable CVD oxide. In some embodiments, the trenches 107 may be spaced apart by a distance 160 between 50 nanometers and 500 nanometers.
- Multiple gates may be disposed at least partially in each of the trenches 107 .
- three gates 106 and two gates 108 are shown as distributed at least partially in a single trench 107 .
- This particular number of gates is simply illustrative, and any suitable number of gates may be used.
- multiple groups of gates may be disposed at least partially in the trench 107 .
- the gate 108 - 1 may be disposed between the gates 106 - 1 and 106 - 2
- the gate 108 - 2 may be disposed between the gates 106 - 2 and 106 - 3 .
- a gate 106 may be spaced apart from an adjacent gate 108 by a gate wall 138 .
- the gate wall 138 may include a shield dielectric 113 and a spacer 134 .
- the shield dielectric 113 may have an L-shape in cross-section, with a vertical portion adjacent to the gate dielectric 114 of an adjacent gate 106 , and a horizontal portion under the associated spacer 134 .
- the vertical portion of the shield dielectric 113 of a gate wall 138 may be disposed between the gate dielectric 114 of an adjacent gate 106 and the spacer 134 of that gate wall 138 .
- the horizontal portion of the shield dielectric 113 of a gate wall 138 may be disposed between the fin 104 and the spacer 134 of that gate wall 138 .
- the spacer 134 of a gate wall 138 may be disposed between the vertical portion of the associated shield dielectric 113 and the gate dielectric 114 of a gate 108 .
- the spacers 134 may be thicker closer to the fin 104 and thinner farther away from the fin 104 .
- the spacers 134 may have a convex shape.
- the spacers 134 may be formed of any suitable material, such as a carbon-doped oxide, silicon nitride, silicon oxide, or other carbides or nitrides (e.g., silicon carbide, silicon nitride doped with carbon, and silicon oxynitride).
- a carbon-doped oxide such as silicon nitride, silicon oxide, or other carbides or nitrides (e.g., silicon carbide, silicon nitride doped with carbon, and silicon oxynitride).
- Each of the gates 106 / 108 may include a gate dielectric 114 ; in the embodiment illustrated in FIG. 57 , the gate dielectric 114 for each of the gates 106 / 108 may be provided by separate portions of gate dielectric 114 , as shown.
- the gate dielectrics 114 for the gates 106 and the gates 108 may have the same material composition, or different material compositions, as discussed above.
- the gate dielectric 114 may be a multilayer gate dielectric (e.g., with multiple materials used to improve the interface between the trench 107 and the corresponding gate metal).
- the gate dielectric 114 may be, for example, silicon oxide, aluminum oxide, or a high-k dielectric, such as hafnium oxide.
- the gate dielectric 114 may include elements such as hafnium, silicon, oxygen, titanium, tantalum, lanthanum, aluminum, zirconium, barium, strontium, yttrium, lead, scandium, niobium, and zinc.
- Examples of materials that may be used in the gate dielectric 114 may include, but are not limited to, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, tantalum oxide, tantalum silicon oxide, lead scandium tantalum oxide, and lead zinc niobate.
- an annealing process may be carried out on the gate dielectric 114 to improve the quality of the gate dielectric 114 .
- Each of the gates 106 may also include a gate metal 110 .
- the gate dielectric 114 for each gate 106 may extend at least partially up the sides of the adjacent shield dielectric 113 of a gate wall 138 , and the gate metal 110 may extend between the portions of gate dielectric 114 on the adjacent shield dielectric 113 , as shown.
- the gate metal 110 may be disposed between the hardmask 118 and the gate dielectric 114 , and the gate dielectric 114 may be at least partially disposed between the gate metal 110 and the quantum well stack 146 .
- the gate metal 110 of a gate 106 may extend over the insulating material 128 and into a trench 107 in the insulating material 128 .
- the gate metal 110 may be a superconductor, such as aluminum, titanium nitride (e.g., deposited via ALD), or niobium titanium nitride.
- a superconductor such as aluminum, titanium nitride (e.g., deposited via ALD), or niobium titanium nitride.
- no spacer material or shield dielectric 113 may be disposed between the gate metal 110 and the sidewalls of the trench 107 in the y-direction (while in other embodiments, spacer material and shield dielectric 113 may be present, as discussed below with reference to FIGS. 77-78 ).
- Each of the gates 108 may include a gate metal 112 .
- the gate metal 112 may be disposed between the hardmask 118 and the gate dielectric 114 , and the gate dielectric 114 may be at least partially disposed between the gate metal 112 and the quantum well stack 146 .
- the gate metal 112 of a gate 108 may extend over the insulating material 128 and into a trench 107 in the insulating material 128 .
- the gate dielectric 114 for each gate 108 may extend at least partially up the sides of the adjacent gate walls 138 , and the gate metal 112 may extend between the portions of gate dielectric 114 on the adjacent gate walls 138 , as shown.
- the gate metal 110 and the gate metal 112 may take any of the forms discussed above.
- the gate metal 110 and the gate metal 112 may have different material structures so as to induce differential strain in the underlying quantum well layer 152 , while in other embodiments, the gate metal 110 and the gate metal 112 may have the same material structure.
- a hardmask 118 may extend over the gates 106 / 108 .
- the hardmask 118 may be formed of silicon nitride, silicon carbide, or another suitable material. In some embodiments, the hardmask 118 may not be present in the quantum dot device 100 (e.g., a hardmask like the hardmask 118 may be removed during processing, as discussed below).
- the gate 108 - 1 may extend between the proximate gate walls 138 on the sides of the gate 106 - 1 and the gate 106 - 2 along the longitudinal axis of the trench 107 , as shown in FIG. 57 .
- the gate metal 112 and the gate dielectric 114 of the gate 108 - 1 may together extend between the gate walls 138 on the sides of the gate 106 - 1 and the gate 106 - 2 along the longitudinal axis of the trench 107 .
- the gate metal 112 and the gate dielectric 114 of the gate 108 - 1 may together have a shape that is substantially complementary to the shape of the gate walls 138 , as shown.
- the gate 108 - 2 may extend between the proximate gate walls 138 on the sides of the gate 106 - 2 and the gate 106 - 3 along the longitudinal axis of the trench 107 .
- the gate dielectric 114 may extend at least partially up the sides of the gate walls 138 (and up the proximate sidewalls of the trench 107 ), as shown, and the gate metal 112 may extend between the portions of gate dielectric 114 on the spacers 134 (and the proximate sidewalls of the trench 107 ).
- the gate metal 112 like the gate metal 110 , may be any suitable metal, such as titanium nitride. As illustrated in FIG.
- no spacer material or shield dielectric 113 may be disposed between the gate metal 112 and the sidewalls of the trench 107 in the y-direction; in other embodiments (e.g., as discussed below with reference to FIGS. 77 and 78 ), spacers 134 and shield dielectric 113 may also be disposed between the gate metal 112 and the sidewalls of the trench 107 in the y-direction.
- the dimensions of the gates 106 / 108 may take any suitable values.
- the z-height 166 of the gate metal 110 in the trench 107 may be between 225 nanometers and 375 nanometers (e.g., approximately 300 nanometers); the z-height 175 of the gate metal 112 may be in the same range.
- This z-height 166 of the gate metal 110 in the trench 107 may represent the sum of the z-height of the insulating material 128 (e.g., between 200 nanometers and 300 nanometers) and the thickness of the gate metal 110 on top of the insulating material 128 (e.g., between 25 nanometers and 75 nanometers, or approximately 50 nanometers).
- the z-height 166 of the gate metal 110 may be less than the z-height 175 of the gate metal 112 (e.g., as discussed below with reference to FIGS. 79-80 ).
- the length 168 of the gate metal 110 i.e., in the x-direction
- the “outermost” gates 106 e.g., the gates 106 - 1 and 106 - 3 of the embodiment illustrated in FIG.
- the outermost gates 106 may have a length 168 between 100 nanometers and 500 nanometers.
- Such longer “outside” gates 106 may provide spatial separation between the doped regions 140 and the areas under the gates 108 and the inner gates 106 in which quantum dots 142 may form, and thus may reduce the perturbations to the potential energy landscape under the gates 108 and the inner gates 106 caused by the doped regions 140 .
- a 2DEG may form under the outermost gates 106 ; this 2DEG may separate the “active” device region (under the gates 106 / 108 ) from the doped region 140 (which has a large density of implanted charge carriers).
- the distance 170 between adjacent ones of the gates 106 may be between 40 nanometers and 100 nanometers (e.g., 50 nanometers).
- the thickness 172 of the spacers 134 may be between 1 nanometer and 10 nanometers (e.g., between 3 nanometers and 5 nanometers, between 4 nanometers and 6 nanometers, or between 4 nanometers and 7 nanometers).
- the thickness 174 of the vertical portion of the shield dielectric 113 may be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms); the thickness of the horizontal portion of the shield dielectric (i.e., the thickness between the fin 104 and the associated spacer 134 ) may also be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms).
- the length of the gate metal 112 i.e., in the x-direction may depend on the dimensions of the gates 106 and the gate walls 138 , as illustrated in FIG. 57 . As indicated in FIGS.
- the gates 106 / 108 in one trench 107 may extend over the insulating material 128 between that trench 107 and an adjacent trench 107 , but may be isolated from their counterpart gates by the intervening insulating material 130 (and gate walls 138 for the gates 106 ).
- the gates 106 and 108 may be alternatingly arranged in the x-direction.
- voltages may be applied to the gates 106 / 108 to adjust the potential energy in the quantum well stack 146 to create quantum wells of varying depths in which quantum dots 142 may form, as discussed above with reference to the quantum dot device 100 of FIGS. 1-3 .
- Only one quantum dot 142 is labeled with a reference numeral in FIG. 57 for ease of illustration, but five are indicated as dotted circles below each trench 107 .
- the quantum well stack 146 of the quantum dot device 100 of FIGS. 56-58 may include doped regions 140 that may serve as a reservoir of charge carriers for the quantum dot device 100 , in accordance with any of the embodiments discussed above.
- the quantum dot devices 100 discussed with reference to FIGS. 56-58 may be used to form electron-type or hole-type quantum dots 142 , as discussed above with reference to FIGS. 1-3 .
- Conductive vias and lines may contact the gates 106 / 108 of the quantum dot device 100 of FIGS. 56-58 , and to the doped regions 140 , to enable electrical connection to the gates 106 / 108 and the doped regions 140 to be made in desired locations.
- the gates 106 may extend both “vertically” and “horizontally” away from the quantum well stack 146 , and conductive vias 120 may contact the gates 106 (and are drawn in dashed lines in FIG. 57 to indicate their location behind the plane of the drawing).
- the conductive vias 120 may extend through the hardmask 118 to contact the gate metal 110 of the gates 106 .
- the gates 108 may similarly extend away from the quantum well stack 146 , and conductive vias 122 may contact the gates 108 (also drawn in dashed lines in FIG. 57 to indicate their location behind the plane of the drawing).
- the conductive vias 122 may extend through the hardmask 118 to contact the gate metal 112 of the gates 108 .
- Conductive vias 136 may contact the interface material 141 and may thereby make electrical contact with the doped regions 140 .
- the quantum dot device 100 of FIGS. 56-58 may include further conductive vias and/or lines (not shown) to make electrical contact to the gates 106 / 108 and/or the doped regions 140 , as desired.
- the conductive vias and lines included in a quantum dot device 100 may include any suitable materials, such as copper, tungsten (deposited, e.g., by CVD), or a superconductor (e.g., aluminum, tin, titanium nitride, niobium titanium nitride, tantalum, niobium, or other niobium compounds such as niobium tin and niobium germanium).
- tungsten deposited, e.g., by CVD
- a superconductor e.g., aluminum, tin, titanium nitride, niobium titanium nitride, tantalum, niobium, or other niobium compounds such as niobium tin and niobium germanium.
- the quantum dot device 100 of FIGS. 56-58 may include one or more magnet lines 121 .
- a single magnet line 121 is illustrated in FIGS. 56-58 , proximate to the trench 107 - 1 .
- the magnet line(s) 121 of the quantum dot device of FIGS. 56-58 may take the form of any of the embodiments of the magnet lines 121 discussed herein.
- the magnet line 121 may be formed of a conductive material, and may be used to conduct current pulses that generate magnetic fields to influence the spin states of one or more of the quantum dots 142 that may form in the quantum well stack 146 .
- the magnet line 121 may conduct a pulse to reset (or “scramble”) nuclear and/or quantum dot spins. In some embodiments, the magnet line 121 may conduct a pulse to initialize an electron in a quantum dot in a particular spin state. In some embodiments, the magnet line 121 may conduct current to provide a continuous, oscillating magnetic field to which the spin of a qubit may couple. The magnet line 121 may provide any suitable combination of these embodiments, or any other appropriate functionality.
- the magnet line 121 of FIGS. 56-58 may be formed of copper. In some embodiments, the magnet line 121 may be formed of a superconductor, such as aluminum. The magnet line 121 illustrated in FIGS. 56-58 is non-coplanar with the trenches 107 , and is also non-coplanar with the gates 106 / 108 . In some embodiments, the magnet line 121 may be spaced apart from the gates 106 / 108 by a distance 167 .
- the distance 167 may take any suitable value (e.g., based on the desired strength of magnetic field interaction with particular quantum dots 142 ); in some embodiments, the distance 167 may be between 25 nanometers and 1 micron (e.g., between 50 nanometers and 200 nanometers).
- the magnet line 121 of FIGS. 56-58 may be formed of a magnetic material.
- a magnetic material such as cobalt
- the magnet line 121 of FIGS. 56-58 may have any suitable dimensions.
- the magnet line 121 may have a thickness 169 between 25 nanometers and 100 nanometers.
- the magnet line 121 may have a width 171 between 25 nanometers and 100 nanometers.
- the width 171 and thickness 169 of a magnet line 121 may be equal to the width and thickness, respectively, of other conductive lines in the quantum dot device 100 (not shown) used to provide electrical interconnects, as known in the art.
- the magnet line 121 may have a length 173 that may depend on the number and dimensions of the gates 106 / 108 that are to form quantum dots 142 with which the magnet line 121 is to interact.
- the magnet line 121 illustrated in FIGS. 56-58 are substantially linear, but this need not be the case; the magnet lines 121 disclosed herein may take any suitable shape.
- Conductive vias 123 may contact the magnet line 121 .
- the conductive vias 120 , 122 , 136 , and 123 may be electrically isolated from each other by an insulating material 130 , all of which may take any of the forms discussed above with reference to FIGS. 1-3 .
- the particular arrangement of conductive vias shown in FIGS. 56-58 is simply illustrative, and any electrical routing arrangement may be implemented.
- the structure of the trench 107 - 1 may be the same as the structure of the trench 107 - 2 ; similarly, the construction of gates 106 / 108 in and around the trench 107 - 1 may be the same as the construction of gates 106 / 108 in and around the trench 107 - 2 .
- the gates 106 / 108 associated with the trench 107 - 1 may be mirrored by corresponding gates 106 / 108 associated with the parallel trench 107 - 2 , and the insulating material 130 may separate the gates 106 / 108 associated with the different trenches 107 - 1 and 107 - 2 .
- quantum dots 142 formed in the quantum well stack 146 under the trench 107 - 1 may have counterpart quantum dots 142 in the quantum well stack 146 under the trench 107 - 2 (under the corresponding gates 106 / 108 ).
- the quantum dots 142 under the trench 107 - 1 may be used as “active” quantum dots in the sense that these quantum dots 142 act as qubits and are controlled (e.g., by voltages applied to the gates 106 / 108 associated with the trench 107 - 1 ) to perform quantum computations.
- the quantum dots 142 associated with the trench 107 - 2 may be used as “read” quantum dots in the sense that these quantum dots 142 may sense the quantum state of the quantum dots 142 under the trench 107 - 1 by detecting the electric field generated by the charge in the quantum dots 142 under the trench 107 - 1 , and may convert the quantum state of the quantum dots 142 under the trench 107 - 1 into electrical signals that may be detected by the gates 106 / 108 associated with the trench 107 - 2 .
- Each quantum dot 142 under the trench 107 - 1 may be read by its corresponding quantum dot 142 under the trench 107 - 2 .
- the quantum dot device 100 enables both quantum computation and the ability to read the results of a quantum computation.
- the quantum dot devices 100 disclosed herein may be manufactured using any suitable techniques.
- the manufacture of the quantum dot device 100 of FIGS. 56-58 may begin as described above with reference to FIGS. 4-5 ; however, instead of forming fins 104 in the quantum well stack 146 of the assembly 202 , manufacturing may proceed as illustrated in FIGS. 59-76 (and described below).
- FIGS. 59-76 the particular manufacturing operations discussed below with reference to FIGS. 59-76 are illustrated as manufacturing a particular embodiment of the quantum dot device 100 , these operations may be applied to manufacture many different embodiments of the quantum dot device 100 , as discussed herein. Any of the elements discussed below with reference to FIGS. 59-76 may take the form of any of the embodiments of those elements discussed above (or otherwise disclosed herein).
- FIG. 59 is a cross-sectional view of an assembly 1204 including a quantum well stack 146 on a substrate 144 .
- the assembly 1204 may be formed as described above with reference to FIGS. 4-5 , and may have the same form as the assembly 202 ( FIG. 5 ).
- FIG. 60 is a cross-sectional view of an assembly 1206 subsequent to providing an insulating material 128 on the assembly 1204 ( FIG. 59 ). Any suitable material may be used as the insulating material 128 to electrically insulate the trenches 107 from each other, as discussed above. As noted above, in some embodiments, the insulating material 128 may be a dielectric material, such as silicon oxide.
- FIG. 61 is a cross-sectional view of an assembly 1208 subsequent to forming trenches 107 in the insulating material 128 of the assembly 1206 ( FIG. 60 ).
- the trenches 107 may extend down to the quantum well stack 146 , and may be formed in the assembly 1206 by patterning and then etching the assembly 1206 using any suitable conventional lithographic process known in the art.
- a hardmask may be provided on the insulating material 128 , and a photoresist may be provided on the hardmask; the photoresist may be patterned to identify the areas in which the trenches 107 are to be formed, the hardmask may be etched in accordance with the patterned photoresist, and the insulating material 128 may be etched in accordance with the etched hardmask (after which the remaining hardmask and photoresist may be removed).
- a combination of dry and wet etch chemistry may be used to form the trenches 107 in the insulating material 128 , and the appropriate chemistry may depend on the materials included in the assembly 1208 , as known in the art.
- FIG. 62 is a view of the assembly 1208 taken along the section A-A of FIG. 61 , through a trench 107 (while FIG. 61 illustrates the assembly 1208 taken along the section D-D of FIG. 62 ).
- FIG. 63 is a cross-sectional view of an assembly 1216 subsequent to performing the operations discussed above with reference to FIGS. 11-14 , including depositing and patterning a dummy material 111 , conformally depositing a layer of shield dielectric 113 , and providing spacer material 132 on the assembly 1208 ( FIGS. 61 and 62 ).
- FIG. 64 is a view of the assembly 1216 taken along the section D-D of FIG. 63 (while FIG. 63 illustrates the assembly 1216 taken along the section A-A of FIG. 64 , along a trench 107 ).
- the operations discussed above with reference to FIGS. 11-14 may be performed in accordance with any of the embodiments disclosed herein.
- FIG. 65 is a cross-sectional view of an assembly 1218 subsequent to providing capping material 133 on the assembly 1216 ( FIGS. 63 and 64 ).
- FIG. 66 is a view of the assembly 1218 taken along the section D-D of FIG. 65 (while FIG. 65 illustrates the assembly 1218 taken along the section A-A of FIG. 66 , along a trench 107 ).
- the capping material 133 may be any suitable material; for example, the capping material 133 may be silicon oxide deposited by CVD or ALD. As illustrated in FIGS. 65 and 66 , the capping material 133 may be conformally deposited on the assembly 1216 .
- FIG. 67 is a cross-sectional view of an assembly 1220 subsequent to providing a sacrificial material 135 on the assembly 1218 ( FIGS. 65 and 66 ).
- FIG. 68 is a view of the assembly 1220 taken along the section D-D of FIG. 67 (while FIG. 67 illustrates the assembly 1220 taken along the section A-A of FIG. 68 , through a trench 107 ).
- the sacrificial material 135 may be deposited on the assembly 1218 to completely cover the capping material 133 , then the sacrificial material 135 may be recessed to expose portions 137 of the capping material 133 .
- the portions 137 of capping material 133 disposed near the “top” of the dummy material 111 may not be covered by the sacrificial material 135 .
- all of the capping material 133 disposed in the region between adjacent portions of the dummy material 111 may be covered by the sacrificial material 135 .
- the recessing of the sacrificial material 135 may be achieved by any etching technique, such as a dry etch.
- the sacrificial material 135 may be any suitable material, such as a bottom anti-reflective coating (BARC).
- FIG. 69 is a cross-sectional view of an assembly 1222 subsequent to treating the exposed portions 137 of the capping material 133 of the assembly 1220 ( FIGS. 67 and 68 ) to change the etching characteristics of the exposed portions 137 relative to the rest of the capping material 133 .
- FIG. 70 is a view of the assembly 1222 taken along the section D-D of FIG. 69 (while FIG. 69 illustrates the assembly 1222 taken along the section A-A of FIG. 70 , through a trench 107 ).
- this treatment may include performing a high-dose ion implant in which the implant dose is high enough to cause a compositional change in the portions 137 and achieve a desired change in etching characteristics.
- FIG. 71 is a cross-sectional view of an assembly 1224 subsequent to removing the sacrificial material 135 and the unexposed capping material 133 of the assembly 1222 ( FIGS. 69 and 70 ).
- FIG. 72 is a view of the assembly 1224 taken along the section D-D of FIG. 71 (while FIG. 71 illustrates the assembly 1224 taken along the section A-A of FIG. 72 , through a trench 107 ).
- the sacrificial material 135 may be removed using any suitable technique (e.g., by ashing, followed by a cleaning step), and the untreated capping material 133 may be removed using any suitable technique (e.g., by etching).
- a high temperature anneal may be performed to incorporate the implanted ions in the portions 137 of the capping material 133 before removing the untreated capping material 133 .
- the remaining treated capping material 133 in the assembly 1224 may provide capping structures 145 disposed proximate to the “tops” of the portions of the dummy material 111 and extending over the spacer material 132 disposed proximate to the “sides” of the portions of the dummy material 111 .
- FIG. 73 is a cross-sectional view of an assembly 1226 subsequent to directionally etching the spacer material 132 of the assembly 1224 ( FIGS. 71 and 72 ) that isn't protected by a capping structure 145 , leaving spacer material 132 on the sides and top of dummy material 111 /shield dielectric 113 structures.
- FIG. 74 is a view of the assembly 1226 taken along the section D-D of FIG. 73 (while FIG. 73 illustrates the assembly 1226 taken along the section A-A of FIG. 74 , through a trench 107 ).
- the etching of the spacer material 132 may be an anisotropic etch, etching the spacer material 132 “downward” to remove the spacer material 132 in some of the area between the portions of the dummy material 111 (as illustrated in FIGS. 73 and 74 ), while leaving the spacer material 132 on the sides and tops of the dummy material 111 /shield dielectric 113 structures.
- the anisotropic etch may be a dry etch.
- FIGS. 75-76 maintain the cross-sectional perspective of FIG. 73 .
- FIG. 75 is a cross-sectional view of an assembly 1228 subsequent to removing the capping structures 145 from the assembly 1226 ( FIGS. 73 and 74 ).
- the capping structures 145 may be removed using any suitable technique (e.g., a wet etch).
- the spacer material 132 that remains in the assembly 1228 may include spacers 134 disposed on the sides of the dummy material 111 /shield dielectric 113 structures, and portions 139 disposed on the top of the gates 106 .
- FIG. 76 is a cross-sectional view of an assembly 1230 subsequent to providing a dummy material 109 on the assembly 1228 ( FIG. 75 ).
- the dummy material 109 may fill the areas between adjacent ones of the dummy material 111 /shield dielectric 113 structures, and may extend over the tops of the structures and over the spacer material portions 139 .
- the dummy material 109 of the assembly 1230 may fill the trenches 107 and extend over the insulating material 128 .
- the assembly 1230 may then be processed substantially as discussed above with reference to FIGS. 17-42 to form the quantum dot device 100 of FIGS. 56-58 .
- the magnet line 121 is oriented parallel to the longitudinal axes of the trenches 107 .
- the magnet line 121 of the quantum dot device 100 of FIGS. 56-58 may not be oriented parallel to the longitudinal axes of the trenches 107 ; for example, any of the magnet line arrangements discussed above with reference to FIGS. 43-45 may be used.
- multiple magnet lines 121 may be included in that embodiment of the quantum dot device 100 (e.g., multiple magnet lines 121 parallel to the longitudinal axes of the trenches 107 ).
- the quantum dot device 100 of FIGS. 56-58 may include a second magnet line 121 proximate to the trench 107 - 2 in a symmetric manner to the magnet line 121 illustrated proximate to the trench 107 - 1 .
- multiple magnet lines 121 may be included in a quantum dot device 100 , and these magnet lines 121 may or may not be parallel to one another.
- a quantum dot device 100 may include two (or more) magnet lines 121 that are oriented perpendicular to each other.
- FIGS. 56-58 there may not be any substantial spacer material 132 or shield dielectric 113 between the gate metal 112 and the proximate sidewalls of the trench 107 in the y-direction.
- gate walls 138 may also be disposed between the gate metal 112 and the sidewalls of the trench 107 in the y-direction.
- FIG. 77 A cross-sectional view of such an embodiment is shown in FIG. 77 (analogous to the cross-sectional view of FIG. 58 ).
- FIG. 78 is a cross-sectional view of an assembly 1256 that may be formed by such a process (taking the place of the assembly 1226 of FIG. 74 ); the view along the section A-A of the assembly 1256 may be similar to FIG. 75 , but may not include the spacer material portions 139 .
- the assembly 1256 may be further processed as discussed above to form a quantum dot device 100 .
- a quantum dot device 100 may include multiple trenches 107 arranged in an array of any desired size.
- FIG. 81 is a top cross-sectional view, like the view of FIG. 3 , of a quantum dot device 100 having multiple trenches 107 arranged in a two-dimensional array. Magnet lines 121 are not depicted in FIG. 81 , although they may be included in any desired arrangements.
- the trenches 107 may be arranged in pairs, each pair including an “active” trench 107 and a “read” trench 107 , as discussed above.
- the particular number and arrangement of trenches 107 in FIG. 81 is simply illustrative, and any desired arrangement may be used.
- a quantum dot device 100 may include multiple sets of fins 104 (and accompanying gates, as discussed above with reference to FIGS. 1-3 ) arranged in a two-dimensional array.
- a single trench 107 may include multiple groups of gates 106 / 108 , spaced apart along the trench by a doped region 140 .
- FIG. 82 is a cross-sectional view of an example of such a quantum dot device 100 having multiple groups of gates 180 at least partially disposed in a single trench 107 above a quantum well stack 146 , in accordance with various embodiments.
- Each of the groups 180 may include gates 106 / 108 (not labeled in FIG. 82 for ease of illustration) that may take the form of any of the embodiments of the gates 106 / 108 discussed herein.
- a doped region 140 (and its interface material 141 ) may be disposed between two adjacent groups 180 (labeled in FIG.
- this “common” doped region 140 may be electrically contacted by a single conductive via 136 .
- the particular number of gates 106 / 108 illustrated in FIG. 82 , and the particular number of groups 180 is simply illustrative, and a trench 107 may include any suitable number of gates 106 / 108 arranged in any suitable number of groups 180 .
- the quantum dot device 100 of FIG. 82 may also include one or more magnet lines 121 , arranged as desired.
- a single fin 104 may include multiple groups of gates 106 / 108 , spaced apart along the fin.
- the gate metal 110 and the gate metal 112 may have different z-heights (z-heights 166 and 175 , respectively).
- the gate metal 110 may be deposited and planarized as discussed above with reference to FIG. 21 , and then the gate metal 110 may be recessed (e.g., using any suitable etch process) and the recess may be filled with the insulating material 130 (or another insulating material) and then polished before proceeding with the operations of FIG. 22 .
- FIGS. 79 and 80 illustrate views of an example of such a quantum dot device 100 ; the view of FIG. 79 is analogous to the view of FIG. 1 , and the view of FIG. 80 is analogous to the view of FIG.
- FIGS. 79 and 80 illustrate this embodiment of different z-heights 166 and 175 in the context of a quantum dot device 100 that includes fins 104
- gate metals having different heights may also be used in quantum dot devices 100 that include trenches 107 (e.g., as discussed above with reference to FIGS. 56-58 ).
- the quantum dot device 100 may be included in a die and coupled to a package substrate to form a quantum dot device package.
- FIG. 83 is a side cross-sectional view of a die 302 including the quantum dot device 100 of FIG. 57 and conductive pathway layers 303 disposed thereon
- FIG. 84 is a side cross-sectional view of a quantum dot device package 300 in which the die 302 and another die 350 are coupled to a package substrate 304 (e.g., in a system-on-a-chip (SoC) arrangement). Details of the quantum dot device 100 are omitted from FIG. 84 for economy of illustration. As noted above, the particular quantum dot device 100 illustrated in FIGS.
- SoC system-on-a-chip
- any of the quantum dot devices 100 disclosed herein may be included in a die (e.g., the die 302 ) and coupled to a package substrate (e.g., the package substrate 304 ).
- a package substrate e.g., the package substrate 304
- any number of fins 104 or trenches 107 , gates 106 / 108 , doped regions 140 , magnet lines 121 , and other components discussed herein with reference to various embodiments of the quantum dot device 100 may be included in the die 302 .
- the die 302 may include a first face 320 and an opposing second face 322 .
- the base 102 may be proximate to the second face 322 , and conductive pathways 315 from various components of the quantum dot device 100 may extend to conductive contacts 365 disposed at the first face 320 .
- the conductive pathways 315 may include conductive vias, conductive lines, and/or any combination of conductive vias and lines.
- FIG. 83 illustrates an embodiment in which one conductive pathway 315 (extending between a magnet line 121 and associated conductive contact 365 ) includes a conductive via 123 , a conductive line 393 , a conductive via 398 , and a conductive line 396 .
- conductive pathways 315 More or fewer structures may be included in the conductive pathways 315 , and analogous conductive pathways 315 may be provided between ones of the conductive contacts 365 and the gates 106 / 108 , doped regions 140 , or other components of the quantum dot device 100 .
- conductive lines of the die 302 (and the package substrate 304 , discussed below) may extend into and out of the plane of the drawing, providing conductive pathways to route electrical signals to and/or from various elements in the die 302 .
- the conductive vias and/or lines that provide the conductive pathways 315 in the die 302 may be formed using any suitable techniques. Examples of such techniques may include subtractive fabrication techniques, additive or semi-additive fabrication techniques, single Damascene fabrication techniques, dual Damascene fabrication techniques, or any other suitable technique.
- layers of oxide material 390 and layers of nitride material 391 may insulate various structures in the conductive pathways 315 from proximate structures, and/or may serve as etch stops during fabrication.
- an adhesion layer (not shown) may be disposed between conductive material and proximate insulating material of the die 302 to improve mechanical adhesion between the conductive material and the insulating material.
- the gates 106 / 108 , the doped regions 140 , and the quantum well stack 146 may be referred to as part of the “device layer” of the quantum dot device 100 .
- the conductive lines 393 may be referred to as a Metal 1 or “M 1 ” interconnect layer, and may couple the structures in the device layer to other interconnect structures.
- the conductive vias 398 and the conductive lines 396 may be referred to as a Metal 2 or “M 2 ” interconnect layer, and may be formed directly on the M 1 interconnect layer.
- a solder resist material 367 may be disposed around the conductive contacts 365 , and, in some embodiments, may extend onto the conductive contacts 365 .
- the solder resist material 367 may be a polyimide or similar material, or may be any appropriate type of packaging solder resist material.
- the solder resist material 367 may be a liquid or dry film material including photoimageable polymers.
- the solder resist material 367 may be non-photoimageable (and openings therein may be formed using laser drilling or masked etch techniques).
- the conductive contacts 365 may provide the contacts to couple other components (e.g., a package substrate 304 , as discussed below, or another component) to the conductive pathways 315 in the quantum dot device 100 , and may be formed of any suitable conductive material (e.g., a superconducting material). For example, solder bonds may be formed on the one or more conductive contacts 365 to mechanically and/or electrically couple the die 302 with another component (e.g., a circuit board), as discussed below.
- the conductive contacts 365 illustrated in FIG. 83 take the form of bond pads, but other first-level interconnect structures may be used (e.g., posts) to route electrical signals to/from the die 302 , as discussed below.
- interconnect structures may be arranged within the quantum dot device 100 to route electrical signals according to a wide variety of designs (in particular, the arrangement is not limited to the particular configuration of interconnect structures depicted in FIG. 83 or any of the other accompanying figures, and may include more or fewer interconnect structures).
- electrical signals may be routed to and/or from the gates 106 / 108 , the magnet line(s) 121 , and/or the doped regions 140 (and/or other components) of the quantum dot device 100 through the interconnects provided by conductive vias and/or lines, and through the conductive pathways of the package substrate 304 (discussed below).
- Example superconducting materials that may be used for the structures in the conductive pathways 313 , 317 , 319 (discussed below), and 315 , and/or conductive contacts of the die 302 and/or the package substrate 304 may include aluminum, niobium, tin, titanium, osmium, zinc, molybdenum, tantalum, vanadium, or composites of such materials (e.g., niobium titanium, niobium aluminum, or niobium tin).
- the conductive contacts 365 , 379 , and/or 399 may include aluminum
- the first-level interconnects 306 and/or the second-level interconnects 308 may include an indium-based solder.
- the quantum dot device package 300 of FIG. 84 may include a die 302 (including one or more quantum dot devices 100 ) and a die 350 .
- the quantum dot device package 300 may include electrical pathways between the die 302 and the die 350 so that the dies 302 and 350 may communicate during operation.
- the die 350 may be a non-quantum logic device that may provide support or control functionality for the quantum dot device(s) 100 of the die 302 .
- the die 350 may include a switching matrix to control the writing and reading of data from the die 302 (e.g., using any known word line/bit line or other addressing architecture).
- the die 350 may control the voltages (e.g., microwave pulses) applied to the gates 106 / 108 , and/or the doped regions 140 , of the quantum dot device(s) 100 included in the die 302 .
- the die 350 may include magnet line control logic to provide microwave pulses to the magnet line(s) 121 of the quantum dot device(s) 100 in the die 302 .
- the die 350 may include any desired control circuitry to support operation of the die 302 .
- control circuitry By including this control circuitry in a separate die, the manufacture of the die 302 may be simplified and focused on the needs of the quantum computations performed by the quantum dot device(s) 100 , and conventional manufacturing and design processes for control logic (e.g., switching array logic) may be used to form the die 350 .
- control logic e.g., switching array logic
- the functionality provided by the die 350 may, in some embodiments, be distributed across multiple dies 350 (e.g., multiple dies coupled to the package substrate 304 , or otherwise sharing a common support with the die 302 ).
- one or more dies providing the functionality of the die 350 may support one or more dies providing the functionality of the die 302 ; for example, the quantum dot device package 300 may include multiple dies having one or more quantum dot devices 100 , and a die 350 may communicate with one or more such “quantum dot device dies.”
- the die 350 may take any of the forms discussed below with reference to the non-quantum processing device 2028 of FIG. 88 .
- Mechanisms by which the control logic of the die 350 may control operation of the die 302 may be take the form of an entirely hardware embodiment or an embodiment combining software and hardware aspects.
- the die 350 may implement an algorithm executed by one or more processing units, e.g. one or more microprocessors.
- aspects of the present disclosure may take the form of a computer program product embodied in one or more computer readable medium(s), preferably non-transitory, having computer readable program code embodied (e.g., stored) in or coupled to the die 350 .
- such a computer program may, for example, be downloaded (updated) to the die 350 (or attendant memory) or be stored upon manufacturing of the die 350 .
- the die 350 may include at least one processor and at least one memory element, along with any other suitable hardware and/or software to enable its intended functionality of controlling operation of the die 302 as described herein.
- a processor of the die 350 may execute software or an algorithm to perform the activities discussed herein.
- a processor of the die 350 may be communicatively coupled to other system elements via one or more interconnects or buses (e.g., through one or more conductive pathways 319 ).
- Such a processor may include any combination of hardware, software, or firmware providing programmable logic, including by way of non-limiting example, a microprocessor, a digital signal processor (DSP), a field-programmable gate array (FPGA), a programmable logic array (PLA), an application-specific integrated circuit (ASIC), or a virtual machine processor.
- the processor of the die 350 may be communicatively coupled to the memory element of the die 350 , for example, in a direct-memory access (DMA) configuration.
- DMA direct-memory access
- a memory element of the die 350 may include any suitable volatile or nonvolatile memory technology, including double data rate (DDR) random access memory (RAM), synchronous RAM (SRAM), dynamic RAM (DRAM), flash, read-only memory (ROM), optical media, virtual memory regions, magnetic or tape memory, or any other suitable technology.
- DDR double data rate
- SRAM synchronous RAM
- DRAM dynamic RAM
- flash read-only memory
- the memory element and the processor of the “die 350 ” may themselves be provided by separate physical dies that are in electrical communication.
- the information being tracked or sent to the die 350 could be provided in any database, register, control list, cache, or storage structure, all of which can be referenced at any suitable timeframe.
- the die 350 can further include suitable interfaces for receiving, transmitting, and/or otherwise communicating data or information in a network environment (e.g., via the conductive pathways 319 ).
- the die 350 may be configured to apply appropriate voltages to any one of the gates 106 / 108 (acting as, e.g., plunger gates, barrier gates, and/or accumulation gates) in order to initialize and manipulate the quantum dots 142 , as discussed above. For example, by controlling the voltage applied to a gate 106 / 108 acting as a plunger gate, the die 350 may modulate the electric field underneath that gate to create an energy valley between the tunnel barriers created by adjacent barrier gates. In another example, by controlling the voltage applied to a gate 106 / 108 acting as a barrier gate, the die 350 may change the height of the tunnel barrier.
- the barrier gate When a barrier gate is used to set a tunnel barrier between two plunger gates, the barrier gate may be used to transfer charge carriers between quantum dots 142 that may be formed under these plunger gates. When a barrier gate is used to set a tunnel barrier between a plunger gate and an accumulation gate, the barrier gate may be used to transfer charge carriers in and out of the quantum dot array via the accumulation gate.
- the term “accumulation gate” may refer to a gate used to form a 2DEG in an area that is between the area where the quantum dots 142 may be formed and a charge carrier reservoir (e.g., the doped regions 140 ). Changing the voltage applied to the accumulation gate may allow the die 350 to control the number of charge carriers in the area under the accumulation gate.
- changing the voltage applied to the accumulation gate may reduce the number of charge carriers in the area under the gate so that single charge carriers can be transferred from the reservoir into the quantum well layer 152 , and vice versa.
- the “outermost” gates 106 in a quantum dot device 100 may serve as accumulation gates. In some embodiments, these outermost gates 106 may have a greater length 168 than “inner” gates 106 .
- the die 350 may provide electrical signals to control spins of charge carriers in quantum dots 142 of the quantum dot device(s) 100 of the die 302 by controlling a magnetic field generated by one or more magnet line(s) 121 . In this manner, the die 350 may initialize and manipulate spins of the charge carriers in the quantum dots 142 to implement qubit operations. If the magnetic field for a die 302 is generated by a microwave transmission line, then the die 350 may set/manipulate the spins of the charge carriers by applying appropriate pulse sequences to manipulate spin precession. Alternatively, the magnetic field for a quantum dot device 100 of the die 302 may be generated by a magnet with one or more pulsed gates; the die 350 may apply the pulses to these gates.
- the die 350 may be configured to determine the values of the control signals applied to the elements of the die 302 (e.g. determine the voltages to be applied to the various gates 106 / 108 ) to achieve desired quantum operations (communicated to the die 350 through the package substrate 304 via the conductive pathways 319 ). In other embodiments, the die 350 may be preprogrammed with at least some of the control parameters (e.g. with the values for the voltages to be applied to the various gates 106 / 108 ) during the initialization of the die 350 .
- first-level interconnects 306 may be disposed between the first face 320 of the die 302 and the second face 326 of a package substrate 304 . Having first-level interconnects 306 disposed between the first face 320 of the die 302 and the second face 326 of the package substrate 304 (e.g., using solder bumps as part of flip chip packaging techniques) may enable the quantum dot device package 300 to achieve a smaller footprint and higher die-to-package-substrate connection density than could be achieved using conventional wirebond techniques (in which conductive contacts between the die 302 and the package substrate 304 are constrained to be located on the periphery of the die 302 ).
- a die 302 having a square first face 320 with side length N may be able to form only 4N wirebond interconnects to the package substrate 304 , versus N 2 flip chip interconnects (utilizing the entire “full field” surface area of the first face 320 ).
- wirebond interconnects may generate unacceptable amounts of heat that may damage or otherwise interfere with the performance of the quantum dot device 100 .
- solder bumps as the first-level interconnects 306 may enable the quantum dot device package 300 to have much lower parasitic inductance relative to using wirebonds to couple the die 302 and the package substrate 304 , which may result in an improvement in signal integrity for high speed signals communicated between the die 302 and the package substrate 304 .
- first-level interconnects 309 may be disposed between conductive contacts 371 of the die 350 and conductive contacts 379 at the second face 326 of the package substrate 304 , as shown, to couple electronic components (not shown) in the die 350 to conductive pathways in the package substrate 304 .
- the package substrate 304 may include a first face 324 and an opposing second face 326 .
- Conductive contacts 399 may be disposed at the first face 324
- conductive contacts 379 may be disposed at the second face 326 .
- Solder resist material 314 may be disposed around the conductive contacts 379
- solder resist material 312 may be disposed around the conductive contacts 399 ; the solder resist materials 314 and 312 may take any of the forms discussed above with reference to the solder resist material 367 . In some embodiments, the solder resist material 312 and/or the solder resist material 314 may be omitted.
- Conductive pathways may extend through the insulating material 310 between the first face 324 and the second face 326 of the package substrate 304 , electrically coupling various ones of the conductive contacts 399 to various ones of the conductive contacts 379 , in any desired manner.
- the insulating material 310 may be a dielectric material (e.g., an ILD), and may take the form of any of the embodiments of the insulating material 130 disclosed herein, for example.
- the conductive pathways may include one or more conductive vias 395 and/or one or more conductive lines 397 , for example.
- the package substrate 304 may include one or more conductive pathways 313 to electrically couple the die 302 to conductive contacts 399 on the first face 324 of the package substrate 304 ; these conductive pathways 313 may be used to allow the die 302 to electrically communicate with a circuit component to which the quantum dot device package 300 is coupled (e.g., a circuit board or interposer, as discussed below).
- a circuit component to which the quantum dot device package 300 is coupled e.g., a circuit board or interposer, as discussed below.
- the package substrate 304 may include one or more conductive pathways 319 to electrically couple the die 350 to conductive contacts 399 on the first face 324 of the package substrate 304 ; these conductive pathways 319 may be used to allow the die 350 to electrically communicate with a circuit component to which the quantum dot device package 300 is coupled (e.g., a circuit board or interposer, as discussed below).
- a circuit component to which the quantum dot device package 300 is coupled e.g., a circuit board or interposer, as discussed below.
- the package substrate 304 may include one or more conductive pathways 317 to electrically couple the die 302 to the die 350 through the package substrate 304 .
- the package substrate 304 may include conductive pathways 317 that couple different ones of the conductive contacts 379 on the second face 326 of the package substrate 304 so that, when the die 302 and the die 350 are coupled to these different conductive contacts 379 , the die 302 and the die 350 may communicate through the package substrate 304 .
- the die 302 and the die 350 are illustrated in FIG.
- the die 302 and the die 350 may be disposed on different faces of the package substrate 304 (e.g., one on the first face 324 and one on the second face 326 ), and may communicate via one or more conductive pathways 317 .
- the conductive pathways 317 may be microwave transmission lines.
- Microwave transmission lines may be structured for the effective transmission of microwave signals, and may take the form of any microwave transmission lines known in the art.
- a conductive pathway 317 may be a coplanar waveguide, a stripline, a microstrip line, or an inverted microstrip line.
- the die 350 may provide microwave pulses along the conductive pathways 317 to the die 302 to provide electron spin resonance (ESR) pulses to the quantum dot device(s) 100 to manipulate the spin states of the quantum dots 142 that form therein.
- ESR electron spin resonance
- the die 350 may generate a microwave pulse that is transmitted over a conductive pathway 317 and induces a magnetic field in the magnet line(s) 121 of a quantum dot device 100 and causes a transition between the spin-up and spin-down states of a quantum dot 142 .
- the die 350 may generate a microwave pulse that is transmitted over a conductive pathway 317 and induces a magnetic field in a gate 106 / 108 to cause a transition between the spin-up and spin-down states of a quantum dot 142 .
- the die 350 may enable any such embodiments, or any combination of such embodiments.
- the die 350 may provide any suitable control signals to the die 302 to enable operation of the quantum dot device(s) 100 included in the die 302 .
- the die 350 may provide voltages (through the conductive pathways 317 ) to the gates 106 / 108 , and thereby tune the energy profile in the quantum well stack 146 .
- the quantum dot device package 300 may be a cored package, one in which the package substrate 304 is built on a carrier material (not shown) that remains in the package substrate 304 .
- the carrier material may be a dielectric material that is part of the insulating material 310 ; laser vias or other through-holes may be made through the carrier material to allow conductive pathways 313 and/or 319 to extend between the first face 324 and the second face 326 .
- the package substrate 304 may be or may otherwise include a silicon interposer, and the conductive pathways 313 and/or 319 may be through-silicon vias.
- Silicon may have a desirably low coefficient of thermal expansion compared with other dielectric materials that may be used for the insulating material 310 , and thus may limit the degree to which the package substrate 304 expands and contracts during temperature changes relative to such other materials (e.g., polymers having higher coefficients of thermal expansion).
- a silicon interposer may also help the package substrate 304 achieve a desirably small line width and maintain high connection density to the die 302 and/or the die 350 .
- thermal expansion and contraction in the package substrate 304 may be managed by maintaining an approximately uniform density of the conductive material in the package substrate 304 (so that different portions of the package substrate 304 expand and contract uniformly), using reinforced dielectric materials as the insulating material 310 (e.g., dielectric materials with silicon dioxide fillers), or utilizing stiffer materials as the insulating material 310 (e.g., a prepreg material including glass cloth fibers).
- the die 350 may be formed of semiconductor materials or compound semiconductor materials (e.g., group III-group V compounds) to enable higher efficiency amplification and signal generation to minimize the heat generated during operation and reduce the impact on the quantum operations of the die 302 .
- the metallization in the die 350 may use superconducting materials (e.g., titanium nitride, niobium, niobium nitride, and niobium titanium nitride) to minimize heating.
- the conductive contacts 365 of the die 302 may be electrically coupled to the conductive contacts 379 of the package substrate 304 via the first-level interconnects 306
- the conductive contacts 371 of the die 350 may be electrically coupled to the conductive contacts 379 of the package substrate 304 via the first-level interconnects 309
- the first-level interconnects 306 / 309 may include solder bumps or balls (as illustrated in FIG. 84 ); for example, the first-level interconnects 306 / 309 may be flip chip (or controlled collapse chip connection, “C 4 ”) bumps disposed initially on the die 302 /die 350 or on the package substrate 304 .
- Second-level interconnects 308 may couple the conductive contacts 399 on the first face 324 of the package substrate 304 to another component, such as a circuit board (not shown). Examples of arrangements of electronics packages that may include an embodiment of the quantum dot device package 300 as discussed below with reference to FIG. 86 .
- the die 302 and/or the die 350 may be brought in contact with the package substrate 304 using a pick-and-place apparatus, for example, and a reflow or thermal compression bonding operation may be used to couple the die 302 and/or the die 350 to the package substrate 304 via the first-level interconnects 306 and/or the first-level interconnects 309 , respectively.
- the conductive contacts 365 , 371 , 379 , and/or 399 may include multiple layers of material that may be selected to serve different purposes.
- the conductive contacts 365 , 371 , 379 , and/or 399 may be formed of aluminum, and may include a layer of gold (e.g., with a thickness of less than 1 micron) between the aluminum and the adjacent interconnect to limit the oxidation of the surface of the contacts and improve the adhesion with adjacent solder.
- the conductive contacts 365 , 371 , 379 , and/or 399 may be formed of aluminum, and may include a layer of a barrier metal such as nickel, as well as a layer of gold, wherein the layer of barrier metal is disposed between the aluminum and the layer of gold, and the layer of gold is disposed between the barrier metal and the adjacent interconnect.
- the gold may protect the barrier metal surface from oxidation before assembly, and the barrier metal may limit the diffusion of solder from the adjacent interconnects into the aluminum.
- the structures and materials in the quantum dot device 100 may be damaged if the quantum dot device 100 is exposed to the high temperatures that are common in conventional integrated circuit processing (e.g., greater than 100 degrees Celsius, or greater than 200 degrees Celsius).
- the solder may be a low temperature solder (e.g., a solder having a melting point below 100 degrees Celsius) so that it can be melted to couple the conductive contacts 365 / 371 and the conductive contacts 379 without having to expose the die 302 to higher temperatures and risk damaging the quantum dot device 100 .
- solders examples include indium-based solders (e.g., solders including indium alloys). When low temperature solders are used, however, these solders may not be fully solid during handling of the quantum dot device package 300 (e.g., at room temperature or temperatures between room temperature and 100 degrees Celsius), and thus the solder of the first-level interconnects 306 / 309 alone may not reliably mechanically couple the die 302 /die 350 and the package substrate 304 (and thus may not reliably electrically couple the die 302 /die 350 and the package substrate 304 ).
- indium-based solders e.g., solders including indium alloys.
- the quantum dot device package 300 may further include a mechanical stabilizer to maintain mechanical coupling between the die 302 /die 350 and the package substrate 304 , even when solder of the first-level interconnects 306 / 309 is not solid.
- mechanical stabilizers may include an underfill material disposed between the die 302 /die 350 and the package substrate 304 , a corner glue disposed between the die 302 /die 350 and the package substrate 304 , an overmold material disposed around the die 302 /die 350 on the package substrate 304 , and/or a mechanical frame to secure the die 302 /die 350 and the package substrate 304 .
- the die 350 may not be included in the package 300 ; instead, the die 350 may be electrically coupled to the die 302 through another type of common physical support.
- the die 350 may be separately packaged from the die 302 (e.g., the die 350 may be mounted to its own package substrate), and the two packages may be coupled together through an interposer, a printed circuit board, a bridge, a package-on-package arrangement, or in any other manner. Examples of device assemblies that may include the die 302 and the die 350 in various arrangements are discussed below with reference to FIG. 86 .
- FIGS. 85A-B are top views of a wafer 450 and dies 452 that may be formed from the wafer 450 ; the dies 452 may be included in any of the quantum dot device packages (e.g., the quantum dot device package 300 ) disclosed herein.
- the wafer 450 may include semiconductor material and may include one or more dies 452 having conventional and quantum dot device elements formed on a surface of the wafer 450 .
- Each of the dies 452 may be a repeating unit of a semiconductor product that includes any suitable conventional and/or quantum dot device.
- the wafer 450 may undergo a singulation process in which each one of the dies 452 is separated from the others to provide discrete “chips” of the semiconductor product.
- a die 452 may include one or more quantum dot devices 100 and/or supporting circuitry to route electrical signals to the quantum dot devices 100 (e.g., interconnects including conductive vias and lines), as well as any other integrated circuit (IC) components.
- the wafer 450 or the die 452 may include a memory device (e.g., a static random access memory (SRAM) device), a logic device (e.g., AND, OR, NAND, or NOR gate), or any other suitable circuit element. Multiple ones of these devices may be combined on a single die 452 .
- a memory array formed by multiple memory devices may be formed on a same die 452 as a processing device (e.g., the processing device 2002 of FIG. 88 ) or other logic that is configured to store information in the memory devices or execute instructions stored in the memory array.
- FIG. 86 is a cross-sectional side view of a device assembly 400 that may include any of the embodiments of the quantum dot device packages 300 disclosed herein.
- the device assembly 400 includes a number of components disposed on a circuit board 402 .
- the device assembly 400 may include components disposed on a first face 440 of the circuit board 402 and an opposing second face 442 of the circuit board 402 ; generally, components may be disposed on one or both faces 440 and 442 .
- the circuit board 402 may be a printed circuit board (PCB) including multiple metal layers separated from one another by layers of dielectric material and interconnected by electrically conductive vias. Any one or more of the metal layers may be formed in a desired circuit pattern to route electrical signals (optionally in conjunction with other metal layers) between the components coupled to the circuit board 402 .
- the circuit board 402 may be a package substrate or flexible board.
- the die 302 and the die 350 may be separately packaged and coupled together via the circuit board 402 (e.g., the conductive pathways 317 may run through the circuit board 402 ).
- the device assembly 400 illustrated in FIG. 86 includes a package-on-interposer structure 436 coupled to the first face 440 of the circuit board 402 by coupling components 416 .
- the coupling components 416 may electrically and mechanically couple the package-on-interposer structure 436 to the circuit board 402 , and may include solder balls (as shown in FIG. 84 ), male and female portions of a socket, an adhesive, an underfill material, and/or any other suitable electrical and/or mechanical coupling structure.
- the package-on-interposer structure 436 may include a package 420 coupled to an interposer 404 by coupling components 418 .
- the coupling components 418 may take any suitable form for the application, such as the forms discussed above with reference to the coupling components 416 .
- the coupling components 418 may be the second-level interconnects 308 .
- a single package 420 is shown in FIG. 86 , multiple packages may be coupled to the interposer 404 ; indeed, additional interposers may be coupled to the interposer 404 .
- the interposer 404 may provide an intervening substrate used to bridge the circuit board 402 and the package 420 .
- the package 420 may be a quantum dot device package 300 or may be a conventional IC package, for example.
- the package 420 may take the form of any of the embodiments of the quantum dot device package 300 disclosed herein, and may include a quantum dot device die 302 coupled to a package substrate 304 (e.g., by flip chip connections).
- the interposer 404 may spread a connection to a wider pitch or reroute a connection to a different connection.
- the interposer 404 may couple the package 420 (e.g., a die) to a ball grid array (BGA) of the coupling components 416 for coupling to the circuit board 402 .
- BGA ball grid array
- the package 420 and the circuit board 402 are attached to opposing sides of the interposer 404 ; in other embodiments, the package 420 and the circuit board 402 may be attached to a same side of the interposer 404 . In some embodiments, three or more components may be interconnected by way of the interposer 404 . In some embodiments, a quantum dot device package 300 including the die 302 and the die 350 ( FIG. 84 ) may be one of the packages disposed on an interposer like the interposer 404 . In some embodiments, the die 302 and the die 350 ( FIG. 84 ) may be separately packaged and coupled together via the interposer 404 (e.g., the conductive pathways 317 may run through the interposer 404 ).
- the interposer 404 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In some embodiments, the interposer 404 may be formed of alternate rigid or flexible materials that may include the same materials described above for use in a semiconductor substrate, such as silicon, germanium, and other group III-group V compounds and group IV materials.
- the interposer 404 may include metal interconnects 408 and vias 410 , including but not limited to through-silicon vias (TSVs) 406 .
- TSVs through-silicon vias
- the interposer 404 may further include embedded devices 414 , including both passive and active devices.
- Such devices may include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, electrostatic discharge (ESD) devices, and memory devices. More complex devices such as radio frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and microelectromechanical systems (MEMS) devices may also be formed on the interposer 404 .
- the package-on-interposer structure 436 may take the form of any of the package-on-interposer structures known in the art.
- the device assembly 400 may include a package 424 coupled to the first face 440 of the circuit board 402 by coupling components 422 .
- the coupling components 422 may take the form of any of the embodiments discussed above with reference to the coupling components 416
- the package 424 may take the form of any of the embodiments discussed above with reference to the package 420 .
- the package 424 may be a quantum dot device package 300 (e.g., including the die 302 and the die 350 , or just the die 302 ) or may be a conventional IC package, for example.
- the package 424 may take the form of any of the embodiments of the quantum dot device package 300 disclosed herein, and may include a quantum dot device die 302 coupled to a package substrate 304 (e.g., by flip chip connections).
- the device assembly 400 illustrated in FIG. 86 includes a package-on-package structure 434 coupled to the second face 442 of the circuit board 402 by coupling components 428 .
- the package-on-package structure 434 may include a package 426 and a package 432 coupled together by coupling components 430 such that the package 426 is disposed between the circuit board 402 and the package 432 .
- the coupling components 428 and 430 may take the form of any of the embodiments of the coupling components 416 discussed above, and the packages 426 and 432 may take the form of any of the embodiments of the package 420 discussed above.
- Each of the packages 426 and 432 may be a quantum dot device package 300 or may be a conventional IC package, for example.
- one or both of the packages 426 and 432 may take the form of any of the embodiments of the quantum dot device package 300 disclosed herein, and may include a die 302 coupled to a package substrate 304 (e.g., by flip chip connections).
- a quantum dot device package 300 including the die 302 and the die 350 may be one of the packages in a package-on-package structure like the package-on-package structure 434 .
- the die 302 and the die 350 FIG.
- the conductive pathways 317 may run through a package substrate of one or both of the packages of the dies 302 and 350 ).
- FIG. 87 is a flow diagram of a particular illustrative method 1020 of operating a quantum dot device, in accordance with various embodiments. Although the operations discussed below with reference to the method 1020 are illustrated in a particular order and depicted once each, these operations may be repeated or performed in a different order (e.g., in parallel), as suitable. Additionally, various operations may be omitted, as suitable. Various operations of the method 1020 may be illustrated with reference to one or more of the embodiments discussed above, but the method 1020 may be used to operate any suitable quantum dot device (including any suitable ones of the embodiments disclosed herein).
- electrical signals may be provided to one or more first gates disposed above a quantum well stack as part of causing a first quantum well to form in a quantum well layer in the quantum well stack.
- the quantum well stack may take the form of any of the embodiments disclosed herein (e.g., the quantum well stacks 146 discussed above with reference to FIGS. 46-48 ), and may be included in any of the quantum dot devices 100 disclosed herein.
- a voltage may be applied to a gate 108 - 11 as part of causing a first quantum well (for a first quantum dot 142 ) to form in the quantum well stack 146 below the gate 108 - 11 .
- electrical signals may be provided to one or more second gates disposed above the quantum well stack as part of causing a second quantum well to form in the quantum well layer.
- a voltage may be applied to the gate 108 - 12 as part of causing a second quantum well (for a second quantum dot 142 ) to form in the quantum well stack 146 below the gate 108 - 12 .
- electrical signals may be provided to one or more third gates disposed above the quantum well stack as part of (1) causing a third quantum well to form in the quantum well layer or (2) providing a potential barrier between the first quantum well and the second quantum well.
- a voltage may be applied to the gate 106 - 12 as part of (1) causing a third quantum well (for a third quantum dot 142 ) to form in the quantum well stack 146 below the gate 106 - 12 (e.g., when the gate 106 - 12 acts as a “plunger” gate) or (2) providing a potential barrier between the first quantum well (under the gate 108 - 11 ) and the second quantum well (under the gate 108 - 12 ) (e.g., when the gate 106 - 12 acts as a “barrier” gate).
- FIG. 88 is a block diagram of an example quantum computing device 2000 that may include any of the quantum dot devices disclosed herein.
- a number of components are illustrated in FIG. 88 as included in the quantum computing device 2000 , but any one or more of these components may be omitted or duplicated, as suitable for the application.
- some or all of the components included in the quantum computing device 2000 may be attached to one or more PCBs (e.g., a motherboard).
- various ones of these components may be fabricated onto a single SoC die.
- the quantum computing device 2000 may not include one or more of the components illustrated in FIG. 88 , but the quantum computing device 2000 may include interface circuitry for coupling to the one or more components.
- the quantum computing device 2000 may not include a display device 2006 , but may include display device interface circuitry (e.g., a connector and driver circuitry) to which a display device 2006 may be coupled.
- the quantum computing device 2000 may not include an audio input device 2024 or an audio output device 2008 , but may include audio input or output device interface circuitry (e.g., connectors and supporting circuitry) to which an audio input device 2024 or audio output device 2008 may be coupled.
- the quantum computing device 2000 may include a processing device 2002 (e.g., one or more processing devices).
- processing device or “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
- the processing device 2002 may include a quantum processing device 2026 (e.g., one or more quantum processing devices), and a non-quantum processing device 2028 (e.g., one or more non-quantum processing devices).
- the quantum processing device 2026 may include one or more of the quantum dot devices 100 disclosed herein, and may perform data processing by performing operations on the quantum dots that may be generated in the quantum dot devices 100 , and monitoring the result of those operations.
- the quantum processing device 2026 may be a universal quantum processor, or specialized quantum processor configured to run one or more particular quantum algorithms.
- the quantum processing device 2026 may execute algorithms that are particularly suitable for quantum computers, such as cryptographic algorithms that utilize prime factorization, encryption/decryption, algorithms to optimize chemical reactions, algorithms to model protein folding, etc.
- the quantum processing device 2026 may also include support circuitry to support the processing capability of the quantum processing device 2026 , such as input/output channels, multiplexers, signal mixers, quantum amplifiers, and analog-to-digital converters.
- the quantum processing device 2026 may include circuitry (e.g., a current source) to provide current pulses to one or more magnet lines 121 included in the quantum dot device 100 .
- the processing device 2002 may include a non-quantum processing device 2028 .
- the non-quantum processing device 2028 may provide peripheral logic to support the operation of the quantum processing device 2026 .
- the non-quantum processing device 2028 may control the performance of a read operation, control the performance of a write operation, control the clearing of quantum bits, etc.
- the non-quantum processing device 2028 may also perform conventional computing functions to supplement the computing functions provided by the quantum processing device 2026 .
- the non-quantum processing device 2028 may interface with one or more of the other components of the quantum computing device 2000 (e.g., the communication chip 2012 discussed below, the display device 2006 discussed below, etc.) in a conventional manner, and may serve as an interface between the quantum processing device 2026 and conventional components.
- the non-quantum processing device 2028 may include one or more DSPs, ASICs, central processing units (CPUs), graphics processing units (GPUs), cryptoprocessors (specialized processors that execute cryptographic algorithms within hardware), server processors, or any other suitable processing devices.
- the quantum computing device 2000 may include a memory 2004 , which may itself include one or more memory devices such as volatile memory (e.g., dynamic random access memory (DRAM)), nonvolatile memory (e.g., ROM), flash memory, solid state memory, and/or a hard drive.
- volatile memory e.g., dynamic random access memory (DRAM)
- nonvolatile memory e.g., ROM
- flash memory solid state memory
- hard drive e.g., solid state memory, and/or a hard drive.
- the states of qubits in the quantum processing device 2026 may be read and stored in the memory 2004 .
- the memory 2004 may include memory that shares a die with the non-quantum processing device 2028 . This memory may be used as cache memory and may include embedded dynamic random access memory (eDRAM) or spin transfer torque magnetic random access memory (STT-MRAM).
- eDRAM embedded dynamic random access memory
- STT-MRAM spin transfer torque magnetic random access memory
- the quantum computing device 2000 may include a cooling apparatus 2030 .
- the cooling apparatus 2030 may maintain the quantum processing device 2026 at a predetermined low temperature during operation to reduce the effects of scattering in the quantum processing device 2026 .
- This predetermined low temperature may vary depending on the setting; in some embodiments, the temperature may be 5 Kelvin or less.
- the non-quantum processing device 2028 (and various other components of the quantum computing device 2000 ) may not be cooled by the cooling apparatus 2030 , and may instead operate at room temperature.
- the cooling apparatus 2030 may be, for example, a dilution refrigerator, a helium-3 refrigerator, or a liquid helium refrigerator.
- the quantum computing device 2000 may include a communication chip 2012 (e.g., one or more communication chips).
- the communication chip 2012 may be configured for managing wireless communications for the transfer of data to and from the quantum computing device 2000 .
- wireless and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a nonsolid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not.
- the communication chip 2012 may implement any of a number of wireless standards or protocols, including but not limited to Institute for Electrical and Electronic Engineers (IEEE) standards including Wi-Fi (IEEE 802.11 family), IEEE 802.16 standards (e.g., IEEE 802.16-2005 Amendment), Long-Term Evolution (LTE) project along with any amendments, updates, and/or revisions (e.g., advanced LTE project, ultramobile broadband (UMB) project (also referred to as “3GPP2”), etc.).
- IEEE 802.16 compatible Broadband Wireless Access (BWA) networks are generally referred to as WiMAX networks, an acronym that stands for Worldwide Interoperability for Microwave Access, which is a certification mark for products that pass conformity and interoperability tests for the IEEE 802.16 standards.
- the communication chip 2012 may operate in accordance with a Global System for Mobile Communication (GSM), General Packet Radio Service (GPRS), Universal Mobile Telecommunications System (UMTS), High Speed Packet Access (HSPA), Evolved HSPA (E-HSPA), or LTE network.
- GSM Global System for Mobile Communication
- GPRS General Packet Radio Service
- UMTS Universal Mobile Telecommunications System
- High Speed Packet Access HSPA
- E-HSPA Evolved HSPA
- LTE LTE network.
- the communication chip 2012 may operate in accordance with Enhanced Data for GSM Evolution (EDGE), GSM EDGE Radio Access Network (GERAN), Universal Terrestrial Radio Access Network (UTRAN), or Evolved UTRAN (E-UTRAN).
- EDGE Enhanced Data for GSM Evolution
- GERAN GSM EDGE Radio Access Network
- UTRAN Universal Terrestrial Radio Access Network
- E-UTRAN Evolved UTRAN
- the communication chip 2012 may operate in accordance with Code Division Multiple Access (CDMA), Time Division Multiple Access (TDMA), Digital Enhanced Cordless Telecommunications (DECT), Evolution-Data Optimized (EV-DO), and derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond.
- CDMA Code Division Multiple Access
- TDMA Time Division Multiple Access
- DECT Digital Enhanced Cordless Telecommunications
- EV-DO Evolution-Data Optimized
- the communication chip 2012 may operate in accordance with other wireless protocols in other embodiments.
- the quantum computing device 2000 may include an antenna 2022 to facilitate wireless communications and/or to receive other wireless communications (such as AM or FM radio transmissions).
- the communication chip 2012 may manage wired communications, such as electrical, optical, or any other suitable communication protocols (e.g., the Ethernet).
- the communication chip 2012 may include multiple communication chips. For instance, a first communication chip 2012 may be dedicated to shorter-range wireless communications such as Wi-Fi or Bluetooth, and a second communication chip 2012 may be dedicated to longer-range wireless communications such as global positioning system (GPS), EDGE, GPRS, CDMA, WiMAX, LTE, EV-DO, or others.
- GPS global positioning system
- EDGE EDGE
- GPRS global positioning system
- CDMA Code Division Multiple Access
- WiMAX Code Division Multiple Access
- LTE Long Term Evolution
- EV-DO Evolution-DO
- the quantum computing device 2000 may include battery/power circuitry 2014 .
- the battery/power circuitry 2014 may include one or more energy storage devices (e.g., batteries or capacitors) and/or circuitry for coupling components of the quantum computing device 2000 to an energy source separate from the quantum computing device 2000 (e.g., AC line power).
- the quantum computing device 2000 may include a display device 2006 (or corresponding interface circuitry, as discussed above).
- the display device 2006 may include any visual indicators, such as a heads-up display, a computer monitor, a projector, a touchscreen display, a liquid crystal display (LCD), a light-emitting diode display, or a flat panel display, for example.
- LCD liquid crystal display
- the quantum computing device 2000 may include an audio output device 2008 (or corresponding interface circuitry, as discussed above).
- the audio output device 2008 may include any device that generates an audible indicator, such as speakers, headsets, or earbuds, for example.
- the quantum computing device 2000 may include an audio input device 2024 (or corresponding interface circuitry, as discussed above).
- the audio input device 2024 may include any device that generates a signal representative of a sound, such as microphones, microphone arrays, or digital instruments (e.g., instruments having a musical instrument digital interface (MIDI) output).
- MIDI musical instrument digital interface
- the quantum computing device 2000 may include a GPS device 2018 (or corresponding interface circuitry, as discussed above).
- the GPS device 2018 may be in communication with a satellite-based system and may receive a location of the quantum computing device 2000 , as known in the art.
- the quantum computing device 2000 may include an other output device 2010 (or corresponding interface circuitry, as discussed above).
- Examples of the other output device 2010 may include an audio codec, a video codec, a printer, a wired or wireless transmitter for providing information to other devices, or an additional storage device.
- the quantum computing device 2000 may include an other input device 2020 (or corresponding interface circuitry, as discussed above).
- Examples of the other input device 2020 may include an accelerometer, a gyroscope, a compass, an image capture device, a keyboard, a cursor control device such as a mouse, a stylus, a touchpad, a bar code reader, a Quick Response (QR) code reader, any sensor, or a radio frequency identification (RFID) reader.
- RFID radio frequency identification
- the quantum computing device 2000 may have any appropriate form factor, such as a hand-held or mobile computing device (e.g., a cell phone, a smart phone, a mobile internet device, a music player, a tablet computer, a laptop computer, a netbook computer, an ultrabook computer, a personal digital assistant (PDA), an ultramobile personal computer, etc.), a desktop computing device, a server or other networked computing component, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a vehicle control unit, a digital camera, a digital video recorder, or a wearable computing device.
- a hand-held or mobile computing device e.g., a cell phone, a smart phone, a mobile internet device, a music player, a tablet computer, a laptop computer, a netbook computer, an ultrabook computer, a personal digital assistant (PDA), an ultramobile personal computer, etc.
- PDA personal digital assistant
- a desktop computing device e.g., a
- Example 1 is a quantum dot device, including: a quantum well stack; a first gate and an adjacent second gate above the quantum well stack; and a gate wall between the first gate and the second gate, wherein the gate wall includes a first dielectric material and a second dielectric material different from the first dielectric material.
- Example 2 may include the subject matter of Example 1, and may further specify that the second dielectric material includes silicon nitride.
- Example 3 may include the subject matter of Example 1, and may further specify that the first dielectric material includes aluminum oxide.
- Example 4 may include the subject matter of Example 1, and may further specify that the first dielectric material includes silicon carbide.
- Example 5 may include the subject matter of Example 1, and may further specify that the first dielectric material includes silicon nitride.
- Example 6 may include the subject matter of any of Examples 1-5, and may further specify that the second dielectric material is a spacer.
- Example 7 may include the subject matter of Example 6, and may further specify that the first dielectric material is at least partially between the second dielectric material and the quantum well stack.
- Example 8 may include the subject matter of Example 7, and may further specify that a thickness of the first dielectric material between the second dielectric material and the quantum well stack is between 5 Angstroms and 20 Angstroms.
- Example 9 may include the subject matter of any of Examples 1-8, and may further specify that the first dielectric material is at least partially between the second dielectric material and the quantum well stack.
- Example 10 may include the subject matter of Example 9, and may further specify that a thickness of the first dielectric material between the second dielectric material and the quantum well stack is between 5 Angstroms and 20 Angstroms.
- Example 11 may include the subject matter of any of Examples 9-10, and may further specify that the first gate includes a first gate metal and a first gate dielectric, and the first gate dielectric is at least partially between the first gate metal and the first dielectric material.
- Example 12 may include the subject matter of Example 11, and may further specify that the first dielectric material is at least partially between the first gate dielectric and the second dielectric material.
- Example 13 may include the subject matter of Example 12, and may further specify that a thickness of the first dielectric material between the first gate dielectric and the first dielectric material is between 5 Angstroms and 20 Angstroms.
- Example 14 may include the subject matter of any of Examples 11-13, and may further specify that the first gate dielectric has a U-shaped cross-section.
- Example 15 may include the subject matter of any of Examples 11-14, and may further specify that the second gate includes a second gate metal and a second gate dielectric, and the second gate dielectric is at least partially between the second gate metal and the second dielectric material.
- Example 16 may include the subject matter of Example 15, and may further specify that the second dielectric material is between the second gate dielectric and the first dielectric material.
- Example 17 may include the subject matter of Examples 1-16, and may further specify that the first dielectric material has an L-shaped cross-section.
- Example 18 may include the subject matter of any of Examples 1-17, and may further specify that the first gate includes a first gate metal, the second gate includes a second gate metal, and the first gate metal has a height that is different from a height of the second gate metal.
- Example 19 may include the subject matter of any of Examples 1-17, and may further specify that the first gate includes a first gate metal, the second gate includes a second gate metal, and the first gate metal has a different material structure than the second gate metal.
- Example 20 may include the subject matter of any of Examples 1-19, and may further specify that the quantum well stack includes a quantum well layer, the quantum well layer has a first strain under the first gate, a second strain under the second gate, and the first strain is different from the second strain.
- Example 21 may include the subject matter of any of Examples 1-20, and may further specify that the quantum well stack is at least partially included in a fin.
- Example 22 may include the subject matter of any of Examples 1-20, and may further specify that the first gate and the second gate are at least partially disposed in a trench in an insulating material above the quantum well stack.
- Example 23 is a method of operating a quantum dot device, including: providing electrical signals to one or more first gates above a quantum well stack as part of causing a first quantum well to form in a quantum well layer in the quantum well stack; providing electrical signals to one or more second gates above the quantum well stack as part of causing a second quantum well to form in the quantum well layer in the quantum well stack; and providing electrical signals to one or more third gates above the quantum well stack to (1) cause a third quantum well to form in the quantum well layer in the quantum well stack or (2) provide a potential barrier between the first quantum well and the second quantum well; wherein at least two of the first, second, or third gates have a gate wall between them, the gate wall includes a first dielectric material and a second dielectric material, and the first dielectric material is at least partially between the second dielectric material and the quantum well stack.
- Example 24 may include the subject matter of Example 23, and may further specify that the first dielectric material is at least partially between the second dielectric material and a gate metal of at least one of the first, second, or third gates.
- Example 25 may include the subject matter of any of Examples 23-24, and may further include: populating the first quantum well with a quantum dot.
- Example 26 is a method of manufacturing a quantum dot device, including: forming a quantum well stack; depositing a dummy material above the quantum well stack; patterning the dummy material into dummy gates; depositing a shield dielectric conformally on the dummy gates; and forming spacers on the shield dielectric on sidewalls of the dummy gates.
- Example 27 may include the subject matter of Example 26, and may further specify that the dummy material is a first dummy material, and the method further includes: depositing a second dummy material between the spacers; after depositing the second dummy material, removing the first dummy material; after removing the first dummy material, conformally depositing a gate dielectric; and after conformally depositing the gate dielectric, depositing a gate metal.
- Example 28 may include the subject matter of Example 27, and may further specify that the gate dielectric is a first gate dielectric, the gate metal is a first gate metal, and the method further includes: after depositing the first gate metal, removing the second dummy material; removing at least some of the shield dielectric on the quantum well stack; after removing at least some of the shield dielectric, conformally depositing a second gate dielectric; and after conformally depositing the second gate dielectric, depositing a second gate metal.
- Example 29 may include the subject matter of Example 28, and may further specify that the first gate metal and the second gate metal have different chemical compositions.
- Example 30 may include the subject matter of any of Examples 28-29, and may further specify that the first gate metal and the second gate metal have different strains.
- Example 31 may include the subject matter of any of Examples 26-30, and may further specify that the shield dielectric includes aluminum oxide.
- Example 32 may include the subject matter of any of Examples 26-31, and may further specify that the spacers include silicon nitride.
- Example 33 is a quantum computing device, including: a quantum processing device, wherein the quantum processing device includes a quantum well stack, the quantum processing device further includes a plurality of gates above the quantum well stack to control quantum dot formation in the quantum well stack, a gate wall between at least two gates, wherein the gate wall includes a first dielectric material and a second dielectric material different from the first dielectric material; and a non-quantum processing device, coupled to the quantum processing device, to control voltages applied to the plurality of gates.
- Example 34 may include the subject matter of Example 33, and may further include: a memory device to store data generated by quantum dots formed in the quantum well stack during operation of the quantum processing device.
- Example 35 may include the subject matter of Example 34, and may further specify that the memory device is to store instructions for a quantum computing algorithm to be executed by the quantum processing device.
- Example 36 may include the subject matter of any of Examples 33-35, and may further include: a cooling apparatus to maintain a temperature of the quantum processing device below 5 Kelvin.
- Example 37 may include the subject matter of any of Examples 33-36, and may further specify that the first dielectric material has an L-shaped cross-section.
- Example 38 may include the subject matter of any of Examples 33-37, and may further specify that the second dielectric material is a spacer.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Theoretical Computer Science (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Optimization (AREA)
- Pure & Applied Mathematics (AREA)
- Computing Systems (AREA)
- Data Mining & Analysis (AREA)
- Computational Mathematics (AREA)
- Software Systems (AREA)
- Artificial Intelligence (AREA)
- Mathematical Analysis (AREA)
- Evolutionary Computation (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- Quantum computing refers to the field of research related to computation systems that use quantum mechanical phenomena to manipulate data. These quantum mechanical phenomena, such as superposition (in which a quantum variable can simultaneously exist in multiple different states) and entanglement (in which multiple quantum variables have related states irrespective of the distance between them in space or time), do not have analogs in the world of classical computing, and thus cannot be implemented with classical computing devices.
- Embodiments will be readily understood by the following detailed description in conjunction with the accompanying drawings. To facilitate this description, like reference numerals designate like structural elements. Embodiments are illustrated by way of example, not by way of limitation, in the figures of the accompanying drawings.
-
FIGS. 1-3 are cross-sectional views of a quantum dot device, in accordance with various embodiments. -
FIGS. 4-42 illustrate various example stages in the manufacture of a quantum dot device, in accordance with various embodiments. -
FIGS. 43-45 are cross-sectional views of another quantum dot device, in accordance with various embodiments. -
FIGS. 46-48 are cross-sectional views of example quantum well stacks and substrates that may be used in a quantum dot device, in accordance with various embodiments. -
FIGS. 49-55 illustrate example base/fin arrangements that may be used in a quantum dot device, in accordance with various embodiments. -
FIGS. 56-58 are cross-sectional views of a quantum dot device, in accordance with various embodiments. -
FIGS. 59-76 illustrate various example stages in the manufacture of a quantum dot device, in accordance with various embodiments. -
FIG. 77 is a cross-sectional view of an example quantum dot device, in accordance with various embodiments. -
FIG. 78 is a cross-sectional view of an alternative example stage in the manufacture of the quantum dot device ofFIG. 77 , in accordance with various embodiments. -
FIGS. 79-80 are cross-sectional views of a quantum dot device, in accordance with various embodiments. -
FIG. 81 illustrates an embodiment of a quantum dot device having multiple trenches arranged in a two-dimensional array, in accordance with various embodiments. -
FIG. 82 illustrates an embodiment of a quantum dot device having multiple groups of gates in a single trench on a quantum well stack, in accordance with various embodiments. -
FIG. 83 is a cross-sectional view of a quantum dot device with multiple interconnect layers, in accordance with various embodiments. -
FIG. 84 is a cross-sectional view of a quantum dot device package, in accordance with various embodiments. -
FIGS. 85A and 85B are top views of a wafer and dies that may include any of the quantum dot devices disclosed herein. -
FIG. 86 is a cross-sectional side view of a device assembly that may include any of the quantum dot devices disclosed herein. -
FIG. 87 is a flow diagram of an illustrative method of operating a quantum dot device, in accordance with various embodiments. -
FIG. 88 is a block diagram of an example quantum computing device that may include any of the quantum dot devices disclosed herein, in accordance with various embodiments. - Disclosed herein are quantum dot devices, as well as related computing devices and methods. For example, in some embodiments, a quantum dot device may include: a quantum well stack; a first gate and an adjacent second gate above the quantum well stack; and a gate wall between the first gate and the second gate, wherein the gate wall includes a first dielectric material and a second dielectric material different from the first dielectric material.
- The quantum dot devices disclosed herein may enable the formation of quantum dots to serve as quantum bits (“qubits”) in a quantum computing device, as well as the control of these quantum dots to perform quantum logic operations. Unlike previous approaches to quantum dot formation and manipulation, various embodiments of the quantum dot devices disclosed herein provide strong spatial localization of the quantum dots (and therefore good control over quantum dot interactions and manipulation), good scalability in the number of quantum dots included in the device, and/or design flexibility in making electrical connections to the quantum dot devices to integrate the quantum dot devices in larger computing devices.
- In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown, by way of illustration, embodiments that may be practiced. It is to be understood that other embodiments may be utilized, and structural or logical changes may be made, without departing from the scope of the present disclosure. Therefore, the following detailed description is not to be taken in a limiting sense.
- Various operations may be described as multiple discrete actions or operations in turn in a manner that is most helpful in understanding the claimed subject matter. However, the order of description should not be construed as to imply that these operations are necessarily order dependent. In particular, these operations may not be performed in the order of presentation. Operations described may be performed in a different order from the described embodiment. Various additional operations may be performed, and/or described operations may be omitted in additional embodiments.
- For the purposes of the present disclosure, the phrase “A and/or B” means (A), (B), or (A and B). For the purposes of the present disclosure, the phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B, and C). The term “between,” when used with reference to measurement ranges, is inclusive of the ends of the measurement ranges. As used herein, the notation “A/B/C” means (A), (B), and/or (C).
- The description uses the phrases “in an embodiment” or “in embodiments,” which may each refer to one or more of the same or different embodiments. Furthermore, the terms “comprising,” “including,” “having,” and the like, as used with respect to embodiments of the present disclosure, are synonymous. The disclosure may use perspective-based descriptions such as “under,” “above,” “below,” “top,” “bottom,” and “side”; such descriptions are used to facilitate the discussion and are not intended to restrict the application of disclosed embodiments. The accompanying drawings are not necessarily drawn to scale. As used herein, a “high-k dielectric” refers to a material having a higher dielectric constant than silicon oxide. As used herein, a “magnet line” refers to a magnetic field-generating structure to influence (e.g., change, reset, scramble, or set) the spin states of quantum dots. One example of a magnet line, as discussed herein, is a conductive pathway that is proximate to an area of quantum dot formation and selectively conductive of a current pulse that generates a magnetic field to influence a spin state of a quantum dot in the area.
-
FIGS. 1-3 are cross-sectional views of aquantum dot device 100, in accordance with various embodiments. In particular,FIG. 2 illustrates thequantum dot device 100 taken along the section A-A ofFIG. 1 (whileFIG. 1 illustrates thequantum dot device 100 taken along the section C-C ofFIG. 2 ), andFIG. 3 illustrates thequantum dot device 100 taken along the section B-B ofFIG. 1 with a number of components not shown to more readily illustrate how thegates 106/108 and themagnet line 121 may be patterned (whileFIG. 1 illustrates aquantum dot device 100 taken along the section D-D ofFIG. 3 ). AlthoughFIG. 1 indicates that the cross-section illustrated inFIG. 2 is taken through the fin 104-1, an analogous cross-section taken through the fin 104-2 may be identical, and thus the discussion ofFIG. 2 refers generally to the “fin 104.” - The
quantum dot device 100 may include abase 102 andmultiple fins 104 extending away from thebase 102. Thebase 102 and thefins 104 may include a substrate and a quantum well stack (not shown inFIGS. 1-3 , but discussed below with reference to thesubstrate 144 and the quantum well stack 146), distributed in any of a number of ways between thebase 102 and thefins 104. Thebase 102 may include at least some of the substrate, and thefins 104 may each include a quantum well layer of the quantum well stack (discussed below with reference to the quantum well layer 152). Examples of base/fin arrangements are discussed below with reference to thebase fin arrangements 158 ofFIGS. 49-55 . - Although only two fins, 104-1 and 104-2, are shown in
FIGS. 1-3 , this is simply for ease of illustration, and more than twofins 104 may be included in thequantum dot device 100. In some embodiments, the total number offins 104 included in thequantum dot device 100 is an even number, with thefins 104 organized into pairs including oneactive fin 104 and one readfin 104, as discussed in detail below. When thequantum dot device 100 includes more than twofins 104, thefins 104 may be arranged in pairs in a line (e.g., 2N fins total may be arranged in a 1×2N line, or a 2×N line) or in pairs in a larger array (e.g., 2N fins total may be arranged as a 4×N/2 array, a 6×N/3 array, etc.). The discussion herein will largely focus on a single pair offins 104 for ease of illustration, but all the teachings of the present disclosure apply toquantum dot devices 100 withmore fins 104. - As noted above, each of the
fins 104 may include a quantum well layer (not shown inFIGS. 1-3 , but discussed below with reference to the quantum well layer 152). The quantum well layer included in thefins 104 may be arranged normal to the z-direction, and may provide a layer in which a two-dimensional electron gas (2DEG) may form to enable the generation of a quantum dot during operation of thequantum dot device 100, as discussed in further detail below. The quantum well layer itself may provide a geometric constraint on the z-location of quantum dots in thefins 104, and the limited extent of the fins 104 (and therefore the quantum well layer) in the y-direction may provide a geometric constraint on the y-location of quantum dots in thefins 104. To control the x-location of quantum dots in thefins 104, voltages may be applied to gates disposed on thefins 104 to adjust the energy profile along thefins 104 in the x-direction and thereby constrain the x-location of quantum dots within quantum wells (discussed in detail below with reference to thegates 106/108). The dimensions of thefins 104 may take any suitable values. For example, in some embodiments, thefins 104 may each have awidth 162 between 10 nanometers and 30 nanometers. In some embodiments, thefins 104 may each have avertical dimension 164 between 200 nanometers and 400 nanometers (e.g., between 250 nanometers and 350 nanometers, or equal to 300 nanometers). - The
fins 104 may be arranged in parallel, as illustrated inFIGS. 1 and 3 , and may be spaced apart by an insulatingmaterial 128, which may be disposed on opposite faces of thefins 104. The insulatingmaterial 128 may be a dielectric material, such as silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, or silicon oxycarbide. For example, in some embodiments, thefins 104 may be spaced apart by adistance 160 between 100 nanometers and 250 nanometers. - Multiple gates may be disposed on each of the
fins 104. In the embodiment illustrated inFIG. 2 , threegates 106 and twogates 108 are shown as distributed on the top of thefin 104. This particular number of gates is simply illustrative, and any suitable number of gates may be used. Additionally, as discussed below with reference toFIG. 82 , multiple groups of gates (like the gates illustrated inFIG. 2 ) may be disposed on thefin 104. - As shown in
FIG. 2 , the gate 108-1 may be disposed between the gates 106-1 and 106-2, and the gate 108-2 may be disposed between the gates 106-2 and 106-3. Agate 106 may be spaced apart from anadjacent gate 108 by agate wall 138. Thegate walls 138 may include two different dielectric materials. For example, agate wall 138 may include ashield dielectric 113 and aspacer 134. Theshield dielectric 113 may have an L-shape in cross-section, with a vertical portion adjacent to thegate dielectric 114 of anadjacent gate 106, and a horizontal portion under the associatedspacer 134. The vertical portion of theshield dielectric 113 of agate wall 138 may be disposed between thegate dielectric 114 of anadjacent gate 106 and thespacer 134 of thatgate wall 138. The horizontal portion of theshield dielectric 113 of agate wall 138 may be disposed between thefin 104 and thespacer 134 of thatgate wall 138. Thespacer 134 of agate wall 138 may be disposed between the vertical portion of the associatedshield dielectric 113 and thegate dielectric 114 of agate 108. As illustrated inFIG. 2 , thespacers 134 may be thicker closer to thefin 104 and thinner farther away from thefin 104. In some embodiments, thespacers 134 may have a convex shape. - The
spacers 134 may be formed of any suitable material, such as a carbon-doped oxide, silicon nitride, silicon oxide, or other carbides or nitrides (e.g., silicon carbide, silicon nitride doped with carbon, and silicon oxynitride). Theshield dielectric 113 may be formed of any suitable material (different from the spacers 134), such as aluminum oxide, silicon carbide, silicon nitride, an interlayer dielectric material, or any suitable etch stop material. - Each of the
gates 106/108 may include agate dielectric 114; in the embodiment illustrated inFIG. 2 , thegate dielectric 114 for each of thegates 106/108 is provided by separate portions ofgate dielectric 114. Although asingle reference numeral 114 is used to refer to gate dielectrics herein, in some embodiments, thegate dielectric 114 of thegates 106 disclosed herein may have a different material composition than thegate dielectric 114 of thegates 108 disclosed herein. In some embodiments, thegate dielectric 114 of thegates 106 disclosed herein may have a same material composition as thegate dielectric 114 of thegates 108 disclosed herein. In some embodiments, thegate dielectric 114 may be a multilayer gate dielectric (e.g., with multiple materials used to improve the interface between thefin 104 and the corresponding gate metal). Thegate dielectric 114 may be, for example, silicon oxide, aluminum oxide, or a high-k dielectric, such as hafnium oxide. More generally, thegate dielectric 114 may include elements such as hafnium, silicon, oxygen, titanium, tantalum, lanthanum, aluminum, zirconium, barium, strontium, yttrium, lead, scandium, niobium, and zinc. Examples of materials that may be used in thegate dielectric 114 may include, but are not limited to, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, tantalum oxide, tantalum silicon oxide, lead scandium tantalum oxide, and lead zinc niobate. In some embodiments, an annealing process may be carried out on thegate dielectric 114 to improve the quality of thegate dielectric 114. - Each of the
gates 106 may also include agate metal 110. Thegate dielectric 114 for eachgate 106 may extend at least partially up the sides of theadjacent shield dielectric 113 of a gate wall 138 (forming a “U” shape), and thegate metal 110 may extend between the portions of gate dielectric 114 on theadjacent shield dielectric 113, as shown. In some embodiments, thegate metal 110 may be a superconductor, such as aluminum, titanium nitride (e.g., deposited via atomic layer deposition), or niobium titanium nitride. - Each of the
gates 108 may include agate metal 112. Thegate dielectric 114 for eachgate 108 may extend at least partially up the sides of the adjacent gate walls 138 (contacting thespacer 134 and theshield dielectric 113 under thespacer 134 of a gate wall 138), forming a “U” shape in cross-section, and thegate metal 112 may extend between the portions of gate dielectric 114 on theadjacent gate walls 138, as shown. - In some embodiments, a
hardmask 118 may extend over thegates 106/108. Thehardmask 118 may be formed of silicon nitride, silicon carbide, or another suitable material. In some embodiments, thehardmask 118 may not be present in the quantum dot device 100 (e.g., a hardmask like thehardmask 118 may be removed during processing, as discussed below). - In some embodiments, the
gate metal 112 and thegate metal 110 may have the same material structure; in other embodiments, thegate metal 112 may have a different material structure from thegate metal 110. In particular, in some embodiments, the material structures of thegate metals quantum well layer 152 may improve the mobility of the carriers that flow therein, which may improve performance. In particular, tensile strain may improve electron mobility (and thus may be useful forquantum dot devices 100 in which electrons are the carriers of interest, as discussed above) and compressive strain may improve hole mobility (and thus may be useful forquantum dot devices 100 in which holes are the carriers of interest, as discussed above). Strain may also increase valley splitting, and may also be used to define the location ofquantum dots 142 by improved electric field control, both of which may be advantageous for the operation of aquantum dot device 100. - The strain induced in the underlying material layers by the
gate metal 110/112 may not be uniform through these underlying material layers, but may vary along the material layers depending upon the relative location below thegate metal 110/112. For example, the region of aquantum well layer 152 below thegate metal 110 may be tensilely strained, while the region below thegate metal 112 may be compressively strained (or vice versa). In some embodiments, the region of aquantum well layer 152 below thegate metal 110 may be tensilely (compressively) strained, and the region below thegate metal 112 may be tensilely (compressively) strained as well, but by a different amount. Thegate metals - In some embodiments, the
gate metal 110 and or thegate metal 112 itself may be strained (e.g., with strain induced during deposition, as known in the art). In other embodiments, the differential strain induced in thequantum well layer 152 may be a function of the interaction between thegate metals 110/112 and the adjacent materials (e.g., thegate dielectric 114, a barrier layer 156 (discussed below), etc.). - Differential strain may be induced in the
quantum well layer 152 by thegate metal 110/112 in a number of ways. For example, differential strain may be induced in thequantum well layer 152 when thegate metal 110 is formed of different metal than thegate metal 112. For example, in some embodiments, thegate metal 110 may be a superconductor while thegate metal 112 is a non-superconductor (or vice versa). In some embodiments, thegate metal 110 may be titanium nitride while thegate metal 112 is a metal different than titanium nitride (e.g., aluminum or niobium titanium nitride) (or vice versa). In some embodiments, thegate metal 110 and thegate metal 112 may be different non-magnetic metals. - Even when the
gate metal 110 and thegate metal 112 include the same metal, differential strain may be induced in the quantum well layer 152 (and other intervening material layers) when thegate metal 110 and thegate metal 112 are deposited under different conditions (e.g., precursors, time, temperature, pressure, deposition technique, etc.). For example, thegate metal 110 and thegate metal 112 may be deposited using the same technique (e.g., atomic layer deposition, electroless deposition, electroplating, or sputtering), but the parameters and/or materials of these deposition processes may be different, resulting in different structures of thegate metals 110/112 and therefore differential strain in the underlying material layers. In some embodiments, the thin film deposition of thegate metals 110/112 may induce strain in the underlyingquantum well layer 152. - Although various ones of the accompanying figures illustrate “alternating”
gate metals gate metals 110/112 to achieve a desired strain landscape in aquantum well layer 152. - The gate 108-1 may extend between the
proximate gate walls 138 on the sides of the gate 106-1 and the gate 106-2, as shown inFIG. 2 . In some embodiments, thegate metal 112 and thegate dielectric 114 of the gate 108-1 may together extend between thegate walls 138 on the sides of the gate 106-1 and the gate 106-2. Thus, thegate metal 112 and the gate dielectric of the gate 108-1 together may have a shape that is substantially complementary to the shape of thegate walls 138, as shown. Similarly, the gate 108-2 may extend between theproximate gate walls 138 on the sides of the gate 106-2 and the gate 106-3. - The dimensions of the
gates 106/108 may take any suitable values. For example, in some embodiments, the z-height 166 of thegate metal 110 may be between 40 nanometers and 75 nanometers (e.g., approximately 50 nanometers); the z-height 175 of thegate metal 112 may be in the same range. In some embodiments, the z-height 166 of thegate metal 110 may be the same as the z-height 175 of thegate metal 112, while in other embodiments, the z-height 166 of thegate metal 110 may be less than the z-height 175 of the gate metal 112 (e.g., as discussed below with reference toFIGS. 79-80 ). In some embodiments, thelength 168 of the gate metal 110 (i.e., in the x-direction) may be between 20 nanometers and 40 nanometers (e.g., 30 nanometers). In some embodiments, thedistance 170 between adjacent ones of the gates 106 (e.g., as measured from thegate metal 110 of onegate 106 to thegate metal 110 of anadjacent gate 106 in the x-direction, as illustrated inFIG. 2 ) may be between 50 nanometers and 150 nanometers (e.g., 100 nanometers). In some embodiments, thethickness 172 of thespacers 134 may be between 1 nanometer and 10 nanometers (e.g., between 3 nanometers and 5 nanometers, between 4 nanometers and 6 nanometers, or between 4 nanometers and 7 nanometers). In some embodiments, thethickness 174 of the vertical portion of theshield dielectric 113 may be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms); the thickness of the horizontal portion of the shield dielectric (i.e., the thickness between thefin 104 and the associated spacer 134) may also be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms). The length of the gate metal 112 (i.e., in the x-direction) may depend on the dimensions of thegates 106 and thegate walls 138, as illustrated inFIG. 2 . As indicated inFIG. 1 , thegates 106/108 on onefin 104 may extend over the insulatingmaterial 128 beyond theirrespective fins 104 and towards theother fin 104, but may be isolated from their counterpart gates by the intervening insulating material 130 (andgate walls 138 for the gates 106). - Although all of the
gates 106 are illustrated in the accompanying drawings as having thesame length 168 of thegate metal 110, in some embodiments, the “outermost” gates 106 (e.g., the gates 106-1 and 106-3 of the embodiment illustrated inFIG. 2 ) may have agreater length 168 than the “inner” gates 106 (e.g., the gate 106-2 in the embodiment illustrated inFIG. 2 ). For example, in some embodiments, theoutermost gates 106 may have alength 168 between 100 nanometers and 500 nanometers. Such longer “outside”gates 106 may provide spatial separation between thedoped regions 140 and the areas under thegates 108 and theinner gates 106 in whichquantum dots 142 may form, and thus may reduce the perturbations to the potential energy landscape under thegates 108 and theinner gates 106 caused by the dopedregions 140. In some embodiments, during operation of thequantum dot device 100, a 2DEG may form under theoutermost gates 106; this 2DEG may separate the “active” device region (under thegates 106/108) from the doped region 140 (which has a large density of implanted charge carriers). - As shown in
FIG. 2 , thegates fin 104 in the x-direction. During operation of thequantum dot device 100, voltages may be applied to thegates 106/108 to adjust the potential energy in the quantum well layer (not shown) in thefin 104 to create quantum wells of varying depths in whichquantum dots 142 may form. Only onequantum dot 142 is labeled with a reference numeral inFIGS. 2 and 3 for ease of illustration, but five are indicated as dotted circles in eachfin 104. The location of thequantum dots 142 inFIG. 2 is not intended to indicate a particular geometric positioning of thequantum dots 142. Thegate walls 138 may themselves provide “passive” barriers between quantum wells under thegates 106/108 in the quantum well layer, and the voltages applied to different ones of thegates 106/108 may adjust the potential energy under thegates 106/108 in the quantum well layer; decreasing the potential energy may form quantum wells, while increasing the potential energy may form quantum barriers. - The
fins 104 may include dopedregions 140 that may serve as a reservoir of charge carriers for thequantum dot device 100. For example, an n-type dopedregion 140 may supply electrons for electron-type quantum dots 142, and a p-type dopedregion 140 may supply holes for hole-type quantum dots 142. In some embodiments, aninterface material 141 may be disposed at a surface of a dopedregion 140, as shown. Theinterface material 141 may facilitate electrical coupling between a conductive contact (e.g., a conductive via 136, as discussed below) and the dopedregion 140. Theinterface material 141 may be any suitable metal-semiconductor ohmic contact material; for example, in embodiments in which the dopedregion 140 includes silicon, theinterface material 141 may include nickel silicide, aluminum silicide, titanium silicide, molybdenum silicide, cobalt silicide, tungsten silicide, or platinum silicide (e.g., as discussed below with reference toFIGS. 31-32 ). In some embodiments, theinterface material 141 may be a non-silicide compound, such as titanium nitride. In some embodiments, theinterface material 141 may be a metal (e.g., aluminum, tungsten, or indium). - The
quantum dot devices 100 disclosed herein may be used to form electron-type or hole-type quantum dots 142. Note that the polarity of the voltages applied to thegates 106/108 to form quantum wells/barriers depend on the charge carriers used in thequantum dot device 100. In embodiments in which the charge carriers are electrons (and thus thequantum dots 142 are electron-type quantum dots), amply negative voltages applied to agate 106/108 may increase the potential barrier under thegate 106/108, and amply positive voltages applied to agate 106/108 may decrease the potential barrier under thegate 106/108 (thereby forming a potential well in which an electron-type quantum dot 142 may form). In embodiments in which the charge carriers are holes (and thus thequantum dots 142 are hole-type quantum dots), amply positive voltages applied to agate 106/108 may increase the potential barrier under thegate 106/108, and amply negative voltages applied to agate gate 106/108 (thereby forming a potential well in which a hole-type quantum dot 142 may form). Thequantum dot devices 100 disclosed herein may be used to form electron-type or hole-type quantum dots. - Voltages may be applied to each of the
gates gates quantum dots 142 under each of thegates gates quantum dot device 100 to tune the potential interaction betweenquantum dots 142 under adjacent gates. For example, if two adjacent quantum dots 142 (e.g., onequantum dot 142 under agate 106 and anotherquantum dot 142 under a gate 108) are separated by only a short potential barrier, the twoquantum dots 142 may interact more strongly than if they were separated by a taller potential barrier. Since the depth of the potential wells/height of the potential barriers under eachgate 106/108 may be adjusted by adjusting the voltages on therespective gates 106/108, the differences in potential betweenadjacent gates 106/108 may be adjusted, and thus the interaction tuned. - In some applications, the
gates 108 may be used as plunger gates to enable the formation ofquantum dots 142 under thegates 108, while thegates 106 may be used as barrier gates to adjust the potential barrier betweenquantum dots 142 formed underadjacent gates 108. In other applications, thegates 108 may be used as barrier gates, while thegates 106 are used as plunger gates. In other applications,quantum dots 142 may be formed under all of thegates gates - Conductive vias and lines may contact the
gates 106/108, and to the dopedregions 140, to enable electrical connection to thegates 106/108 and the dopedregions 140 to be made in desired locations. As shown inFIGS. 1-3 , thegates 106 may extend away from thefins 104, andconductive vias 120 may contact the gates 106 (and are drawn in dashed lines inFIG. 2 to indicate their location behind the plane of the drawing). Theconductive vias 120 may extend through thehardmask 118 to contact thegate metal 110 of thegates 106. Thegates 108 may extend away from thefins 104, andconductive vias 122 may contact the gates 108 (also drawn in dashed lines inFIG. 2 to indicate their location behind the plane of the drawing). Theconductive vias 122 may extend through thehardmask 118 to contact thegate metal 112 of thegates 108.Conductive vias 136 may contact theinterface material 141 and may thereby make electrical contact with the dopedregions 140. Thequantum dot device 100 may include further conductive vias and/or lines (not shown) to make electrical contact to thegates 106/108 and/or the dopedregions 140, as desired. The conductive vias and lines included in aquantum dot device 100 may include any suitable materials, such as copper, tungsten (deposited, e.g., by chemical vapor deposition (CVD)), or a superconductor (e.g., aluminum, tin, titanium nitride, niobium titanium nitride, tantalum, niobium, or other niobium compounds such as niobium tin and niobium germanium). - During operation, a bias voltage may be applied to the doped regions 140 (e.g., via the
conductive vias 136 and the interface material 141) to cause current to flow through the dopedregions 140. When the dopedregions 140 are doped with an n-type material, this voltage may be positive; when the dopedregions 140 are doped with a p-type material, this voltage may be negative. The magnitude of this bias voltage may take any suitable value (e.g., between 0.25 volts and 2 volts). - The
quantum dot device 100 may include one or more magnet lines 121. For example, asingle magnet line 121 is illustrated inFIGS. 1-3 proximate to the fin 104-1. Themagnet line 121 may be formed of a conductive material, and may be used to conduct current pulses that generate magnetic fields to influence the spin states of one or more of thequantum dots 142 that may form in thefins 104. In some embodiments, themagnet line 121 may conduct a pulse to reset (or “scramble”) nuclear and/or quantum dot spins. In some embodiments, themagnet line 121 may conduct a pulse to initialize an electron in a quantum dot in a particular spin state. In some embodiments, themagnet line 121 may conduct current to provide a continuous, oscillating magnetic field to which the spin of a qubit may couple. Themagnet line 121 may provide any suitable combination of these embodiments, or any other appropriate functionality. - In some embodiments, the
magnet line 121 may be formed of copper. In some embodiments, themagnet line 121 may be formed of a superconductor, such as aluminum. Themagnet line 121 illustrated inFIGS. 1-3 is non-coplanar with thefins 104, and is also non-coplanar with thegates 106/108. In some embodiments, themagnet line 121 may be spaced apart from thegates 106/108 by adistance 167. Thedistance 167 may take any suitable value (e.g., based on the desired strength of magnetic field interaction with the quantum dots 142); in some embodiments, thedistance 167 may be between 25 nanometers and 1 micron (e.g., between 50 nanometers and 200 nanometers). - In some embodiments, the
magnet line 121 may be formed of a magnetic material. For example, a magnetic material (such as cobalt) may be deposited in a trench in the insulatingmaterial 130 to provide a permanent magnetic field in thequantum dot device 100. - The
magnet line 121 may have any suitable dimensions. For example, themagnet line 121 may have athickness 169 between 25 nanometers and 100 nanometers. Themagnet line 121 may have awidth 171 between 25 nanometers and 100 nanometers. In some embodiments, thewidth 171 andthickness 169 of amagnet line 121 may be equal to the width and thickness, respectively, of other conductive lines in the quantum dot device 100 (not shown) used to provide electrical interconnects, as known in the art. Themagnet line 121 may have alength 173 that may depend on the number and dimensions of thegates 106/108 that are to formquantum dots 142 with which themagnet line 121 is to interact. Themagnet line 121 illustrated inFIGS. 1-3 (and themagnet lines 121 illustrated inFIGS. 43-45 below) are substantially linear, but this need not be the case; themagnet lines 121 disclosed herein may take any suitable shape.Conductive vias 123 may contact themagnet line 121. - The
conductive vias material 130. The insulatingmaterial 130 may be any suitable material, such as an interlayer dielectric (ILD). Examples of the insulatingmaterial 130 may include silicon oxide, silicon nitride, aluminum oxide, carbon-doped oxide, and/or silicon oxynitride. As known in the art of integrated circuit manufacturing, conductive vias and lines may be formed in an iterative process in which layers of structures are formed on top of each other. In some embodiments, theconductive vias 120/122/136/123 may have a width that is 20 nanometers or greater at their widest point (e.g., 30 nanometers), and a pitch of 80 nanometers or greater (e.g., 100 nanometers). In some embodiments, conductive lines (not shown) included in thequantum dot device 100 may have a width that is 100 nanometers or greater, and a pitch of 100 nanometers or greater. The particular arrangement of conductive vias shown inFIGS. 1-3 is simply illustrative, and any electrical routing arrangement may be implemented. - As discussed above, the structure of the fin 104-1 may be the same as the structure of the fin 104-2; similarly, the construction of
gates 106/108 on the fin 104-1 may be the same as the construction ofgates 106/108 on the fin 104-2. Thegates 106/108 on the fin 104-1 may be mirrored by correspondinggates 106/108 on the parallel fin 104-2, and the insulatingmaterial 130 may separate thegates 106/108 on the different fins 104-1 and 104-2. In particular,quantum dots 142 formed in the fin 104-1 (under thegates 106/108) may have counterpartquantum dots 142 in the fin 104-2 (under the correspondinggates 106/108). In some embodiments, thequantum dots 142 in the fin 104-1 may be used as “active” quantum dots in the sense that thesequantum dots 142 act as qubits and are controlled (e.g., by voltages applied to thegates 106/108 of the fin 104-1) to perform quantum computations. Thequantum dots 142 in the fin 104-2 may be used as “read” quantum dots in the sense that thesequantum dots 142 may sense the quantum state of thequantum dots 142 in the fin 104-1 by detecting the electric field generated by the charge in thequantum dots 142 in the fin 104-1, and may convert the quantum state of thequantum dots 142 in the fin 104-1 into electrical signals that may be detected by thegates 106/108 on the fin 104-2. Eachquantum dot 142 in the fin 104-1 may be read by its correspondingquantum dot 142 in the fin 104-2. Thus, thequantum dot device 100 enables both quantum computation and the ability to read the results of a quantum computation. - The
quantum dot devices 100 disclosed herein may be manufactured using any suitable techniques.FIGS. 4-42 illustrate various example stages in the manufacture of thequantum dot device 100 ofFIGS. 1-3 , in accordance with various embodiments. Although the particular manufacturing operations discussed below with reference toFIGS. 4-42 are illustrated as manufacturing a particular embodiment of thequantum dot device 100, these operations may be applied to manufacture many different embodiments of thequantum dot device 100, as discussed herein. Any of the elements discussed below with reference toFIGS. 4-42 may take the form of any of the embodiments of those elements discussed above (or otherwise disclosed herein). -
FIG. 4 illustrates a cross-sectional view of anassembly 200 including asubstrate 144. Thesubstrate 144 may include any suitable semiconductor material or materials. In some embodiments, thesubstrate 144 may include a semiconductor material. For example, thesubstrate 144 may include silicon (e.g., may be formed from a silicon wafer). Various embodiments of thesubstrate 144 are discussed below with reference toFIGS. 46-48 . -
FIG. 5 illustrates a cross-sectional view of anassembly 202 subsequent to providing aquantum well stack 146 on thesubstrate 144 of the assembly 200 (FIG. 4 ). Thequantum well stack 146 may include a quantum well layer (not shown) in which a 2DEG may form during operation of thequantum dot device 100. Various embodiments of thequantum well stack 146 are discussed below with reference toFIGS. 46-48 . -
FIG. 6 illustrates a cross-sectional view of anassembly 204 subsequent to formingfins 104 in the assembly 202 (FIG. 5 ). Thefins 104 may extend from abase 102, and may be formed in theassembly 202 by patterning and then etching theassembly 202, as known in the art. For example, a combination of dry and wet etch chemistry may be used to form thefins 104, and the appropriate chemistry may depend on the materials included in theassembly 202, as known in the art. At least some of thesubstrate 144 may be included in thebase 102, and at least some of thequantum well stack 146 may be included in thefins 104. In particular, the quantum well layer (not shown) of thequantum well stack 146 may be included in thefins 104. Example arrangements in which thequantum well stack 146 and thesubstrate 144 are differently included in thebase 102 and thefins 104 are discussed below with reference toFIGS. 49-55 . -
FIG. 7 illustrates a cross-sectional view of anassembly 206 subsequent to providing an insulatingmaterial 128 to the assembly 204 (FIG. 6 ). Any suitable material may be used as the insulatingmaterial 128 to electrically insulate thefins 104 from each other. As noted above, in some embodiments, the insulatingmaterial 128 may be a dielectric material, such as silicon oxide. -
FIG. 8 illustrates a cross-sectional view of anassembly 208 subsequent to planarizing the assembly 206 (FIG. 7 ) to remove the insulatingmaterial 128 above thefins 104. In some embodiments, theassembly 206 may be planarized using a chemical mechanical polishing (CMP) technique. -
FIG. 9 is a perspective view of at least a portion of theassembly 208, showing thefins 104 extending from thebase 102 and separated by the insulatingmaterial 128. The cross-sectional views ofFIGS. 4-8 are taken parallel to the plane of the page of the perspective view ofFIG. 9 .FIG. 10 is another cross-sectional view of theassembly 208, taken along the dashed line along the fin 104-1 inFIG. 9 . The cross-sectional views illustrated inFIGS. 11-33, 35, 37, 39, and 41 are taken along the same cross-section asFIG. 10 . The cross-sectional views illustrated inFIGS. 34, 36, 38, 40, and 42 are taken along the same cross-section asFIG. 8 . -
FIG. 11 is a cross-sectional view of anassembly 210 subsequent to depositing adummy material 111 on thefins 104 of the assembly 208 (FIGS. 8-10 ). Thedummy material 111 may include any material that may be selectively etched without etching theshield dielectric 113, thespacers 134, or the dummy material 109 (discussed below). In some embodiments, thedummy material 111 may include polysilicon. -
FIG. 12 is a cross-sectional view of anassembly 211 subsequent to patterning thedummy material 111 of the assembly 210 (FIG. 11 ). The pattern applied to thedummy material 111 may correspond to the locations for thegates 106, as discussed below. Thedummy material 111 may be patterned by applying a resist, patterning the resist using lithography, and then etching the dummy material 111 (using dry etching or any appropriate technique). -
FIG. 13 is a cross-sectional view of anassembly 212 subsequent to depositing a conformal layer of theshield dielectric 113 on thedummy material 111 and the exposedfin 104 of the assembly 211 (FIG. 12 ). Any suitable technique may be used to deposit theshield dielectric 113, such as atomic layer deposition (ALD). In some embodiments, theshield dielectric 113 may be deposited to a thickness between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms). Theshield dielectric 113 may help protect the fin 104 (and in particular, the quantum well stack 146) from damage during subsequent manufacturing operations. -
FIG. 14 is a cross-sectional view of anassembly 213 subsequent to providingspacer material 132 on the assembly 212 (FIG. 13 ). Thespacer material 132 may include any of the materials discussed above with reference to thespacers 134, for example, and may be deposited using any suitable technique. For example, thespacer material 132 may be a nitride material (e.g., silicon nitride) deposited by sputtering. -
FIG. 15 is a cross-sectional view of anassembly 214 subsequent to etching thespacer material 132 of the assembly 213 (FIG. 14 ), leavingspacers 134 formed of thespacer material 132 on theshield dielectric 113 on the side faces of thedummy material 111. The etching of thespacer material 132 may be an anisotropic etch, etching thespacer material 132 “downward” to remove thespacer material 132 on top of theshield dielectric 113/dummy material 111 structures and in some of the area between these structures, while leaving thespacers 134 on theshield dielectric 113 on the side faces of thedummy material 111. In some embodiments, the anisotropic etch may be a dry etch, and may be selective to thespacer material 132 so as to not significantly etch theshield dielectric 113. In some embodiments, the etch of thespacer material 132 may be controlled so as to “overetch” into theshield dielectric 113, causing recesses in theshield dielectric 113, to help ensure that thespacer material 132 has been fully removed as desired. -
FIG. 16 is a cross-sectional view of anassembly 215 subsequent to providing anotherdummy material 109 on the assembly 214 (FIG. 15 ). Thedummy material 109 may include any material that may be selectively etched without etching theshield dielectric 113, thespacers 134, or thedummy material 111. In some embodiments, thedummy material 109 may include silicon oxide. Thedummy material 109 may fill the areas between adjacent ones of theshield dielectric 113/dummy material 111 structures, and may extend over the tops of these structures, as shown. In some embodiments, thedummy material 109 may be an insulating material, and may remain in thequantum dot device 100 as an insulating material in an area away from thegates 106/108. -
FIG. 17 is a cross-sectional view of anassembly 216 subsequent to planarizing the assembly 215 (FIG. 16 ) to remove theshield dielectric 113 and thedummy material 109 above thedummy material 111. In some embodiments, theassembly 215 may be planarized using a CMP technique. Some of the remainingdummy material 109 may fill the areas between adjacent ones of theshield dielectric 113/dummy material 111 structures, while other portions of the remainingdummy material 109 may be located “outside” of theshield dielectric 113/dummy material 111 structures. -
FIG. 18 is a cross-sectional view of anassembly 217 subsequent to removing thedummy material 111 from the assembly 216 (FIG. 17 ) to formcavities 103. Any suitable technique may be used to remove thedummy material 111, such as an etch technique that is selective to thedummy material 111 while leaving theshield dielectric 113, thespacers 134, and thedummy material 109 in place. As illustrated inFIG. 18 , theshield dielectric 113 may provide the sidewalls of thecavities 103, and thefin 104 may provide the bottom of thecavities 103. -
FIG. 19 is a cross-sectional view of anassembly 218 subsequent to conformally depositing a layer of thegate dielectric 114 on the assembly 217 (FIG. 18 ). Thegate dielectric 114 may cover the sidewalls of the cavities 103 (on the shield dielectric 113) and the bottom of the cavities 103 (on the fin 104). Any suitable technique may be used to deposit thegate dielectric 114, such as ALD. -
FIG. 20 is a cross-sectional view of anassembly 219 subsequent to depositing thegate metal 110 on the assembly 218 (FIG. 19 ). Thegate metal 110 may fill thecavities 103 of theassembly 218, and may extend over thedummy material 109, as shown. -
FIG. 21 is a cross-sectional view of anassembly 220 subsequent to planarizing the assembly 219 (FIG. 20 ) to remove thegate dielectric 114 and thegate metal 110 above thedummy material 109. In some embodiments, theassembly 219 may be planarized using a CMP technique. In theassembly 220, thedummy material 109 may be exposed, as shown. Thegate metal 110 along with theadjacent gate dielectric 114 may provide thegates 106, as discussed above with reference toFIGS. 1-3 . -
FIG. 22 is a cross-sectional view of anassembly 221 subsequent to removing thedummy material 109 from the assembly 220 (FIG. 21 ). Any suitable technique may be used to remove thedummy material 109, such as an etch technique that is selective to thedummy material 109 while leaving theshield dielectric 113, thespacers 134, thegate dielectric 114, and thegate metal 110 in place. -
FIG. 23 is a cross-sectional view of anassembly 222 subsequent to removing theshield dielectric 113 that is exposed on thefin 104 from the assembly 221 (FIG. 22 ). Theshield dielectric 113 that is part of the gate walls 138 (i.e., the vertical portion of theshield dielectric 113 between thegate dielectric 114 and aspacer 134, and the horizontal portion of theshield dielectric 113 between thespacers 134 and the fin 104) remains in theassembly 222. In some embodiments, theshield dielectric 113 that is exposed on thefin 104 may be removed by a short wet etch. -
FIG. 24 is a cross-sectional view of anassembly 223 subsequent to conformally depositing a layer of thegate dielectric 114 on the assembly 222 (FIG. 23 ). This gate dielectric 114 may cover the exposed portions of thefin 104 and may extend over thegate walls 138 and thegates 106. Any suitable technique may be used to deposit thegate dielectric 114, such as ALD. -
FIG. 25 is a cross-sectional view of anassembly 224 subsequent to depositing thegate metal 112 on the assembly 223 (FIG. 24 ). Thegate metal 112 may fill the spaces between thegates 106, and may extend “outside” of the area between thegates 106. -
FIG. 26 is a cross-sectional view of anassembly 225 subsequent to planarizing the assembly 224 (FIG. 25 ) to remove thegate dielectric 114 and thegate metal 112 above thegates 106. In some embodiments, theassembly 224 may be planarized using a CMP technique. Some of the remaininggate metal 112 may fill the areas between adjacent ones of thegates 106, providing thegates 108, whileother portions 150 of the remaininggate metal 112 may be located “outside” of thegates 106. -
FIG. 27 is a cross-sectional view of anassembly 226 subsequent to providing ahardmask 118 on the planarized surface of the assembly 225 (FIG. 26 ). Thehardmask 118 may be formed of an electrically insulating material, such as silicon nitride or carbon-doped nitride. -
FIG. 28 is a cross-sectional view of anassembly 227 subsequent to patterning thehardmask 118 of the assembly 226 (FIG. 27 ). The pattern applied to thehardmask 118 may extend over thegates 106 and the gates 108 (as illustrated inFIG. 2 ). Thehardmask 118 may be patterned by applying a resist, patterning the resist using lithography, and then etching the hardmask (using dry etching or any appropriate technique). -
FIG. 29 is a cross-sectional view of anassembly 228 subsequent to etching the assembly 227 (FIG. 28 ) to remove theportions 150 that are not protected by the patternedhardmask 118. The operations performed on theassembly 227 may include removing anygate dielectric 114 that is “exposed” on thefin 104, as shown. Theexcess gate dielectric 114 may be removed using any suitable technique, such as chemical etching or silicon bombardment. -
FIG. 30 is a cross-sectional view of anassembly 230 subsequent to doping thefins 104 of the assembly 228 (FIG. 29 ) to form dopedregions 140 in the portions of thefins 104 “outside” of thegates 106/108. The type of dopant used to form the dopedregions 140 may depend on the type of quantum dot desired, as discussed above. In some embodiments, the doping may be performed by ion implantation. For example, when thequantum dot 142 is to be an electron-type quantum dot 142, the dopedregions 140 may be formed by ion implantation of phosphorous, arsenic, or another n-type material. When thequantum dot 142 is to be a hole-type quantum dot 142, the dopedregions 140 may be formed by ion implantation of boron or another p-type material. An annealing process that activates the dopants and causes them to diffuse farther into thefins 104 may follow the ion implantation process. The depth of the dopedregions 140 may take any suitable value; for example, in some embodiments, the dopedregions 140 may extend into thefin 104 to adepth 115 between 500 Angstroms and 1000 Angstroms. - The “outermost”
gate walls 138 may provide a doping boundary, limiting diffusion of the dopant from the dopedregions 140 into the area under thegates 106/108. As shown, the dopedregions 140 may extend under the adjacentouter gate walls 138. In some embodiments, the dopedregions 140 may extend past theouter gate walls 138 and under thegate dielectric 114 of theouter gates 106, may extend only to the boundary between theouter spacers 134 and theadjacent gate metal 110, or may terminate under theouter gate walls 138 and not reach the boundary between theouter gate walls 138 and theadjacent gate dielectric 114. The doping concentration of the dopedregions 140 may, in some embodiments, be between 1017/cm3 and 1020/cm3. -
FIG. 31 is a cross-sectional side view of anassembly 232 subsequent to providing a layer of nickel orother material 143 over the assembly 230 (FIG. 30 ). The nickel orother material 143 may be deposited on theassembly 230 using any suitable technique (e.g., a plating technique, CVD, or ALD). -
FIG. 32 is a cross-sectional side view of anassembly 234 subsequent to annealing the assembly 232 (FIG. 31 ) to cause thematerial 143 to interact with the dopedregions 140 to form theinterface material 141, then removing theunreacted material 143. When the dopedregions 140 include silicon and thematerial 143 includes nickel, for example, theinterface material 141 may be nickel silicide. Materials other than nickel may be deposited in the operations discussed above with reference toFIG. 31 in order to formother interface materials 141, including titanium, aluminum, molybdenum, cobalt, tungsten, or platinum, for example. More generally, theinterface material 141 of theassembly 234 may include any of the materials discussed herein with reference to theinterface material 141. -
FIG. 33 is a cross-sectional view of anassembly 236 subsequent to providing an insulatingmaterial 130 on the assembly 234 (FIG. 32 ). The insulatingmaterial 130 may take any of the forms discussed above. For example, the insulatingmaterial 130 may be a dielectric material, such as silicon oxide. The insulatingmaterial 130 may be provided on theassembly 234 using any suitable technique, such as spin coating, CVD, or plasma-enhanced CVD (PECVD). In some embodiments, the insulatingmaterial 130 may be polished back after deposition, and before further processing. In some embodiments, thethickness 131 of the insulatingmaterial 130 provided on the assembly 236 (as measured from thehardmask 118, as indicated inFIG. 33 ) may be between 50 nanometers and 1.2 microns (e.g., between 50 nanometers and 300 nanometers).FIG. 34 is another cross-sectional view of theassembly 236, taken along the section C-C ofFIG. 33 . -
FIG. 35 is a cross-sectional view of anassembly 238 subsequent to forming atrench 125 in the insulatingmaterial 130 of the assembly 236 (FIGS. 33 and 34 ). Thetrench 125 may be formed using any desired techniques (e.g., resist patterning followed by etching), and may have adepth 127 and awidth 129 that may take the form of any of the embodiments of thethickness 169 and thewidth 171, respectively, discussed above with reference to themagnet line 121.FIG. 36 is another cross-sectional view of theassembly 238, taken along the section C-C ofFIG. 35 . In some embodiments, theassembly 236 may be planarized to remove thehardmask 118, then additional insulatingmaterial 130 may be provided on the planarized surface before forming thetrench 125; in such an embodiment, thehardmask 118 would not be present in thequantum dot device 100. -
FIG. 37 is a cross-sectional view of anassembly 240 subsequent to filling thetrench 125 of the assembly 238 (FIGS. 35 and 36 ) with a conductive material to form themagnet line 121. Themagnet line 121 may be formed using any desired techniques (e.g., plating followed by planarization, or a semi-additive process), and may take the form of any of the embodiments disclosed herein.FIG. 38 is another cross-sectional view of theassembly 240, taken along the section C-C ofFIG. 37 . -
FIG. 39 is a cross-sectional view of anassembly 242 subsequent to providing additional insulatingmaterial 130 on the assembly 240 (FIGS. 37 and 38 ). The insulatingmaterial 130 provided on theassembly 240 may take any of the forms of the insulatingmaterial 130 discussed above.FIG. 40 is another cross-sectional view of theassembly 242, taken along the section C-C ofFIG. 39 . -
FIG. 41 is a cross-sectional view of anassembly 244 subsequent to forming, in the assembly 242 (FIGS. 39 and 40 ),conductive vias 120 through the insulating material 130 (and the hardmask 118) to contact thegate metal 110 of thegates 106,conductive vias 122 through the insulating material 130 (and the hardmask 118) to contact thegate metal 112 of thegates 108,conductive vias 136 through the insulatingmaterial 130 to contact theinterface material 141 of the dopedregions 140, andconductive vias 123 through the insulatingmaterial 130 to contact themagnet line 121.FIG. 42 is another cross-sectional view of theassembly 244, taken along the section C-C ofFIG. 41 . Further conductive vias and/or lines may be formed in theassembly 244 using conventional interconnect techniques, if desired. The resultingassembly 244 may take the form of thequantum dot device 100 discussed above with reference toFIGS. 1-3 . - In the embodiment of the
quantum dot device 100 illustrated inFIGS. 1-3 , themagnet line 121 is oriented parallel to the longitudinal axes of thefins 104. In other embodiments, themagnet line 121 may not be oriented parallel to the longitudinal axes of thefins 104. For example,FIGS. 43-45 are various cross-sectional views of an embodiment of aquantum dot device 100 havingmultiple magnet lines 121, each proximate to thefins 104 and oriented perpendicular to the longitudinal axes of thefins 104. Other than orientation, themagnet lines 121 of the embodiment ofFIGS. 43-45 may take the form of any of the embodiments of themagnet line 121 discussed above. The other elements of thequantum dot devices 100 ofFIGS. 43-45 may take the form of any of those elements discussed herein. The manufacturing operations discussed above with reference toFIGS. 4-42 may be used to manufacture thequantum dot device 100 ofFIGS. 43-45 . - Although a
single magnet line 121 is illustrated inFIGS. 1-3 ,multiple magnet lines 121 may be included in that embodiment of the quantum dot device 100 (e.g.,multiple magnet lines 121 parallel to the longitudinal axes of the fins 104). For example, thequantum dot device 100 ofFIGS. 1-3 may include asecond magnet line 121 proximate to the fin 104-2 in a symmetric manner to themagnet line 121 illustrated proximate to the fin 104-1. In some embodiments,multiple magnet lines 121 may be included in aquantum dot device 100, and thesemagnet lines 121 may or may not be parallel to one another. For example, in some embodiments, aquantum dot device 100 may include two (or more)magnet lines 121 that are oriented perpendicular to each other (e.g., one ormore magnet lines 121 oriented like those illustrated inFIGS. 1-3 , and one ormore magnet lines 121 oriented like those illustrated inFIGS. 43-45 ). - As discussed above, the
base 102 and thefin 104 of aquantum dot device 100 may be formed from asubstrate 144 and aquantum well stack 146 disposed on thesubstrate 144. Thequantum well stack 146 may include a quantum well layer in which a 2DEG may form during operation of thequantum dot device 100. Thequantum well stack 146 may take any of a number of forms, several of which are discussed below with reference toFIGS. 46-48 . The various layers in the quantum well stacks 146 discussed below may be grown on the substrate 144 (e.g., using epitaxial processes). Although the singular term “layer” may be used to refer to various components of the quantum well stack 146 ofFIGS. 46-48 , any of the layers discussed below may include multiple materials arranged in any suitable manner. Layers other than thequantum well layer 152 in aquantum well stack 146 may have higher threshold voltages for conduction than thequantum well layer 152 so that when thequantum well layer 152 are biased at their threshold voltages, thequantum well layer 152 conducts and the other layers of thequantum well stack 146 do not. This may avoid parallel conduction in both thequantum well layer 152 and the other layers, and thus avoid compromising the strong mobility of thequantum well layer 152 with conduction in layers having inferior mobility. In some embodiments, silicon used in a quantum well stack 146 (e.g., in a quantum well layer 152) may be grown from precursors enriched with the 28Si isotope. In some embodiments, germanium used in a quantum well stack 146 (e.g., in a quantum well layer 152) may be grown from precursors enriched with the 70Ge, 72Ge, or 74Ge isotope. As noted above, different regions of aquantum well layer 152 of aquantum dot device 100 may be relaxed or strained (e.g., depending upon the differential material structure of thegate metals quantum well layer 152 and thegate metal 110/112 (e.g., abarrier layer 156, as discussed below), different regions of those material layers may be relaxed or strained depending upon the differential material structure of thegate metals -
FIG. 46 is a cross-sectional view of aquantum well stack 146 on asubstrate 144. Thequantum well stack 146 may include abuffer layer 154 on thesubstrate 144, and aquantum well layer 152 on thebuffer layer 154. In some embodiments of thequantum dot device 100 including the arrangement ofFIG. 46 , the gate dielectric 114 (not shown) may be directly on thequantum well layer 152. Thequantum well layer 152 may be formed of a material such that, during operation of thequantum dot device 100, a 2DEG may form in thequantum well layer 152 proximate to the upper surface of thequantum well layer 152. - In some embodiments, the
quantum well layer 152 ofFIG. 46 may be formed of intrinsic silicon, and thegate dielectric 114 may be formed of silicon oxide; in such an arrangement, during use of thequantum dot device 100, a 2DEG may form in the intrinsic silicon at the interface between the intrinsic silicon and the silicon oxide. Embodiments in which thequantum well layer 152 ofFIG. 46 is formed of intrinsic silicon may be particularly advantageous for electron-typequantum dot devices 100. In some embodiments, thequantum well layer 152 ofFIG. 46 may be formed of intrinsic germanium, and thegate dielectric 114 may be formed of germanium oxide; in such an arrangement, during use of thequantum dot device 100, a 2DEG may form in the intrinsic germanium at the interface between the intrinsic germanium and the germanium oxide. Such embodiments may be particularly advantageous for hole-typequantum dot devices 100. The quantum well layers 152 disclosed herein may be differentially strained, with its strain induced by thegate metal 110/112, as discussed above. - The
buffer layer 154 may be formed of the same material as the quantum well layer 152 (e.g., silicon or germanium), and may be present to trap defects that form in this material as it is grown on thesubstrate 144. In some embodiments, thebuffer layer 154 may be grown under different conditions (e.g., deposition temperature or growth rate) from thequantum well layer 152. In particular, thequantum well layer 152 may be grown under conditions that achieve fewer defects than in thebuffer layer 154. -
FIG. 47 is a cross-sectional view of an arrangement including aquantum well stack 146 that includes abuffer layer 154, a barrier layer 156-1, aquantum well layer 152, and an additional barrier layer 156-2. The barrier layer 156-1 (156-2) may provide a potential barrier between thequantum well layer 152 and the buffer layer 154 (gate dielectric 114, not shown). In some embodiments in which thequantum well layer 152 includes silicon or germanium, the barrier layers 156 may include silicon germanium. The germanium content of this silicon germanium may be between 20 atomic-percent and 80 atomic-percent (e.g., between 30 atomic-percent and 70 atomic-percent). - In some embodiments of the arrangement of
FIG. 47 , thebuffer layer 154 and the barrier layer 156-1 may be formed of silicon germanium. In some such embodiments, the silicon germanium of thebuffer layer 154 may have a germanium content that varies (e.g., continuously or in a stepwise manner) from thesubstrate 144 to the barrier layer 156-1; for example, the silicon germanium of thebuffer layer 154 may have a germanium content that varies from zero percent at the substrate to a nonzero percent (e.g., between 30 atomic-percent and 70 atomic-percent) at the barrier layer 156-1. The barrier layer 156-1 may in turn have a germanium content equal to the nonzero percent. In other embodiments, thebuffer layer 154 may have a germanium content equal to the germanium content of the barrier layer 156-1 but may be thicker than the barrier layer 156-1 to absorb the defects that arise during growth. In some embodiments of the quantum well stack 146 ofFIG. 47 , the barrier layer 156-2 may be omitted. -
FIG. 48 is a cross-sectional view of another example quantum well stack 146 on anexample substrate 144. The quantum well stack 146 ofFIG. 48 may include an insulatinglayer 155 on thesubstrate 144, aquantum well layer 152 on the insulatinglayer 155, and abarrier layer 156 on thequantum well layer 152. The presence of the insulatinglayer 155 may help confine carriers to thequantum well layer 152, providing high valley splitting during operation. - In some embodiments, the
substrate 144 ofFIG. 48 may include silicon. The insulatinglayer 155 may include any suitable electrically insulating material. For example, in some embodiments, the insulatinglayer 155 may be an oxide (e.g., silicon oxide or hafnium oxide). Thesubstrate 144, thequantum well layer 152, and/or thebarrier layer 156 ofFIG. 48 may take the form of any of the embodiments disclosed herein. In some embodiments, thequantum well layer 152 may be formed on the insulatinglayer 155 by a layer transfer technique. In some embodiments, thebarrier layer 156 may be omitted from the quantum well stack 146 ofFIG. 48 . - The thicknesses (i.e., z-heights) of the layers in the quantum well stacks 146 of
FIGS. 46-48 may take any suitable values. For example, in some embodiments, the thickness of thequantum well layer 152 may be between 5 nanometers and 15 nanometers (e.g., approximately equal to 10 nanometers). In some embodiments, the thickness of abuffer layer 154 may be between 0.3 microns and 4 microns (e.g., between 0.3 microns and 2 microns, or approximately 0.5 microns). In some embodiments, the thickness of the barrier layers 156 may be between 0 nanometers and 300 nanometers. In some embodiments, the thickness of the insulatinglayer 155 in the quantum well stack 146 ofFIG. 48 may be between 5 nanometers and 200 nanometers. - The
substrate 144 and thequantum well stack 146 may be distributed between the base 102 and thefins 104 of thequantum dot device 100, as discussed above. This distribution may occur in any of a number of ways. For example,FIGS. 49-55 illustrate example base/fin arrangements 158 that may be used in aquantum dot device 100, in accordance with various embodiments. - In the base/
fin arrangement 158 ofFIG. 49 , the quantum well stack 146 may be included in thefins 104, but not in thebase 102. Thesubstrate 144 may be included in thebase 102, but not in thefins 104. When the base/fin arrangement 158 ofFIG. 49 is used in the manufacturing operations discussed with reference toFIGS. 5-6 , the fin etching may etch through thequantum well stack 146, and stop when thesubstrate 144 is reached. - In the base/
fin arrangement 158 ofFIG. 50 , the quantum well stack 146 may be included in thefins 104, as well as in a portion of thebase 102. Asubstrate 144 may be included in the base 102 as well, but not in thefins 104. When the base/fin arrangement 158 ofFIG. 50 is used in the manufacturing operations discussed with reference toFIGS. 5-6 , the fin etching may etch partially through thequantum well stack 146, and stop before thesubstrate 144 is reached.FIG. 51 illustrates a particular embodiment of the base/fin arrangement 158 ofFIG. 50 . In the embodiment ofFIG. 51 , the quantum well stack 146 ofFIG. 46 is used; thebase 102 includes thesubstrate 144 and a portion of thebuffer layer 154 of thequantum well stack 146, while thefins 104 include the remainder of thequantum well stack 146. - In the base/
fin arrangement 158 ofFIG. 52 , the quantum well stack 146 may be included in thefins 104, but not thebase 102. Thesubstrate 144 may be partially included in thefins 104, as well as in thebase 102. When the base/fin arrangement 158 ofFIG. 52 is used in the manufacturing operations discussed with reference toFIGS. 5-6 , the fin etching may etch through thequantum well stack 146 and into thesubstrate 144 before stopping.FIG. 53 illustrates a particular embodiment of the base/fin arrangement 158 ofFIG. 52 . In the embodiment ofFIG. 53 , the quantum well stack 146 ofFIG. 48 is used; thefins 104 include thequantum well stack 146 and a portion of thesubstrate 144, while thebase 102 includes the remainder of thesubstrate 144. - Although the
fins 104 have been illustrated in many of the preceding figures as substantially rectangular with parallel sidewalls, this is simply for ease of illustration, and thefins 104 may have any suitable shape (e.g., shape appropriate to the manufacturing processes used to form the fins 104). For example, as illustrated in the base/fin arrangement 158 ofFIG. 54 , in some embodiments, thefins 104 may be tapered. In some embodiments, thefins 104 may taper by 3-10 nanometers in x-width for every 100 nanometers in z-height (e.g., 5 nanometers in x-width for every 100 nanometers in z-height). When thefins 104 are tapered, the wider end of thefins 104 may be the end closest to thebase 102, as illustrated inFIG. 54 .FIG. 55 illustrates a particular embodiment of the base/fin arrangement 158 ofFIG. 54 . InFIG. 55 , thequantum well stack 146 is included in the taperedfins 104 while a portion of thesubstrate 144 is included in the tapered fins and a portion of thesubstrate 144 provides the base 102. -
FIGS. 56-58 are cross-sectional views of another embodiment of aquantum dot device 100, in accordance with various embodiments. In particular,FIG. 57 illustrates thequantum dot device 100 taken along the section A-A ofFIG. 56 (whileFIG. 56 illustrates thequantum dot device 100 taken along the section C-C ofFIG. 57 ), andFIG. 58 illustrates thequantum dot device 100 taken along the section D-D ofFIG. 57 (whileFIG. 57 illustrates thequantum dot device 100 taken along the section A-A ofFIG. 58 ). Thequantum dot device 100 ofFIGS. 56-58 , taken along the section B-B ofFIG. 56 , may be the same as illustrated inFIG. 3 . AlthoughFIG. 56 indicates that the cross-section illustrated inFIG. 57 is taken through the trench 107-1, an analogous cross-section taken through the trench 107-2 may be identical, and thus the discussion ofFIG. 57 refers generally to the “trench 107.” - The
quantum dot device 100 may include aquantum well stack 146 disposed on asubstrate 144. An insulatingmaterial 128 may be disposed above thequantum well stack 146, andmultiple trenches 107 in the insulatingmaterial 128 may extend towards thequantum well stack 146. In the embodiment illustrated in FIGS. 56-58, agate dielectric 114 may be disposed at the “bottom” of thetrenches 107 and may extend up the “side walls” of thetrenches 107 and over adjacent portions of insulating material. In thetrenches 107, thegate dielectric 114 may have a U-shaped cross-section, as shown. The quantum well stack 146 of thequantum dot device 100 ofFIGS. 56-58 may take the form of any of the quantum well stacks disclosed herein (e.g., as discussed above with reference toFIGS. 46-48 ). The various layers in the quantum well stack 146 ofFIGS. 56-58 may be grown on the substrate 144 (e.g., using epitaxial processes). - Although only two trenches, 107-1 and 107-2, are shown in
FIGS. 56-58 , this is simply for ease of illustration, and more than twotrenches 107 may be included in thequantum dot device 100. In some embodiments, the total number oftrenches 107 included in thequantum dot device 100 is an even number, with thetrenches 107 organized into pairs including oneactive trench 107 and oneread trench 107, as discussed in detail below. When thequantum dot device 100 includes more than twotrenches 107, thetrenches 107 may be arranged in pairs in a line (e.g., 2N trenches total may be arranged in a 1×2N line, or a 2×N line) or in pairs in a larger array (e.g., 2N trenches total may be arranged as a 4×N/2 array, 6×N/3 array, etc.). For example,FIG. 81 illustrates aquantum dot device 100 including an example two-dimensional array oftrenches 107. As illustrated inFIGS. 56 and 58 , in some embodiments,multiple trenches 107 may be oriented in parallel. The discussion herein will largely focus on a single pair oftrenches 107 for ease of illustration, but all the teachings of the present disclosure apply toquantum dot devices 100 withmore trenches 107. - As discussed above with reference to
FIGS. 1-3 , in thequantum dot device 100 ofFIGS. 56-58 , a quantum well layer itself may provide a geometric constraint on the z-location of quantum dots in thequantum well stack 146. To control the x- and y-location of quantum dots in thequantum well stack 146, voltages may be applied to gates disposed at least partially in thetrenches 107 above the quantum well stack 146 to adjust the energy profile along thetrenches 107 in the x- and y-direction and thereby constrain the x- and y-location of quantum dots within quantum wells (discussed in detail below with reference to thegates 106/108). The dimensions of thetrenches 107 may take any suitable values. For example, in some embodiments, thetrenches 107 may each have awidth 162 between 10 nanometers and 30 nanometers. In some embodiments, thetrenches 107 may each have avertical dimension 164 between 200 nanometers and 400 nanometers (e.g., between 250 nanometers and 350 nanometers, or equal to 300 nanometers). The insulatingmaterial 128 may be a dielectric material (e.g., an interlayer dielectric), such as silicon oxide. In some embodiments, the insulatingmaterial 128 may be a CVD oxide or a flowable CVD oxide. In some embodiments, thetrenches 107 may be spaced apart by adistance 160 between 50 nanometers and 500 nanometers. - Multiple gates may be disposed at least partially in each of the
trenches 107. In the embodiment illustrated inFIG. 57 , threegates 106 and twogates 108 are shown as distributed at least partially in asingle trench 107. This particular number of gates is simply illustrative, and any suitable number of gates may be used. Additionally, as discussed below with reference toFIG. 82 , multiple groups of gates (like the gates illustrated inFIG. 57 ) may be disposed at least partially in thetrench 107. - As shown in
FIG. 57 , the gate 108-1 may be disposed between the gates 106-1 and 106-2, and the gate 108-2 may be disposed between the gates 106-2 and 106-3. As discussed above with reference to thequantum dot device 100 ofFIGS. 1-3 , agate 106 may be spaced apart from anadjacent gate 108 by agate wall 138. Thegate wall 138 may include ashield dielectric 113 and aspacer 134. Theshield dielectric 113 may have an L-shape in cross-section, with a vertical portion adjacent to thegate dielectric 114 of anadjacent gate 106, and a horizontal portion under the associatedspacer 134. The vertical portion of theshield dielectric 113 of agate wall 138 may be disposed between thegate dielectric 114 of anadjacent gate 106 and thespacer 134 of thatgate wall 138. The horizontal portion of theshield dielectric 113 of agate wall 138 may be disposed between thefin 104 and thespacer 134 of thatgate wall 138. Thespacer 134 of agate wall 138 may be disposed between the vertical portion of the associatedshield dielectric 113 and thegate dielectric 114 of agate 108. As illustrated inFIG. 2 , thespacers 134 may be thicker closer to thefin 104 and thinner farther away from thefin 104. In some embodiments, thespacers 134 may have a convex shape. Thespacers 134 may be formed of any suitable material, such as a carbon-doped oxide, silicon nitride, silicon oxide, or other carbides or nitrides (e.g., silicon carbide, silicon nitride doped with carbon, and silicon oxynitride). - Each of the
gates 106/108 may include agate dielectric 114; in the embodiment illustrated inFIG. 57 , thegate dielectric 114 for each of thegates 106/108 may be provided by separate portions ofgate dielectric 114, as shown. Thegate dielectrics 114 for thegates 106 and thegates 108 may have the same material composition, or different material compositions, as discussed above. In some embodiments, thegate dielectric 114 may be a multilayer gate dielectric (e.g., with multiple materials used to improve the interface between thetrench 107 and the corresponding gate metal). Thegate dielectric 114 may be, for example, silicon oxide, aluminum oxide, or a high-k dielectric, such as hafnium oxide. More generally, thegate dielectric 114 may include elements such as hafnium, silicon, oxygen, titanium, tantalum, lanthanum, aluminum, zirconium, barium, strontium, yttrium, lead, scandium, niobium, and zinc. Examples of materials that may be used in thegate dielectric 114 may include, but are not limited to, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, tantalum oxide, tantalum silicon oxide, lead scandium tantalum oxide, and lead zinc niobate. In some embodiments, an annealing process may be carried out on thegate dielectric 114 to improve the quality of thegate dielectric 114. - Each of the
gates 106 may also include agate metal 110. Thegate dielectric 114 for eachgate 106 may extend at least partially up the sides of theadjacent shield dielectric 113 of agate wall 138, and thegate metal 110 may extend between the portions of gate dielectric 114 on theadjacent shield dielectric 113, as shown. Thegate metal 110 may be disposed between thehardmask 118 and thegate dielectric 114, and thegate dielectric 114 may be at least partially disposed between thegate metal 110 and thequantum well stack 146. As shown inFIG. 56 , in some embodiments, thegate metal 110 of agate 106 may extend over the insulatingmaterial 128 and into atrench 107 in the insulatingmaterial 128. In some embodiments, thegate metal 110 may be a superconductor, such as aluminum, titanium nitride (e.g., deposited via ALD), or niobium titanium nitride. As illustrated inFIG. 57 , in some embodiments, no spacer material or shield dielectric 113 may be disposed between thegate metal 110 and the sidewalls of thetrench 107 in the y-direction (while in other embodiments, spacer material and shield dielectric 113 may be present, as discussed below with reference toFIGS. 77-78 ). - Each of the
gates 108 may include agate metal 112. Thegate metal 112 may be disposed between thehardmask 118 and thegate dielectric 114, and thegate dielectric 114 may be at least partially disposed between thegate metal 112 and thequantum well stack 146. As shown inFIG. 58 , in some embodiments, thegate metal 112 of agate 108 may extend over the insulatingmaterial 128 and into atrench 107 in the insulatingmaterial 128. Thegate dielectric 114 for eachgate 108 may extend at least partially up the sides of theadjacent gate walls 138, and thegate metal 112 may extend between the portions of gate dielectric 114 on theadjacent gate walls 138, as shown. Thegate metal 110 and thegate metal 112 may take any of the forms discussed above. For example, in some embodiments, thegate metal 110 and thegate metal 112 may have different material structures so as to induce differential strain in the underlyingquantum well layer 152, while in other embodiments, thegate metal 110 and thegate metal 112 may have the same material structure. - In some embodiments, a
hardmask 118 may extend over thegates 106/108. Thehardmask 118 may be formed of silicon nitride, silicon carbide, or another suitable material. In some embodiments, thehardmask 118 may not be present in the quantum dot device 100 (e.g., a hardmask like thehardmask 118 may be removed during processing, as discussed below). - The gate 108-1 may extend between the
proximate gate walls 138 on the sides of the gate 106-1 and the gate 106-2 along the longitudinal axis of thetrench 107, as shown inFIG. 57 . In some embodiments, thegate metal 112 and thegate dielectric 114 of the gate 108-1 may together extend between thegate walls 138 on the sides of the gate 106-1 and the gate 106-2 along the longitudinal axis of thetrench 107. Thus, thegate metal 112 and thegate dielectric 114 of the gate 108-1 may together have a shape that is substantially complementary to the shape of thegate walls 138, as shown. Similarly, the gate 108-2 may extend between theproximate gate walls 138 on the sides of the gate 106-2 and the gate 106-3 along the longitudinal axis of thetrench 107. Thegate dielectric 114 may extend at least partially up the sides of the gate walls 138 (and up the proximate sidewalls of the trench 107), as shown, and thegate metal 112 may extend between the portions of gate dielectric 114 on the spacers 134 (and the proximate sidewalls of the trench 107). Thegate metal 112, like thegate metal 110, may be any suitable metal, such as titanium nitride. As illustrated inFIG. 58 , in some embodiments, no spacer material or shield dielectric 113 may be disposed between thegate metal 112 and the sidewalls of thetrench 107 in the y-direction; in other embodiments (e.g., as discussed below with reference toFIGS. 77 and 78 ),spacers 134 and shield dielectric 113 may also be disposed between thegate metal 112 and the sidewalls of thetrench 107 in the y-direction. - The dimensions of the
gates 106/108 may take any suitable values. For example, in some embodiments, the z-height 166 of thegate metal 110 in thetrench 107 may be between 225 nanometers and 375 nanometers (e.g., approximately 300 nanometers); the z-height 175 of thegate metal 112 may be in the same range. This z-height 166 of thegate metal 110 in thetrench 107 may represent the sum of the z-height of the insulating material 128 (e.g., between 200 nanometers and 300 nanometers) and the thickness of thegate metal 110 on top of the insulating material 128 (e.g., between 25 nanometers and 75 nanometers, or approximately 50 nanometers). In some embodiments, the z-height 166 of thegate metal 110 may be less than the z-height 175 of the gate metal 112 (e.g., as discussed below with reference toFIGS. 79-80 ). In some embodiments, thelength 168 of the gate metal 110 (i.e., in the x-direction) may be between 20 nanometers and 40 nanometers (e.g., 30 nanometers). Although all of thegates 106 are illustrated in the accompanying drawings as having thesame length 168 of thegate metal 110, in some embodiments, the “outermost” gates 106 (e.g., the gates 106-1 and 106-3 of the embodiment illustrated inFIG. 57 ) may have agreater length 168 than the “inner” gates 106 (e.g., the gate 106-2 in the embodiment illustrated inFIG. 57 ). For example, in some embodiments, theoutermost gates 106 may have alength 168 between 100 nanometers and 500 nanometers. Such longer “outside”gates 106 may provide spatial separation between thedoped regions 140 and the areas under thegates 108 and theinner gates 106 in whichquantum dots 142 may form, and thus may reduce the perturbations to the potential energy landscape under thegates 108 and theinner gates 106 caused by the dopedregions 140. In some embodiments, during operation of thequantum dot device 100, a 2DEG may form under theoutermost gates 106; this 2DEG may separate the “active” device region (under thegates 106/108) from the doped region 140 (which has a large density of implanted charge carriers). - In some embodiments, the
distance 170 between adjacent ones of the gates 106 (e.g., as measured from thegate metal 110 of onegate 106 to thegate metal 110 of anadjacent gate 106 in the x-direction, as illustrated inFIG. 57 ) may be between 40 nanometers and 100 nanometers (e.g., 50 nanometers). In some embodiments, thethickness 172 of thespacers 134 may be between 1 nanometer and 10 nanometers (e.g., between 3 nanometers and 5 nanometers, between 4 nanometers and 6 nanometers, or between 4 nanometers and 7 nanometers). In some embodiments, thethickness 174 of the vertical portion of theshield dielectric 113 may be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms); the thickness of the horizontal portion of the shield dielectric (i.e., the thickness between thefin 104 and the associated spacer 134) may also be between 5 Angstroms and 20 Angstroms (e.g., between 8 Angstroms and 15 Angstroms). The length of the gate metal 112 (i.e., in the x-direction) may depend on the dimensions of thegates 106 and thegate walls 138, as illustrated inFIG. 57 . As indicated inFIGS. 56 and 58 , thegates 106/108 in onetrench 107 may extend over the insulatingmaterial 128 between thattrench 107 and anadjacent trench 107, but may be isolated from their counterpart gates by the intervening insulating material 130 (andgate walls 138 for the gates 106). - As shown in
FIG. 57 , thegates quantum dot device 100, voltages may be applied to thegates 106/108 to adjust the potential energy in the quantum well stack 146 to create quantum wells of varying depths in whichquantum dots 142 may form, as discussed above with reference to thequantum dot device 100 ofFIGS. 1-3 . Only onequantum dot 142 is labeled with a reference numeral inFIG. 57 for ease of illustration, but five are indicated as dotted circles below eachtrench 107. - The quantum well stack 146 of the
quantum dot device 100 ofFIGS. 56-58 may include dopedregions 140 that may serve as a reservoir of charge carriers for thequantum dot device 100, in accordance with any of the embodiments discussed above. Thequantum dot devices 100 discussed with reference toFIGS. 56-58 may be used to form electron-type or hole-type quantum dots 142, as discussed above with reference toFIGS. 1-3 . - Conductive vias and lines may contact the
gates 106/108 of thequantum dot device 100 ofFIGS. 56-58 , and to the dopedregions 140, to enable electrical connection to thegates 106/108 and the dopedregions 140 to be made in desired locations. As shown inFIGS. 56-58 , thegates 106 may extend both “vertically” and “horizontally” away from thequantum well stack 146, andconductive vias 120 may contact the gates 106 (and are drawn in dashed lines inFIG. 57 to indicate their location behind the plane of the drawing). Theconductive vias 120 may extend through thehardmask 118 to contact thegate metal 110 of thegates 106. Thegates 108 may similarly extend away from thequantum well stack 146, andconductive vias 122 may contact the gates 108 (also drawn in dashed lines inFIG. 57 to indicate their location behind the plane of the drawing). Theconductive vias 122 may extend through thehardmask 118 to contact thegate metal 112 of thegates 108.Conductive vias 136 may contact theinterface material 141 and may thereby make electrical contact with the dopedregions 140. Thequantum dot device 100 ofFIGS. 56-58 may include further conductive vias and/or lines (not shown) to make electrical contact to thegates 106/108 and/or the dopedregions 140, as desired. The conductive vias and lines included in aquantum dot device 100 may include any suitable materials, such as copper, tungsten (deposited, e.g., by CVD), or a superconductor (e.g., aluminum, tin, titanium nitride, niobium titanium nitride, tantalum, niobium, or other niobium compounds such as niobium tin and niobium germanium). - In some embodiments, the
quantum dot device 100 ofFIGS. 56-58 may include one or more magnet lines 121. For example, asingle magnet line 121 is illustrated inFIGS. 56-58 , proximate to the trench 107-1. The magnet line(s) 121 of the quantum dot device ofFIGS. 56-58 may take the form of any of the embodiments of themagnet lines 121 discussed herein. For example, themagnet line 121 may be formed of a conductive material, and may be used to conduct current pulses that generate magnetic fields to influence the spin states of one or more of thequantum dots 142 that may form in thequantum well stack 146. In some embodiments, themagnet line 121 may conduct a pulse to reset (or “scramble”) nuclear and/or quantum dot spins. In some embodiments, themagnet line 121 may conduct a pulse to initialize an electron in a quantum dot in a particular spin state. In some embodiments, themagnet line 121 may conduct current to provide a continuous, oscillating magnetic field to which the spin of a qubit may couple. Themagnet line 121 may provide any suitable combination of these embodiments, or any other appropriate functionality. - In some embodiments, the
magnet line 121 ofFIGS. 56-58 may be formed of copper. In some embodiments, themagnet line 121 may be formed of a superconductor, such as aluminum. Themagnet line 121 illustrated inFIGS. 56-58 is non-coplanar with thetrenches 107, and is also non-coplanar with thegates 106/108. In some embodiments, themagnet line 121 may be spaced apart from thegates 106/108 by adistance 167. Thedistance 167 may take any suitable value (e.g., based on the desired strength of magnetic field interaction with particular quantum dots 142); in some embodiments, thedistance 167 may be between 25 nanometers and 1 micron (e.g., between 50 nanometers and 200 nanometers). - In some embodiments, the
magnet line 121 ofFIGS. 56-58 may be formed of a magnetic material. For example, a magnetic material (such as cobalt) may be deposited in a trench in the insulatingmaterial 130 to provide a permanent magnetic field in thequantum dot device 100. - The
magnet line 121 ofFIGS. 56-58 may have any suitable dimensions. For example, themagnet line 121 may have athickness 169 between 25 nanometers and 100 nanometers. Themagnet line 121 may have awidth 171 between 25 nanometers and 100 nanometers. In some embodiments, thewidth 171 andthickness 169 of amagnet line 121 may be equal to the width and thickness, respectively, of other conductive lines in the quantum dot device 100 (not shown) used to provide electrical interconnects, as known in the art. Themagnet line 121 may have alength 173 that may depend on the number and dimensions of thegates 106/108 that are to formquantum dots 142 with which themagnet line 121 is to interact. Themagnet line 121 illustrated inFIGS. 56-58 are substantially linear, but this need not be the case; themagnet lines 121 disclosed herein may take any suitable shape.Conductive vias 123 may contact themagnet line 121. - The
conductive vias material 130, all of which may take any of the forms discussed above with reference toFIGS. 1-3 . The particular arrangement of conductive vias shown inFIGS. 56-58 is simply illustrative, and any electrical routing arrangement may be implemented. - As discussed above, the structure of the trench 107-1 may be the same as the structure of the trench 107-2; similarly, the construction of
gates 106/108 in and around the trench 107-1 may be the same as the construction ofgates 106/108 in and around the trench 107-2. Thegates 106/108 associated with the trench 107-1 may be mirrored by correspondinggates 106/108 associated with the parallel trench 107-2, and the insulatingmaterial 130 may separate thegates 106/108 associated with the different trenches 107-1 and 107-2. In particular,quantum dots 142 formed in the quantum well stack 146 under the trench 107-1 (under thegates 106/108) may have counterpartquantum dots 142 in the quantum well stack 146 under the trench 107-2 (under the correspondinggates 106/108). In some embodiments, thequantum dots 142 under the trench 107-1 may be used as “active” quantum dots in the sense that thesequantum dots 142 act as qubits and are controlled (e.g., by voltages applied to thegates 106/108 associated with the trench 107-1) to perform quantum computations. Thequantum dots 142 associated with the trench 107-2 may be used as “read” quantum dots in the sense that thesequantum dots 142 may sense the quantum state of thequantum dots 142 under the trench 107-1 by detecting the electric field generated by the charge in thequantum dots 142 under the trench 107-1, and may convert the quantum state of thequantum dots 142 under the trench 107-1 into electrical signals that may be detected by thegates 106/108 associated with the trench 107-2. Eachquantum dot 142 under the trench 107-1 may be read by its correspondingquantum dot 142 under the trench 107-2. Thus, thequantum dot device 100 enables both quantum computation and the ability to read the results of a quantum computation. - The
quantum dot devices 100 disclosed herein may be manufactured using any suitable techniques. In some embodiments, the manufacture of thequantum dot device 100 ofFIGS. 56-58 may begin as described above with reference toFIGS. 4-5 ; however, instead of formingfins 104 in the quantum well stack 146 of theassembly 202, manufacturing may proceed as illustrated inFIGS. 59-76 (and described below). Although the particular manufacturing operations discussed below with reference toFIGS. 59-76 are illustrated as manufacturing a particular embodiment of thequantum dot device 100, these operations may be applied to manufacture many different embodiments of thequantum dot device 100, as discussed herein. Any of the elements discussed below with reference toFIGS. 59-76 may take the form of any of the embodiments of those elements discussed above (or otherwise disclosed herein). -
FIG. 59 is a cross-sectional view of anassembly 1204 including aquantum well stack 146 on asubstrate 144. Theassembly 1204 may be formed as described above with reference toFIGS. 4-5 , and may have the same form as the assembly 202 (FIG. 5 ). -
FIG. 60 is a cross-sectional view of anassembly 1206 subsequent to providing an insulatingmaterial 128 on the assembly 1204 (FIG. 59 ). Any suitable material may be used as the insulatingmaterial 128 to electrically insulate thetrenches 107 from each other, as discussed above. As noted above, in some embodiments, the insulatingmaterial 128 may be a dielectric material, such as silicon oxide. -
FIG. 61 is a cross-sectional view of anassembly 1208 subsequent to formingtrenches 107 in the insulatingmaterial 128 of the assembly 1206 (FIG. 60 ). Thetrenches 107 may extend down to thequantum well stack 146, and may be formed in theassembly 1206 by patterning and then etching theassembly 1206 using any suitable conventional lithographic process known in the art. For example, a hardmask may be provided on the insulatingmaterial 128, and a photoresist may be provided on the hardmask; the photoresist may be patterned to identify the areas in which thetrenches 107 are to be formed, the hardmask may be etched in accordance with the patterned photoresist, and the insulatingmaterial 128 may be etched in accordance with the etched hardmask (after which the remaining hardmask and photoresist may be removed). In some embodiments, a combination of dry and wet etch chemistry may be used to form thetrenches 107 in the insulatingmaterial 128, and the appropriate chemistry may depend on the materials included in theassembly 1208, as known in the art. Although thetrenches 107 illustrated inFIG. 61 (and other accompanying drawings) are shown as having substantially parallel sidewalls, in some embodiments, thetrenches 107 may be tapered, narrowing towards thequantum well stack 146.FIG. 62 is a view of theassembly 1208 taken along the section A-A ofFIG. 61 , through a trench 107 (whileFIG. 61 illustrates theassembly 1208 taken along the section D-D ofFIG. 62 ). -
FIG. 63 is a cross-sectional view of anassembly 1216 subsequent to performing the operations discussed above with reference toFIGS. 11-14 , including depositing and patterning adummy material 111, conformally depositing a layer ofshield dielectric 113, and providingspacer material 132 on the assembly 1208 (FIGS. 61 and 62 ).FIG. 64 is a view of theassembly 1216 taken along the section D-D ofFIG. 63 (whileFIG. 63 illustrates theassembly 1216 taken along the section A-A ofFIG. 64 , along a trench 107). The operations discussed above with reference toFIGS. 11-14 may be performed in accordance with any of the embodiments disclosed herein. -
FIG. 65 is a cross-sectional view of anassembly 1218 subsequent to providingcapping material 133 on the assembly 1216 (FIGS. 63 and 64 ).FIG. 66 is a view of theassembly 1218 taken along the section D-D ofFIG. 65 (whileFIG. 65 illustrates theassembly 1218 taken along the section A-A ofFIG. 66 , along a trench 107). The cappingmaterial 133 may be any suitable material; for example, the cappingmaterial 133 may be silicon oxide deposited by CVD or ALD. As illustrated inFIGS. 65 and 66 , the cappingmaterial 133 may be conformally deposited on theassembly 1216. -
FIG. 67 is a cross-sectional view of anassembly 1220 subsequent to providing asacrificial material 135 on the assembly 1218 (FIGS. 65 and 66 ).FIG. 68 is a view of theassembly 1220 taken along the section D-D ofFIG. 67 (whileFIG. 67 illustrates theassembly 1220 taken along the section A-A ofFIG. 68 , through a trench 107). Thesacrificial material 135 may be deposited on theassembly 1218 to completely cover thecapping material 133, then thesacrificial material 135 may be recessed to exposeportions 137 of thecapping material 133. In particular, theportions 137 of cappingmaterial 133 disposed near the “top” of thedummy material 111 may not be covered by thesacrificial material 135. As illustrated inFIG. 68 , all of thecapping material 133 disposed in the region between adjacent portions of thedummy material 111 may be covered by thesacrificial material 135. The recessing of thesacrificial material 135 may be achieved by any etching technique, such as a dry etch. Thesacrificial material 135 may be any suitable material, such as a bottom anti-reflective coating (BARC). -
FIG. 69 is a cross-sectional view of anassembly 1222 subsequent to treating the exposedportions 137 of thecapping material 133 of the assembly 1220 (FIGS. 67 and 68 ) to change the etching characteristics of the exposedportions 137 relative to the rest of thecapping material 133.FIG. 70 is a view of theassembly 1222 taken along the section D-D ofFIG. 69 (whileFIG. 69 illustrates theassembly 1222 taken along the section A-A ofFIG. 70 , through a trench 107). In some embodiments, this treatment may include performing a high-dose ion implant in which the implant dose is high enough to cause a compositional change in theportions 137 and achieve a desired change in etching characteristics. -
FIG. 71 is a cross-sectional view of anassembly 1224 subsequent to removing thesacrificial material 135 and theunexposed capping material 133 of the assembly 1222 (FIGS. 69 and 70 ).FIG. 72 is a view of theassembly 1224 taken along the section D-D ofFIG. 71 (whileFIG. 71 illustrates theassembly 1224 taken along the section A-A ofFIG. 72 , through a trench 107). Thesacrificial material 135 may be removed using any suitable technique (e.g., by ashing, followed by a cleaning step), and theuntreated capping material 133 may be removed using any suitable technique (e.g., by etching). In embodiments in which thecapping material 133 is treated by ion implantation (e.g., as discussed above with reference toFIGS. 69 and 70 ), a high temperature anneal may be performed to incorporate the implanted ions in theportions 137 of thecapping material 133 before removing theuntreated capping material 133. The remaining treated cappingmaterial 133 in theassembly 1224 may provide cappingstructures 145 disposed proximate to the “tops” of the portions of thedummy material 111 and extending over thespacer material 132 disposed proximate to the “sides” of the portions of thedummy material 111. -
FIG. 73 is a cross-sectional view of anassembly 1226 subsequent to directionally etching thespacer material 132 of the assembly 1224 (FIGS. 71 and 72 ) that isn't protected by acapping structure 145, leavingspacer material 132 on the sides and top ofdummy material 111/shield dielectric 113 structures.FIG. 74 is a view of theassembly 1226 taken along the section D-D ofFIG. 73 (whileFIG. 73 illustrates theassembly 1226 taken along the section A-A ofFIG. 74 , through a trench 107). The etching of thespacer material 132 may be an anisotropic etch, etching thespacer material 132 “downward” to remove thespacer material 132 in some of the area between the portions of the dummy material 111 (as illustrated inFIGS. 73 and 74 ), while leaving thespacer material 132 on the sides and tops of thedummy material 111/shield dielectric 113 structures. In some embodiments, the anisotropic etch may be a dry etch.FIGS. 75-76 maintain the cross-sectional perspective ofFIG. 73 . -
FIG. 75 is a cross-sectional view of anassembly 1228 subsequent to removing the cappingstructures 145 from the assembly 1226 (FIGS. 73 and 74 ). The cappingstructures 145 may be removed using any suitable technique (e.g., a wet etch). Thespacer material 132 that remains in theassembly 1228 may includespacers 134 disposed on the sides of thedummy material 111/shield dielectric 113 structures, andportions 139 disposed on the top of thegates 106. -
FIG. 76 is a cross-sectional view of anassembly 1230 subsequent to providing adummy material 109 on the assembly 1228 (FIG. 75 ). Thedummy material 109 may fill the areas between adjacent ones of thedummy material 111/shield dielectric 113 structures, and may extend over the tops of the structures and over thespacer material portions 139. Thedummy material 109 of theassembly 1230 may fill thetrenches 107 and extend over the insulatingmaterial 128. Theassembly 1230 may then be processed substantially as discussed above with reference toFIGS. 17-42 to form thequantum dot device 100 ofFIGS. 56-58 . - In the embodiment of the
quantum dot device 100 illustrated inFIGS. 56-58 , themagnet line 121 is oriented parallel to the longitudinal axes of thetrenches 107. In other embodiments, themagnet line 121 of thequantum dot device 100 ofFIGS. 56-58 may not be oriented parallel to the longitudinal axes of thetrenches 107; for example, any of the magnet line arrangements discussed above with reference toFIGS. 43-45 may be used. - Although a
single magnet line 121 is illustrated inFIGS. 56-58 ,multiple magnet lines 121 may be included in that embodiment of the quantum dot device 100 (e.g.,multiple magnet lines 121 parallel to the longitudinal axes of the trenches 107). For example, thequantum dot device 100 ofFIGS. 56-58 may include asecond magnet line 121 proximate to the trench 107-2 in a symmetric manner to themagnet line 121 illustrated proximate to the trench 107-1. In some embodiments,multiple magnet lines 121 may be included in aquantum dot device 100, and thesemagnet lines 121 may or may not be parallel to one another. For example, in some embodiments, aquantum dot device 100 may include two (or more)magnet lines 121 that are oriented perpendicular to each other. - As discussed above, in the embodiment illustrated in
FIGS. 56-58 (andFIGS. 59-71 ), there may not be anysubstantial spacer material 132 or shield dielectric 113 between thegate metal 112 and the proximate sidewalls of thetrench 107 in the y-direction. In other embodiments, gate walls 138 (includingspacers 134 and shield dielectric 113) may also be disposed between thegate metal 112 and the sidewalls of thetrench 107 in the y-direction. A cross-sectional view of such an embodiment is shown inFIG. 77 (analogous to the cross-sectional view ofFIG. 58 ). To manufacture such aquantum dot device 100, the operations discussed above with reference toFIGS. 65-74 may not be performed; instead, thespacer material 132 and theshield dielectric 113 of theassembly 1216 ofFIGS. 63 and 64 may be anisotropically etched (as discussed with reference toFIGS. 73 and 74) to form thegate walls 138 on the sides of thegate metal 110 and on the sidewalls of thetrench 107.FIG. 78 is a cross-sectional view of anassembly 1256 that may be formed by such a process (taking the place of theassembly 1226 ofFIG. 74 ); the view along the section A-A of theassembly 1256 may be similar toFIG. 75 , but may not include thespacer material portions 139. Theassembly 1256 may be further processed as discussed above to form aquantum dot device 100. - As noted above, a
quantum dot device 100 may includemultiple trenches 107 arranged in an array of any desired size. For example,FIG. 81 is a top cross-sectional view, like the view ofFIG. 3 , of aquantum dot device 100 havingmultiple trenches 107 arranged in a two-dimensional array.Magnet lines 121 are not depicted inFIG. 81 , although they may be included in any desired arrangements. In the particular example illustrated inFIG. 81 , thetrenches 107 may be arranged in pairs, each pair including an “active”trench 107 and a “read”trench 107, as discussed above. The particular number and arrangement oftrenches 107 inFIG. 81 is simply illustrative, and any desired arrangement may be used. Similarly, aquantum dot device 100 may include multiple sets of fins 104 (and accompanying gates, as discussed above with reference toFIGS. 1-3 ) arranged in a two-dimensional array. - As noted above, a
single trench 107 may include multiple groups ofgates 106/108, spaced apart along the trench by a dopedregion 140.FIG. 82 is a cross-sectional view of an example of such aquantum dot device 100 having multiple groups of gates 180 at least partially disposed in asingle trench 107 above aquantum well stack 146, in accordance with various embodiments. Each of the groups 180 may includegates 106/108 (not labeled inFIG. 82 for ease of illustration) that may take the form of any of the embodiments of thegates 106/108 discussed herein. A doped region 140 (and its interface material 141) may be disposed between two adjacent groups 180 (labeled inFIG. 82 as groups 180-1 and 180-2), and may provide a common reservoir for both groups 180. In some embodiments, this “common” dopedregion 140 may be electrically contacted by a single conductive via 136. The particular number ofgates 106/108 illustrated inFIG. 82 , and the particular number of groups 180, is simply illustrative, and atrench 107 may include any suitable number ofgates 106/108 arranged in any suitable number of groups 180. Thequantum dot device 100 ofFIG. 82 may also include one ormore magnet lines 121, arranged as desired. Similarly, in embodiments of thequantum dot device 100 that include fins, asingle fin 104 may include multiple groups ofgates 106/108, spaced apart along the fin. - As noted above, in some embodiments, the
gate metal 110 and thegate metal 112 may have different z-heights (z-heights gate metal 110 may be deposited and planarized as discussed above with reference toFIG. 21 , and then thegate metal 110 may be recessed (e.g., using any suitable etch process) and the recess may be filled with the insulating material 130 (or another insulating material) and then polished before proceeding with the operations ofFIG. 22 .FIGS. 79 and 80 illustrate views of an example of such aquantum dot device 100; the view ofFIG. 79 is analogous to the view ofFIG. 1 , and the view ofFIG. 80 is analogous to the view ofFIG. 2 . Recessing thegate metal 110 may help ensure that thegate metal 110 and thegate metal 112 are isolated from each other. AlthoughFIGS. 79 and 80 illustrate this embodiment of different z-heights quantum dot device 100 that includesfins 104, gate metals having different heights may also be used inquantum dot devices 100 that include trenches 107 (e.g., as discussed above with reference toFIGS. 56-58 ). - In some embodiments, the
quantum dot device 100 may be included in a die and coupled to a package substrate to form a quantum dot device package. For example,FIG. 83 is a side cross-sectional view of a die 302 including thequantum dot device 100 ofFIG. 57 and conductive pathway layers 303 disposed thereon, whileFIG. 84 is a side cross-sectional view of a quantumdot device package 300 in which thedie 302 and another die 350 are coupled to a package substrate 304 (e.g., in a system-on-a-chip (SoC) arrangement). Details of thequantum dot device 100 are omitted fromFIG. 84 for economy of illustration. As noted above, the particularquantum dot device 100 illustrated inFIGS. 83 and 84 may take a form similar to the embodiments illustrated inFIGS. 2 and 57 , but any of thequantum dot devices 100 disclosed herein may be included in a die (e.g., the die 302) and coupled to a package substrate (e.g., the package substrate 304). In particular, any number offins 104 ortrenches 107,gates 106/108, dopedregions 140,magnet lines 121, and other components discussed herein with reference to various embodiments of thequantum dot device 100 may be included in thedie 302. - The
die 302 may include afirst face 320 and an opposingsecond face 322. The base 102 may be proximate to thesecond face 322, andconductive pathways 315 from various components of thequantum dot device 100 may extend toconductive contacts 365 disposed at thefirst face 320. Theconductive pathways 315 may include conductive vias, conductive lines, and/or any combination of conductive vias and lines. For example,FIG. 83 illustrates an embodiment in which one conductive pathway 315 (extending between amagnet line 121 and associated conductive contact 365) includes a conductive via 123, aconductive line 393, a conductive via 398, and aconductive line 396. More or fewer structures may be included in theconductive pathways 315, and analogousconductive pathways 315 may be provided between ones of theconductive contacts 365 and thegates 106/108, dopedregions 140, or other components of thequantum dot device 100. In some embodiments, conductive lines of the die 302 (and thepackage substrate 304, discussed below) may extend into and out of the plane of the drawing, providing conductive pathways to route electrical signals to and/or from various elements in thedie 302. - The conductive vias and/or lines that provide the
conductive pathways 315 in thedie 302 may be formed using any suitable techniques. Examples of such techniques may include subtractive fabrication techniques, additive or semi-additive fabrication techniques, single Damascene fabrication techniques, dual Damascene fabrication techniques, or any other suitable technique. In some embodiments, layers ofoxide material 390 and layers ofnitride material 391 may insulate various structures in theconductive pathways 315 from proximate structures, and/or may serve as etch stops during fabrication. In some embodiments, an adhesion layer (not shown) may be disposed between conductive material and proximate insulating material of the die 302 to improve mechanical adhesion between the conductive material and the insulating material. - The
gates 106/108, the dopedregions 140, and the quantum well stack 146 (as well as the proximate conductive vias/lines) may be referred to as part of the “device layer” of thequantum dot device 100. Theconductive lines 393 may be referred to as aMetal 1 or “M1” interconnect layer, and may couple the structures in the device layer to other interconnect structures. Theconductive vias 398 and theconductive lines 396 may be referred to as aMetal 2 or “M2” interconnect layer, and may be formed directly on the M1 interconnect layer. - A solder resist
material 367 may be disposed around theconductive contacts 365, and, in some embodiments, may extend onto theconductive contacts 365. The solder resistmaterial 367 may be a polyimide or similar material, or may be any appropriate type of packaging solder resist material. In some embodiments, the solder resistmaterial 367 may be a liquid or dry film material including photoimageable polymers. In some embodiments, the solder resistmaterial 367 may be non-photoimageable (and openings therein may be formed using laser drilling or masked etch techniques). Theconductive contacts 365 may provide the contacts to couple other components (e.g., apackage substrate 304, as discussed below, or another component) to theconductive pathways 315 in thequantum dot device 100, and may be formed of any suitable conductive material (e.g., a superconducting material). For example, solder bonds may be formed on the one or moreconductive contacts 365 to mechanically and/or electrically couple the die 302 with another component (e.g., a circuit board), as discussed below. Theconductive contacts 365 illustrated inFIG. 83 take the form of bond pads, but other first-level interconnect structures may be used (e.g., posts) to route electrical signals to/from thedie 302, as discussed below. - The combination of the conductive pathways and the proximate insulating material (e.g., the insulating
material 130, theoxide material 390, and the nitride material 391) in thedie 302 may provide an interlayer dielectric (ILD) stack of thedie 302. As noted above, interconnect structures may be arranged within thequantum dot device 100 to route electrical signals according to a wide variety of designs (in particular, the arrangement is not limited to the particular configuration of interconnect structures depicted inFIG. 83 or any of the other accompanying figures, and may include more or fewer interconnect structures). During operation of thequantum dot device 100, electrical signals (such as power and/or input/output (I/O) signals) may be routed to and/or from thegates 106/108, the magnet line(s) 121, and/or the doped regions 140 (and/or other components) of thequantum dot device 100 through the interconnects provided by conductive vias and/or lines, and through the conductive pathways of the package substrate 304 (discussed below). - Example superconducting materials that may be used for the structures in the
conductive pathways die 302 and/or thepackage substrate 304, may include aluminum, niobium, tin, titanium, osmium, zinc, molybdenum, tantalum, vanadium, or composites of such materials (e.g., niobium titanium, niobium aluminum, or niobium tin). In some embodiments, theconductive contacts level interconnects 306 and/or the second-level interconnects 308 may include an indium-based solder. - As noted above, the quantum
dot device package 300 ofFIG. 84 may include a die 302 (including one or more quantum dot devices 100) and adie 350. As discussed in detail below, the quantumdot device package 300 may include electrical pathways between the die 302 and thedie 350 so that the dies 302 and 350 may communicate during operation. In some embodiments, thedie 350 may be a non-quantum logic device that may provide support or control functionality for the quantum dot device(s) 100 of thedie 302. For example, as discussed further below, in some embodiments, thedie 350 may include a switching matrix to control the writing and reading of data from the die 302 (e.g., using any known word line/bit line or other addressing architecture). In some embodiments, thedie 350 may control the voltages (e.g., microwave pulses) applied to thegates 106/108, and/or the dopedregions 140, of the quantum dot device(s) 100 included in thedie 302. In some embodiments, thedie 350 may include magnet line control logic to provide microwave pulses to the magnet line(s) 121 of the quantum dot device(s) 100 in thedie 302. Thedie 350 may include any desired control circuitry to support operation of thedie 302. By including this control circuitry in a separate die, the manufacture of thedie 302 may be simplified and focused on the needs of the quantum computations performed by the quantum dot device(s) 100, and conventional manufacturing and design processes for control logic (e.g., switching array logic) may be used to form thedie 350. - Although a singular “die 350” is illustrated in
FIG. 84 and discussed herein, the functionality provided by thedie 350 may, in some embodiments, be distributed across multiple dies 350 (e.g., multiple dies coupled to thepackage substrate 304, or otherwise sharing a common support with the die 302). Similarly, one or more dies providing the functionality of thedie 350 may support one or more dies providing the functionality of thedie 302; for example, the quantumdot device package 300 may include multiple dies having one or morequantum dot devices 100, and adie 350 may communicate with one or more such “quantum dot device dies.” - The
die 350 may take any of the forms discussed below with reference to thenon-quantum processing device 2028 ofFIG. 88 . Mechanisms by which the control logic of thedie 350 may control operation of thedie 302 may be take the form of an entirely hardware embodiment or an embodiment combining software and hardware aspects. For example, thedie 350 may implement an algorithm executed by one or more processing units, e.g. one or more microprocessors. In various embodiments, aspects of the present disclosure may take the form of a computer program product embodied in one or more computer readable medium(s), preferably non-transitory, having computer readable program code embodied (e.g., stored) in or coupled to thedie 350. In various embodiments, such a computer program may, for example, be downloaded (updated) to the die 350 (or attendant memory) or be stored upon manufacturing of thedie 350. In some embodiments, thedie 350 may include at least one processor and at least one memory element, along with any other suitable hardware and/or software to enable its intended functionality of controlling operation of the die 302 as described herein. A processor of thedie 350 may execute software or an algorithm to perform the activities discussed herein. A processor of thedie 350 may be communicatively coupled to other system elements via one or more interconnects or buses (e.g., through one or more conductive pathways 319). Such a processor may include any combination of hardware, software, or firmware providing programmable logic, including by way of non-limiting example, a microprocessor, a digital signal processor (DSP), a field-programmable gate array (FPGA), a programmable logic array (PLA), an application-specific integrated circuit (ASIC), or a virtual machine processor. The processor of thedie 350 may be communicatively coupled to the memory element of thedie 350, for example, in a direct-memory access (DMA) configuration. A memory element of thedie 350 may include any suitable volatile or nonvolatile memory technology, including double data rate (DDR) random access memory (RAM), synchronous RAM (SRAM), dynamic RAM (DRAM), flash, read-only memory (ROM), optical media, virtual memory regions, magnetic or tape memory, or any other suitable technology. In some embodiments, the memory element and the processor of the “die 350” may themselves be provided by separate physical dies that are in electrical communication. The information being tracked or sent to the die 350 could be provided in any database, register, control list, cache, or storage structure, all of which can be referenced at any suitable timeframe. The die 350 can further include suitable interfaces for receiving, transmitting, and/or otherwise communicating data or information in a network environment (e.g., via the conductive pathways 319). - In some embodiments, the
die 350 may be configured to apply appropriate voltages to any one of thegates 106/108 (acting as, e.g., plunger gates, barrier gates, and/or accumulation gates) in order to initialize and manipulate thequantum dots 142, as discussed above. For example, by controlling the voltage applied to agate 106/108 acting as a plunger gate, thedie 350 may modulate the electric field underneath that gate to create an energy valley between the tunnel barriers created by adjacent barrier gates. In another example, by controlling the voltage applied to agate 106/108 acting as a barrier gate, thedie 350 may change the height of the tunnel barrier. When a barrier gate is used to set a tunnel barrier between two plunger gates, the barrier gate may be used to transfer charge carriers betweenquantum dots 142 that may be formed under these plunger gates. When a barrier gate is used to set a tunnel barrier between a plunger gate and an accumulation gate, the barrier gate may be used to transfer charge carriers in and out of the quantum dot array via the accumulation gate. The term “accumulation gate” may refer to a gate used to form a 2DEG in an area that is between the area where thequantum dots 142 may be formed and a charge carrier reservoir (e.g., the doped regions 140). Changing the voltage applied to the accumulation gate may allow thedie 350 to control the number of charge carriers in the area under the accumulation gate. For example, changing the voltage applied to the accumulation gate may reduce the number of charge carriers in the area under the gate so that single charge carriers can be transferred from the reservoir into thequantum well layer 152, and vice versa. In some embodiments, the “outermost”gates 106 in aquantum dot device 100 may serve as accumulation gates. In some embodiments, theseoutermost gates 106 may have agreater length 168 than “inner”gates 106. - As noted above, the
die 350 may provide electrical signals to control spins of charge carriers inquantum dots 142 of the quantum dot device(s) 100 of thedie 302 by controlling a magnetic field generated by one or more magnet line(s) 121. In this manner, thedie 350 may initialize and manipulate spins of the charge carriers in thequantum dots 142 to implement qubit operations. If the magnetic field for adie 302 is generated by a microwave transmission line, then thedie 350 may set/manipulate the spins of the charge carriers by applying appropriate pulse sequences to manipulate spin precession. Alternatively, the magnetic field for aquantum dot device 100 of thedie 302 may be generated by a magnet with one or more pulsed gates; thedie 350 may apply the pulses to these gates. - In some embodiments, the
die 350 may be configured to determine the values of the control signals applied to the elements of the die 302 (e.g. determine the voltages to be applied to thevarious gates 106/108) to achieve desired quantum operations (communicated to the die 350 through thepackage substrate 304 via the conductive pathways 319). In other embodiments, thedie 350 may be preprogrammed with at least some of the control parameters (e.g. with the values for the voltages to be applied to thevarious gates 106/108) during the initialization of thedie 350. - In the quantum dot device package 300 (
FIG. 84 ), first-level interconnects 306 may be disposed between thefirst face 320 of thedie 302 and thesecond face 326 of apackage substrate 304. Having first-level interconnects 306 disposed between thefirst face 320 of thedie 302 and thesecond face 326 of the package substrate 304 (e.g., using solder bumps as part of flip chip packaging techniques) may enable the quantumdot device package 300 to achieve a smaller footprint and higher die-to-package-substrate connection density than could be achieved using conventional wirebond techniques (in which conductive contacts between the die 302 and thepackage substrate 304 are constrained to be located on the periphery of the die 302). For example, adie 302 having a squarefirst face 320 with side length N may be able to form only 4N wirebond interconnects to thepackage substrate 304, versus N2 flip chip interconnects (utilizing the entire “full field” surface area of the first face 320). Additionally, in some applications, wirebond interconnects may generate unacceptable amounts of heat that may damage or otherwise interfere with the performance of thequantum dot device 100. Using solder bumps as the first-level interconnects 306 may enable the quantumdot device package 300 to have much lower parasitic inductance relative to using wirebonds to couple thedie 302 and thepackage substrate 304, which may result in an improvement in signal integrity for high speed signals communicated between the die 302 and thepackage substrate 304. Similarly, first-level interconnects 309 may be disposed betweenconductive contacts 371 of thedie 350 andconductive contacts 379 at thesecond face 326 of thepackage substrate 304, as shown, to couple electronic components (not shown) in thedie 350 to conductive pathways in thepackage substrate 304. - The
package substrate 304 may include afirst face 324 and an opposingsecond face 326.Conductive contacts 399 may be disposed at thefirst face 324, andconductive contacts 379 may be disposed at thesecond face 326. Solder resistmaterial 314 may be disposed around theconductive contacts 379, and solder resistmaterial 312 may be disposed around theconductive contacts 399; the solder resistmaterials material 367. In some embodiments, the solder resistmaterial 312 and/or the solder resistmaterial 314 may be omitted. Conductive pathways may extend through the insulatingmaterial 310 between thefirst face 324 and thesecond face 326 of thepackage substrate 304, electrically coupling various ones of theconductive contacts 399 to various ones of theconductive contacts 379, in any desired manner. The insulatingmaterial 310 may be a dielectric material (e.g., an ILD), and may take the form of any of the embodiments of the insulatingmaterial 130 disclosed herein, for example. The conductive pathways may include one or moreconductive vias 395 and/or one or moreconductive lines 397, for example. - For example, the
package substrate 304 may include one or moreconductive pathways 313 to electrically couple the die 302 toconductive contacts 399 on thefirst face 324 of thepackage substrate 304; theseconductive pathways 313 may be used to allow thedie 302 to electrically communicate with a circuit component to which the quantumdot device package 300 is coupled (e.g., a circuit board or interposer, as discussed below). Thepackage substrate 304 may include one or moreconductive pathways 319 to electrically couple the die 350 toconductive contacts 399 on thefirst face 324 of thepackage substrate 304; theseconductive pathways 319 may be used to allow thedie 350 to electrically communicate with a circuit component to which the quantumdot device package 300 is coupled (e.g., a circuit board or interposer, as discussed below). - The
package substrate 304 may include one or moreconductive pathways 317 to electrically couple the die 302 to the die 350 through thepackage substrate 304. In particular, thepackage substrate 304 may includeconductive pathways 317 that couple different ones of theconductive contacts 379 on thesecond face 326 of thepackage substrate 304 so that, when thedie 302 and thedie 350 are coupled to these differentconductive contacts 379, thedie 302 and thedie 350 may communicate through thepackage substrate 304. Although thedie 302 and thedie 350 are illustrated inFIG. 84 as being disposed on the samesecond face 326 of thepackage substrate 304, in some embodiments, thedie 302 and thedie 350 may be disposed on different faces of the package substrate 304 (e.g., one on thefirst face 324 and one on the second face 326), and may communicate via one or moreconductive pathways 317. - In some embodiments, the
conductive pathways 317 may be microwave transmission lines. Microwave transmission lines may be structured for the effective transmission of microwave signals, and may take the form of any microwave transmission lines known in the art. For example, aconductive pathway 317 may be a coplanar waveguide, a stripline, a microstrip line, or an inverted microstrip line. Thedie 350 may provide microwave pulses along theconductive pathways 317 to the die 302 to provide electron spin resonance (ESR) pulses to the quantum dot device(s) 100 to manipulate the spin states of thequantum dots 142 that form therein. In some embodiments, thedie 350 may generate a microwave pulse that is transmitted over aconductive pathway 317 and induces a magnetic field in the magnet line(s) 121 of aquantum dot device 100 and causes a transition between the spin-up and spin-down states of aquantum dot 142. In some embodiments, thedie 350 may generate a microwave pulse that is transmitted over aconductive pathway 317 and induces a magnetic field in agate 106/108 to cause a transition between the spin-up and spin-down states of aquantum dot 142. Thedie 350 may enable any such embodiments, or any combination of such embodiments. - The
die 350 may provide any suitable control signals to the die 302 to enable operation of the quantum dot device(s) 100 included in thedie 302. For example, thedie 350 may provide voltages (through the conductive pathways 317) to thegates 106/108, and thereby tune the energy profile in thequantum well stack 146. - In some embodiments, the quantum
dot device package 300 may be a cored package, one in which thepackage substrate 304 is built on a carrier material (not shown) that remains in thepackage substrate 304. In such embodiments, the carrier material may be a dielectric material that is part of the insulatingmaterial 310; laser vias or other through-holes may be made through the carrier material to allowconductive pathways 313 and/or 319 to extend between thefirst face 324 and thesecond face 326. - In some embodiments, the
package substrate 304 may be or may otherwise include a silicon interposer, and theconductive pathways 313 and/or 319 may be through-silicon vias. Silicon may have a desirably low coefficient of thermal expansion compared with other dielectric materials that may be used for the insulatingmaterial 310, and thus may limit the degree to which thepackage substrate 304 expands and contracts during temperature changes relative to such other materials (e.g., polymers having higher coefficients of thermal expansion). A silicon interposer may also help thepackage substrate 304 achieve a desirably small line width and maintain high connection density to the die 302 and/or thedie 350. - Limiting differential expansion and contraction may help preserve the mechanical and electrical integrity of the quantum
dot device package 300 as the quantumdot device package 300 is fabricated (and exposed to higher temperatures) and used in a cooled environment (and exposed to lower temperatures). In some embodiments, thermal expansion and contraction in thepackage substrate 304 may be managed by maintaining an approximately uniform density of the conductive material in the package substrate 304 (so that different portions of thepackage substrate 304 expand and contract uniformly), using reinforced dielectric materials as the insulating material 310 (e.g., dielectric materials with silicon dioxide fillers), or utilizing stiffer materials as the insulating material 310 (e.g., a prepreg material including glass cloth fibers). In some embodiments, thedie 350 may be formed of semiconductor materials or compound semiconductor materials (e.g., group III-group V compounds) to enable higher efficiency amplification and signal generation to minimize the heat generated during operation and reduce the impact on the quantum operations of thedie 302. In some embodiments, the metallization in thedie 350 may use superconducting materials (e.g., titanium nitride, niobium, niobium nitride, and niobium titanium nitride) to minimize heating. - The
conductive contacts 365 of thedie 302 may be electrically coupled to theconductive contacts 379 of thepackage substrate 304 via the first-level interconnects 306, and theconductive contacts 371 of thedie 350 may be electrically coupled to theconductive contacts 379 of thepackage substrate 304 via the first-level interconnects 309. In some embodiments, the first-level interconnects 306/309 may include solder bumps or balls (as illustrated inFIG. 84 ); for example, the first-level interconnects 306/309 may be flip chip (or controlled collapse chip connection, “C4”) bumps disposed initially on thedie 302/die 350 or on thepackage substrate 304. Second-level interconnects 308 (e.g., solder balls or other types of interconnects) may couple theconductive contacts 399 on thefirst face 324 of thepackage substrate 304 to another component, such as a circuit board (not shown). Examples of arrangements of electronics packages that may include an embodiment of the quantumdot device package 300 as discussed below with reference toFIG. 86 . Thedie 302 and/or thedie 350 may be brought in contact with thepackage substrate 304 using a pick-and-place apparatus, for example, and a reflow or thermal compression bonding operation may be used to couple thedie 302 and/or thedie 350 to thepackage substrate 304 via the first-level interconnects 306 and/or the first-level interconnects 309, respectively. - The
conductive contacts conductive contacts conductive contacts - In some embodiments, the structures and materials in the
quantum dot device 100 may be damaged if thequantum dot device 100 is exposed to the high temperatures that are common in conventional integrated circuit processing (e.g., greater than 100 degrees Celsius, or greater than 200 degrees Celsius). In particular, in embodiments in which the first-level interconnects 306/309 include solder, the solder may be a low temperature solder (e.g., a solder having a melting point below 100 degrees Celsius) so that it can be melted to couple theconductive contacts 365/371 and theconductive contacts 379 without having to expose thedie 302 to higher temperatures and risk damaging thequantum dot device 100. Examples of solders that may be suitable include indium-based solders (e.g., solders including indium alloys). When low temperature solders are used, however, these solders may not be fully solid during handling of the quantum dot device package 300 (e.g., at room temperature or temperatures between room temperature and 100 degrees Celsius), and thus the solder of the first-level interconnects 306/309 alone may not reliably mechanically couple the die 302/die 350 and the package substrate 304 (and thus may not reliably electrically couple the die 302/die 350 and the package substrate 304). In some such embodiments, the quantumdot device package 300 may further include a mechanical stabilizer to maintain mechanical coupling between the die 302/die 350 and thepackage substrate 304, even when solder of the first-level interconnects 306/309 is not solid. Examples of mechanical stabilizers may include an underfill material disposed between the die 302/die 350 and thepackage substrate 304, a corner glue disposed between the die 302/die 350 and thepackage substrate 304, an overmold material disposed around thedie 302/die 350 on thepackage substrate 304, and/or a mechanical frame to secure thedie 302/die 350 and thepackage substrate 304. - In some embodiments of the quantum
dot device package 300, thedie 350 may not be included in thepackage 300; instead, thedie 350 may be electrically coupled to the die 302 through another type of common physical support. For example, thedie 350 may be separately packaged from the die 302 (e.g., thedie 350 may be mounted to its own package substrate), and the two packages may be coupled together through an interposer, a printed circuit board, a bridge, a package-on-package arrangement, or in any other manner. Examples of device assemblies that may include thedie 302 and thedie 350 in various arrangements are discussed below with reference toFIG. 86 . -
FIGS. 85A-B are top views of awafer 450 and dies 452 that may be formed from thewafer 450; the dies 452 may be included in any of the quantum dot device packages (e.g., the quantum dot device package 300) disclosed herein. Thewafer 450 may include semiconductor material and may include one or more dies 452 having conventional and quantum dot device elements formed on a surface of thewafer 450. Each of the dies 452 may be a repeating unit of a semiconductor product that includes any suitable conventional and/or quantum dot device. After the fabrication of the semiconductor product is complete, thewafer 450 may undergo a singulation process in which each one of the dies 452 is separated from the others to provide discrete “chips” of the semiconductor product. Adie 452 may include one or morequantum dot devices 100 and/or supporting circuitry to route electrical signals to the quantum dot devices 100 (e.g., interconnects including conductive vias and lines), as well as any other integrated circuit (IC) components. In some embodiments, thewafer 450 or thedie 452 may include a memory device (e.g., a static random access memory (SRAM) device), a logic device (e.g., AND, OR, NAND, or NOR gate), or any other suitable circuit element. Multiple ones of these devices may be combined on asingle die 452. For example, a memory array formed by multiple memory devices may be formed on asame die 452 as a processing device (e.g., theprocessing device 2002 ofFIG. 88 ) or other logic that is configured to store information in the memory devices or execute instructions stored in the memory array. -
FIG. 86 is a cross-sectional side view of adevice assembly 400 that may include any of the embodiments of the quantum dot device packages 300 disclosed herein. Thedevice assembly 400 includes a number of components disposed on acircuit board 402. Thedevice assembly 400 may include components disposed on afirst face 440 of thecircuit board 402 and an opposingsecond face 442 of thecircuit board 402; generally, components may be disposed on one or bothfaces - In some embodiments, the
circuit board 402 may be a printed circuit board (PCB) including multiple metal layers separated from one another by layers of dielectric material and interconnected by electrically conductive vias. Any one or more of the metal layers may be formed in a desired circuit pattern to route electrical signals (optionally in conjunction with other metal layers) between the components coupled to thecircuit board 402. In other embodiments, thecircuit board 402 may be a package substrate or flexible board. In some embodiments, thedie 302 and the die 350 (FIG. 84 ) may be separately packaged and coupled together via the circuit board 402 (e.g., theconductive pathways 317 may run through the circuit board 402). - The
device assembly 400 illustrated inFIG. 86 includes a package-on-interposer structure 436 coupled to thefirst face 440 of thecircuit board 402 by couplingcomponents 416. Thecoupling components 416 may electrically and mechanically couple the package-on-interposer structure 436 to thecircuit board 402, and may include solder balls (as shown inFIG. 84 ), male and female portions of a socket, an adhesive, an underfill material, and/or any other suitable electrical and/or mechanical coupling structure. - The package-on-
interposer structure 436 may include apackage 420 coupled to aninterposer 404 by coupling components 418. The coupling components 418 may take any suitable form for the application, such as the forms discussed above with reference to thecoupling components 416. For example, the coupling components 418 may be the second-level interconnects 308. Although asingle package 420 is shown inFIG. 86 , multiple packages may be coupled to theinterposer 404; indeed, additional interposers may be coupled to theinterposer 404. Theinterposer 404 may provide an intervening substrate used to bridge thecircuit board 402 and thepackage 420. Thepackage 420 may be a quantumdot device package 300 or may be a conventional IC package, for example. In some embodiments, thepackage 420 may take the form of any of the embodiments of the quantumdot device package 300 disclosed herein, and may include a quantum dot device die 302 coupled to a package substrate 304 (e.g., by flip chip connections). Generally, theinterposer 404 may spread a connection to a wider pitch or reroute a connection to a different connection. For example, theinterposer 404 may couple the package 420 (e.g., a die) to a ball grid array (BGA) of thecoupling components 416 for coupling to thecircuit board 402. In the embodiment illustrated inFIG. 86 , thepackage 420 and thecircuit board 402 are attached to opposing sides of theinterposer 404; in other embodiments, thepackage 420 and thecircuit board 402 may be attached to a same side of theinterposer 404. In some embodiments, three or more components may be interconnected by way of theinterposer 404. In some embodiments, a quantumdot device package 300 including thedie 302 and the die 350 (FIG. 84 ) may be one of the packages disposed on an interposer like theinterposer 404. In some embodiments, thedie 302 and the die 350 (FIG. 84 ) may be separately packaged and coupled together via the interposer 404 (e.g., theconductive pathways 317 may run through the interposer 404). - The
interposer 404 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In some embodiments, theinterposer 404 may be formed of alternate rigid or flexible materials that may include the same materials described above for use in a semiconductor substrate, such as silicon, germanium, and other group III-group V compounds and group IV materials. Theinterposer 404 may include metal interconnects 408 and vias 410, including but not limited to through-silicon vias (TSVs) 406. Theinterposer 404 may further include embeddeddevices 414, including both passive and active devices. Such devices may include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, electrostatic discharge (ESD) devices, and memory devices. More complex devices such as radio frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and microelectromechanical systems (MEMS) devices may also be formed on theinterposer 404. The package-on-interposer structure 436 may take the form of any of the package-on-interposer structures known in the art. - The
device assembly 400 may include apackage 424 coupled to thefirst face 440 of thecircuit board 402 by couplingcomponents 422. Thecoupling components 422 may take the form of any of the embodiments discussed above with reference to thecoupling components 416, and thepackage 424 may take the form of any of the embodiments discussed above with reference to thepackage 420. Thepackage 424 may be a quantum dot device package 300 (e.g., including thedie 302 and thedie 350, or just the die 302) or may be a conventional IC package, for example. In some embodiments, thepackage 424 may take the form of any of the embodiments of the quantumdot device package 300 disclosed herein, and may include a quantum dot device die 302 coupled to a package substrate 304 (e.g., by flip chip connections). - The
device assembly 400 illustrated inFIG. 86 includes a package-on-package structure 434 coupled to thesecond face 442 of thecircuit board 402 by couplingcomponents 428. The package-on-package structure 434 may include apackage 426 and apackage 432 coupled together by couplingcomponents 430 such that thepackage 426 is disposed between thecircuit board 402 and thepackage 432. Thecoupling components coupling components 416 discussed above, and thepackages package 420 discussed above. Each of thepackages dot device package 300 or may be a conventional IC package, for example. In some embodiments, one or both of thepackages dot device package 300 disclosed herein, and may include adie 302 coupled to a package substrate 304 (e.g., by flip chip connections). In some embodiments, a quantumdot device package 300 including thedie 302 and the die 350 (FIG. 84 ) may be one of the packages in a package-on-package structure like the package-on-package structure 434. In some embodiments, thedie 302 and the die 350 (FIG. 84 ) may be separately packaged and coupled together using a package-on-package structure like the package-on-package structure 434 (e.g., theconductive pathways 317 may run through a package substrate of one or both of the packages of the dies 302 and 350). - A number of techniques are disclosed herein for operating a
quantum dot device 100.FIG. 87 is a flow diagram of a particularillustrative method 1020 of operating a quantum dot device, in accordance with various embodiments. Although the operations discussed below with reference to themethod 1020 are illustrated in a particular order and depicted once each, these operations may be repeated or performed in a different order (e.g., in parallel), as suitable. Additionally, various operations may be omitted, as suitable. Various operations of themethod 1020 may be illustrated with reference to one or more of the embodiments discussed above, but themethod 1020 may be used to operate any suitable quantum dot device (including any suitable ones of the embodiments disclosed herein). - At 1022, electrical signals may be provided to one or more first gates disposed above a quantum well stack as part of causing a first quantum well to form in a quantum well layer in the quantum well stack. The quantum well stack may take the form of any of the embodiments disclosed herein (e.g., the quantum well stacks 146 discussed above with reference to
FIGS. 46-48 ), and may be included in any of thequantum dot devices 100 disclosed herein. For example, a voltage may be applied to a gate 108-11 as part of causing a first quantum well (for a first quantum dot 142) to form in the quantum well stack 146 below the gate 108-11. - At 1024, electrical signals may be provided to one or more second gates disposed above the quantum well stack as part of causing a second quantum well to form in the quantum well layer. For example, a voltage may be applied to the gate 108-12 as part of causing a second quantum well (for a second quantum dot 142) to form in the quantum well stack 146 below the gate 108-12.
- At 1026, electrical signals may be provided to one or more third gates disposed above the quantum well stack as part of (1) causing a third quantum well to form in the quantum well layer or (2) providing a potential barrier between the first quantum well and the second quantum well. For example, a voltage may be applied to the gate 106-12 as part of (1) causing a third quantum well (for a third quantum dot 142) to form in the quantum well stack 146 below the gate 106-12 (e.g., when the gate 106-12 acts as a “plunger” gate) or (2) providing a potential barrier between the first quantum well (under the gate 108-11) and the second quantum well (under the gate 108-12) (e.g., when the gate 106-12 acts as a “barrier” gate).
-
FIG. 88 is a block diagram of an examplequantum computing device 2000 that may include any of the quantum dot devices disclosed herein. A number of components are illustrated inFIG. 88 as included in thequantum computing device 2000, but any one or more of these components may be omitted or duplicated, as suitable for the application. In some embodiments, some or all of the components included in thequantum computing device 2000 may be attached to one or more PCBs (e.g., a motherboard). In some embodiments, various ones of these components may be fabricated onto a single SoC die. Additionally, in various embodiments, thequantum computing device 2000 may not include one or more of the components illustrated inFIG. 88 , but thequantum computing device 2000 may include interface circuitry for coupling to the one or more components. For example, thequantum computing device 2000 may not include adisplay device 2006, but may include display device interface circuitry (e.g., a connector and driver circuitry) to which adisplay device 2006 may be coupled. In another set of examples, thequantum computing device 2000 may not include anaudio input device 2024 or anaudio output device 2008, but may include audio input or output device interface circuitry (e.g., connectors and supporting circuitry) to which anaudio input device 2024 oraudio output device 2008 may be coupled. - The
quantum computing device 2000 may include a processing device 2002 (e.g., one or more processing devices). As used herein, the term “processing device” or “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory. Theprocessing device 2002 may include a quantum processing device 2026 (e.g., one or more quantum processing devices), and a non-quantum processing device 2028 (e.g., one or more non-quantum processing devices). Thequantum processing device 2026 may include one or more of thequantum dot devices 100 disclosed herein, and may perform data processing by performing operations on the quantum dots that may be generated in thequantum dot devices 100, and monitoring the result of those operations. For example, as discussed above, different quantum dots may be allowed to interact, the quantum states of different quantum dots may be set or transformed, and the quantum states of quantum dots may be read (e.g., by another quantum dot). Thequantum processing device 2026 may be a universal quantum processor, or specialized quantum processor configured to run one or more particular quantum algorithms. In some embodiments, thequantum processing device 2026 may execute algorithms that are particularly suitable for quantum computers, such as cryptographic algorithms that utilize prime factorization, encryption/decryption, algorithms to optimize chemical reactions, algorithms to model protein folding, etc. Thequantum processing device 2026 may also include support circuitry to support the processing capability of thequantum processing device 2026, such as input/output channels, multiplexers, signal mixers, quantum amplifiers, and analog-to-digital converters. For example, thequantum processing device 2026 may include circuitry (e.g., a current source) to provide current pulses to one ormore magnet lines 121 included in thequantum dot device 100. - As noted above, the
processing device 2002 may include anon-quantum processing device 2028. In some embodiments, thenon-quantum processing device 2028 may provide peripheral logic to support the operation of thequantum processing device 2026. For example, thenon-quantum processing device 2028 may control the performance of a read operation, control the performance of a write operation, control the clearing of quantum bits, etc. Thenon-quantum processing device 2028 may also perform conventional computing functions to supplement the computing functions provided by thequantum processing device 2026. For example, thenon-quantum processing device 2028 may interface with one or more of the other components of the quantum computing device 2000 (e.g., thecommunication chip 2012 discussed below, thedisplay device 2006 discussed below, etc.) in a conventional manner, and may serve as an interface between thequantum processing device 2026 and conventional components. Thenon-quantum processing device 2028 may include one or more DSPs, ASICs, central processing units (CPUs), graphics processing units (GPUs), cryptoprocessors (specialized processors that execute cryptographic algorithms within hardware), server processors, or any other suitable processing devices. - The
quantum computing device 2000 may include amemory 2004, which may itself include one or more memory devices such as volatile memory (e.g., dynamic random access memory (DRAM)), nonvolatile memory (e.g., ROM), flash memory, solid state memory, and/or a hard drive. In some embodiments, the states of qubits in thequantum processing device 2026 may be read and stored in thememory 2004. In some embodiments, thememory 2004 may include memory that shares a die with thenon-quantum processing device 2028. This memory may be used as cache memory and may include embedded dynamic random access memory (eDRAM) or spin transfer torque magnetic random access memory (STT-MRAM). - The
quantum computing device 2000 may include acooling apparatus 2030. Thecooling apparatus 2030 may maintain thequantum processing device 2026 at a predetermined low temperature during operation to reduce the effects of scattering in thequantum processing device 2026. This predetermined low temperature may vary depending on the setting; in some embodiments, the temperature may be 5 Kelvin or less. In some embodiments, the non-quantum processing device 2028 (and various other components of the quantum computing device 2000) may not be cooled by thecooling apparatus 2030, and may instead operate at room temperature. Thecooling apparatus 2030 may be, for example, a dilution refrigerator, a helium-3 refrigerator, or a liquid helium refrigerator. - In some embodiments, the
quantum computing device 2000 may include a communication chip 2012 (e.g., one or more communication chips). For example, thecommunication chip 2012 may be configured for managing wireless communications for the transfer of data to and from thequantum computing device 2000. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a nonsolid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. - The
communication chip 2012 may implement any of a number of wireless standards or protocols, including but not limited to Institute for Electrical and Electronic Engineers (IEEE) standards including Wi-Fi (IEEE 802.11 family), IEEE 802.16 standards (e.g., IEEE 802.16-2005 Amendment), Long-Term Evolution (LTE) project along with any amendments, updates, and/or revisions (e.g., advanced LTE project, ultramobile broadband (UMB) project (also referred to as “3GPP2”), etc.). IEEE 802.16 compatible Broadband Wireless Access (BWA) networks are generally referred to as WiMAX networks, an acronym that stands for Worldwide Interoperability for Microwave Access, which is a certification mark for products that pass conformity and interoperability tests for the IEEE 802.16 standards. Thecommunication chip 2012 may operate in accordance with a Global System for Mobile Communication (GSM), General Packet Radio Service (GPRS), Universal Mobile Telecommunications System (UMTS), High Speed Packet Access (HSPA), Evolved HSPA (E-HSPA), or LTE network. Thecommunication chip 2012 may operate in accordance with Enhanced Data for GSM Evolution (EDGE), GSM EDGE Radio Access Network (GERAN), Universal Terrestrial Radio Access Network (UTRAN), or Evolved UTRAN (E-UTRAN). Thecommunication chip 2012 may operate in accordance with Code Division Multiple Access (CDMA), Time Division Multiple Access (TDMA), Digital Enhanced Cordless Telecommunications (DECT), Evolution-Data Optimized (EV-DO), and derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. Thecommunication chip 2012 may operate in accordance with other wireless protocols in other embodiments. Thequantum computing device 2000 may include anantenna 2022 to facilitate wireless communications and/or to receive other wireless communications (such as AM or FM radio transmissions). - In some embodiments, the
communication chip 2012 may manage wired communications, such as electrical, optical, or any other suitable communication protocols (e.g., the Ethernet). As noted above, thecommunication chip 2012 may include multiple communication chips. For instance, afirst communication chip 2012 may be dedicated to shorter-range wireless communications such as Wi-Fi or Bluetooth, and asecond communication chip 2012 may be dedicated to longer-range wireless communications such as global positioning system (GPS), EDGE, GPRS, CDMA, WiMAX, LTE, EV-DO, or others. In some embodiments, afirst communication chip 2012 may be dedicated to wireless communications, and asecond communication chip 2012 may be dedicated to wired communications. - The
quantum computing device 2000 may include battery/power circuitry 2014. The battery/power circuitry 2014 may include one or more energy storage devices (e.g., batteries or capacitors) and/or circuitry for coupling components of thequantum computing device 2000 to an energy source separate from the quantum computing device 2000 (e.g., AC line power). - The
quantum computing device 2000 may include a display device 2006 (or corresponding interface circuitry, as discussed above). Thedisplay device 2006 may include any visual indicators, such as a heads-up display, a computer monitor, a projector, a touchscreen display, a liquid crystal display (LCD), a light-emitting diode display, or a flat panel display, for example. - The
quantum computing device 2000 may include an audio output device 2008 (or corresponding interface circuitry, as discussed above). Theaudio output device 2008 may include any device that generates an audible indicator, such as speakers, headsets, or earbuds, for example. - The
quantum computing device 2000 may include an audio input device 2024 (or corresponding interface circuitry, as discussed above). Theaudio input device 2024 may include any device that generates a signal representative of a sound, such as microphones, microphone arrays, or digital instruments (e.g., instruments having a musical instrument digital interface (MIDI) output). - The
quantum computing device 2000 may include a GPS device 2018 (or corresponding interface circuitry, as discussed above). TheGPS device 2018 may be in communication with a satellite-based system and may receive a location of thequantum computing device 2000, as known in the art. - The
quantum computing device 2000 may include an other output device 2010 (or corresponding interface circuitry, as discussed above). Examples of theother output device 2010 may include an audio codec, a video codec, a printer, a wired or wireless transmitter for providing information to other devices, or an additional storage device. - The
quantum computing device 2000 may include an other input device 2020 (or corresponding interface circuitry, as discussed above). Examples of theother input device 2020 may include an accelerometer, a gyroscope, a compass, an image capture device, a keyboard, a cursor control device such as a mouse, a stylus, a touchpad, a bar code reader, a Quick Response (QR) code reader, any sensor, or a radio frequency identification (RFID) reader. - The
quantum computing device 2000, or a subset of its components, may have any appropriate form factor, such as a hand-held or mobile computing device (e.g., a cell phone, a smart phone, a mobile internet device, a music player, a tablet computer, a laptop computer, a netbook computer, an ultrabook computer, a personal digital assistant (PDA), an ultramobile personal computer, etc.), a desktop computing device, a server or other networked computing component, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a vehicle control unit, a digital camera, a digital video recorder, or a wearable computing device. - The following paragraphs provide various examples of the embodiments disclosed herein.
- Example 1 is a quantum dot device, including: a quantum well stack; a first gate and an adjacent second gate above the quantum well stack; and a gate wall between the first gate and the second gate, wherein the gate wall includes a first dielectric material and a second dielectric material different from the first dielectric material.
- Example 2 may include the subject matter of Example 1, and may further specify that the second dielectric material includes silicon nitride.
- Example 3 may include the subject matter of Example 1, and may further specify that the first dielectric material includes aluminum oxide.
- Example 4 may include the subject matter of Example 1, and may further specify that the first dielectric material includes silicon carbide.
- Example 5 may include the subject matter of Example 1, and may further specify that the first dielectric material includes silicon nitride.
- Example 6 may include the subject matter of any of Examples 1-5, and may further specify that the second dielectric material is a spacer.
- Example 7 may include the subject matter of Example 6, and may further specify that the first dielectric material is at least partially between the second dielectric material and the quantum well stack.
- Example 8 may include the subject matter of Example 7, and may further specify that a thickness of the first dielectric material between the second dielectric material and the quantum well stack is between 5 Angstroms and 20 Angstroms.
- Example 9 may include the subject matter of any of Examples 1-8, and may further specify that the first dielectric material is at least partially between the second dielectric material and the quantum well stack.
- Example 10 may include the subject matter of Example 9, and may further specify that a thickness of the first dielectric material between the second dielectric material and the quantum well stack is between 5 Angstroms and 20 Angstroms.
- Example 11 may include the subject matter of any of Examples 9-10, and may further specify that the first gate includes a first gate metal and a first gate dielectric, and the first gate dielectric is at least partially between the first gate metal and the first dielectric material.
- Example 12 may include the subject matter of Example 11, and may further specify that the first dielectric material is at least partially between the first gate dielectric and the second dielectric material.
- Example 13 may include the subject matter of Example 12, and may further specify that a thickness of the first dielectric material between the first gate dielectric and the first dielectric material is between 5 Angstroms and 20 Angstroms.
- Example 14 may include the subject matter of any of Examples 11-13, and may further specify that the first gate dielectric has a U-shaped cross-section.
- Example 15 may include the subject matter of any of Examples 11-14, and may further specify that the second gate includes a second gate metal and a second gate dielectric, and the second gate dielectric is at least partially between the second gate metal and the second dielectric material.
- Example 16 may include the subject matter of Example 15, and may further specify that the second dielectric material is between the second gate dielectric and the first dielectric material.
- Example 17 may include the subject matter of Examples 1-16, and may further specify that the first dielectric material has an L-shaped cross-section.
- Example 18 may include the subject matter of any of Examples 1-17, and may further specify that the first gate includes a first gate metal, the second gate includes a second gate metal, and the first gate metal has a height that is different from a height of the second gate metal.
- Example 19 may include the subject matter of any of Examples 1-17, and may further specify that the first gate includes a first gate metal, the second gate includes a second gate metal, and the first gate metal has a different material structure than the second gate metal.
- Example 20 may include the subject matter of any of Examples 1-19, and may further specify that the quantum well stack includes a quantum well layer, the quantum well layer has a first strain under the first gate, a second strain under the second gate, and the first strain is different from the second strain.
- Example 21 may include the subject matter of any of Examples 1-20, and may further specify that the quantum well stack is at least partially included in a fin.
- Example 22 may include the subject matter of any of Examples 1-20, and may further specify that the first gate and the second gate are at least partially disposed in a trench in an insulating material above the quantum well stack.
- Example 23 is a method of operating a quantum dot device, including: providing electrical signals to one or more first gates above a quantum well stack as part of causing a first quantum well to form in a quantum well layer in the quantum well stack; providing electrical signals to one or more second gates above the quantum well stack as part of causing a second quantum well to form in the quantum well layer in the quantum well stack; and providing electrical signals to one or more third gates above the quantum well stack to (1) cause a third quantum well to form in the quantum well layer in the quantum well stack or (2) provide a potential barrier between the first quantum well and the second quantum well; wherein at least two of the first, second, or third gates have a gate wall between them, the gate wall includes a first dielectric material and a second dielectric material, and the first dielectric material is at least partially between the second dielectric material and the quantum well stack.
- Example 24 may include the subject matter of Example 23, and may further specify that the first dielectric material is at least partially between the second dielectric material and a gate metal of at least one of the first, second, or third gates.
- Example 25 may include the subject matter of any of Examples 23-24, and may further include: populating the first quantum well with a quantum dot.
- Example 26 is a method of manufacturing a quantum dot device, including: forming a quantum well stack; depositing a dummy material above the quantum well stack; patterning the dummy material into dummy gates; depositing a shield dielectric conformally on the dummy gates; and forming spacers on the shield dielectric on sidewalls of the dummy gates.
- Example 27 may include the subject matter of Example 26, and may further specify that the dummy material is a first dummy material, and the method further includes: depositing a second dummy material between the spacers; after depositing the second dummy material, removing the first dummy material; after removing the first dummy material, conformally depositing a gate dielectric; and after conformally depositing the gate dielectric, depositing a gate metal.
- Example 28 may include the subject matter of Example 27, and may further specify that the gate dielectric is a first gate dielectric, the gate metal is a first gate metal, and the method further includes: after depositing the first gate metal, removing the second dummy material; removing at least some of the shield dielectric on the quantum well stack; after removing at least some of the shield dielectric, conformally depositing a second gate dielectric; and after conformally depositing the second gate dielectric, depositing a second gate metal.
- Example 29 may include the subject matter of Example 28, and may further specify that the first gate metal and the second gate metal have different chemical compositions.
- Example 30 may include the subject matter of any of Examples 28-29, and may further specify that the first gate metal and the second gate metal have different strains.
- Example 31 may include the subject matter of any of Examples 26-30, and may further specify that the shield dielectric includes aluminum oxide.
- Example 32 may include the subject matter of any of Examples 26-31, and may further specify that the spacers include silicon nitride.
- Example 33 is a quantum computing device, including: a quantum processing device, wherein the quantum processing device includes a quantum well stack, the quantum processing device further includes a plurality of gates above the quantum well stack to control quantum dot formation in the quantum well stack, a gate wall between at least two gates, wherein the gate wall includes a first dielectric material and a second dielectric material different from the first dielectric material; and a non-quantum processing device, coupled to the quantum processing device, to control voltages applied to the plurality of gates.
- Example 34 may include the subject matter of Example 33, and may further include: a memory device to store data generated by quantum dots formed in the quantum well stack during operation of the quantum processing device.
- Example 35 may include the subject matter of Example 34, and may further specify that the memory device is to store instructions for a quantum computing algorithm to be executed by the quantum processing device.
- Example 36 may include the subject matter of any of Examples 33-35, and may further include: a cooling apparatus to maintain a temperature of the quantum processing device below 5 Kelvin.
- Example 37 may include the subject matter of any of Examples 33-36, and may further specify that the first dielectric material has an L-shaped cross-section.
- Example 38 may include the subject matter of any of Examples 33-37, and may further specify that the second dielectric material is a spacer.
Claims (25)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/900,674 US10490727B2 (en) | 2018-02-20 | 2018-02-20 | Gate arrangements in quantum dot devices |
DE102019100124.2A DE102019100124A1 (en) | 2018-02-20 | 2019-01-04 | Gate arrangements in quantum dot devices |
CN201910135891.4A CN110176455A (en) | 2018-02-20 | 2019-02-20 | Gate arrangement in quantum dot device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/900,674 US10490727B2 (en) | 2018-02-20 | 2018-02-20 | Gate arrangements in quantum dot devices |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190044049A1 true US20190044049A1 (en) | 2019-02-07 |
US10490727B2 US10490727B2 (en) | 2019-11-26 |
Family
ID=65230537
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/900,674 Active US10490727B2 (en) | 2018-02-20 | 2018-02-20 | Gate arrangements in quantum dot devices |
Country Status (3)
Country | Link |
---|---|
US (1) | US10490727B2 (en) |
CN (1) | CN110176455A (en) |
DE (1) | DE102019100124A1 (en) |
Cited By (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190043974A1 (en) * | 2018-02-20 | 2019-02-07 | Intel Corporation | Gate arrangements in quantum dot devices |
US10763347B2 (en) * | 2016-12-14 | 2020-09-01 | Intel Corporation | Quantum well stacks for quantum dot devices |
US20200312989A1 (en) * | 2019-03-26 | 2020-10-01 | Intel Corporation | Quantum dot devices with multiple layers of gate metal |
US10843924B1 (en) | 2018-06-20 | 2020-11-24 | equal1.labs Inc. | Quantum shift register structures |
US10845496B2 (en) | 2018-06-20 | 2020-11-24 | equal1.labs Inc. | Multistage semiconductor quantum detector circuit incorporating anticorrelation |
US10854738B2 (en) | 2018-06-20 | 2020-12-01 | equal1.labs Inc. | Semiconductor process for quantum structures with staircase active well |
US10861940B2 (en) | 2018-06-20 | 2020-12-08 | equal1.labs Inc. | Semiconductor process for quantum structures with staircase active well incorporating shared gate control |
US10868119B2 (en) | 2018-06-20 | 2020-12-15 | equal1.labs Inc. | Semiconductor quantum structures using preferential tunneling through thin insulator layers |
US10873019B2 (en) | 2018-06-20 | 2020-12-22 | equal1.labs Inc. | Topological programmable scalable quantum computing machine utilizing chord line quasi unidimensional aperature tunneling semiconductor structures |
US10879446B2 (en) | 2018-08-14 | 2020-12-29 | Intel Corporation | Vertical flux bias lines coupled to vertical squid loops in superconducting qubits |
US10903413B2 (en) | 2018-06-20 | 2021-01-26 | Equal!.Labs Inc. | Semiconductor process optimized for quantum structures |
US10910488B2 (en) | 2018-06-26 | 2021-02-02 | Intel Corporation | Quantum dot devices with fins and partially wrapped gates |
WO2021083448A1 (en) * | 2019-10-28 | 2021-05-06 | Quantum Technologies UG (haftungsbeschränkt) | Concept for an impurity-centre-based quantum computer on the basis of a substrate consisting of elements of main group iv |
US11011693B2 (en) * | 2019-06-24 | 2021-05-18 | Intel Corporation | Integrated quantum circuit assemblies for cooling apparatus |
US11177912B2 (en) | 2018-03-06 | 2021-11-16 | Intel Corporation | Quantum circuit assemblies with on-chip demultiplexers |
US11183564B2 (en) | 2018-06-21 | 2021-11-23 | Intel Corporation | Quantum dot devices with strain control |
EP3922596A1 (en) * | 2020-06-12 | 2021-12-15 | Imec VZW | A method for processing a semiconductor device with two closely spaced gates |
US11335778B2 (en) | 2018-06-26 | 2022-05-17 | Intel Corporation | Quantum dot devices with overlapping gates |
US11355623B2 (en) | 2018-03-19 | 2022-06-07 | Intel Corporation | Wafer-scale integration of dopant atoms for donor- or acceptor-based spin qubits |
US11387324B1 (en) | 2019-12-12 | 2022-07-12 | Intel Corporation | Connectivity in quantum dot devices |
US11417765B2 (en) | 2018-06-25 | 2022-08-16 | Intel Corporation | Quantum dot devices with fine-pitched gates |
US11423322B2 (en) | 2018-06-20 | 2022-08-23 | equal1.labs Inc. | Integrated quantum computer incorporating quantum core and associated classical control circuitry |
US11424324B2 (en) | 2018-09-27 | 2022-08-23 | Intel Corporation | Multi-spacers for quantum dot device gates |
US11450765B2 (en) | 2018-09-27 | 2022-09-20 | Intel Corporation | Quantum dot devices with diodes for electrostatic discharge protection |
US11450760B2 (en) | 2018-06-20 | 2022-09-20 | equal1.labs Inc. | Quantum structures using aperture channel tunneling through depletion region |
WO2022195206A1 (en) * | 2021-03-14 | 2022-09-22 | C12 Quantum Electronics | Quantum component |
US11533046B2 (en) | 2020-11-12 | 2022-12-20 | equal1.labs Inc. | System and method of generating quantum unitary noise using silicon based quantum dot arrays |
US11616126B2 (en) | 2018-09-27 | 2023-03-28 | Intel Corporation | Quantum dot devices with passive barrier elements in a quantum well stack between metal gates |
US11658212B2 (en) | 2019-02-13 | 2023-05-23 | Intel Corporation | Quantum dot devices with conductive liners |
US11682701B2 (en) | 2019-03-27 | 2023-06-20 | Intel Corporation | Quantum dot devices |
US11749721B2 (en) | 2018-09-28 | 2023-09-05 | Intel Corporation | Gate walls for quantum dot devices |
US11957066B2 (en) | 2019-09-04 | 2024-04-09 | Intel Corporation | Stackable in-line filter modules for quantum computing |
EP4371932A1 (en) * | 2022-11-17 | 2024-05-22 | Imec VZW | A method for producing closely spaced gate structures of a quantum dot device |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3505490B1 (en) * | 2017-12-29 | 2022-02-09 | Imec Vzw | A method for forming a qubit device |
JP2023523680A (en) * | 2020-03-31 | 2023-06-07 | マイクロソフト テクノロジー ライセンシング,エルエルシー | Side-gate type semiconductor-superconductor hybrid device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130221330A1 (en) * | 2010-11-05 | 2013-08-29 | Chungbuk National University Industry-Academic Cooperation Foundation | Multiple quantum dot device and a production method for the device |
US20160300155A1 (en) * | 2015-04-12 | 2016-10-13 | Hitachi, Ltd. | Quantum information processing |
US20190043974A1 (en) * | 2018-02-20 | 2019-02-07 | Intel Corporation | Gate arrangements in quantum dot devices |
US20190043955A1 (en) * | 2018-09-28 | 2019-02-07 | Intel Corporation | Gate walls for quantum dot devices |
US20190058117A1 (en) * | 2016-04-22 | 2019-02-21 | Oxford University Innovation Limited | Coupled quantum dot memristor |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2761647B1 (en) | 2011-09-30 | 2020-09-23 | Intel Corporation | Method of fabrication of a non-planar transistor |
-
2018
- 2018-02-20 US US15/900,674 patent/US10490727B2/en active Active
-
2019
- 2019-01-04 DE DE102019100124.2A patent/DE102019100124A1/en active Pending
- 2019-02-20 CN CN201910135891.4A patent/CN110176455A/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130221330A1 (en) * | 2010-11-05 | 2013-08-29 | Chungbuk National University Industry-Academic Cooperation Foundation | Multiple quantum dot device and a production method for the device |
US20160300155A1 (en) * | 2015-04-12 | 2016-10-13 | Hitachi, Ltd. | Quantum information processing |
US20190058117A1 (en) * | 2016-04-22 | 2019-02-21 | Oxford University Innovation Limited | Coupled quantum dot memristor |
US20190043974A1 (en) * | 2018-02-20 | 2019-02-07 | Intel Corporation | Gate arrangements in quantum dot devices |
US20190043955A1 (en) * | 2018-09-28 | 2019-02-07 | Intel Corporation | Gate walls for quantum dot devices |
Cited By (51)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10763347B2 (en) * | 2016-12-14 | 2020-09-01 | Intel Corporation | Quantum well stacks for quantum dot devices |
US10475912B2 (en) * | 2018-02-20 | 2019-11-12 | Intel Corporation | Gate arrangements in quantum dot devices |
US20190043974A1 (en) * | 2018-02-20 | 2019-02-07 | Intel Corporation | Gate arrangements in quantum dot devices |
US11177912B2 (en) | 2018-03-06 | 2021-11-16 | Intel Corporation | Quantum circuit assemblies with on-chip demultiplexers |
US11355623B2 (en) | 2018-03-19 | 2022-06-07 | Intel Corporation | Wafer-scale integration of dopant atoms for donor- or acceptor-based spin qubits |
US11454833B2 (en) | 2018-06-20 | 2022-09-27 | equal1.labs Inc. | Quantum-classic detection interface device |
US11300816B2 (en) | 2018-06-20 | 2022-04-12 | equal1.labs Inc. | Quantum structure incorporating theta angle control |
US10861940B2 (en) | 2018-06-20 | 2020-12-08 | equal1.labs Inc. | Semiconductor process for quantum structures with staircase active well incorporating shared gate control |
US10865106B2 (en) | 2018-06-20 | 2020-12-15 | equal1.labs Inc. | Semiconductor controlled quantum interaction gates |
US10868119B2 (en) | 2018-06-20 | 2020-12-15 | equal1.labs Inc. | Semiconductor quantum structures using preferential tunneling through thin insulator layers |
US10873019B2 (en) | 2018-06-20 | 2020-12-22 | equal1.labs Inc. | Topological programmable scalable quantum computing machine utilizing chord line quasi unidimensional aperature tunneling semiconductor structures |
US11611032B2 (en) | 2018-06-20 | 2023-03-21 | equal1.labs Inc. | Semiconductor process optimized for quantum structures |
US10903413B2 (en) | 2018-06-20 | 2021-01-26 | Equal!.Labs Inc. | Semiconductor process optimized for quantum structures |
US11454834B2 (en) * | 2018-06-20 | 2022-09-27 | equal1.labs Inc. | Finfet quantum structures utilizing quantum particle tunneling through local depleted well |
US10934163B2 (en) | 2018-06-20 | 2021-03-02 | equal1.labs Inc. | Classic-quantum injection interface device |
US10843924B1 (en) | 2018-06-20 | 2020-11-24 | equal1.labs Inc. | Quantum shift register structures |
US11450760B2 (en) | 2018-06-20 | 2022-09-20 | equal1.labs Inc. | Quantum structures using aperture channel tunneling through depletion region |
US10845496B2 (en) | 2018-06-20 | 2020-11-24 | equal1.labs Inc. | Multistage semiconductor quantum detector circuit incorporating anticorrelation |
US11423322B2 (en) | 2018-06-20 | 2022-08-23 | equal1.labs Inc. | Integrated quantum computer incorporating quantum core and associated classical control circuitry |
US11822163B2 (en) | 2018-06-20 | 2023-11-21 | equal1.labs Inc. | Reprogrammable quantum processor architecture |
US11203526B2 (en) | 2018-06-20 | 2021-12-21 | equal1.labs Inc. | Reprogrammable quantum processor architecture incorporating quantum error correction |
US11214484B2 (en) | 2018-06-20 | 2022-01-04 | equal1.labs Inc. | Planar quantum structures utilizing quantum particle tunneling through local depleted well |
US11275260B2 (en) | 2018-06-20 | 2022-03-15 | equal1.labs Inc. | Reprogrammable quantum processor architecture incorporating calibration loops |
US11281030B2 (en) | 2018-06-20 | 2022-03-22 | equal1.labs Inc. | Quantum structure incorporating electric and magnetic field control |
US11635642B2 (en) | 2018-06-20 | 2023-04-25 | equal1.labs Inc. | Reprogrammable quantum processor architecture incorporating quantum error correction |
US11327344B2 (en) * | 2018-06-20 | 2022-05-10 | equal1.labs Inc. | FinFET quantum structures utilizing quantum particle tunneling through oxide |
US11327345B2 (en) | 2018-06-20 | 2022-05-10 | equal1.labs Inc. | Quantum structure incorporating phi angle control |
US11366345B2 (en) | 2018-06-20 | 2022-06-21 | equal1.labs Inc. | Semiconductor controlled quantum Pauli interaction gate |
US10854738B2 (en) | 2018-06-20 | 2020-12-01 | equal1.labs Inc. | Semiconductor process for quantum structures with staircase active well |
US11183564B2 (en) | 2018-06-21 | 2021-11-23 | Intel Corporation | Quantum dot devices with strain control |
US11417765B2 (en) | 2018-06-25 | 2022-08-16 | Intel Corporation | Quantum dot devices with fine-pitched gates |
US10910488B2 (en) | 2018-06-26 | 2021-02-02 | Intel Corporation | Quantum dot devices with fins and partially wrapped gates |
US11335778B2 (en) | 2018-06-26 | 2022-05-17 | Intel Corporation | Quantum dot devices with overlapping gates |
US10879446B2 (en) | 2018-08-14 | 2020-12-29 | Intel Corporation | Vertical flux bias lines coupled to vertical squid loops in superconducting qubits |
US11424324B2 (en) | 2018-09-27 | 2022-08-23 | Intel Corporation | Multi-spacers for quantum dot device gates |
US11450765B2 (en) | 2018-09-27 | 2022-09-20 | Intel Corporation | Quantum dot devices with diodes for electrostatic discharge protection |
US11616126B2 (en) | 2018-09-27 | 2023-03-28 | Intel Corporation | Quantum dot devices with passive barrier elements in a quantum well stack between metal gates |
US11749721B2 (en) | 2018-09-28 | 2023-09-05 | Intel Corporation | Gate walls for quantum dot devices |
US11658212B2 (en) | 2019-02-13 | 2023-05-23 | Intel Corporation | Quantum dot devices with conductive liners |
US11699747B2 (en) * | 2019-03-26 | 2023-07-11 | Intel Corporation | Quantum dot devices with multiple layers of gate metal |
US20200312989A1 (en) * | 2019-03-26 | 2020-10-01 | Intel Corporation | Quantum dot devices with multiple layers of gate metal |
US11682701B2 (en) | 2019-03-27 | 2023-06-20 | Intel Corporation | Quantum dot devices |
US11011693B2 (en) * | 2019-06-24 | 2021-05-18 | Intel Corporation | Integrated quantum circuit assemblies for cooling apparatus |
US11957066B2 (en) | 2019-09-04 | 2024-04-09 | Intel Corporation | Stackable in-line filter modules for quantum computing |
WO2021083448A1 (en) * | 2019-10-28 | 2021-05-06 | Quantum Technologies UG (haftungsbeschränkt) | Concept for an impurity-centre-based quantum computer on the basis of a substrate consisting of elements of main group iv |
US11387324B1 (en) | 2019-12-12 | 2022-07-12 | Intel Corporation | Connectivity in quantum dot devices |
US11638391B2 (en) | 2020-06-12 | 2023-04-25 | Imec Vzw | Method for processing a semiconductor device with two closely spaced gates |
EP3922596A1 (en) * | 2020-06-12 | 2021-12-15 | Imec VZW | A method for processing a semiconductor device with two closely spaced gates |
US11533046B2 (en) | 2020-11-12 | 2022-12-20 | equal1.labs Inc. | System and method of generating quantum unitary noise using silicon based quantum dot arrays |
WO2022195206A1 (en) * | 2021-03-14 | 2022-09-22 | C12 Quantum Electronics | Quantum component |
EP4371932A1 (en) * | 2022-11-17 | 2024-05-22 | Imec VZW | A method for producing closely spaced gate structures of a quantum dot device |
Also Published As
Publication number | Publication date |
---|---|
CN110176455A (en) | 2019-08-27 |
US10490727B2 (en) | 2019-11-26 |
DE102019100124A1 (en) | 2019-08-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10490727B2 (en) | Gate arrangements in quantum dot devices | |
US11942516B2 (en) | Quantum dot devices with overlapping gates | |
US11677017B2 (en) | Quantum well stacks for quantum dot devices | |
US20220140085A1 (en) | Quantum computing assemblies | |
US11417765B2 (en) | Quantum dot devices with fine-pitched gates | |
US10475912B2 (en) | Gate arrangements in quantum dot devices | |
US11721724B2 (en) | Quantum well stacks for quantum dot devices | |
US10665770B2 (en) | Fin strain in quantum dot devices | |
US11183564B2 (en) | Quantum dot devices with strain control | |
US10763347B2 (en) | Quantum well stacks for quantum dot devices | |
US10910488B2 (en) | Quantum dot devices with fins and partially wrapped gates | |
US11482614B2 (en) | Quantum dot devices | |
US11417755B2 (en) | Differentially strained quantum dot devices | |
US11424324B2 (en) | Multi-spacers for quantum dot device gates | |
US11444188B2 (en) | Quantum dot devices | |
US11749721B2 (en) | Gate walls for quantum dot devices | |
WO2019135771A1 (en) | Quantum dot devices with boron dielectrics | |
US11699747B2 (en) | Quantum dot devices with multiple layers of gate metal | |
US20220190135A1 (en) | Lateral gate material arrangements for quantum dot devices | |
US11682701B2 (en) | Quantum dot devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:THOMAS, NICOLE K.;PILLARISETTY, RAVI;GEORGE, HUBERT C.;AND OTHERS;SIGNING DATES FROM 20180130 TO 20180202;REEL/FRAME:045794/0187 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |