US20180301999A1 - Automatic control of synchronous rectifier turn-off threshold - Google Patents

Automatic control of synchronous rectifier turn-off threshold Download PDF

Info

Publication number
US20180301999A1
US20180301999A1 US15/486,919 US201715486919A US2018301999A1 US 20180301999 A1 US20180301999 A1 US 20180301999A1 US 201715486919 A US201715486919 A US 201715486919A US 2018301999 A1 US2018301999 A1 US 2018301999A1
Authority
US
United States
Prior art keywords
voltage
offset
threshold
switching device
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/486,919
Other versions
US10110137B1 (en
Inventor
SangCheol MOON
Hangseok CHOI
Chi Chen CHUNG
Cheng-Sung Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Components Industries LLC
Original Assignee
Semiconductor Components Industries LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US15/486,919 priority Critical patent/US10110137B1/en
Application filed by Semiconductor Components Industries LLC filed Critical Semiconductor Components Industries LLC
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHOI, HANGSEOK, CHEN, CHENG-SUNG, CHUNG, CHI CHEN, MOON, SANGCHEOL
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT reassignment DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Priority to TW107112522A priority patent/TWI752216B/en
Priority to CN201810335409.7A priority patent/CN108736749B/en
Priority to US16/135,166 priority patent/US10608544B2/en
Publication of US20180301999A1 publication Critical patent/US20180301999A1/en
Publication of US10110137B1 publication Critical patent/US10110137B1/en
Application granted granted Critical
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION, SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment FAIRCHILD SEMICONDUCTOR CORPORATION RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 044481, FRAME 0594 Assignors: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/02Conversion of ac power input into dc power output without possibility of reversal
    • H02M7/04Conversion of ac power input into dc power output without possibility of reversal by static converters
    • H02M7/12Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/21Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/217Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33569Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only having several active switching elements
    • H02M3/33576Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only having several active switching elements having at least one active switching element at the secondary side of an isolation transformer
    • H02M3/33592Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only having several active switching elements having at least one active switching element at the secondary side of an isolation transformer having a synchronous rectifier circuit or a synchronous freewheeling circuit at the secondary side of an isolation transformer
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33507Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
    • H02M3/33523Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters with galvanic isolation between input and output of both the power stage and the feedback loop
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • the present disclosure relates generally to rectifying circuits, and more particularly to synchronous rectifier control circuits used in power converters.
  • the present disclosure relates, in general, to electronics, and more particularly, to circuits and method for providing power to electronic devices.
  • Such circuits may use Synchronous Rectification (SR) circuits, in which an Alternating Current (AC) supply voltage is rectified using one or more switching devices, such as transistors, that are switched on and off synchronously with the AC supply voltage.
  • SR Synchronous Rectification
  • AC Alternating Current
  • the switching devices may be controlled by signals from an SR control circuit.
  • the SR control circuit may turn a switching device on and off in response to a voltage across the switching device or a current passing through the switching device.
  • a first threshold i.e., an on threshold
  • a second threshold i.e., an off threshold
  • a third threshold i.e., a conduction detection threshold (which may also be referred to as an SR off detection threshold), may be used to determine that the switching device is no longer conducting current.
  • Reactive components associated with the switching device may cause ringing or spikes in the voltage or current sensed by the SR control circuit.
  • Such ringing or spikes have the potential to cause a premature change in the state of the switching device. For example, when the switching device is turned on, a ringing in the voltage or current sensed by the SR control circuit by the switching device may result, which may cause the SR control circuit to turn the switching device off prematurely, resulting in a reduction in the efficiency of the SR circuit.
  • a stray inductance in the circuit such as a lead frame inductance of the switching device, may have a voltage drop across it due to a change in a current flowing through the stray inductance.
  • the voltage drop across the stray inductance may alter a voltage that is being sensed in order to control the switching device. This alteration to the sensed voltage may lead to undesirable behavior, such as a premature turning off of the switching device. Prematurely turning off the switching device may, among other effects, decrease the efficiency of the circuit.
  • SR control circuit that is able to automatically mitigate the detrimental effect of reactive components, such as stray inductances, of an SR circuit.
  • FIG. 1A illustrates a flyback converter according to an embodiment.
  • FIG. 1B illustrates an effect of a stray inductance on a drain voltage of the half-wave flyback converter of FIG. 1A .
  • FIG. 1C further illustrates the effect of the stray inductance on the drain voltage and on the operation of the flyback converter of FIG. 1A .
  • FIG. 1D further illustrates the effect of the stray inductance on the drain voltage and on the operation of the flyback converter of FIG. 1A .
  • FIG. 2 illustrates a full-wave power converter according to an embodiment.
  • FIG. 3A illustrates a Synchronous Rectifier (SR) controller according to an embodiment.
  • SR Synchronous Rectifier
  • FIG. 3B includes waveforms illustrating operation of the SR controller of FIG. 3A according to an embodiment.
  • FIG. 4 illustrates an offset voltage controller suitable for use in an SR controller according to an embodiment.
  • FIG. 5 illustrates a circuit for generating an offset voltage for an SR controller according to an embodiment.
  • FIG. 6 illustrates an off threshold controller suitable for use in an SR controller according to an embodiment.
  • FIG. 7 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage is increasing
  • FIG. 8 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage is decreasing.
  • FIG. 9 illustrates a process for controlling a threshold voltage of a SR controller circuit according to an embodiment.
  • the present disclosure relates generally to rectification circuits, and in particularly to methods and circuits for Synchronous Rectifier (SR) control.
  • SR Synchronous Rectifier
  • Embodiments provide superior resistance to the deleterious effects of stray inductances, (such as stray inductances of a Printed Circuit Board (PCB) or package of a switching device of a SR circuit) on the determination of when to turn off the switching device.
  • stray inductances such as stray inductances of a Printed Circuit Board (PCB) or package of a switching device of a SR circuit
  • PCB Printed Circuit Board
  • SR circuit a Printed Circuit Board
  • a virtual off threshold voltage is used to determine when to turn off an SR switching device.
  • the virtual off threshold voltage is implemented using an offset voltage and a (non-virtual) off threshold voltage.
  • the SR controller controls the virtual off threshold voltage by adjusting the offset voltage in response to a difference between a dead time of the SR switching device and a target dead time, and by adjusting the off threshold voltage in response to an upper or lower limit of the adjustment possible using the offset voltage being reached.
  • FIG. 1A is a block diagram illustrating a flyback converter 100 according to an embodiment.
  • a primary side of the power controller 100 includes a flyback controller circuit 102 , a Metal Oxide Semiconductor Field Effect Transistors (MOSFET) 106 , a snubber network 104 including a capacitor 110 , a diode 108 , and a resistor 112 , and a primary coil 116 P of a transformer 116 .
  • a secondary side of the power controller 100 includes a secondary coil 116 S of the transformer 116 , a Synchronous Rectifier (SR) controller 120 , an SR switching device 122 , and an output capacitor 124 .
  • the SR switching device 122 is a MOSFET, such as an n-channel power MOSFET as shown in FIG. 1A .
  • the power converter 100 receives an input voltage V in , and provides an output voltage V out to a load 130 .
  • the load 130 may include one or more integrated chips (ICs).
  • the output voltage V out is used as a supply voltage to one or more of a Universal Serial Bus (USB) circuit, a Central Processing Unit (CPU), a Graphics Processing Unit (GPU), an memory integrated circuit, and the like.
  • USB Universal Serial Bus
  • CPU Central Processing Unit
  • GPU Graphics Processing Unit
  • the output voltage V out may be varied.
  • the flyback controller circuit 102 generates a drive signal Q that is a square wave.
  • a frequency of the drive signal Q may vary according to, for example, the output voltage V out (e.g., between 100 KHz and 200 Khz).
  • the flyback controller circuit 102 turns on the MOSFET 106 . This causes energy to be supplied from the input voltage V in to the primary coil 116 P, where it is stored as a magnetic flux.
  • the flyback controller circuit 102 turns off the MOSFET 106 .
  • the energy stored in the primary coil 116 P is transferred into the secondary coil 116 S, causing a current to flow in the secondary coil 116 S and a voltage to develop across the A and B terminals of the secondary coil 116 S.
  • the snubber network 104 operates to prevent a turn-off voltage spiked generated across the primary coil 116 P from exceeding a breakdown voltage of the MOSFET 106 .
  • the SR controller 120 controls the SR switching device 122 to rectify the output of the secondary coil 116 S, charging the output capacitor 124 and thereby providing the output voltage V out .
  • the SR controller 120 controls the SR switching device 122 in response to a drain voltage V D sensed at a first conduction terminal (e.g., a drain terminal) of the SR switching device 122 .
  • the drain voltage V D is sensed relative to a source voltage of a second conduction terminal (e.g. a source terminal) of the SR switching device 122 .
  • the drain voltage V D may be sensed relative to a ground potential.
  • the SR controller 120 controls the SR switching device 122 using a gate control signal G coupled to a control terminal (e.g., a gate) of the SR switching device 122 .
  • the body diode of the SR switching device 122 begins to conduct.
  • the sensed drain voltage V D becomes less than an on threshold voltage V TH.on , and in response the SR controller 120 outputs the gate control signal G having a value that turns on the SR switching device 122 .
  • current flows from the secondary coil 116 S to the output capacitor 124 .
  • the SR controller 120 When the voltage across the secondary coil 116 S starts to change back to the first polarity, the magnitude of the sensed drain voltage V D decreases and rises above an off threshold voltage V TH.off . In response, the SR controller 120 outputs the gate control signal G having the value that turns off the SR switching device 122 . The SR controller 120 may turn the SR switching device 122 off before the voltage across the secondary coil 116 S changes to the first polarity.
  • the SR switching device 122 may include a stray inductance 122 i between the point where the drain voltage V D is measured and the reference point against which the drain voltage V D is measured.
  • the stray inductance 122 i may include, for example, one or more of an inductance of one or more package leads of the SR switching device 122 and an inductance of one or more Printed Circuit Board (PCB) traces.
  • the stray inductance 122 i may be, for example, as much as 15 nanoHenries (nH).
  • the stray inductance 122 i is in the path of the SR current I SR flowing through the SR switching device 122 .
  • An induced difference voltage V DIF is generated across the stray inductance 122 i according to the stray inductance value L stay of the stray inductance 122 i and the rate of change ⁇ I SR / ⁇ t in the SR current I SR :
  • V DIF L stray ⁇ ⁇ I SR ⁇ t Equation ⁇ ⁇ 1
  • FIG. 1B illustrated how the induced difference voltage V DIF causes the measured drain voltage V D to vary from an ideal value of the drain voltage (that is, a value of the drain voltage that did not depend on the rate of change ⁇ I SR / ⁇ t of the SR current I SR ) according to the rate of change ⁇ I SR / ⁇ t of the SR current I SR .
  • the measured drain voltage V D will be larger than the ideal value of the drain voltage by the value of the induced difference voltage V DIF .
  • FIGS. 1C and 1D demonstrate the effect the stray inductance 122 i has on an on time of the SR switching device 122 .
  • FIG. 1C illustrates a measured drain voltage V D , an off threshold voltage V TH.off , and a gate signal G for an embodiment operating at 100 KHz.
  • FIG. 1D illustrates the measured drain voltage V D , the off threshold voltage V TH.off , and the gate signal G for an embodiment operating at 200 KHz. In each example, a same off threshold voltage V TH.off of 40 mV is shown.
  • the rate of change ⁇ I SR / ⁇ t of the SR current I SR is larger in the example shown in FIG. 1D than in the example shown in FIG. 1C .
  • the induced difference voltage V DIF is larger in the example of FIG. 1D than in the example of FIG. 1C , as evidenced by the 60 mV difference between the drain voltage V D shown in FIG. 1C and the drain voltage V D shown in FIG. 1D .
  • the rate of change ⁇ I SR / ⁇ t of the SR current I SR changes because the output voltage V out changes, even when the operating frequency of the power converter 100 does not change.
  • the rate of change ⁇ I SR / ⁇ t of the SR current I SR may increase when the output voltage V out increases, and may decrease when the output voltage V out decreases, even when the operating frequency of the power converter 100 does not change.
  • the effect of the induced difference voltage V DIF is to reduce the on time of the SR switching device 122 from 4.2 ⁇ sec. to 0.8 ⁇ sec. as the frequency rises from 100 KHz to 200 KHz.
  • Embodiments of the power converter 100 include an SR controller that uses a virtual off threshold voltage V VTH.off to mitigate the effect of stray inductances on the on time of an SR switching device. Embodiments further include processes for managing the virtual off threshold voltage V VTH.off to mitigate the effect of stray inductances on the on time of an SR switching device.
  • the power converter 100 may include additional elements, such as feedback circuits, sleep circuits, startup circuits, protection circuits, and the like, which are known in the art and have been omitted in the interest of brevity.
  • FIG. 2 is a block diagram illustrating a full-wave power converter 200 according to an embodiment.
  • a primary side of the power controller 200 includes a primary side controller circuit 202 , first and second Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) 204 and 206 , and an Inductor-Inductor-Capacitor (LLC) tank circuit 208 including a tank capacitor 210 , a tank inductor 212 , and a primary coil 216 P of a transformer 216 .
  • MOSFETs Metal Oxide Semiconductor Field Effect Transistors
  • LLC Inductor-Inductor-Capacitor
  • a secondary side of the power controller 200 includes a first and second secondary coils 216 S- 1 and 216 S- 2 of the transformer 216 , first and second SR controllers 120 - 1 and 120 - 2 , first and second SR switching devices 122 - 1 and 122 - 2 , and an output capacitor 124 .
  • the SR switching devices 122 - 1 and 122 - 2 are MOSFETs, such as n-channel power MOSFETs as shown in FIG. 2 .
  • the power converter 200 receives an input voltage V in , and provides an output voltage V out to a load 130 .
  • the load 130 may include one or more integrated chips (ICs).
  • the output voltage V out is used as a supply voltage to one or more of a Universal Serial Bus (USB) circuit, a Central Processing Unit (CPU), a Graphics Processing Unit (GPU), an memory integrated circuit, and the like.
  • USB Universal Serial Bus
  • CPU Central Processing Unit
  • GPU Graphics Processing Unit
  • the output voltage V out may be varied.
  • the primary side controller circuit 202 generates first and second drive signals Q 1 and Q 2 that are square waves that are 180 degrees out of phase.
  • a frequency of the first and second drive signals Q 1 and Q 2 may vary according to, for example, the output voltage V out (e.g., between 100 KHz and 200 Khz).
  • the primary side controller circuit 202 first supplies energy from the input voltage V in to the tank circuit 208 by turning on the first MOSFET 204 and turning off the second MOSFET 206 .
  • the primary side controller circuit 202 then allows the tank circuit 208 to oscillate by turning off the first MOSFET 204 and turning on the second MOSFET 206 .
  • the transformer 216 of the power converter 200 is a center-tap transformer including first and second secondary coils 216 S- 1 and 216 S- 2 . Polarities of voltages across the first and second secondary coils 216 S- 1 and 216 S- 2 , relative to the center tap, will be opposite each other.
  • the secondary side of the power converter 200 includes the output capacitor 124 which is used to provide the output voltage V out to the load 130 .
  • Current is provided to the output capacitor 124 using the first SR switching device 122 - 1 controlled by the first SR controller 120 - 1 and by the second SR switching device 122 - 2 controlled by the second SR controller 120 - 2 .
  • the first SR switching device 122 - 1 is coupled to the first secondary coil 216 S- 1 and the second SR switching device 122 - 2 is coupled to the second secondary coil 216 S- 2 . Because the polarities of voltages across the first and second secondary coils 216 S- 1 and 216 S- 2 , relative to the center tap, will be opposite each other, the first SR switching device 122 - 1 will provide current to the output capacitor 124 when the second SR switching device 122 - 2 is off and the second SR switching device 122 - 2 will provide current to the output capacitor 124 when the first SR switching device 122 - 1 is off, as each operates independently in the manner described for the SR switching device 122 of FIG. 1A .
  • the first and second SR controllers 120 - 1 and 120 - 2 are provided in a single semiconductor device. In an embodiment, the first and second SR controllers 120 - 1 and 120 - 2 share circuits that perform functions common thereto.
  • the first and second SR switching devices 122 - 1 and 122 - 2 include respective first and second stray inductances 122 - 1 i and 122 - 2 i , and therefore the issues discussed with respect to the stray inductance 122 i of FIG. 1A apply to the a first and second SR controllers 120 - 1 and 120 - 2 as well.
  • Embodiment of the power converter 200 include circuits and processes to mitigate the effects of the first and second stray inductances 122 - 1 i and 122 - 2 i using at least one virtual off threshold voltage, as described below.
  • FIG. 3A illustrates an SR controller circuit 320 (hereinafter, SR controller 320 ) according to an embodiment.
  • the SR controller 320 is suitable for use as the SR controller 120 of the power converter 100 of FIG. 1A or as one or both of the SR controllers 120 - 1 and 120 - 2 of the power converter 200 of FIG. 2 .
  • the SR controller 320 receives an drain voltage V D at a drain input D and generates a gate control signal G suitable for controlling an SR switching device, such as the SR switching devices 122 , 122 - 1 , and 122 - 2 shown in FIGS. 1A and 2 .
  • the SR controller circuit 320 senses the drain voltage V D relative to a ground (not shown), but embodiments are not limited thereto.
  • the SR controller 320 includes a offset voltage control circuit 302 (hereinafter, offset voltage controller 302 ), a summing circuit 304 , and first, second, and third comparators 306 , 308 , and 316 .
  • the SR controller 320 further includes an AND gate 307 , first and second set-reset flip-flops (SRFFs) 310 and 318 , a Synchronous Rectifier (SR) driver 312 , and an off threshold control circuit 314 (hereinafter, off threshold controller 314 ).
  • SRFFs first and second set-reset flip-flops
  • SR Synchronous Rectifier
  • the first comparator 306 receives the drain voltage V D and an on threshold voltage V TH.on , and generates an SR on signal SR_on.
  • the first comparator 306 asserts the SR on signal SR_on in response to the drain voltage V D being less than the on threshold voltage V TH.on and de-asserts the SR on signal SR_on in response to the drain voltage V D being greater than the threshold voltage V TH.on .
  • the first comparator 306 includes hysteresis to prevent oscillation of the SR on signal SR_on when the drain voltage V D is substantially equal to the threshold voltage V TH.on .
  • the summing circuit 304 receives the drain voltage V D and an offset voltage V offset and generates a voltage sum V SUM equal to the sum of the drain voltage V D and an offset voltage V offset .
  • the second comparator 308 receives the voltage sum V SUM and an off threshold voltage V TH.off , and generates an SR off signal SR_off.
  • the second comparator 308 asserts the SR off signal SR_off in response to the voltage sum V SUM being greater than the off threshold voltage V TH.off and de-asserts the SR off signal SR_off in response to the voltage sum V SUM being less than the off threshold voltage V TH.off .
  • the second comparator 308 includes hysteresis to prevent oscillation of the SR off signal SR_off when the voltage sum V SUM is substantially equal to the off threshold voltage V TH.off .
  • the operation of the summing circuit 304 and the second comparator 308 is equivalent to comparing the drain voltage V D to a virtual off threshold V VTH.off , wherein the virtual off threshold V VTH.off is equal to the off threshold voltage V TH.off minus the offset voltage V offset .
  • the second comparator 308 asserts the SR off signal SR_off in response to the drain voltage V D being greater than the virtual off threshold voltage V VTH.off and de-asserts the SR off signal SR_off in response to the drain voltage V D being less than the virtual off threshold voltage V VTH.off .
  • the AND gate 307 receives the SR on signal SR_on and a negated SR conduction signal SR_COND_N.
  • the AND gate 307 generates an output that is coupled to the set input S of the first SRFF 310 .
  • the output of the AND gate 307 is asserted when the SR on signal SR_on is asserted and the negated SR conduction signal SR_COND_N is asserted, and otherwise is de-asserted.
  • the first SRFF 310 sets a gate signal V GS to an asserted (e.g., a high) value in response to the SR on signal SR_on being asserted while the negated SR conduction signal SR_COND_N is asserted.
  • the first SRFF 310 resets the gate signal V GS in response to the SR off signal SR_off being asserted. When neither of these conditions is true, the first SRFF 310 maintains the gate signal V GS in its current state.
  • first and second comparators 306 and 308 may be summarized as:
  • V VTH.off V TH.off ⁇ V offset Equation 2
  • V D ⁇ V TH.on and SR _COND_ N asserted ⁇ set V GS Equation 3
  • the SR driver 312 receives the gate signal V GS and generates the gate control signal G.
  • the SR driver 312 may generate the gate control signal G by delaying a rising edge of the gate signal V GS in order to provide a guaranteed off time of the SR switching device being controlled by the gate control signal G.
  • the SR driver 312 may provide a turn on delay when generating the gate control signal G.
  • the third comparator 316 receives the drain voltage V D and an SR off detection threshold V HGH , and generates an off detection signal OFF_DET.
  • the off detection signal OFF_DET may be used to indicate that the SR switching device being controlled by the SR controller 320 is not conducting current.
  • the third comparator 316 asserts the off detection signal OFF_DET when the drain voltage V D is greater than the SR off detection threshold V HGH , and de-asserts the off detection signal OFF_DET when the drain voltage V D is less than the SR off detection threshold V HGH . Note that at least because current may flow through the body diode of the SR switching device, turning off the SR switching device does not guarantee that current is not flowing through the SR switching device.
  • the third comparator 316 includes hysteresis to prevent oscillation of the off detection signal OFF_DET when the drain voltage V D is substantially equal to the SR off detection threshold V HGH .
  • the SR off detection threshold V HGH is greater (more positive) than the virtual off threshold voltage V VTH.off .
  • the second SRFF 318 receives the gate signal V GS and the off detection signal OFF_DET and generates a negated SR conduction signal SR_COND_N.
  • the second SRFF 318 sets the negated SR conduction signal SR_COND_N to an asserted value in response to the off detection signal OFF_DET being asserted.
  • the second SRFF 318 resets the negated SR conduction signal SR_COND_N in response to the gate signal V GS being asserted.
  • the first SRFF 310 maintains the negated SR conduction signal SR_COND_N in its current state.
  • the negated SR conduction signal SR_COND_N is de-asserted during each of time periods beginning at an assertion of the gate signal V GS and ending at an assertion of the off detection signal OFF_DET, and is asserted between such periods.
  • the offset voltage controller 302 receives the gate signal V GS , the negated SR conduction signal SR_COND_N, and an offset reset signal I_MOD_RST. Using those signals, the offset controller 302 generates the offset voltage V offset , a high saturation signal H_SAT indicating that an internal count of the offset voltage controller 302 used to generate the offset voltage V offset has hit a maximum value, and a low saturation signal L_SAT indicating that the internal count of the offset voltage controller 302 has hit a minimum value.
  • the offset voltage controller 302 is described with respect to FIG. 4 , below.
  • the off threshold controller 314 receives the negated SR conduction signal SR_COND_N, the high saturation signal H_SAT, and the low saturation signal L_SAT. Using those signals, the off threshold controller 314 generates the off threshold voltage V TH.off and the offset reset signal I_MOD_RST that indicates that the offset voltage controller 302 should reset the offset voltage V offset .
  • the off threshold controller 314 is described with respect to FIG. 5 , below.
  • FIG. 3B includes waveforms illustrating operation during a period when the virtual off threshold V VTH.off is held constant of the SR controller 320 of FIG. 3A according to an embodiment.
  • FIG. 3B includes waveforms of the drain voltage V D , the gate control signal G and the negated SR conduction signal SR_COND_N.
  • a secondary side current conducts through a body diode of an SR switching device (e.g., the SR switching device 122 of FIG. 1A ) being controlled by the SR controller 320 .
  • the drain voltage V D of the SR switching device decreases until the drain voltage V D reaches the on threshold voltage V TH.on .
  • the drain voltage V D dropping below the on threshold voltage V TH.on during a period when the negated SR conduction signal SR_COND_N is asserted causes the gate signal V GS of FIG. 3A to be asserted.
  • the gate signal V GS being asserted causes the negated SR conduction signal SR_COND_N to be de-asserted, and after a turn-on delay T ON _ DLY provided the SR driver 312 , causes the gate control signal G to be asserted at a second time t 2 , turning on the SR switching device. Turning on the SR switching device lowers the resistance of the SR switching device, causing the absolute magnitude of the drain voltage V D to decrease which, since the drain voltage V D is a negative voltage, causes the value of the drain voltage V D to increase.
  • the absolute magnitude of the drain voltage V D decreases proportionally, and the value of the drain voltage V D further increases.
  • the drain voltage V D reaches and exceeds the virtual off threshold voltage V VTH.off .
  • the drain voltage V D rising above the virtual off threshold voltage V VTH.off causes the gate signal V GS of FIG. 3A to be de-asserted, which causes the gate control signal G to be de-asserted without delay, turning off the SR switching device.
  • the drain voltage V D reaches the SR off detection threshold V HGH , and as a result the negated SR conduction signal SR_COND_N is asserted.
  • the SR switching device can again be turned on when the drain voltage V D drops below the on threshold voltage V TH.on .
  • the period between the third time t 3 and the fourth time t 4 is a dead time interval T DEAD wherein spurious turning on of the SR switching device by transients in the drain voltage V D is prevented.
  • a stray inductance of the switching device induces a positive voltage offset across the drain voltage V D when a secondary side current flowing through the SR switching device decreases.
  • a positive voltage offset may increase the drain voltage V D , leading to a premature turn-off of the switching device.
  • the secondary side current may flow through the body diode of the switching device instead of through a channel of the switching device, which decreases the efficiency of the SR circuit due to the higher voltage drop of the body diode (that is, the higher resistance) compared to the channel.
  • the SR controller 320 adjusts magnitudes of the offset voltage V offset and the off threshold voltage V TH.off , resulting in a change in the virtual off threshold voltage V VTH.off . This is explained with respect to FIGS. 4 and 5 , below.
  • a decreasing rate of the secondary side current in a low load condition may be less than that in a high load condition, and thus a positive voltage offset due to the stray inductance in the low load condition is less than that in the high load condition.
  • the drain voltage V D in the low load condition reaches the virtual turn-off threshold voltage V VTH.off at a time later than the drain voltage V D reaches the same level in the high load condition. Because the dead time interval T DEAD between the third time t 3 and the fourth time t 4 in the low load condition is less than that in the high load condition, the dead time interval T DEAD in the low load condition is more likely to be less than the target dead time interval than that in the high load condition.
  • FIG. 4 illustrates an offset voltage controller 402 suitable for use as the offset voltage controller 302 of the SR controller 320 of FIG. 3A according to an embodiment.
  • the offset voltage controller 402 receives the negated SR conduction signal SR_COND_N, the gate signal V G s, and the offset reset signal I_MOD_RST.
  • the offset voltage controller 402 uses those signals to produce an offset voltage V offset , a low saturation signal L_SAT, and a high saturation signal H_SAT.
  • the offset voltage controller 402 includes first and second inverters 406 and 408 ; a buffer 416 ; first and second AND gates 424 and 426 ; first and second OR gates 430 and 432 ; first and second NOR gates 434 and 436 ; and a D-type flip-flop (DFF) 442 .
  • the offset voltage controller 402 further includes an up-down counter 452 having 4 bits, a Digital-to-Analog Convert (DAC) 454 , a current source 456 , and a programmable current source 458 .
  • an offset resistor 460 which in an embodiment is an external resistor not included in the SR controller that the offset voltage controller 402 is included in.
  • FIG. 4 shows a terminal of the offset resistor 460 connected to ground, but embodiments are not limited thereto.
  • the first inverter 406 receives the negated SR conduction signal SR_COND_N and inverts it to generate an up-down clock UDCK.
  • the first OR gate 430 asserts a reset signal RST when the offset reset signal I_MOD_RST is asserted, and de-asserts the reset signal RST a short delay interval after the offset reset signal I_MOD_RST is de-asserted, the short delay interval corresponding to a delay through the buffer 416 .
  • the gate signal V GS being asserted at a rising edge of the negated SR conduction signal SR_COND_N may indicate that the SR switching device was on for the entire phase of the output of a corresponding transformer secondary coil.
  • a data input D of the DFF 442 receives the negated SR conduction signal SR_COND_N.
  • a positive-edge triggered clock input of the DFF 442 receives an inverted delayed gate signal IGSD produced by the second inverter 408 .
  • the second inverter 408 delays the gate signal V GS by, for example, 200 nanoseconds and inverts it to produce the inverted delayed gate signal IGSD.
  • the delay introduced by the second inverter 408 corresponds to a target value for the dead time interval T DEAD .
  • the DFF 442 produces an count up signal UP by latching the negated SR conduction signal SR_COND_N on a rising edge of the inverted delayed gate signal IGSD and inverting the latched value.
  • the rising edge of the inverted delayed gate signal IGSD corresponds to a falling edge of the gate signal V GS that occurred 200 nanoseconds before it.
  • the second inverter 408 and DFF 442 comprise a dead time evaluation circuit to determine whether a measured dead time is less than a target dead time, the target dead time corresponding to the delay of the second inverter 408 .
  • the count up signal UP will have be set to an asserted (UP) value if the negated SR conduction signal SR_COND_N has the de-asserted state 200 nanoseconds after a falling edge of the gate signal V GS , that is, if the drain voltage V D has not reached the SR off detection threshold V HGH within 200 nanoseconds of the gate signal V GS being de-asserted, and will be set to the de-asserted (DOWN) value if the drain voltage V D reached the SR off detection threshold V HGH no later than 200 nanoseconds after the gate signal V GS was de-asserted.
  • UP asserted
  • the count up signal UP having the UP value indicates that the dead time interval T DEAD may need to be decreased.
  • the dead time interval T DEAD may be decreased by increasing the virtual off threshold voltage V VTH.off .
  • the virtual off threshold voltage V VTH.off may be increased by decreasing the offset voltage V offset or by increasing the off threshold voltage V TH.off .
  • the count up signal UP having the DOWN value indicates that the dead time interval T DEAD may need to be increased.
  • the dead time interval T DEAD may be increased by decreasing the virtual off threshold voltage V VTH.off .
  • the virtual off threshold voltage V VTH.off may be decreased by increasing the offset voltage V offset or by decreasing the off threshold voltage V TH.off .
  • a positive-edge triggered clock input of the up-down counter 452 receives the up-down clock UDCK
  • a reset input RST of the up-down counter 452 receives the reset signal RST
  • an UP input of the up-down counter 452 receives the count up signal UP
  • an enable input EN of the up-down counter 452 receives an up-down counter enable signal UDEN.
  • the up-down counter 452 produce a 4-bit unsigned count D[0:3] according to the received signals.
  • the up-down counter 452 When the reset signal RST is asserted, the up-down counter 452 outputs a value of 0 on the unsigned count D[0:3].
  • the up-down counter 452 maintains the output value of the unsigned count D[0:3] regardless of the values of the count up signal UP and the up-down clock UDCK.
  • the up-down counter enable signal UDEN When the reset signal RST is de-asserted, the up-down counter enable signal UDEN is asserted, the count up signal UP is asserted, and a rising edge occurs on the up-down clock UDCK, the up-down counter 452 increases the value output on the unsigned count D[0:3] by one.
  • the up-down counter enable signal UDEN When the reset signal RST is de-asserted, the up-down counter enable signal UDEN is asserted, the count up signal UP is de-asserted, and a rising edge occurs on the up-down clock UDCK, the up-down counter 452 decreases the value output on the unsigned count D[0:3] by one.
  • the DAC 454 receives the unsigned count D[0:3] and generates an analog output signal AO having a value corresponding to the unsigned count D[0:3].
  • the analog output signal AO is received by the programmable current source 458 , which generates a second current i 2 proportional to the analog output signal AO.
  • the second current i 2 is:
  • a first current i 1 is generated by the current source 456 using an first internal voltage V 1 .
  • the second current i 2 is combined with the first current i 1 provided by the current source 456 to produce a modulation current I_MOD:
  • the first current i 1 provided by the current source 456 is 75 ⁇ A
  • the modulation current I_MOD ranges from 75 ⁇ A down to 0 ⁇ A as the unsigned count D[0:3] ranges from 0 to 15.
  • the modulation current I_MOD is provided to the offset resistor 460 to generate the offset voltage V offset .
  • R offset representing the resistance of the offset resistor 460
  • the offset voltage V offset has a value equal to:
  • V offset I _MOD ⁇ R offset Equation 7
  • the second OR gate 432 produces an output that is de-asserted when the unsigned count D[0:3] is zero (that is, when every bit of D[0:3] is zero) and asserted otherwise.
  • the first NOR gate 434 combines the output of the second OR gate 432 with the count up signal UP to produce a low saturation signal L_SAT that is asserted when the unsigned count D[0:3] is zero and the count up signal UP is de-asserted (that is, has a DOWN value), and de-asserted otherwise, thereby indicating saturation of the up-down counter 452 at the lower end of its range.
  • the first AND gate 424 produces an output that is asserted when the unsigned count D[0:3] is at a maximum value (that is, when every bit of D[0:3] is one) and de-asserted otherwise.
  • the second AND gate 426 combines the output of the first AND gate 424 with the count up signal UP to produce a high saturation signal H_SAT that is asserted when the unsigned count D[0:3] is at its maximum value and the count up signal UP is asserted (that is, has an UP value), and de-asserted otherwise, thereby indicating saturation of the up-down counter 452 at the upper end of its range.
  • the second NOR gate 436 combines the high saturation signal H_SAT and the low saturation signal L_SAT to produce an up-down counter enable signal UDEN.
  • the up-down counter enable signal UDEN is de-asserted when either of the high saturation signal H_SAT and the low saturation signal L_SAT are asserted.
  • the up-down counter enable signal UDEN is provided to the enable input EN of the up-down counter 452 , and operates to prevent the up-down counter 452 from incrementing or decrementing beyond either the minimum or maximum value of the unsigned count D[0:3]. That is, the up-down counter enable signal UDEN prevents the up-down counter 452 from “wrapping around” from the maximum to the minimum value or vice versa.
  • FIG. 5 illustrates a circuit for generating an offset voltage V offset for an SR controller 520 according to an embodiment.
  • the SR controller 520 may be the SR controller 320 of FIG. 3 , wherein first second, and third comparators 506 , 508 , and 516 correspond to the first, second, and third comparators 306 , 308 and 316 of the SR controller 320 and an offset voltage controller 502 corresponds to the offset voltage controller 402 of FIG. 4 .
  • the SR controller 520 controls an SR switching device 522 corresponding to the SR switching device 122 of FIG. 1A . Portions of the SR controller 520 are omitted in the interest of clarity.
  • An offset resistor 560 corresponding to the offset resistor 460 of FIG. 4 , is coupled between a drain terminal of the SR switching device 522 and a drain input D of the SR controller 520 .
  • An output of the offset voltage controller 502 is also coupled to the drain input D.
  • the drain input D corresponds roughly to the ground terminal coupled to the offset resistor 460 in FIG. 4 .
  • the offset voltage controller 502 includes a current source 556 and a programmable current source 558 corresponding to the current source 456 and the programmable current source 458 of FIG. 4 . Using the current source 556 and the programmable current source 558 , the offset voltage controller 502 generates the modulation current I_MOD using a first internal voltage V 1 .
  • the modulation current I_MOD generated by the offset voltage controller 502 flows through the offset resistor 560 , generating the offset voltage V offset across the offset resistor 560 .
  • the voltage sum V SUM is equal to the sum of the drain voltage V D and an offset voltage V offset equal to the modulation current I_MOD times the resistance of the offset resistor 560 .
  • the offset voltage controller 502 may not produce the modulation current I_MOD.
  • the voltage sum V SUM is equal to the drain voltage V D .
  • a switching device in the offset voltage controller 502 (not shown) is controlled by a gate signal (such as the gate signal V GS of FIG. 3 ) so that the modulation current I_MOD is turned off when the SR switching device 522 is tuned off.
  • a gate signal such as the gate signal V GS of FIG. 3
  • the coupling of the offset resistor 560 between the drain terminal of the SR switching device and the drain input D of the SR controller operates to provide the functionality of both the offset resistor 460 of FIG. 4 and the summing circuit 304 of FIG. 3 .
  • FIG. 6 illustrates an off threshold controller 614 suitable for use as off threshold controller 314 of the SR controller 320 of FIG. 3 according to an embodiment.
  • the off threshold controller 614 receives a negated SR conduction signal SR_COND_N, a low saturation signal L_SAT, and a high saturation signal H_SAT. Using these signals, the off threshold controller 614 generates an off threshold voltage V TH.off and an offset reset signal I_MOD_RST.
  • the off threshold controller 614 includes first, second, third, fourth and fifth AND gates 602 , 604 , 606 , 608 , and 610 ; a complementary-output OR gate 618 ; an OR gate 620 , and first and second NOR gates 622 and 624 .
  • the off threshold controller 614 further includes a 2-bit counter 626 , a 3-bit up-down counter 628 , and a Digital-to-Analog Converter (DAC) 630 .
  • DAC Digital-to-Analog Converter
  • the complementary-output OR gate 618 receives the low saturation signal L_SAT and high saturation signal H_SAT.
  • the complementary-output OR gate 618 asserts an offset saturated signal OSAT when either of the low saturation signal L_SAT and the high saturation signal H_SAT are asserted, and de-asserts the offset saturation signal SAT otherwise.
  • the complementary-output OR gate 618 asserts an offset not saturated signal OSAT_N when neither of the low saturation signal L_SAT and the high saturation signal H_SAT are asserted, and de-asserts the offset not saturated signal OSAT_N otherwise.
  • An enabled input EN of the counter 626 receives the offset saturated signal OSAT.
  • the offset saturated signal OSAT is asserted and a reset input RST of the counter 626 is not asserted, the counter 626 is incremented in response to a falling edge of the negated SR conduction signal SR_COND_N.
  • SR_COND_N When the counter 626 reaches a count of two, a second bit D 1 of the counter 626 is asserted.
  • the second AND gate 604 receives the second bit D 1 of the counter 626 and the high saturation signal H_SAT. When both the second bit D 1 and the high saturation signal H_SAT are asserted, the second AND gate 604 asserts the offset reset signal I_MOD_RST; otherwise, the second AND gate 604 de-asserts the offset reset signal I_MOD_RST. As a result, the offset reset signal I_MOD_RST is asserted when the high saturation signal H_SAT has been asserted for two consecutive negative transitions of the negated SR conduction signal SR_COND_N; that is, for two consecutive cycles of synchronous rectification.
  • the OR gate 620 receives the offset not saturated signal OSAT_N and the second bit D 1 of the counter 626 , and produces an output that is coupled to the reset input RST of the counter 626 . As a result, the counter 626 is reset when either of the not saturated signal OSAT_N and the second bit D 1 are asserted.
  • the first AND gate 602 receives the offset saturated signal OSAT and an off threshold not saturated signal OTS_N and generates a signal that is coupled to the enable signal EN of the up-down counter 628 .
  • the up-down counter 628 is enabled when the offset saturated signal OSAT is asserted and the off threshold not saturated signal OTS_N is asserted.
  • a positive-edge triggered clock input of the up-down counter 628 receives the second bit D 1 of the counter 626 .
  • the up-down counter 628 therefore counts, either increasing or decreasing a value of an unsigned count D[0:2] of the up-down counter 628 , when the up-down counter 628 is enabled and the counter 626 is counts to two.
  • the up-down counter 628 counts, it increases the value of the unsigned count D[0:2] when the high saturation signal H_SAT is asserted and decreases the value of the unsigned count D[0:2] when the high saturation signal H_SAT is not asserted.
  • the DAC 630 receives the unsigned count D[0:2] and generates the off threshold voltage V TH.off have a value corresponding to the unsigned count D[0:2].
  • the off threshold voltage V TH.off has a range of 0 to 70 millivolts corresponding to a range of the unsigned count D[0:2] of 0 to 7, respectively.
  • the second NOR gate 622 produces an output that is asserted when the unsigned count D[0:2] is zero (that is, when every bit of the unsigned count D[0:2] is zero) and de-asserted otherwise.
  • the third AND gate 606 combines the output of the second NOR gate 622 with the low saturation signal L_SAT to produce a low threshold saturation signal LowSat that is asserted when the unsigned count D[0:2] is zero and the low saturation signal L_SAT is asserted, and de-asserted otherwise, thereby indicating saturation of the up-down counter 628 at the bottom end of its range.
  • the fourth AND gate 608 produces an output that is asserted when the unsigned count D[0:2] is at a maximum value (that is, when every bit of the unsigned count D[0:2] is one) and de-asserted otherwise.
  • the fifth AND gate 610 combines the output of the fourth AND gate 608 with the high saturation signal H_SAT to produce a high threshold saturation signal HighSat that is asserted when the unsigned count D[0:2] is at its maximum value and the high saturation signal H_SAT is asserted, and de-asserted otherwise, thereby indicating saturation of the up-down counter 628 at the top end of its range.
  • the second NOR gate 624 combines the high threshold saturation signal HighSat and the low threshold saturation signal LowSat to produce the off threshold not saturated signal OTS_N.
  • the off threshold not saturated signal OTS_N is de-asserted when either of the high threshold saturation signal HighSat and the low threshold saturation signal LowSat are asserted.
  • the off threshold not saturated signal OTS_N is used to generate the enable signal for the up-down counter 628 , and operates to prevent the up-down counter 628 from incrementing or decrementing beyond either the minimum or maximum value of the unsigned count D[0:2]. That is, the off threshold not saturated signal OTS_N prevents the up-down counter 628 from “wrapping around” from its maximum to its minimum value or vice versa.
  • FIG. 7 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage produced using the SR controller is increasing.
  • FIG. 7 includes waveforms for a high saturation signal H_SAT, a low saturation signal L_SAT, an off threshold voltage V TH.off , and a drain voltage V D , each corresponding to the like-named signals in FIG. 3A .
  • FIG. 7 further includes waveforms for an output voltage V out (corresponding to the output voltage V out of FIG. 1A ), an effective off threshold voltage V VTH.off (corresponding to the virtual off threshold voltage V VTH.off discussed herein) and a modulation current I MOD (corresponding to the modulation current I_MOD of FIG. 4 ).
  • a count in an offset voltage controller of the SR controller alternately increments and decrements, and as a result the modulation current I MOD has a relatively stable value of either 23 or 27 ⁇ A.
  • the power converter in which the SR controller operates raises the output voltage V out from 7V to 11V.
  • the rate of change ⁇ I SR / ⁇ t of the SR current I SR increases, causing a stray inductance of the SR circuit to increase an offset voltage being added to a drain voltage being measured by the SR controller.
  • the SR controller operates as described with respect to FIG. 7 by incrementing the count in the offset voltage controller to lower the modulation current I MOD , which causes the effective off threshold voltage V VTH.off to increase in order to compensate for the effect of the stray inductance.
  • an upper limit to the count in the offset voltage controller, corresponding to a lower limit of the modulation current I MOD is reached.
  • the SR controller increases the off threshold voltage V TH.off to 40 mV and resets the count, causing the modulation current I MOD to have its maximum possible value of around 90 ⁇ A.
  • the SR controller increments the count in the offset voltage controller to lower the modulation current I MOD , which causes the effective off threshold voltage V VTH.off to increase in order to compensate for the effect of the stray inductance.
  • the effective off threshold voltage V VTH.off reaches a value sufficient to compensate for the effects of the stray inductance and stabilizes at 22 or 26 mV.
  • FIG. 8 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage produced using the SR controller is decreasing.
  • FIG. 8 includes waveforms for a high saturation signal H_SAT, a low saturation signal L_SAT, an off threshold voltage V TH.off , and a drain voltage V D , each corresponding to the like-named signals in FIG. 3A .
  • FIG. 8 further includes waveforms for an output voltage V out (corresponding to the output voltage V out of FIG. 1A ), an effective off threshold voltage V VTH.off (corresponding to the virtual off threshold voltage V VTH.off discussed herein) and a modulation current I MOD (corresponding to the modulation current I_MOD of FIG. 4 ).
  • a count in an offset voltage controller of the SR controller alternately increments and decrements, and as a result the modulation current I MOD has a relatively stable value of either 57 or 62 ⁇ A.
  • the power converter in which the SR controller operates lowers the output voltage V out from 12V to 8V.
  • the rate of change ⁇ I SR / ⁇ t of the SR current I SR decreases, causing a stray inductance of the SR circuit to decrease an offset voltage being added to a drain voltage being measured by the SR controller.
  • the SR controller operates as described with respect to FIG. 7 by decreasing a count in the offset voltage controller to raise the modulation current I MOD , which causes the effective off threshold voltage V VTH.off to decrease in order to compensate for the decrease in the effect of the stray inductance.
  • the SR controller decreases the off threshold voltage V TH.off to 20 mV.
  • the modulation current I MOD remains unchanged.
  • the SR controller c increments the count in the offset voltage controller to lower the modulation current I MOD , which causes the effective off threshold voltage V VTH.off to increase until a value is reached that compensates for the effect of the stray inductance.
  • FIG. 9 illustrates a process 900 for controlling a threshold, such as a turn off threshold, of a Synchronous Rectifier (SR) controller circuit according to an embodiment.
  • the process 900 may be used in an SR controller circuit such as the SR controller 320 of FIG. 3 .
  • the process 900 is executed once for each cycle of rectification performed by the SR controller.
  • the process 900 generates an offset voltage V offset using an offset count Ocnt.
  • the offset count Ocnt is a 4-bit unsigned value.
  • the offset voltage V offset may by generated by providing the offset count Ocnt to a first Digital to Analog Converter (DAC), generating a first current according to the output of the first DAC, subtracting the first current from a reference current to generate a modulation current, and providing the modulation current to an offset resistor.
  • DAC Digital to Analog Converter
  • the process 900 generates an off threshold voltage V TH.off using a threshold count Tcnt.
  • the threshold count Tcnt is a 3-bit unsigned value.
  • the off threshold voltage V TH.off is generated by providing the threshold count Tcnt to a second DAC.
  • the process 900 determines a virtual off threshold voltage V VTH.off using the offset voltage V offset and the off threshold voltage V TH.off .
  • the virtual off threshold voltage V VTH.off is determined by subtracting the offset voltage V offset from the off threshold voltage V TH.off .
  • the virtual off threshold voltage V VTH.off is determined by adding the offset voltage V offset to a signal to be compared to the virtual off threshold voltage V VTH.off , and then comparing the result of the addition to the off threshold voltage V TH.off .
  • the adding of the offset voltage V offset to the signal to be compared may be accomplished by coupling an offset resistor used to generate the offset voltage V offset between the signal to be compared and the comparator used to compare the result of the addition to the off threshold voltage V TH.off .
  • the virtual off threshold voltage V VTH.off is effectively equal to V TH.off ⁇ V offset .
  • the process 900 determines whether a measured dead time is less than a target dead time. In an embodiment, whether the measured dead time is less than the target dead time is determined by delaying a gate signal used to control an SR switching device by a duration corresponding to the target dead time and evaluating whether an indication of the SR switching device being on is asserted or not when the delayed gate signal is de-asserted.
  • the process 900 proceeds to S 910 . Otherwise, the process 900 proceeds to S 920 .
  • the process 900 determines whether a low saturation indication L_SAT is set.
  • the low saturation indication L_SAT indicates that the offset count Ocnt is at its minimum possible value (i.e. 0) when set, and is cleared otherwise.
  • the offset count Ocnt being at its minimum possible value corresponds to the offset voltage V offset being at its maximum value.
  • the process 900 decrements the threshold count Tcnt.
  • the threshold count Tcnt is decremented by one, but embodiments are not limited thereto, and in other embodiments the threshold count Tcnt may be decremented by 2 or more.
  • the process 900 then proceeds to S 932 .
  • the threshold count Tcnt may be decremented by two when a measured dead time is less than a lower limit value (e.g., 50 nanoseconds) during a load transition.
  • the process 900 does not alter the offset count Ocnt when decrementing the threshold count Tcnt.
  • the process 900 decrements the offset count Ocnt and proceeds to S 916 .
  • the offset count Ocnt may be decremented by two when a measured dead time is less than the lower limit value during a load transition.
  • the process 900 determines whether the offset count Ocnt is equal to a minimum value (i.e., 0). At S 916 , when the offset count Ocnt is equal to a minimum value, the process 100 proceeds to S 918 ; otherwise, the process 900 proceeds to S 932 .
  • the process 900 sets the low saturation indication L_SAT and proceeds to S 902 .
  • the process 900 determines whether a high saturation indication H_SAT is set.
  • the high saturation indication H_SAT indicates that the offset count Ocnt is at its maximum possible value (e.g. 15 when the offset count Ocnt is a 4-bit value) when set, and is cleared otherwise.
  • the offset count Ocnt being at its maximum possible value corresponds to the offset voltage V offset being at its minimum value.
  • the process 900 increments the threshold count Tcnt and sets the offset count Ocnt to zero.
  • the threshold count Tcnt is incremented by one, but embodiments are not limited thereto, and in other embodiments the threshold count Tcnt may be incremented by 2 or more. In an embodiment, at S 922 , the threshold count Tcnt may be incremented by two when a measured dead time is greater than an upper limit value during a load transition. The process 900 then proceeds to S 930 .
  • the process 900 increments the offset count Ocnt and proceeds to S 926 .
  • the offset count Ocnt may be incremented by two when a measured dead time is greater than the upper limit value during a load transition.
  • the process 900 determines whether the offset count Ocnt is equal to the maximum possible value (e.g., 15 when the offset count Ocnt is a 4-bit value). At S 926 , when the offset count Ocnt is equal to the maximum possible value, the process 100 proceeds to S 928 ; otherwise, the process 900 proceeds to S 930 .
  • the maximum possible value e.g. 15 when the offset count Ocnt is a 4-bit value
  • the process 900 sets the high saturation indication H_SAT and proceeds to S 902 .
  • the process 900 clears the high saturation indication H_SAT and proceeds to S 902 .
  • the process 900 clears the low saturation indication L_SAT and proceeds to S 902 .
  • Embodiments of the present disclosure include electronic devices configured to perform one or more of the operations described herein. However, embodiments are not limited thereto.

Abstract

A Synchronous Rectifier (SR) controller circuit includes a dead time evaluation circuit, an offset voltage controller circuit, an off threshold control circuit, and a comparator circuit. The dead time evaluation circuit produces an indication of whether a measured dead time of an SR switching device is less than a target dead time. The offset voltage controller circuit determines an offset count using the indication, an offset voltage using the offset count, and high and low saturation indicators according to the offset count. The off threshold control circuit determines a threshold count using the high and low saturation indicators and an off threshold voltage using the threshold count. The comparator circuit determines whether a measured voltage of the SR switching device is greater than a virtual off threshold voltage, the virtual off threshold voltage corresponding to the off threshold voltage minus the offset voltage.

Description

    FIELD OF THE DISCLOSURE
  • The present disclosure relates generally to rectifying circuits, and more particularly to synchronous rectifier control circuits used in power converters.
  • BACKGROUND
  • The present disclosure relates, in general, to electronics, and more particularly, to circuits and method for providing power to electronic devices. Such circuits may use Synchronous Rectification (SR) circuits, in which an Alternating Current (AC) supply voltage is rectified using one or more switching devices, such as transistors, that are switched on and off synchronously with the AC supply voltage. The switching devices may be controlled by signals from an SR control circuit.
  • The SR control circuit may turn a switching device on and off in response to a voltage across the switching device or a current passing through the switching device. A first threshold, i.e., an on threshold, may be used when determining whether to turn the switching device on. A second threshold, i.e., an off threshold, may be used when determining whether to turn the switching device off. A third threshold, i.e., a conduction detection threshold (which may also be referred to as an SR off detection threshold), may be used to determine that the switching device is no longer conducting current.
  • Reactive components associated with the switching device, such as a lead frame inductance of the switching device, may cause ringing or spikes in the voltage or current sensed by the SR control circuit. Such ringing or spikes have the potential to cause a premature change in the state of the switching device. For example, when the switching device is turned on, a ringing in the voltage or current sensed by the SR control circuit by the switching device may result, which may cause the SR control circuit to turn the switching device off prematurely, resulting in a reduction in the efficiency of the SR circuit.
  • A stray inductance in the circuit, such as a lead frame inductance of the switching device, may have a voltage drop across it due to a change in a current flowing through the stray inductance. The voltage drop across the stray inductance may alter a voltage that is being sensed in order to control the switching device. This alteration to the sensed voltage may lead to undesirable behavior, such as a premature turning off of the switching device. Prematurely turning off the switching device may, among other effects, decrease the efficiency of the circuit.
  • Accordingly, it is desirable to have SR control circuit that is able to automatically mitigate the detrimental effect of reactive components, such as stray inductances, of an SR circuit.
  • BRIEF DESCRIPTION OF THE FIGURES
  • In the accompanying figures, like reference numerals refer to identical or functionally similar elements throughout the separate views, together with the detailed description below, and are incorporated in and form part of the specification to further illustrate embodiments of concepts that include the claimed invention and explain various principles and advantages of those embodiments.
  • FIG. 1A illustrates a flyback converter according to an embodiment.
  • FIG. 1B illustrates an effect of a stray inductance on a drain voltage of the half-wave flyback converter of FIG. 1A.
  • FIG. 1C further illustrates the effect of the stray inductance on the drain voltage and on the operation of the flyback converter of FIG. 1A.
  • FIG. 1D further illustrates the effect of the stray inductance on the drain voltage and on the operation of the flyback converter of FIG. 1A.
  • FIG. 2 illustrates a full-wave power converter according to an embodiment.
  • FIG. 3A illustrates a Synchronous Rectifier (SR) controller according to an embodiment.
  • FIG. 3B includes waveforms illustrating operation of the SR controller of FIG. 3A according to an embodiment.
  • FIG. 4 illustrates an offset voltage controller suitable for use in an SR controller according to an embodiment.
  • FIG. 5 illustrates a circuit for generating an offset voltage for an SR controller according to an embodiment.
  • FIG. 6 illustrates an off threshold controller suitable for use in an SR controller according to an embodiment.
  • FIG. 7 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage is increasing
  • FIG. 8 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage is decreasing.
  • FIG. 9 illustrates a process for controlling a threshold voltage of a SR controller circuit according to an embodiment.
  • Those skilled in the field of the present disclosure will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of the embodiments.
  • The apparatus and method components have been represented where appropriate by conventional symbols in the drawings, showing only those specific details that are pertinent to understanding the embodiments. This avoids obscuring the disclosure with details that will be readily apparent to those of ordinary skill in the art having the benefit of the disclosures herein. The details of well-known elements, structures, or processes that are necessary to practice the embodiments and that are well known to those of skill in the art may not be shown and should be assumed present unless otherwise indicated.
  • DETAILED DESCRIPTION
  • The present disclosure relates generally to rectification circuits, and in particularly to methods and circuits for Synchronous Rectifier (SR) control.
  • Embodiments provide superior resistance to the deleterious effects of stray inductances, (such as stray inductances of a Printed Circuit Board (PCB) or package of a switching device of a SR circuit) on the determination of when to turn off the switching device. These potential deleterious effects include a reduction of the efficiency of the SR circuit, especially in power converters having a variable output voltage.
  • In one embodiment of an SR controller, a virtual off threshold voltage is used to determine when to turn off an SR switching device. The virtual off threshold voltage is implemented using an offset voltage and a (non-virtual) off threshold voltage. The SR controller controls the virtual off threshold voltage by adjusting the offset voltage in response to a difference between a dead time of the SR switching device and a target dead time, and by adjusting the off threshold voltage in response to an upper or lower limit of the adjustment possible using the offset voltage being reached.
  • In the following detailed description, certain illustrative embodiments have been illustrated and described. As those skilled in the art would realize, these embodiments may be modified in various different ways without departing from the scope of the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature and not restrictive. Similar reference numerals designate similar elements in the specification.
  • FIG. 1A is a block diagram illustrating a flyback converter 100 according to an embodiment. A primary side of the power controller 100 includes a flyback controller circuit 102, a Metal Oxide Semiconductor Field Effect Transistors (MOSFET) 106, a snubber network 104 including a capacitor 110, a diode 108, and a resistor 112, and a primary coil 116P of a transformer 116. A secondary side of the power controller 100 includes a secondary coil 116S of the transformer 116, a Synchronous Rectifier (SR) controller 120, an SR switching device 122, and an output capacitor 124. In an embodiment, the SR switching device 122 is a MOSFET, such as an n-channel power MOSFET as shown in FIG. 1A.
  • The power converter 100 receives an input voltage Vin, and provides an output voltage Vout to a load 130. The load 130 may include one or more integrated chips (ICs). In an embodiment, the output voltage Vout is used as a supply voltage to one or more of a Universal Serial Bus (USB) circuit, a Central Processing Unit (CPU), a Graphics Processing Unit (GPU), an memory integrated circuit, and the like. In an embodiment, the output voltage Vout may be varied.
  • The flyback controller circuit 102 generates a drive signal Q that is a square wave. A frequency of the drive signal Q may vary according to, for example, the output voltage Vout (e.g., between 100 KHz and 200 Khz).
  • During a first (e.g., ON) portion of a cycle of the drive signal Q, the flyback controller circuit 102 turns on the MOSFET 106. This causes energy to be supplied from the input voltage Vin to the primary coil 116P, where it is stored as a magnetic flux.
  • During a second (e.g., OFF) portion of a cycle of the drive signal Q, the flyback controller circuit 102 turns off the MOSFET 106. In response, the energy stored in the primary coil 116P is transferred into the secondary coil 116S, causing a current to flow in the secondary coil 116S and a voltage to develop across the A and B terminals of the secondary coil 116S. The snubber network 104 operates to prevent a turn-off voltage spiked generated across the primary coil 116P from exceeding a breakdown voltage of the MOSFET 106.
  • The SR controller 120 controls the SR switching device 122 to rectify the output of the secondary coil 116S, charging the output capacitor 124 and thereby providing the output voltage Vout. The SR controller 120 controls the SR switching device 122 in response to a drain voltage VD sensed at a first conduction terminal (e.g., a drain terminal) of the SR switching device 122. In the embodiment shown in FIG. 1A, the drain voltage VD is sensed relative to a source voltage of a second conduction terminal (e.g. a source terminal) of the SR switching device 122. In another embodiment, the drain voltage VD may be sensed relative to a ground potential. The SR controller 120 controls the SR switching device 122 using a gate control signal G coupled to a control terminal (e.g., a gate) of the SR switching device 122.
  • When the voltage across the secondary coil 116S has a first polarity, wherein the A terminal of the secondary coil 116S is negative relative to the B terminal of the secondary coil 116S, a body diode of the SR switching device 122 is reverse biased and no current flows through the body diode. The sensed drain voltage VD is greater than an off threshold voltage VTH.off, and in response the SR controller 120 outputs the gate control signal G having a value that turns off the SR switching device 122. As a result, no current flows from the secondary coil 116S to the output capacitor 124.
  • When the voltage across the secondary coil 116S changes to a second polarity, wherein the A terminal is positive relative to the B terminal, the body diode of the SR switching device 122 begins to conduct. The sensed drain voltage VD becomes less than an on threshold voltage VTH.on, and in response the SR controller 120 outputs the gate control signal G having a value that turns on the SR switching device 122. As a result, current flows from the secondary coil 116S to the output capacitor 124.
  • When the voltage across the secondary coil 116S starts to change back to the first polarity, the magnitude of the sensed drain voltage VD decreases and rises above an off threshold voltage VTH.off. In response, the SR controller 120 outputs the gate control signal G having the value that turns off the SR switching device 122. The SR controller 120 may turn the SR switching device 122 off before the voltage across the secondary coil 116S changes to the first polarity.
  • The SR switching device 122 may include a stray inductance 122 i between the point where the drain voltage VD is measured and the reference point against which the drain voltage VD is measured. The stray inductance 122 i may include, for example, one or more of an inductance of one or more package leads of the SR switching device 122 and an inductance of one or more Printed Circuit Board (PCB) traces. The stray inductance 122 i may be, for example, as much as 15 nanoHenries (nH).
  • The stray inductance 122 i is in the path of the SR current ISR flowing through the SR switching device 122. An induced difference voltage VDIF is generated across the stray inductance 122 i according to the stray inductance value Lstay of the stray inductance 122 i and the rate of change ∂ISR/∂t in the SR current ISR:
  • V DIF = L stray × I SR t Equation 1
  • FIG. 1B illustrated how the induced difference voltage VDIF causes the measured drain voltage VD to vary from an ideal value of the drain voltage (that is, a value of the drain voltage that did not depend on the rate of change ∂ISR/∂t of the SR current ISR) according to the rate of change ∂ISR/∂t of the SR current ISR. The faster the SR current ISR is decreasing, the larger the induced difference voltage VDIF. When the SR current ISR is decreasing, the measured drain voltage VD will be larger than the ideal value of the drain voltage by the value of the induced difference voltage VDIF.
  • FIGS. 1C and 1D demonstrate the effect the stray inductance 122 i has on an on time of the SR switching device 122. FIG. 1C illustrates a measured drain voltage VD, an off threshold voltage VTH.off, and a gate signal G for an embodiment operating at 100 KHz. FIG. 1D illustrates the measured drain voltage VD, the off threshold voltage VTH.off, and the gate signal G for an embodiment operating at 200 KHz. In each example, a same off threshold voltage VTH.off of 40 mV is shown.
  • Because the embodiment of FIG. 1D is operating at a higher frequency, the rate of change ∂ISR/∂t of the SR current ISR is larger in the example shown in FIG. 1D than in the example shown in FIG. 1C. As a result, the induced difference voltage VDIF is larger in the example of FIG. 1D than in the example of FIG. 1C, as evidenced by the 60 mV difference between the drain voltage VD shown in FIG. 1C and the drain voltage VD shown in FIG. 1D.
  • In other embodiments, the rate of change ∂ISR/∂t of the SR current ISR changes because the output voltage Vout changes, even when the operating frequency of the power converter 100 does not change. For example, the rate of change ∂ISR/∂t of the SR current ISR may increase when the output voltage Vout increases, and may decrease when the output voltage Vout decreases, even when the operating frequency of the power converter 100 does not change.
  • As a result of the higher induced difference voltage VDIF in the example of FIG. 1D, the measured drain voltage rises above the off threshold voltage VTH.off more quickly than it does in the example of FIG. 1C, resulting in a premature shut off of the SR switching device 122. In the example shown, the effect of the induced difference voltage VDIF is to reduce the on time of the SR switching device 122 from 4.2 μsec. to 0.8 μsec. as the frequency rises from 100 KHz to 200 KHz.
  • Embodiments of the power converter 100 include an SR controller that uses a virtual off threshold voltage VVTH.off to mitigate the effect of stray inductances on the on time of an SR switching device. Embodiments further include processes for managing the virtual off threshold voltage VVTH.off to mitigate the effect of stray inductances on the on time of an SR switching device.
  • The power converter 100 may include additional elements, such as feedback circuits, sleep circuits, startup circuits, protection circuits, and the like, which are known in the art and have been omitted in the interest of brevity.
  • FIG. 2 is a block diagram illustrating a full-wave power converter 200 according to an embodiment. A primary side of the power controller 200 includes a primary side controller circuit 202, first and second Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) 204 and 206, and an Inductor-Inductor-Capacitor (LLC) tank circuit 208 including a tank capacitor 210, a tank inductor 212, and a primary coil 216P of a transformer 216. A secondary side of the power controller 200 includes a first and second secondary coils 216S-1 and 216S-2 of the transformer 216, first and second SR controllers 120-1 and 120-2, first and second SR switching devices 122-1 and 122-2, and an output capacitor 124. In an embodiment, the SR switching devices 122-1 and 122-2 are MOSFETs, such as n-channel power MOSFETs as shown in FIG. 2.
  • The power converter 200 receives an input voltage Vin, and provides an output voltage Vout to a load 130. The load 130 may include one or more integrated chips (ICs). In an embodiment, the output voltage Vout is used as a supply voltage to one or more of a Universal Serial Bus (USB) circuit, a Central Processing Unit (CPU), a Graphics Processing Unit (GPU), an memory integrated circuit, and the like. In an embodiment, the output voltage Vout may be varied.
  • The primary side controller circuit 202 generates first and second drive signals Q1 and Q2 that are square waves that are 180 degrees out of phase. A frequency of the first and second drive signals Q1 and Q2 may vary according to, for example, the output voltage Vout (e.g., between 100 KHz and 200 Khz).
  • Using the first and second drive signals Q1 and Q2, the primary side controller circuit 202 first supplies energy from the input voltage Vin to the tank circuit 208 by turning on the first MOSFET 204 and turning off the second MOSFET 206. The primary side controller circuit 202 then allows the tank circuit 208 to oscillate by turning off the first MOSFET 204 and turning on the second MOSFET 206.
  • The transformer 216 of the power converter 200 is a center-tap transformer including first and second secondary coils 216S-1 and 216S-2. Polarities of voltages across the first and second secondary coils 216S-1 and 216S-2, relative to the center tap, will be opposite each other.
  • The secondary side of the power converter 200 includes the output capacitor 124 which is used to provide the output voltage Vout to the load 130. Current is provided to the output capacitor 124 using the first SR switching device 122-1 controlled by the first SR controller 120-1 and by the second SR switching device 122-2 controlled by the second SR controller 120-2.
  • The first SR switching device 122-1 is coupled to the first secondary coil 216S-1 and the second SR switching device 122-2 is coupled to the second secondary coil 216S-2. Because the polarities of voltages across the first and second secondary coils 216S-1 and 216S-2, relative to the center tap, will be opposite each other, the first SR switching device 122-1 will provide current to the output capacitor 124 when the second SR switching device 122-2 is off and the second SR switching device 122-2 will provide current to the output capacitor 124 when the first SR switching device 122-1 is off, as each operates independently in the manner described for the SR switching device 122 of FIG. 1A.
  • In an embodiment, the first and second SR controllers 120-1 and 120-2 are provided in a single semiconductor device. In an embodiment, the first and second SR controllers 120-1 and 120-2 share circuits that perform functions common thereto.
  • The first and second SR switching devices 122-1 and 122-2 include respective first and second stray inductances 122-1 i and 122-2 i, and therefore the issues discussed with respect to the stray inductance 122 i of FIG. 1A apply to the a first and second SR controllers 120-1 and 120-2 as well. Embodiment of the power converter 200 include circuits and processes to mitigate the effects of the first and second stray inductances 122-1 i and 122-2 i using at least one virtual off threshold voltage, as described below.
  • FIG. 3A illustrates an SR controller circuit 320 (hereinafter, SR controller 320) according to an embodiment. The SR controller 320 is suitable for use as the SR controller 120 of the power converter 100 of FIG. 1A or as one or both of the SR controllers 120-1 and 120-2 of the power converter 200 of FIG. 2.
  • The SR controller 320 receives an drain voltage VD at a drain input D and generates a gate control signal G suitable for controlling an SR switching device, such as the SR switching devices 122, 122-1, and 122-2 shown in FIGS. 1A and 2. In the embodiment of FIG. 3, the SR controller circuit 320 senses the drain voltage VD relative to a ground (not shown), but embodiments are not limited thereto.
  • The SR controller 320 includes a offset voltage control circuit 302 (hereinafter, offset voltage controller 302), a summing circuit 304, and first, second, and third comparators 306, 308, and 316. The SR controller 320 further includes an AND gate 307, first and second set-reset flip-flops (SRFFs) 310 and 318, a Synchronous Rectifier (SR) driver 312, and an off threshold control circuit 314 (hereinafter, off threshold controller 314).
  • The first comparator 306 receives the drain voltage VD and an on threshold voltage VTH.on, and generates an SR on signal SR_on. The first comparator 306 asserts the SR on signal SR_on in response to the drain voltage VD being less than the on threshold voltage VTH.on and de-asserts the SR on signal SR_on in response to the drain voltage VD being greater than the threshold voltage VTH.on. In an embodiment, the first comparator 306 includes hysteresis to prevent oscillation of the SR on signal SR_on when the drain voltage VD is substantially equal to the threshold voltage VTH.on.
  • The summing circuit 304 receives the drain voltage VD and an offset voltage Voffset and generates a voltage sum VSUM equal to the sum of the drain voltage VD and an offset voltage Voffset.
  • The second comparator 308 receives the voltage sum VSUM and an off threshold voltage VTH.off, and generates an SR off signal SR_off. The second comparator 308 asserts the SR off signal SR_off in response to the voltage sum VSUM being greater than the off threshold voltage VTH.off and de-asserts the SR off signal SR_off in response to the voltage sum VSUM being less than the off threshold voltage VTH.off. In an embodiment, the second comparator 308 includes hysteresis to prevent oscillation of the SR off signal SR_off when the voltage sum VSUM is substantially equal to the off threshold voltage VTH.off.
  • The operation of the summing circuit 304 and the second comparator 308 is equivalent to comparing the drain voltage VD to a virtual off threshold VVTH.off, wherein the virtual off threshold VVTH.off is equal to the off threshold voltage VTH.off minus the offset voltage Voffset. The second comparator 308 asserts the SR off signal SR_off in response to the drain voltage VD being greater than the virtual off threshold voltage VVTH.off and de-asserts the SR off signal SR_off in response to the drain voltage VD being less than the virtual off threshold voltage VVTH.off.
  • The AND gate 307 receives the SR on signal SR_on and a negated SR conduction signal SR_COND_N. The AND gate 307 generates an output that is coupled to the set input S of the first SRFF 310. The output of the AND gate 307 is asserted when the SR on signal SR_on is asserted and the negated SR conduction signal SR_COND_N is asserted, and otherwise is de-asserted.
  • The first SRFF 310 sets a gate signal VGS to an asserted (e.g., a high) value in response to the SR on signal SR_on being asserted while the negated SR conduction signal SR_COND_N is asserted. The first SRFF 310 resets the gate signal VGS in response to the SR off signal SR_off being asserted. When neither of these conditions is true, the first SRFF 310 maintains the gate signal VGS in its current state.
  • The operation of the summing circuit 304, first and second comparators 306 and 308, and first SRFF 310 may be summarized as:

  • V VTH.off =V TH.off −V offset  Equation 2

  • V D <V TH.on and SR_COND_N asserted→set V GS  Equation 3

  • V D >V VTH.off→reset V GS  Equation 4
  • The SR driver 312 receives the gate signal VGS and generates the gate control signal G. In an embodiment, the SR driver 312 may generate the gate control signal G by delaying a rising edge of the gate signal VGS in order to provide a guaranteed off time of the SR switching device being controlled by the gate control signal G. In other words, the SR driver 312 may provide a turn on delay when generating the gate control signal G.
  • The third comparator 316 receives the drain voltage VD and an SR off detection threshold VHGH, and generates an off detection signal OFF_DET. The off detection signal OFF_DET may be used to indicate that the SR switching device being controlled by the SR controller 320 is not conducting current. The third comparator 316 asserts the off detection signal OFF_DET when the drain voltage VD is greater than the SR off detection threshold VHGH, and de-asserts the off detection signal OFF_DET when the drain voltage VD is less than the SR off detection threshold VHGH. Note that at least because current may flow through the body diode of the SR switching device, turning off the SR switching device does not guarantee that current is not flowing through the SR switching device.
  • In an embodiment, the third comparator 316 includes hysteresis to prevent oscillation of the off detection signal OFF_DET when the drain voltage VD is substantially equal to the SR off detection threshold VHGH. In an embodiment, the SR off detection threshold VHGH is greater (more positive) than the virtual off threshold voltage VVTH.off.
  • The second SRFF 318 receives the gate signal VGS and the off detection signal OFF_DET and generates a negated SR conduction signal SR_COND_N. The second SRFF 318 sets the negated SR conduction signal SR_COND_N to an asserted value in response to the off detection signal OFF_DET being asserted. The second SRFF 318 resets the negated SR conduction signal SR_COND_N in response to the gate signal VGS being asserted. When neither the off detection signal OFF_DET nor the gate signal VGS are asserted, the first SRFF 310 maintains the negated SR conduction signal SR_COND_N in its current state.
  • Accordingly, the negated SR conduction signal SR_COND_N is de-asserted during each of time periods beginning at an assertion of the gate signal VGS and ending at an assertion of the off detection signal OFF_DET, and is asserted between such periods.
  • The offset voltage controller 302 receives the gate signal VGS, the negated SR conduction signal SR_COND_N, and an offset reset signal I_MOD_RST. Using those signals, the offset controller 302 generates the offset voltage Voffset, a high saturation signal H_SAT indicating that an internal count of the offset voltage controller 302 used to generate the offset voltage Voffset has hit a maximum value, and a low saturation signal L_SAT indicating that the internal count of the offset voltage controller 302 has hit a minimum value. The offset voltage controller 302 is described with respect to FIG. 4, below.
  • The off threshold controller 314 receives the negated SR conduction signal SR_COND_N, the high saturation signal H_SAT, and the low saturation signal L_SAT. Using those signals, the off threshold controller 314 generates the off threshold voltage VTH.off and the offset reset signal I_MOD_RST that indicates that the offset voltage controller 302 should reset the offset voltage Voffset. The off threshold controller 314 is described with respect to FIG. 5, below.
  • FIG. 3B includes waveforms illustrating operation during a period when the virtual off threshold VVTH.off is held constant of the SR controller 320 of FIG. 3A according to an embodiment. FIG. 3B includes waveforms of the drain voltage VD, the gate control signal G and the negated SR conduction signal SR_COND_N.
  • Before a first time t1, a secondary side current conducts through a body diode of an SR switching device (e.g., the SR switching device 122 of FIG. 1A) being controlled by the SR controller 320. As a result, the drain voltage VD of the SR switching device decreases until the drain voltage VD reaches the on threshold voltage VTH.on.
  • At the first time t1, the drain voltage VD dropping below the on threshold voltage VTH.on during a period when the negated SR conduction signal SR_COND_N is asserted causes the gate signal VGS of FIG. 3A to be asserted. The gate signal VGS being asserted causes the negated SR conduction signal SR_COND_N to be de-asserted, and after a turn-on delay TON _ DLY provided the SR driver 312, causes the gate control signal G to be asserted at a second time t2, turning on the SR switching device. Turning on the SR switching device lowers the resistance of the SR switching device, causing the absolute magnitude of the drain voltage VD to decrease which, since the drain voltage VD is a negative voltage, causes the value of the drain voltage VD to increase.
  • As the current through the SR switching device decreases, the absolute magnitude of the drain voltage VD decreases proportionally, and the value of the drain voltage VD further increases.
  • At a time t3, the drain voltage VD reaches and exceeds the virtual off threshold voltage VVTH.off. The drain voltage VD rising above the virtual off threshold voltage VVTH.off causes the gate signal VGS of FIG. 3A to be de-asserted, which causes the gate control signal G to be de-asserted without delay, turning off the SR switching device.
  • Turning off the SR switching device causes the current flowing through the SR switching device to flow through the body diode thereof, and thus through a higher resistance than when the SR switching device is turned on. As a result the absolute magnitude of the drain voltage VD increases which causes the value of the drain voltage VD to decrease below the on threshold voltage VTH.on. However, because the negated SR conduction signal SR_COND_N is still de-asserted, the gate signal VGS is not asserted, and as a result the gate control signal G is not asserted and the SR switching device is not turned on.
  • At a fourth time t4, the drain voltage VD reaches the SR off detection threshold VHGH, and as a result the negated SR conduction signal SR_COND_N is asserted. At some time after the negated SR conduction signal SR_COND_N is asserted, the SR switching device can again be turned on when the drain voltage VD drops below the on threshold voltage VTH.on. The period between the third time t3 and the fourth time t4 is a dead time interval TDEAD wherein spurious turning on of the SR switching device by transients in the drain voltage VD is prevented.
  • During a time interval between the second time t2 and the third time t3, a stray inductance of the switching device induces a positive voltage offset across the drain voltage VD when a secondary side current flowing through the SR switching device decreases. Such a positive voltage offset may increase the drain voltage VD, leading to a premature turn-off of the switching device. When the switching device is turned off prematurely, the secondary side current may flow through the body diode of the switching device instead of through a channel of the switching device, which decreases the efficiency of the SR circuit due to the higher voltage drop of the body diode (that is, the higher resistance) compared to the channel.
  • In order to keep the dead time interval TDEAD between the third time t3 and the fourth time t4 substantially equal to a target dead time interval, the SR controller 320 adjusts magnitudes of the offset voltage Voffset and the off threshold voltage VTH.off, resulting in a change in the virtual off threshold voltage VVTH.off. This is explained with respect to FIGS. 4 and 5, below.
  • In addition, a decreasing rate of the secondary side current in a low load condition may be less than that in a high load condition, and thus a positive voltage offset due to the stray inductance in the low load condition is less than that in the high load condition. As a result, the drain voltage VD in the low load condition reaches the virtual turn-off threshold voltage VVTH.off at a time later than the drain voltage VD reaches the same level in the high load condition. Because the dead time interval TDEAD between the third time t3 and the fourth time t4 in the low load condition is less than that in the high load condition, the dead time interval TDEAD in the low load condition is more likely to be less than the target dead time interval than that in the high load condition.
  • FIG. 4 illustrates an offset voltage controller 402 suitable for use as the offset voltage controller 302 of the SR controller 320 of FIG. 3A according to an embodiment. The offset voltage controller 402 receives the negated SR conduction signal SR_COND_N, the gate signal VGs, and the offset reset signal I_MOD_RST. The offset voltage controller 402 uses those signals to produce an offset voltage Voffset, a low saturation signal L_SAT, and a high saturation signal H_SAT.
  • The offset voltage controller 402 includes first and second inverters 406 and 408; a buffer 416; first and second AND gates 424 and 426; first and second OR gates 430 and 432; first and second NOR gates 434 and 436; and a D-type flip-flop (DFF) 442. The offset voltage controller 402 further includes an up-down counter 452 having 4 bits, a Digital-to-Analog Convert (DAC) 454, a current source 456, and a programmable current source 458. Also shown is an offset resistor 460, which in an embodiment is an external resistor not included in the SR controller that the offset voltage controller 402 is included in. FIG. 4 shows a terminal of the offset resistor 460 connected to ground, but embodiments are not limited thereto.
  • The first inverter 406 receives the negated SR conduction signal SR_COND_N and inverts it to generate an up-down clock UDCK. The first OR gate 430 asserts a reset signal RST when the offset reset signal I_MOD_RST is asserted, and de-asserts the reset signal RST a short delay interval after the offset reset signal I_MOD_RST is de-asserted, the short delay interval corresponding to a delay through the buffer 416.
  • The gate signal VGS being asserted at a rising edge of the negated SR conduction signal SR_COND_N may indicate that the SR switching device was on for the entire phase of the output of a corresponding transformer secondary coil.
  • A data input D of the DFF 442 receives the negated SR conduction signal SR_COND_N. A positive-edge triggered clock input of the DFF 442 receives an inverted delayed gate signal IGSD produced by the second inverter 408. In an embodiment, the second inverter 408 delays the gate signal VGS by, for example, 200 nanoseconds and inverts it to produce the inverted delayed gate signal IGSD. In an embodiment, the delay introduced by the second inverter 408 corresponds to a target value for the dead time interval TDEAD.
  • The DFF 442 produces an count up signal UP by latching the negated SR conduction signal SR_COND_N on a rising edge of the inverted delayed gate signal IGSD and inverting the latched value. The rising edge of the inverted delayed gate signal IGSD corresponds to a falling edge of the gate signal VGS that occurred 200 nanoseconds before it. The second inverter 408 and DFF 442 comprise a dead time evaluation circuit to determine whether a measured dead time is less than a target dead time, the target dead time corresponding to the delay of the second inverter 408.
  • Accordingly, the count up signal UP will have be set to an asserted (UP) value if the negated SR conduction signal SR_COND_N has the de-asserted state 200 nanoseconds after a falling edge of the gate signal VGS, that is, if the drain voltage VD has not reached the SR off detection threshold VHGH within 200 nanoseconds of the gate signal VGS being de-asserted, and will be set to the de-asserted (DOWN) value if the drain voltage VD reached the SR off detection threshold VHGH no later than 200 nanoseconds after the gate signal VGS was de-asserted.
  • The count up signal UP having the UP value indicates that the dead time interval TDEAD may need to be decreased. The dead time interval TDEAD may be decreased by increasing the virtual off threshold voltage VVTH.off. The virtual off threshold voltage VVTH.off may be increased by decreasing the offset voltage Voffset or by increasing the off threshold voltage VTH.off.
  • The count up signal UP having the DOWN value indicates that the dead time interval TDEAD may need to be increased. The dead time interval TDEAD may be increased by decreasing the virtual off threshold voltage VVTH.off. The virtual off threshold voltage VVTH.off may be decreased by increasing the offset voltage Voffset or by decreasing the off threshold voltage VTH.off.
  • Regarding the up-down counter 452, a positive-edge triggered clock input of the up-down counter 452 receives the up-down clock UDCK, a reset input RST of the up-down counter 452 receives the reset signal RST, an UP input of the up-down counter 452 receives the count up signal UP, and an enable input EN of the up-down counter 452 receives an up-down counter enable signal UDEN. The up-down counter 452 produce a 4-bit unsigned count D[0:3] according to the received signals.
  • When the reset signal RST is asserted, the up-down counter 452 outputs a value of 0 on the unsigned count D[0:3].
  • When the reset signal RST is de-asserted and the up-down counter enable signal UDEN is de-asserted, the up-down counter 452 maintains the output value of the unsigned count D[0:3] regardless of the values of the count up signal UP and the up-down clock UDCK.
  • When the reset signal RST is de-asserted, the up-down counter enable signal UDEN is asserted, the count up signal UP is asserted, and a rising edge occurs on the up-down clock UDCK, the up-down counter 452 increases the value output on the unsigned count D[0:3] by one.
  • When the reset signal RST is de-asserted, the up-down counter enable signal UDEN is asserted, the count up signal UP is de-asserted, and a rising edge occurs on the up-down clock UDCK, the up-down counter 452 decreases the value output on the unsigned count D[0:3] by one.
  • The DAC 454 receives the unsigned count D[0:3] and generates an analog output signal AO having a value corresponding to the unsigned count D[0:3]. The analog output signal AO is received by the programmable current source 458, which generates a second current i2 proportional to the analog output signal AO. In an embodiment, the second current i2 is:

  • i 2 =D[0:3]×5 μA  Equation 5
  • A first current i1 is generated by the current source 456 using an first internal voltage V1. The second current i2 is combined with the first current i1 provided by the current source 456 to produce a modulation current I_MOD:

  • I_MOD=i 1 −i 2 =i 1−(D[0:3]×5 μA)  Equation 6
  • In an embodiment, the first current i1 provided by the current source 456 is 75 μA, and the modulation current I_MOD ranges from 75 μA down to 0 μA as the unsigned count D[0:3] ranges from 0 to 15.
  • The modulation current I_MOD is provided to the offset resistor 460 to generate the offset voltage Voffset. With Roffset representing the resistance of the offset resistor 460, the offset voltage Voffset has a value equal to:

  • V offset =I_MOD×R offset  Equation 7
  • The second OR gate 432 produces an output that is de-asserted when the unsigned count D[0:3] is zero (that is, when every bit of D[0:3] is zero) and asserted otherwise. The first NOR gate 434 combines the output of the second OR gate 432 with the count up signal UP to produce a low saturation signal L_SAT that is asserted when the unsigned count D[0:3] is zero and the count up signal UP is de-asserted (that is, has a DOWN value), and de-asserted otherwise, thereby indicating saturation of the up-down counter 452 at the lower end of its range.
  • The first AND gate 424 produces an output that is asserted when the unsigned count D[0:3] is at a maximum value (that is, when every bit of D[0:3] is one) and de-asserted otherwise. The second AND gate 426 combines the output of the first AND gate 424 with the count up signal UP to produce a high saturation signal H_SAT that is asserted when the unsigned count D[0:3] is at its maximum value and the count up signal UP is asserted (that is, has an UP value), and de-asserted otherwise, thereby indicating saturation of the up-down counter 452 at the upper end of its range.
  • The second NOR gate 436 combines the high saturation signal H_SAT and the low saturation signal L_SAT to produce an up-down counter enable signal UDEN. The up-down counter enable signal UDEN is de-asserted when either of the high saturation signal H_SAT and the low saturation signal L_SAT are asserted. The up-down counter enable signal UDEN is provided to the enable input EN of the up-down counter 452, and operates to prevent the up-down counter 452 from incrementing or decrementing beyond either the minimum or maximum value of the unsigned count D[0:3]. That is, the up-down counter enable signal UDEN prevents the up-down counter 452 from “wrapping around” from the maximum to the minimum value or vice versa.
  • FIG. 5 illustrates a circuit for generating an offset voltage Voffset for an SR controller 520 according to an embodiment. The SR controller 520 may be the SR controller 320 of FIG. 3, wherein first second, and third comparators 506, 508, and 516 correspond to the first, second, and third comparators 306, 308 and 316 of the SR controller 320 and an offset voltage controller 502 corresponds to the offset voltage controller 402 of FIG. 4. The SR controller 520 controls an SR switching device 522 corresponding to the SR switching device 122 of FIG. 1A. Portions of the SR controller 520 are omitted in the interest of clarity.
  • An offset resistor 560, corresponding to the offset resistor 460 of FIG. 4, is coupled between a drain terminal of the SR switching device 522 and a drain input D of the SR controller 520. An output of the offset voltage controller 502 is also coupled to the drain input D. When the body diode of the SR switching device 522 is conducting, the voltage at the drain input D is near zero. So, the drain input D corresponds roughly to the ground terminal coupled to the offset resistor 460 in FIG. 4.
  • The offset voltage controller 502 includes a current source 556 and a programmable current source 558 corresponding to the current source 456 and the programmable current source 458 of FIG. 4. Using the current source 556 and the programmable current source 558, the offset voltage controller 502 generates the modulation current I_MOD using a first internal voltage V1.
  • When the drain voltage VD at the drain terminal of the SR switching device 522 is less than the first internal voltage V1 of FIG. 4, because the comparators 506, 508, and 516 have very high input impedances, the modulation current I_MOD generated by the offset voltage controller 502 flows through the offset resistor 560, generating the offset voltage Voffset across the offset resistor 560. As a result, when the drain voltage VD at the drain terminal of the SR switching device 522 is less than the first internal voltage V1, the voltage sum VSUM is equal to the sum of the drain voltage VD and an offset voltage Voffset equal to the modulation current I_MOD times the resistance of the offset resistor 560.
  • When the drain voltage VD at the drain terminal of the SR switching device 522 is greater than or equal to the first internal voltage V1, the offset voltage controller 502 may not produce the modulation current I_MOD. As a result, when the drain voltage VD at the drain terminal of the SR switching device 522 is greater than or equal to the first internal voltage V1, the voltage sum VSUM is equal to the drain voltage VD.
  • In an embodiment, a switching device in the offset voltage controller 502 (not shown) is controlled by a gate signal (such as the gate signal VGS of FIG. 3) so that the modulation current I_MOD is turned off when the SR switching device 522 is tuned off. As a result, the modulation current I_MOD does not alter the effective values of the on threshold voltage VTH.on and the SR off detection threshold VHGH.
  • In FIG. 5, the coupling of the offset resistor 560 between the drain terminal of the SR switching device and the drain input D of the SR controller operates to provide the functionality of both the offset resistor 460 of FIG. 4 and the summing circuit 304 of FIG. 3.
  • FIG. 6 illustrates an off threshold controller 614 suitable for use as off threshold controller 314 of the SR controller 320 of FIG. 3 according to an embodiment. The off threshold controller 614 receives a negated SR conduction signal SR_COND_N, a low saturation signal L_SAT, and a high saturation signal H_SAT. Using these signals, the off threshold controller 614 generates an off threshold voltage VTH.off and an offset reset signal I_MOD_RST.
  • The off threshold controller 614 includes first, second, third, fourth and fifth AND gates 602, 604, 606, 608, and 610; a complementary-output OR gate 618; an OR gate 620, and first and second NOR gates 622 and 624. The off threshold controller 614 further includes a 2-bit counter 626, a 3-bit up-down counter 628, and a Digital-to-Analog Converter (DAC) 630.
  • The complementary-output OR gate 618 receives the low saturation signal L_SAT and high saturation signal H_SAT. The complementary-output OR gate 618 asserts an offset saturated signal OSAT when either of the low saturation signal L_SAT and the high saturation signal H_SAT are asserted, and de-asserts the offset saturation signal SAT otherwise. The complementary-output OR gate 618 asserts an offset not saturated signal OSAT_N when neither of the low saturation signal L_SAT and the high saturation signal H_SAT are asserted, and de-asserts the offset not saturated signal OSAT_N otherwise.
  • An enabled input EN of the counter 626 receives the offset saturated signal OSAT. When the offset saturated signal OSAT is asserted and a reset input RST of the counter 626 is not asserted, the counter 626 is incremented in response to a falling edge of the negated SR conduction signal SR_COND_N. When the counter 626 reaches a count of two, a second bit D1 of the counter 626 is asserted.
  • The second AND gate 604 receives the second bit D1 of the counter 626 and the high saturation signal H_SAT. When both the second bit D1 and the high saturation signal H_SAT are asserted, the second AND gate 604 asserts the offset reset signal I_MOD_RST; otherwise, the second AND gate 604 de-asserts the offset reset signal I_MOD_RST. As a result, the offset reset signal I_MOD_RST is asserted when the high saturation signal H_SAT has been asserted for two consecutive negative transitions of the negated SR conduction signal SR_COND_N; that is, for two consecutive cycles of synchronous rectification.
  • The OR gate 620 receives the offset not saturated signal OSAT_N and the second bit D1 of the counter 626, and produces an output that is coupled to the reset input RST of the counter 626. As a result, the counter 626 is reset when either of the not saturated signal OSAT_N and the second bit D1 are asserted.
  • The first AND gate 602 receives the offset saturated signal OSAT and an off threshold not saturated signal OTS_N and generates a signal that is coupled to the enable signal EN of the up-down counter 628. As a result, the up-down counter 628 is enabled when the offset saturated signal OSAT is asserted and the off threshold not saturated signal OTS_N is asserted.
  • A positive-edge triggered clock input of the up-down counter 628 receives the second bit D1 of the counter 626. The up-down counter 628 therefore counts, either increasing or decreasing a value of an unsigned count D[0:2] of the up-down counter 628, when the up-down counter 628 is enabled and the counter 626 is counts to two. When the up-down counter 628 counts, it increases the value of the unsigned count D[0:2] when the high saturation signal H_SAT is asserted and decreases the value of the unsigned count D[0:2] when the high saturation signal H_SAT is not asserted.
  • The DAC 630 receives the unsigned count D[0:2] and generates the off threshold voltage VTH.off have a value corresponding to the unsigned count D[0:2]. In an embodiment, the off threshold voltage VTH.off has a range of 0 to 70 millivolts corresponding to a range of the unsigned count D[0:2] of 0 to 7, respectively.
  • The second NOR gate 622 produces an output that is asserted when the unsigned count D[0:2] is zero (that is, when every bit of the unsigned count D[0:2] is zero) and de-asserted otherwise. The third AND gate 606 combines the output of the second NOR gate 622 with the low saturation signal L_SAT to produce a low threshold saturation signal LowSat that is asserted when the unsigned count D[0:2] is zero and the low saturation signal L_SAT is asserted, and de-asserted otherwise, thereby indicating saturation of the up-down counter 628 at the bottom end of its range.
  • The fourth AND gate 608 produces an output that is asserted when the unsigned count D[0:2] is at a maximum value (that is, when every bit of the unsigned count D[0:2] is one) and de-asserted otherwise. The fifth AND gate 610 combines the output of the fourth AND gate 608 with the high saturation signal H_SAT to produce a high threshold saturation signal HighSat that is asserted when the unsigned count D[0:2] is at its maximum value and the high saturation signal H_SAT is asserted, and de-asserted otherwise, thereby indicating saturation of the up-down counter 628 at the top end of its range.
  • The second NOR gate 624 combines the high threshold saturation signal HighSat and the low threshold saturation signal LowSat to produce the off threshold not saturated signal OTS_N. The off threshold not saturated signal OTS_N is de-asserted when either of the high threshold saturation signal HighSat and the low threshold saturation signal LowSat are asserted. The off threshold not saturated signal OTS_N is used to generate the enable signal for the up-down counter 628, and operates to prevent the up-down counter 628 from incrementing or decrementing beyond either the minimum or maximum value of the unsigned count D[0:2]. That is, the off threshold not saturated signal OTS_N prevents the up-down counter 628 from “wrapping around” from its maximum to its minimum value or vice versa.
  • FIG. 7 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage produced using the SR controller is increasing. FIG. 7 includes waveforms for a high saturation signal H_SAT, a low saturation signal L_SAT, an off threshold voltage VTH.off, and a drain voltage VD, each corresponding to the like-named signals in FIG. 3A. FIG. 7 further includes waveforms for an output voltage Vout (corresponding to the output voltage Vout of FIG. 1A), an effective off threshold voltage VVTH.off (corresponding to the virtual off threshold voltage VVTH.off discussed herein) and a modulation current IMOD (corresponding to the modulation current I_MOD of FIG. 4).
  • In the interval before a first time t21, a count in an offset voltage controller of the SR controller alternately increments and decrements, and as a result the modulation current IMOD has a relatively stable value of either 23 or 27 μA. The off threshold voltage VTH.off has a value of 20 mV, and as a result the effective off threshold voltage VVTH.off is about 20 mV-7 or 8 mV=12 or 13 mV.
  • At an interval between the first time t21 and a second time t22, the power converter in which the SR controller operates raises the output voltage Vout from 7V to 11V. As a result, the rate of change ∂ISR/∂t of the SR current ISR increases, causing a stray inductance of the SR circuit to increase an offset voltage being added to a drain voltage being measured by the SR controller. In response, the SR controller operates as described with respect to FIG. 7 by incrementing the count in the offset voltage controller to lower the modulation current IMOD, which causes the effective off threshold voltage VVTH.off to increase in order to compensate for the effect of the stray inductance.
  • At the second time t22, an upper limit to the count in the offset voltage controller, corresponding to a lower limit of the modulation current IMOD, is reached. In an interval between second time t22 and a third time t23, the power convert in which the SR controller operates to further raise the output voltage Vout from 11 V to 12 V.
  • At the third time t23, in response to an indication that the effective off threshold voltage VVTH.off must be further increased, the SR controller increases the off threshold voltage VTH.off to 40 mV and resets the count, causing the modulation current IMOD to have its maximum possible value of around 90 μA. As a result, the effective off threshold voltage VVTH.off is about 40 mV-27 mV=13 mV.
  • In an interval between third time t23 and a fourth time t24, in response to the detected dead time being greater than the target dead time, the SR controller increments the count in the offset voltage controller to lower the modulation current IMOD, which causes the effective off threshold voltage VVTH.off to increase in order to compensate for the effect of the stray inductance.
  • At the fourth time t24, the effective off threshold voltage VVTH.off reaches a value sufficient to compensate for the effects of the stray inductance and stabilizes at 22 or 26 mV.
  • FIG. 8 includes waveforms illustrating operation of an SR controller according to an embodiment when an output voltage produced using the SR controller is decreasing. FIG. 8 includes waveforms for a high saturation signal H_SAT, a low saturation signal L_SAT, an off threshold voltage VTH.off, and a drain voltage VD, each corresponding to the like-named signals in FIG. 3A. FIG. 8 further includes waveforms for an output voltage Vout (corresponding to the output voltage Vout of FIG. 1A), an effective off threshold voltage VVTH.off (corresponding to the virtual off threshold voltage VVTH.off discussed herein) and a modulation current IMOD(corresponding to the modulation current I_MOD of FIG. 4).
  • In the interval before a first time t31, a count in an offset voltage controller of the SR controller alternately increments and decrements, and as a result the modulation current IMOD has a relatively stable value of either 57 or 62 μA. The off threshold voltage VTH.off has a value of 40 mV, and as a result the effective off threshold voltage VVTH.off is about 40 mV-17 or 18.5 mV=23 or 21.5 mV.
  • During an interval between first time t31 and a second time t32, the power converter in which the SR controller operates lowers the output voltage Vout from 12V to 8V. As a result the rate of change ∂ISR/∂t of the SR current ISR decreases, causing a stray inductance of the SR circuit to decrease an offset voltage being added to a drain voltage being measured by the SR controller. In response, the SR controller operates as described with respect to FIG. 7 by decreasing a count in the offset voltage controller to raise the modulation current IMOD, which causes the effective off threshold voltage VVTH.off to decrease in order to compensate for the decrease in the effect of the stray inductance.
  • At the second time t32, a lower limit to the count in the offset voltage controller, corresponding to an upper limit of the modulation current IMOD, is reached. In an interval between second time t32 and a third time t33, the power convert in which the SR controller operates to further raise the output voltage Vout from 11 V to 12 V. However, no determination to further decrease the effective off threshold voltage VVTH.off occurs in the interval between the second time t32 and a third time t33.
  • At the third time t33, in response to a determination that the effective off threshold voltage VVTH.off is to be further decreased and the modulation current IMOD being at its upper limit, the SR controller decreases the off threshold voltage VTH.off to 20 mV. The modulation current IMOD remains unchanged. As a result, the effective off threshold voltage VVTH.off is about 20 mV-27 mV=−7 mV.
  • In an interval after the third time t33, in response to the detected dead time being greater than the target dead time, the SR controller c increments the count in the offset voltage controller to lower the modulation current IMOD, which causes the effective off threshold voltage VVTH.off to increase until a value is reached that compensates for the effect of the stray inductance.
  • FIG. 9 illustrates a process 900 for controlling a threshold, such as a turn off threshold, of a Synchronous Rectifier (SR) controller circuit according to an embodiment. The process 900 may be used in an SR controller circuit such as the SR controller 320 of FIG. 3. In an embodiment, the process 900 is executed once for each cycle of rectification performed by the SR controller.
  • At S902, the process 900 generates an offset voltage Voffset using an offset count Ocnt. In an embodiment, the offset count Ocnt is a 4-bit unsigned value.
  • In an embodiment, the offset voltage Voffset may by generated by providing the offset count Ocnt to a first Digital to Analog Converter (DAC), generating a first current according to the output of the first DAC, subtracting the first current from a reference current to generate a modulation current, and providing the modulation current to an offset resistor.
  • At S904, the process 900 generates an off threshold voltage VTH.off using a threshold count Tcnt. In an embodiment, the threshold count Tcnt is a 3-bit unsigned value.
  • In an embodiment, the off threshold voltage VTH.off is generated by providing the threshold count Tcnt to a second DAC.
  • At S906, the process 900 determines a virtual off threshold voltage VVTH.off using the offset voltage Voffset and the off threshold voltage VTH.off.
  • In a first embodiment, the virtual off threshold voltage VVTH.off is determined by subtracting the offset voltage Voffset from the off threshold voltage VTH.off.
  • In a second embodiment, the virtual off threshold voltage VVTH.off is determined by adding the offset voltage Voffset to a signal to be compared to the virtual off threshold voltage VVTH.off, and then comparing the result of the addition to the off threshold voltage VTH.off. The adding of the offset voltage Voffset to the signal to be compared may be accomplished by coupling an offset resistor used to generate the offset voltage Voffset between the signal to be compared and the comparator used to compare the result of the addition to the off threshold voltage VTH.off.
  • In both the first and second embodiments, the virtual off threshold voltage VVTH.off is effectively equal to VTH.off−Voffset.
  • At S908, the process 900 determines whether a measured dead time is less than a target dead time. In an embodiment, whether the measured dead time is less than the target dead time is determined by delaying a gate signal used to control an SR switching device by a duration corresponding to the target dead time and evaluating whether an indication of the SR switching device being on is asserted or not when the delayed gate signal is de-asserted.
  • When the measured dead time is less than the target dead time, the process 900 proceeds to S910. Otherwise, the process 900 proceeds to S920.
  • At S910, the process 900 determines whether a low saturation indication L_SAT is set. The low saturation indication L_SAT indicates that the offset count Ocnt is at its minimum possible value (i.e. 0) when set, and is cleared otherwise. In an embodiment, the offset count Ocnt being at its minimum possible value corresponds to the offset voltage Voffset being at its maximum value.
  • At S910, when the low saturation indication L_SAT is set, the process 900 proceeds to S912; otherwise the process 900 proceeds to S914.
  • At S912, the process 900 decrements the threshold count Tcnt. In the embodiment of FIG. 9, the threshold count Tcnt is decremented by one, but embodiments are not limited thereto, and in other embodiments the threshold count Tcnt may be decremented by 2 or more. The process 900 then proceeds to S932. In an embodiment, at S912, the threshold count Tcnt may be decremented by two when a measured dead time is less than a lower limit value (e.g., 50 nanoseconds) during a load transition. In an embodiment, the process 900 does not alter the offset count Ocnt when decrementing the threshold count Tcnt.
  • At S914, the process 900 decrements the offset count Ocnt and proceeds to S916. In an embodiment, at S922 the offset count Ocnt may be decremented by two when a measured dead time is less than the lower limit value during a load transition.
  • At S916, the process 900 determines whether the offset count Ocnt is equal to a minimum value (i.e., 0). At S916, when the offset count Ocnt is equal to a minimum value, the process 100 proceeds to S918; otherwise, the process 900 proceeds to S932.
  • At S918, the process 900 sets the low saturation indication L_SAT and proceeds to S902.
  • At S920, the process 900 determines whether a high saturation indication H_SAT is set. The high saturation indication H_SAT indicates that the offset count Ocnt is at its maximum possible value (e.g. 15 when the offset count Ocnt is a 4-bit value) when set, and is cleared otherwise. In an embodiment, the offset count Ocnt being at its maximum possible value corresponds to the offset voltage Voffset being at its minimum value.
  • At S920, when the high saturation indication H_SAT is set, the process 900 proceeds to S922; otherwise the process 900 proceeds to S924.
  • At S922, the process 900 increments the threshold count Tcnt and sets the offset count Ocnt to zero. In the embodiment of FIG. 9, the threshold count Tcnt is incremented by one, but embodiments are not limited thereto, and in other embodiments the threshold count Tcnt may be incremented by 2 or more. In an embodiment, at S922, the threshold count Tcnt may be incremented by two when a measured dead time is greater than an upper limit value during a load transition. The process 900 then proceeds to S930.
  • At S924, the process 900 increments the offset count Ocnt and proceeds to S926. In an embodiment, at S922, the offset count Ocnt may be incremented by two when a measured dead time is greater than the upper limit value during a load transition.
  • At S926, the process 900 determines whether the offset count Ocnt is equal to the maximum possible value (e.g., 15 when the offset count Ocnt is a 4-bit value). At S926, when the offset count Ocnt is equal to the maximum possible value, the process 100 proceeds to S928; otherwise, the process 900 proceeds to S930.
  • At S918, the process 900 sets the high saturation indication H_SAT and proceeds to S902.
  • At S930, the process 900 clears the high saturation indication H_SAT and proceeds to S902.
  • At S932, the process 900 clears the low saturation indication L_SAT and proceeds to S902.
  • Embodiments of the present disclosure include electronic devices configured to perform one or more of the operations described herein. However, embodiments are not limited thereto.
  • While illustrative embodiments have been disclosed to aid in the understanding of the disclosure, embodiments are not limited thereto, but are instead limited only by the scope of the appended claims. Embodiment may include various modifications and equivalent arrangements included within the scope of the appended claims. The order of operations described in embodiments is illustrative and may be re-ordered unless otherwise constrained. Further, features of two or more embodiments may be combined to form a new embodiment.

Claims (20)

1. A circuit comprising:
a dead time evaluation circuit to determine an up indication indicating whether a measured dead time is less than a target dead time;
an offset voltage controller circuit to:
determine, using the up indication, an offset count,
determine, using the offset count, an offset voltage, and
determine a high saturation indication indicating that the offset count has a maximum value, and
determine a low saturation indication indicating that the offset count has a minimum value;
an off threshold control circuit to:
determine, using the high saturation indication and the low saturation indication, a threshold count, and
determine, using the threshold count, an off threshold voltage; and
a comparator circuit to determine whether a measured voltage is greater than a virtual off threshold voltage,
wherein the virtual off threshold voltage is equal to the off threshold voltage minus the offset voltage.
2. The circuit claim 1, wherein the comparator circuit comprises:
a summing circuit to add the offset voltage to the measured voltage; and
a comparator to compare the sum of the offset voltage and the measured voltage to the off threshold voltage.
3. The circuit of claim 2,
wherein the summing circuit comprises an offset resistor having a first terminal coupled to the measured voltage and a second terminal coupled to the comparator; and
wherein the offset voltage controller circuit generates a modulation current corresponding to the offset voltage and provides the modulation current to the second terminal of the offset resistor.
4. The circuit of claim 3, wherein the offset voltage controller circuit comprises:
a Digital-to-Analog Convert (DAC) to convert the offset count to an analog signal;
a constant current source to provide a first current; and
a programmable current source to convert the analog signal to a corresponding second current,
wherein the offset voltage controller circuit generates the modulation current by subtracting the second current from the first current.
5. The circuit of claim 4, wherein the constant current source provide the first current from an internal voltage less than a turn off detection threshold.
6. The circuit of claim 1, further comprising:
a gate control circuit to control a gate of a synchronous rectifier (SR) switching device by turning off the SR switching device in response to the measured voltage being greater than the virtual off threshold voltage,
wherein the measured voltage is a drain voltage of the SR switching device.
7. The circuit of claim 5, further comprising:
an SR conduction determining circuit to assert an SR conduction signal when the SR switching device is conducting current and de-assert the SR conduction signal otherwise; and
an offset count reset circuit to assert an offset count reset indication in response to the high saturation indication being asserted for two consecutive assertion of the SR conduction signal;
wherein the offset voltage controller circuit resets the offset count to a minimum value in response to the offset count reset indication being asserted.
8. The circuit of claim 6, wherein the off threshold control circuit is to:
decrease the threshold count in response to the low saturation indication indicating that the offset count has the minimum value for two consecutive assertion of the SR conduction signal; and
increase the threshold count in response to the high saturation indication indicating that the offset count has the maximum value for two consecutive assertion of the SR conduction signal.
9. The circuit of claim 1, wherein the circuit is a Synchronous Rectifier controller circuit.
10. A method for controlling a switching device, the method comprising:
compensating, by a controller circuit coupled to the switching device, for a voltage difference caused by a stray inductance by controlling a virtual off threshold voltage according to a determination of whether a measured dead time of the switching device is less than a target dead time.
11. The method of claim 10, wherein the virtual off threshold voltage is determined according to an offset voltage and an off threshold voltage.
12. The method of claim 11, wherein the virtual off threshold voltage is equal to the off threshold voltage minus the offset voltage.
13. The method of claim 12, further comprising:
increasing the offset voltage in response to the measured dead time being less than the target dead time; and
decreasing the offset voltage in response to the measured dead time being greater than the target dead time.
14. The method of claim 13, further comprising:
increasing the off threshold voltage in response to the offset voltage having a minimum value; and
decreasing the off threshold voltage in response to the offset voltage having a maximum value.
15. The method of claim 14, further comprising:
setting the offset voltage to a maximum value of the offset voltage in response to increasing the off threshold voltage.
16. The method of claim 13, further comprising:
increasing the off threshold voltage in response to the offset voltage having a minimum value for two consecutive switching cycles of the switching device; and
decreasing the off threshold voltage in response to the offset voltage having a maximum value for two consecutive switching cycles of the switching device.
17. The method of claim 10, further comprising:
determining whether a measured voltage of the switching device is greater than the virtual off threshold voltage; and
turning off the switching device in response to the measured voltage of the switching device being greater than the virtual off threshold voltage.
18. The method of claim 17, wherein determining whether the measured voltage of the switching device is greater than the virtual off threshold voltage includes:
generating a sum voltage by adding the offset voltage to the measured voltage; and
comparing the sum voltage to the off threshold voltage.
19. The method of claim 17, wherein the measured voltage is a drain voltage or a drain-to-source voltage.
20. The method of claim 17, wherein the switching device is a Synchronous Rectifier (SR) switching device, the stray inductance is an inductance in series with a current through the SR switching device, the measured voltage includes the difference voltage, and the controller circuit is an SR controller.
US15/486,919 2017-04-13 2017-04-13 Automatic control of synchronous rectifier turn-off threshold Active US10110137B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US15/486,919 US10110137B1 (en) 2017-04-13 2017-04-13 Automatic control of synchronous rectifier turn-off threshold
TW107112522A TWI752216B (en) 2017-04-13 2018-04-12 Controller circuits for controlling synchronous rectifier turn-off threshold
CN201810335409.7A CN108736749B (en) 2017-04-13 2018-04-13 Synchronous rectifier controller circuit
US16/135,166 US10608544B2 (en) 2017-04-13 2018-09-19 Automatic control of synchronous rectifier turn-off threshold

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/486,919 US10110137B1 (en) 2017-04-13 2017-04-13 Automatic control of synchronous rectifier turn-off threshold

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/135,166 Continuation US10608544B2 (en) 2017-04-13 2018-09-19 Automatic control of synchronous rectifier turn-off threshold

Publications (2)

Publication Number Publication Date
US20180301999A1 true US20180301999A1 (en) 2018-10-18
US10110137B1 US10110137B1 (en) 2018-10-23

Family

ID=63791006

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/486,919 Active US10110137B1 (en) 2017-04-13 2017-04-13 Automatic control of synchronous rectifier turn-off threshold
US16/135,166 Active US10608544B2 (en) 2017-04-13 2018-09-19 Automatic control of synchronous rectifier turn-off threshold

Family Applications After (1)

Application Number Title Priority Date Filing Date
US16/135,166 Active US10608544B2 (en) 2017-04-13 2018-09-19 Automatic control of synchronous rectifier turn-off threshold

Country Status (3)

Country Link
US (2) US10110137B1 (en)
CN (1) CN108736749B (en)
TW (1) TWI752216B (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20190115844A1 (en) * 2017-10-17 2019-04-18 Richtek Technology Corporation Flyback power converter and secondary side control circuit thereof
US20200099291A1 (en) * 2018-09-26 2020-03-26 Linear Technology Holding Llc Charge pumps with accurate output current limiting
US10819245B1 (en) * 2019-04-17 2020-10-27 Stmicroelectronics S.R.L. Control method and system for prevention of current inversion in rectifiers of switching converters
US11152864B2 (en) 2019-05-02 2021-10-19 Silanna Asia Pte Ltd Active clamping with bootstrap circuit
US11159098B2 (en) 2019-04-05 2021-10-26 Infineon Technologies Ag Method and half bridge controller for determining a polarity of a half bridge current
CN113884939A (en) * 2020-07-02 2022-01-04 贝克休斯油田作业有限责任公司 Sensor circuit diagnostics
US11316436B2 (en) * 2017-12-21 2022-04-26 Appulse Power Inc. Active clamp controller circuit
US20220200460A1 (en) * 2020-12-17 2022-06-23 Leadtrend Technology Corporation Flyback Power Converter and Relevant Control Methods
US11456657B2 (en) 2019-01-14 2022-09-27 Appulse Power Inc. Active clamp circuit
US11601061B2 (en) * 2020-02-06 2023-03-07 Dialog Semiconductor Inc. System for turning off a synchronous rectifier based on a primary switch turn-on detection
US11671026B2 (en) 2018-02-02 2023-06-06 Appulse Power Inc. Integrated self-driven active clamp
US20230327569A1 (en) * 2022-04-07 2023-10-12 Sanken Electric Co., Ltd. Switching power supply apparatus

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10622902B2 (en) 2012-04-12 2020-04-14 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for regulating power conversion systems with output detection and synchronized rectifying mechanisms
US9595874B2 (en) 2012-04-12 2017-03-14 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for regulating power conversion systems with output detection and synchronized rectifying mechanisms
CN110504838A (en) * 2018-05-18 2019-11-26 雅达电子国际有限公司 DC-to-dc converter and method for controlling DC-to-dc converter
US11165335B2 (en) 2019-12-13 2021-11-02 Semiconductor Components Industries, Llc Non-regulated power converter with current sharing control
CN111146961B (en) 2020-01-20 2022-04-12 昂宝电子(上海)有限公司 Control circuit and method for controlling synchronous rectification system
CN111697838B (en) 2020-05-29 2023-09-26 昂宝电子(上海)有限公司 Synchronous rectification control circuit, method and switching power supply system
CN111986070B (en) * 2020-07-10 2021-04-06 中国人民解放军战略支援部队航天工程大学 VDIF format data heterogeneous parallel framing method based on GPU

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5872710A (en) * 1996-11-28 1999-02-16 Okuma Corporation Inverter control device
US20090256509A1 (en) * 2008-04-10 2009-10-15 Denso Corporation Motor control device
US20140078787A1 (en) * 2012-09-20 2014-03-20 Fuji Electric Co., Ltd. Switching power source device
US20140376275A1 (en) * 2012-08-27 2014-12-25 Fuji Electric Co., Ltd. Switching power supply apparatus
US20170366080A1 (en) * 2013-08-07 2017-12-21 Richtek Technology Corp Voltage converter controller and voltage converter circuit

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005295794A (en) 2004-03-31 2005-10-20 Matsushita Electric Ind Co Ltd Active diode
TW200605479A (en) * 2004-07-27 2006-02-01 Moreeta Technology Co Ltd Synchronized shock-absorption circuit based on the framework of flyback-type switching power converter
US7688602B2 (en) * 2008-04-29 2010-03-30 Infineon Technologies Austria Ag Synchronous rectifier control circuit and method
US7869231B2 (en) * 2008-07-31 2011-01-11 Texas Instruments Incorporated System and method for synchronous rectifier drive that enables converters to operate in transition and discontinuous mode
US8064229B2 (en) * 2008-11-11 2011-11-22 Semiconductor Components Industries, Llc Method of forming a series resonant switching power supply control circuit and structure therefor
CN102790542B (en) * 2012-07-30 2014-08-20 华为技术有限公司 Synchronous rectification control circuit, converter and synchronous rectification control method
US9653996B2 (en) * 2013-10-28 2017-05-16 Infineon Technologies Americas Corp. Adaptive off time control scheme for semi-resonant and hybrid converters
DE102014216551B4 (en) * 2014-08-20 2021-02-04 Vitesco Technologies Germany Gmbh Method and device for dead time control in switched-mode power supplies
CN104539163B (en) * 2014-12-19 2018-01-19 广州金升阳科技有限公司 The synchronous rectification control method and its control module of anti exciting converter
US10027235B2 (en) * 2016-02-02 2018-07-17 Fairchild Semiconductor Corporation Self-tuning adaptive dead time control for continuous conduction mode and discontinuous conduction mode operation of a flyback converter
US10177659B2 (en) * 2016-07-19 2019-01-08 Dialog Semiconductor (Uk) Limited Nulling reverse recovery charge in DC/DC power converters

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5872710A (en) * 1996-11-28 1999-02-16 Okuma Corporation Inverter control device
US20090256509A1 (en) * 2008-04-10 2009-10-15 Denso Corporation Motor control device
US20140376275A1 (en) * 2012-08-27 2014-12-25 Fuji Electric Co., Ltd. Switching power supply apparatus
US20140078787A1 (en) * 2012-09-20 2014-03-20 Fuji Electric Co., Ltd. Switching power source device
US20170366080A1 (en) * 2013-08-07 2017-12-21 Richtek Technology Corp Voltage converter controller and voltage converter circuit

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10461652B2 (en) * 2017-10-17 2019-10-29 Richtek Technology Corporation Flyback power converter and secondary side control circuit thereof
US20190115844A1 (en) * 2017-10-17 2019-04-18 Richtek Technology Corporation Flyback power converter and secondary side control circuit thereof
US11316436B2 (en) * 2017-12-21 2022-04-26 Appulse Power Inc. Active clamp controller circuit
US11671026B2 (en) 2018-02-02 2023-06-06 Appulse Power Inc. Integrated self-driven active clamp
US20200099291A1 (en) * 2018-09-26 2020-03-26 Linear Technology Holding Llc Charge pumps with accurate output current limiting
US11411490B2 (en) * 2018-09-26 2022-08-09 Analog Devices International Unlimited Company Charge pumps with accurate output current limiting
US11456657B2 (en) 2019-01-14 2022-09-27 Appulse Power Inc. Active clamp circuit
US11159098B2 (en) 2019-04-05 2021-10-26 Infineon Technologies Ag Method and half bridge controller for determining a polarity of a half bridge current
US10819245B1 (en) * 2019-04-17 2020-10-27 Stmicroelectronics S.R.L. Control method and system for prevention of current inversion in rectifiers of switching converters
US11152864B2 (en) 2019-05-02 2021-10-19 Silanna Asia Pte Ltd Active clamping with bootstrap circuit
US11601061B2 (en) * 2020-02-06 2023-03-07 Dialog Semiconductor Inc. System for turning off a synchronous rectifier based on a primary switch turn-on detection
US20220003809A1 (en) * 2020-07-02 2022-01-06 Baker Hughes Oilfield Operations Llc Sensor circuit diagnosis
CN113884939A (en) * 2020-07-02 2022-01-04 贝克休斯油田作业有限责任公司 Sensor circuit diagnostics
US11428730B2 (en) * 2020-07-02 2022-08-30 Baker Hughes Oilfield Operations Llc Sensor circuit diagnosis
US20220200460A1 (en) * 2020-12-17 2022-06-23 Leadtrend Technology Corporation Flyback Power Converter and Relevant Control Methods
US11616447B2 (en) * 2020-12-17 2023-03-28 Leadtrend Technology Corporation Flyback power converter and relevant control methods
US20230327569A1 (en) * 2022-04-07 2023-10-12 Sanken Electric Co., Ltd. Switching power supply apparatus

Also Published As

Publication number Publication date
TWI752216B (en) 2022-01-11
TW201842724A (en) 2018-12-01
US20190020283A1 (en) 2019-01-17
US10110137B1 (en) 2018-10-23
CN108736749A (en) 2018-11-02
CN108736749B (en) 2021-09-10
US10608544B2 (en) 2020-03-31

Similar Documents

Publication Publication Date Title
US10608544B2 (en) Automatic control of synchronous rectifier turn-off threshold
US10992234B2 (en) Adaptive control of synchronous rectifier switching device
KR102225011B1 (en) Burst mode control in resonant converters
US11088627B2 (en) Switching power supply circuit with synchronous rectification and associated control method
US7272025B2 (en) Method and apparatus to control either a regulated or an unregulated output of a switching power supply
US8213203B2 (en) Method and apparatus for controlling a constant current output in a switching mode power supply
US8295062B2 (en) Switching power supply apparatus and semiconductor device
KR101809777B1 (en) A controller, and a power supply
US9847732B2 (en) Synchronous rectification
US8218340B2 (en) Switching power supply apparatus and primary side control circuit
KR101302258B1 (en) Variable frequency timing circuit for a power supply control circuit
US11211864B2 (en) Power supply device
JP2009011073A (en) Switching type power supply unit
US9356521B2 (en) Switching power-supply device having wide input voltage range
US10177645B2 (en) Synchronous rectifier turn-on enable
US8964412B2 (en) Split current mirror line sensing
US20210028695A1 (en) Input voltage adaptive jitter for quasi-resonant control
JP2007329748A (en) Switching element controller
CN111697834A (en) Controller for closed-loop control of a DCX converter and method thereof
US20180302000A1 (en) System and method for controlling power converter with adaptive turn-on delay
US11575316B2 (en) Input voltage adaptive jitter power converter
TWI659601B (en) Synchronous rectification control system and method for multi-mode switching power supply
US9627988B2 (en) Switch control circuit and resonant converter including the same
US11764663B2 (en) Integrated circuit and power supply circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MOON, SANGCHEOL;CHOI, HANGSEOK;CHUNG, CHI CHEN;AND OTHERS;SIGNING DATES FROM 20170427 TO 20170803;REEL/FRAME:043191/0176

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:044481/0594

Effective date: 20170726

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:044481/0594

Effective date: 20170726

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 044481, FRAME 0594;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT ;REEL/FRAME:064074/0363

Effective date: 20230622

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 044481, FRAME 0594;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT ;REEL/FRAME:064074/0363

Effective date: 20230622