US20180247822A1 - Method Of Fabricating A Semiconductor Wafer Including A Through Substrate Via (TSV) And A Stepped Support Ring On A Back Side Of The Wafer - Google Patents
Method Of Fabricating A Semiconductor Wafer Including A Through Substrate Via (TSV) And A Stepped Support Ring On A Back Side Of The Wafer Download PDFInfo
- Publication number
- US20180247822A1 US20180247822A1 US15/967,432 US201815967432A US2018247822A1 US 20180247822 A1 US20180247822 A1 US 20180247822A1 US 201815967432 A US201815967432 A US 201815967432A US 2018247822 A1 US2018247822 A1 US 2018247822A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor wafer
- back side
- tsvs
- wafer
- support ring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 157
- 239000000758 substrate Substances 0.000 title claims abstract description 7
- 238000004519 manufacturing process Methods 0.000 title description 5
- 239000002184 metal Substances 0.000 claims abstract description 21
- 229910052751 metal Inorganic materials 0.000 claims abstract description 21
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 6
- 229910052721 tungsten Inorganic materials 0.000 claims description 6
- 239000010937 tungsten Substances 0.000 claims description 6
- 235000012431 wafers Nutrition 0.000 description 144
- 230000009471 action Effects 0.000 description 49
- 238000000227 grinding Methods 0.000 description 44
- 238000000034 method Methods 0.000 description 15
- 230000006378 damage Effects 0.000 description 12
- 239000000945 filler Substances 0.000 description 11
- 239000000463 material Substances 0.000 description 11
- 230000008569 process Effects 0.000 description 7
- 230000008859 change Effects 0.000 description 6
- 239000010410 layer Substances 0.000 description 6
- 229910052710 silicon Inorganic materials 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 238000005336 cracking Methods 0.000 description 5
- 238000013459 approach Methods 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 230000007704 transition Effects 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229920003229 poly(methyl methacrylate) Polymers 0.000 description 2
- 239000004926 polymethyl methacrylate Substances 0.000 description 2
- 239000011253 protective coating Substances 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000000977 initiatory effect Effects 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 238000009877 rendering Methods 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/304—Mechanical treatment, e.g. grinding, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
- H01L22/26—Acting in response to an ongoing measurement without interruption of processing, e.g. endpoint detection, in-situ thickness measurement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/564—Details not otherwise provided for, e.g. protection against moisture
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- CMOS complementary-metal-oxide semiconductor
- BiCMOS complementary bipolar CMOS
- BJTs bipolar junction transistors
- FETs field effect transistors
- MEMS microelectro-mechanical systems
- a semiconductor wafer is temporarily bonded to a handle wafer using bonding material, such as polymeric material, which requires low temperature processing, for example, under 250-300° C.
- the semiconductor wafer is ground using standard grinding equipment, which grinds the entire diameter of the semiconductor wafer, thereby reducing the overall thickness across the semiconductor wafer.
- a polish action such as Chemical Mechanical Polishing (CMP), wet etch or plasma etch, is required to polish and remove residues from the back side surface.
- CMP Chemical Mechanical Polishing
- wet etch or plasma etch is required to polish and remove residues from the back side surface.
- the thinned semiconductor wafer needs to be debonded from the handle wafer.
- the bonding material tends to outgas at 200-300° C., thereby limiting high temperature wafer processing.
- the present disclosure is directed to thinned processed wafer having devices and vias and related method, substantially as shown in and/or described in connection with at least one of the figures, and as set forth in the claims.
- FIG. 1 is a flowchart illustrating a method of forming a semiconductor wafer having one or more through substrate vias (TSVs) according to one implementation of the present application.
- TSVs through substrate vias
- FIG. 2A illustrates a cross-sectional view of a semiconductor wafer having one or more TSVs processed in accordance with an initial action in the flowchart of FIG. 1 according to one implementation of the present application.
- FIG. 2B illustrates a cross-sectional view of a portion of a semiconductor wafer having one or more TSVs processed in accordance with an intermediate action in the flowchart of FIG. 1 according to one implementation of the present application.
- FIG. 2C illustrates a cross-sectional view of a semiconductor wafer having one or more TSVs processed in accordance with an intermediate action in the flowchart of FIG. 1 according to one implementation of the present application.
- FIG. 2D illustrates a cross-sectional view of a semiconductor wafer having one or more TSVs processed in accordance with a final action in the flowchart of FIG. 1 according to one implementation of the present application.
- FIG. 3A illustrates a top plan view of a semiconductor wafer having one or more TSVs according to one implementation of the present application.
- FIG. 3B illustrates a top plan view of a portion of a semiconductor wafer having one or more TSVs according to one implementation of the present application.
- FIG. 3C illustrates a cross-sectional view of a portion of a semiconductor wafer having one or more TSVs according to one implementation of the present application.
- FIG. 1 shows a flowchart illustrating an exemplary method of fanning a semiconductor wafer having one or more TSVs according to an implementation of the present inventive concepts.
- Certain details and features have been left out of flowchart 100 that are apparent to a person of ordinary skill in the art.
- an action may consist of one or more subactions or may involve specialized equipment or materials, as known in the art.
- Actions 180 through 186 indicated in flowchart 100 are sufficient to describe one implementation of the present inventive concepts, other implementations of the present inventive concepts may utilize actions different from those shown in flowchart 100 .
- structure 280 is an exemplary structure of a portion of a semiconductor wafer after processing action 180
- structure 282 is an exemplary structure after the processing of action 182
- structure 284 is an exemplary structure after the processing of action 184 , and so forth.
- action 180 of flowchart 100 includes forming one or more TSVs and one or more devices on a front side of a semiconductor wafer.
- structure 280 includes semiconductor wafer 202 , TSVs 208 a , 208 b , 208 c , 208 d , 208 e , 208 f , 208 g , 208 h , 208 i and 208 j (hereinafter collectively referred to as “TSVs 208 a through 208 j ”), and devices 210 a , 210 b , 210 c , 210 d , 210 e , 210 f , 210 g , 210 h , 210 i , 210 j , 210 k , 2101 , 210 m , 210 n and 210 o (hereinafter collectively referred to
- semiconductor wafer 202 includes front side 204 and back side 206 .
- semiconductor wafer 202 may be a group IV wafer, such as silicon, silicon germanium, germanium, or the like.
- semiconductor wafer 202 may include interlayer dielectric layers and interconnect metal layers (not explicitly shown in FIG. 2A ).
- TSVs 208 a through 208 j are formed on front side 204 of semiconductor wafer 202 .
- TSVs 208 a through 208 j may be fanned by depositing and patterning a hard mask on front side 204 of semiconductor wafer 202 , etching front side 204 to form one or more vias or trenches in semiconductor wafer 202 , and filling the one or more vias or trenches with a metallic filler.
- the metallic filler of TSVs 208 a through 208 j includes tungsten, since tungsten is more closely matched to silicon with respect to coefficients of thermal expansion (CTE) than other suitable metallic filler material.
- the metallic filler of TSVs 208 a through 208 j may include other suitable electrically and/or thermally conductive material, such as copper and/or titanium.
- structure 280 further includes devices 210 a through 210 o formed on front side 204 of semiconductor wafer 202 .
- one or more devices 210 a through 210 o may include active semiconductor devices, such as CMOS devices, BiCMOS devices, BJTs and FETs.
- one or more devices 210 a through 210 o may include passive devices, such as resistors, capacitors and inductors.
- one or more devices 210 a through 210 o may include MEMS devices or any combination of MEMS devices, active semiconductor devices and passive devices.
- semiconductor wafer 202 has thickness 203 of approximately 725 ⁇ m. However, thickness 203 of semiconductor wafer 202 is not so limited and may have a thickness outside this range, according to the requirements of a particular application. Also, in the present implementation, semiconductor wafer 202 has diameter 205 of approximately 200 mm. However, diameter 205 of semiconductor wafer 202 is not so limited and may have a diameter outside this range, according to the requirements of a particular application.
- action 182 of flowchart 100 includes coarse grinding a back side of a semiconductor wafer, for example, by using a coarse grinding wheel to form an outer ring of a stepped support ring.
- structure 282 includes semiconductor wafer 202 , TSVs 208 a through 208 j , devices 210 a through 210 o , and outer ring 214 on an outer edge of semiconductor wafer 202 , after completion of action 182 of flowchart 100 in FIG. 1 .
- semiconductor wafer 202 in structure 280 is flipped upside down, such that front side 204 , having TSVs 208 a through 208 j and devices 210 a through 210 o , is now at the bottom.
- back side 206 is facing up for back side processing.
- FIGS. 2B-2D Only devices 210 a and 210 b of devices 210 a through 210 o are labeled in FIGS. 2B-2D , to preserve visual clarity.
- a protective coating layer (not explicitly shown in FIGS.
- the protective coating layer may include a thick resist, such as polymethylmethacrylate (PMMA) or polymethylglutarimide (PMGI), or polyimide, which may be formed by spin coating and baking, for example.
- PMMA polymethylmethacrylate
- PMGI polymethylglutarimide
- coarse grinding wheel 211 is utilized to coarse grind and remove a portion of semiconductor wafer 202 from back side 206 .
- the coarse grind terminates on first interior surface 212 of semiconductor wafer 202 at depth 213 below back side 206 .
- depth 213 is approximately 600-615 ⁇ m.
- depth 213 is not so limited and may have a depth outside this range, according to the requirements of a particular application.
- the coarse grinding of back side 206 in action 182 terminates on first interior surface 212 before reaching TSVs 208 a through 208 j . It is also important to note that the coarse grinding of back side 206 in action 182 does not grind the entire diameter of semiconductor wafer 202 from back side 206 . Instead, it leaves outer ring 214 on the outer edge of semiconductor wafer 202 . As such, at least a portion of outer ring 214 retains full thickness 203 of semiconductor wafer 202 , as outer ring 214 is rounded toward the outer edge of semiconductor wafer 202 .
- width 215 of outer ring 214 is approximately 2-3.5 mm.
- width 215 of outer ring 214 is not so limited and may have a width outside this range, according to the requirements of a particular application. For example, in one implementation, it may be desirable to make width 215 as small as possible to maximize a usable back side region of semiconductor wafer 202 , while maintaining the structural integrity of semiconductor wafer 202 .
- outer ring 214 In contrast to conventional wafer thinning methods, in which the entire backside of a semiconductor wafer is ground to create a “knife edge” around the semiconductor wafer, the formation of outer ring 214 having round edge can advantageously avoid edge chipping during wafer thinning and during any subsequent processing actions. Also, after performing action 182 of flowchart 100 , since outer ring 214 forms a rigid frame structure on the outer edge of semiconductor wafer 202 to provide mechanical strength to maintain the structural integrity of structure 282 , structure 282 can be picked up and moved around by hand without using any special wafer handling and/or supporting tools.
- action 184 of flowchart 100 includes fine grinding a back side of a semiconductor wafer, for example, by using a fine grinding wheel to form an inner ring of a stepped support ring, and to form a usable back side region of the semiconductor wafer substantially enclosed by the stepped support ring. Moreover, the fine grinding of the back side of the semiconductor wafer in action 184 also exposes one or more TSVs in the semiconductor wafer. As illustrated in FIG.
- structure 284 includes semiconductor wafer 202 , TSVs 208 a through 208 j , devices 210 a through 210 o , outer ring 214 , inner ring 218 and usable back side region 224 on back side 206 of semiconductor wafer 202 , after completion of action 184 of flowchart 100 in FIG. 1 .
- semiconductor wafer 202 undergoes a fine grind on back side 206 of semiconductor wafer 202 to form inner ring 218 and usable back side region 224 .
- fine grinding wheel 217 is utilized to fine grind and remove another portion of semiconductor wafer 202 from back side 206 .
- the fine grind in action 184 terminates on second interior surface 216 of semiconductor wafer 202 at depth 219 below back side 206 .
- depth 219 is approximately 625-675 ⁇ m.
- depth 219 is not so limited and may have a depth outside this range, according to the requirements of a particular application.
- the fine grind of action 184 of flowchart 100 also forms usable back side region 224 from which semiconductor dies can be fabricated.
- Usable back side region 224 of semiconductor wafer 202 has thickness 221 .
- thickness 221 of usable back side region 224 is a substantially uniform thickness of approximately 100 ⁇ m.
- thickness 221 of usable back side region 224 may be a substantially uniform thickness of approximately 50-150 ⁇ m.
- thickness 221 of usable back side region 224 is not so limited and may have a thickness outside this range, according to the requirements of a particular application.
- thickness 221 of usable back side region 224 is in the 50-150 ⁇ m range, for example, it is important that TSVs 208 a through 208 j and devices 210 a through 210 o are formed on front side 204 of semiconductor wafer 202 before the back side processing, such as before action 182 of flowchart 100 .
- the fine grind does not grind the entire diameter of outer ring 214 . Instead, it forms inner ring 218 between usable back side region 224 and outer ring 214 .
- inner ring 218 and outer ring 214 together form stepped support ring 222 , where stepped support ring 222 includes step 220 between inner ring 218 and outer ring 214 .
- stepped support ring 222 substantially encloses usable back side region 224 .
- Inner ring 218 is configured to further provide mechanical strength to maintain the structural integrity of structure 284 as semiconductor wafer 202 undergoes the fine grind in action 184 of flowchart 100 .
- width 223 of inner ring 218 is a substantially uniform width of approximately 1 mm.
- width 223 of inner ring 218 is not so limited and may have a width outside this range, according to the requirements of a particular application.
- usable back side region 224 of semiconductor wafer 202 is thinned to thickness 221 of approximately 50-150 ⁇ m, for example.
- Inner ring 218 provides a transition necessary to reduce the stress concentrated at the boundary between usable back side region 224 and outer ring 214 to avoid wafer cracking during the fine grind of action 184 .
- inner ring 218 providing the transition between usable back side region 224 and outer ring 214 , one or more sharp edges would have been resulted between outer ring 214 and usable back side region 224 .
- the fine grinding would introduce additional stress to the semiconductor wafer at the sharp edges, which can lead to cracking of the semiconductor wafer.
- fine grinding wheel 217 includes a finer wheel as compared to coarse grinding wheel 211 shown in FIG. 2B .
- fine grinding wheel 217 may operate at a grinding rate equal to or different from that of coarse grinding wheel 211 .
- an automatic feedback may be implemented in fine grinding wheel 217 , such that fine grinding wheel 217 may sense a change in grinding rate when it reaches one or more TSVs 208 a through 208 j during the fine grind in action 184 .
- fine grinding wheel 217 Upon sensing a change in grinding rate, fine grinding wheel 217 is configured to stop grinding after a predetermined time, such that the fine grind in action 184 removes the least amount of metallic filler in one or more TSVs 208 a through 208 j .
- the fine grind in action 184 can advantageously minimize the surface and/or subsurface damage to second interior surface 216 .
- second interior surface 216 can have the desired amount of roughness to improve adhesion between second interior surface 216 and a back side metal to be subsequently deposited thereon.
- the ability to sense a change in grinding rate can minimize damage to and avoid destruction of the grinding wheel, which would otherwise result from the friction between the metallic filler in the TSVs and the grinding wheel, thus prolonging the lifetime of the grinding wheel.
- a grinding wheel would grind into and remove, for example, the metallic filler in one or more TSVs.
- the metallic filler such as tungsten
- the metallic filler broken off from the one or more TSVs would ramble across the wafer surface as the grinding wheel continues to grind down the wafer. This would result in substantial surface and subsurface damage to the wafer, and would also lead to cracking of the wafer.
- conventional grinding methods require a polish action, such as CMP, wet etch and plasma etch, to polish the damaged wafer surface and remove residues from the wafer surface after the grinding action.
- the polish action can further introduce stress to the semiconductor wafer, in addition to the surface/subsurface damage done to the semiconductor wafer during the grinding action, which can lead to destruction of the entire semiconductor wafer.
- fine grinding of semiconductor wafer 202 may automatically terminate after sensing a change in grinding rate upon reaching one or more TSVs 208 a through 208 j to minimize damage to second interior surface 216 .
- the polishing action required by conventional wafer thinning approaches can be advantageously avoided.
- action 186 includes forming a back side metal on a usable back side region of a semiconductor wafer, where the back side metal is in electrical and/or thermal connection with one or more TSVs.
- structure 286 includes semiconductor wafer 202 , TSVs 208 a through 208 j , devices 210 a through 210 o , outer ring 214 , inner ring 218 and back side metal 226 on usable back side region 224 of semiconductor wafer 202 , after completion of action 186 of flowchart 100 in FIG. 1 .
- back side metal 226 is formed on usable back side region 224 of semiconductor wafer 202 .
- Back side metal 226 may be formed by using the same material as the material used for the metallic filler of TSVs 208 a through 208 j .
- back side metal 226 includes tungsten, as tungsten is more closely matched to silicon with respect to coefficients of thermal expansion (CTE) than other suitable materials.
- back side metal 226 may include other metallic material, such as copper, titanium, or any other suitable electrically and/or thermally conductive material.
- One or more TSVs 208 a through 208 j can be utilized to provide electrical and/or thermal connections between one or more devices 210 a through 210 o and back side metal 226 in any desired manner.
- one or more TSVs 208 a - 208 j are electrically connected to back side metal 226 , which may be a ground plate for semiconductor wafer 202 .
- one or more TSVs 208 a - 208 j may be through-silicon vias.
- one or more TSVs 208 a - 208 j may be isolated TSVs.
- implementations of the present inventive concepts can achieve a thinned processed wafer with one or more TSVs that extends through the thinned processed wafer having a thickness of approximately 50-150 ⁇ m.
- FIG. 3A presents a top plan view of an exemplary semiconductor wafer, according to an implementation of the present application.
- exemplary structure 300 of FIG. 3A shows a top plan view of back side 306 of semiconductor wafer 302 having stepped support ring 322 .
- Semiconductor wafer 302 includes front side 304 (not explicitly shown in FIG. 3A ) and back side 306 .
- usable back side region 324 is substantially enclosed by stepped support ring 322 .
- Stepped support ring 322 includes outer ring 314 and inner ring 318 .
- Semiconductor wafer 302 also includes a plurality of TSVs, semiconductor devices and other circuit elements on front side 304 of semiconductor wafer 302 (not explicitly shown in FIG. 3A ).
- semiconductor wafer 302 may be a group IV wafer, such as silicon, silicon germanium, germanium, or the like.
- semiconductor wafer 302 may include interlayer dielectric layers and interconnect metal layers (not explicitly shown in FIG. 3A ).
- FIG. 3B presents a magnified top plan view of a region of an exemplary semiconductor wafer shown in FIG. 3A , according to an implementation of the present application.
- FIG. 3B illustrates a magnified top plan view of region 330 of semiconductor wafer 302 in FIG. 3A , where region 330 includes portions of stepped support ring 322 and usable back side region 324 , for example.
- FIG. 3C presents a cross-sectional view of a region of an exemplary semiconductor wafer, according to an implementation disclosed in the present application.
- FIG. 3C illustrates a cross-sectional view of region 330 of semiconductor structure 300 of FIG. 3A along the line C-C′ shown in FIG. 3B .
- semiconductor wafer 302 includes front side 304 and back side 306 .
- Devices 310 a , 310 b , 310 c , 310 d , 310 e , and 310 f (hereinafter collectively referred to as ‘devices 310 a through 310 f ”) are formed on front side 304 of semiconductor wafer 302 .
- one or more devices 310 a through 310 f may include active semiconductor devices, such as CMOS devices, BiCMOS devices, BJTs and FETs.
- one or more devices 310 a through 310 f may include passive devices, such as resistors, capacitors and inductors.
- one or more devices 310 a through 310 f may include MEMS devices or any combination of MEMS devices, active semiconductor devices and passive devices.
- TSVs 308 a through 308 d are also fanned on front side 304 of semiconductor wafer 302 prior to a back side wafer process.
- TSVs 308 a through 308 d may be utilized to provide electrical and/or thermal connections between one or more devices 310 a through 310 f and a back side metal (not explicitly shown in FIG. 3C ) on back side 306 of semiconductor wafer 302 in any desired manner.
- one or more TSVs 308 a through 308 d may be through-silicon vias connected to a ground plate or patterns of oxide or metal interconnects on semiconductor wafer 302 . In another implementation, one or more TSVs 308 a through 308 d may be isolated TSVs.
- semiconductor wafer 302 includes stepped support ring 322 on an outer edge thereof, where stepped support ring 322 substantially encloses usable back side region 324 .
- Stepped support ring 322 includes step 320 between inner ring 318 and outer ring 314 .
- Stepped support ring 322 provides mechanical strength to maintain the structural integrity of semiconductor wafer 302 during and after the formation of stepped support ring 322 , such that, after the formation of outer ring 314 , the wafer process can continue in most tools without the assistance of a temporarily bonded wafer.
- semiconductor wafer 302 having stepped support ring 322 can be picked up and moved around by hand without using any special wafer handling and/or supporting tools.
- semiconductor wafer 302 may have a full thickness of approximately 725 ⁇ m and a diameter of approximately 200 1 mn, for example.
- Usable back side region 324 which may correspond to a thinned region of semiconductor wafer 302 , may have a thickness of approximately 50 ⁇ m, 75 ⁇ m, 100 ⁇ mor 150 ⁇ m.
- a lateral distance between TSV 308 a and device 310 b may be approximately 5-10 ⁇ m.
- the present inventive concepts utilize a stepped support ring having an inner ring and an outer ring to substantially enclose a usable back side region of a semiconductor wafer, where the outer ring of the stepped support ring is fanned on an outer edge of the semiconductor wafer to provide mechanical strength to maintain the structural integrity of the semiconductor wafer during and after the wafer thinning process, and the inner ring of the stepped support ring provides a transition necessary to reduce the stress concentrated on the boundary between a usable back side region and the outer ring.
- the present inventive concepts also utilizes a two pass grinding process to first coarse grind and remove a portion of the semiconductor wafer from the back side, then fine grind the back side of the semiconductor wafer using a finer grinding wheel that is configured to stop the grinding upon reaching the TSVs to minimize mechanical damage to the wafer surface to provide an excellent surface for further processing.
- a final polish action such as CMP, wet etch or plasma etch, in conventional wafer processing methods can be avoided, thereby saving manufacture cost and time.
- the present inventive concepts can also allow higher temperature processing, prevent additional processes from contaminating the wafer surfaces, for example, during bonding and debonding processes, thereby further reducing manufacture cost and time.
- the processed wafer having TSVs can be diced and singulated into individual dies and thereafter packaged using various semiconductor packaging techniques and processes.
- the present inventive concepts are manifestly applicable to fabricating semiconductor wafers and/or dies, which may or may not be later packaged, in accordance with the present disclosure described above.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A semiconductor wafer having a plurality of through substrate vias (TSVs) is disclosed. The semiconductor wafer includes a stepped support ring on an outer edge of the semiconductor wafer, a usable back side region of the semiconductor wafer substantially enclosed by the stepped support ring, and the plurality of TSVs extending from a front side of the semiconductor wafer to the usable back side region of the semiconductor wafer. The stepped support ring includes a step between an outer ring and an inner ring of the stepped support ring. The semiconductor wafer further includes a back side metal on the usable back side region of the semiconductor wafer, a plurality of semiconductor devices on the front side of the semiconductor wafer, where at least one of the plurality of semiconductor devices is coupled to the back side metal through at least one of the plurality of TSVs.
Description
- The present application is a divisional of U.S. application Ser. No. 14/794,032 filed Jul. 8, 2015 entitled “Method of Fabricating a Semiconductor Wafer Including a Through Substrate Via (TSV) and a Stepped Support Ring on a Back Side of the Wafer” (as amended), which claims the benefit of and priority to provisional patent application entitled “Thinned Processed Wafer Having Devices and Vias and Method for Formation,” Application Ser. No. 62/036,771 filed on Aug. 13, 2014. The disclosures of both applications are hereby incorporated fully by reference into the present application.
- Semiconductor devices, such as complementary-metal-oxide semiconductor (CMOS) devices, complementary bipolar CMOS (BiCMOS) devices, bipolar junction transistors (BJTs) and field effect transistors (FETs), and microelectro-mechanical systems (MEMS) devices, that are fabricated on a front side of a semiconductor wafer, usually require conductive structures, such as through substrate vias (TSVs), to provide electrical connection to a back side of the semiconductor wafer. The connection to the TSVs from the back side of the semiconductor wafer can be made by grinding the back side using wafer thinning, polish or grinding equipment with an intention of grinding into the TSVs.
- According to a conventional wafer thinning approach, a semiconductor wafer is temporarily bonded to a handle wafer using bonding material, such as polymeric material, which requires low temperature processing, for example, under 250-300° C. The semiconductor wafer is ground using standard grinding equipment, which grinds the entire diameter of the semiconductor wafer, thereby reducing the overall thickness across the semiconductor wafer. After the grinding action, a polish action, such as Chemical Mechanical Polishing (CMP), wet etch or plasma etch, is required to polish and remove residues from the back side surface. In the conventional approach, the thinned semiconductor wafer needs to be debonded from the handle wafer. The bonding material tends to outgas at 200-300° C., thereby limiting high temperature wafer processing. Also, grinding into metallic filler material in the vias within the semiconductor wafer can lead to destruction of the grinding wheel and cause subsurface damage or even destruction of the semiconductor wafer. In addition, the final polish action, such as CMP, wet etch or plasma etch, can cause further stress to the thinned semiconductor wafer, which can lead to cracking of the semiconductor wafer rendering dies on the semiconductor wafer unsuitable for further processing. As a result, reducing the depth of the TSVs in thin semiconductor wafers presents difficulties. The conventional wafer thinning approach cannot produce shallow TSVs of 300 μm or less.
- As semiconductor dies used in electronic products continue to shrink in size, there is a need in the art for high volume manufacturing of thinned processed semiconductor wafers having devices and TSVs, for example, in 150 μm or less thickness range, without causing cracking or subsurface damage to the semiconductor wafer.
- The present disclosure is directed to thinned processed wafer having devices and vias and related method, substantially as shown in and/or described in connection with at least one of the figures, and as set forth in the claims.
-
FIG. 1 is a flowchart illustrating a method of forming a semiconductor wafer having one or more through substrate vias (TSVs) according to one implementation of the present application. -
FIG. 2A illustrates a cross-sectional view of a semiconductor wafer having one or more TSVs processed in accordance with an initial action in the flowchart ofFIG. 1 according to one implementation of the present application. -
FIG. 2B illustrates a cross-sectional view of a portion of a semiconductor wafer having one or more TSVs processed in accordance with an intermediate action in the flowchart ofFIG. 1 according to one implementation of the present application. -
FIG. 2C illustrates a cross-sectional view of a semiconductor wafer having one or more TSVs processed in accordance with an intermediate action in the flowchart ofFIG. 1 according to one implementation of the present application. -
FIG. 2D illustrates a cross-sectional view of a semiconductor wafer having one or more TSVs processed in accordance with a final action in the flowchart ofFIG. 1 according to one implementation of the present application. -
FIG. 3A illustrates a top plan view of a semiconductor wafer having one or more TSVs according to one implementation of the present application. -
FIG. 3B illustrates a top plan view of a portion of a semiconductor wafer having one or more TSVs according to one implementation of the present application. -
FIG. 3C illustrates a cross-sectional view of a portion of a semiconductor wafer having one or more TSVs according to one implementation of the present application. - The following description contains specific information pertaining to implementations in the present disclosure. The drawings in the present application and their accompanying detailed description are directed to merely exemplary implementations. Unless noted otherwise, like or corresponding elements among the figures may be indicated by like or corresponding reference numerals. Moreover, the drawings and illustrations in the present application are generally not to scale, and are not intended to correspond to actual relative dimensions.
-
FIG. 1 shows a flowchart illustrating an exemplary method of fanning a semiconductor wafer having one or more TSVs according to an implementation of the present inventive concepts. Certain details and features have been left out offlowchart 100 that are apparent to a person of ordinary skill in the art. For example, an action may consist of one or more subactions or may involve specialized equipment or materials, as known in the art.Actions 180 through 186 indicated inflowchart 100 are sufficient to describe one implementation of the present inventive concepts, other implementations of the present inventive concepts may utilize actions different from those shown inflowchart 100. Moreover,structures FIGS. 2A, 2B, 2C and 2D illustrate the results of performingactions flowchart 100, respectively. For example,structure 280 is an exemplary structure of a portion of a semiconductor wafer afterprocessing action 180,structure 282 is an exemplary structure after the processing ofaction 182,structure 284 is an exemplary structure after the processing ofaction 184, and so forth. - Referring to
action 180 inFIG. 1 andstructure 280 inFIG. 2A ,action 180 offlowchart 100 includes forming one or more TSVs and one or more devices on a front side of a semiconductor wafer. As illustrated inFIG. 2A ,structure 280 includessemiconductor wafer 202, TSVs 208 a, 208 b, 208 c, 208 d, 208 e, 208 f, 208 g, 208 h, 208 i and 208 j (hereinafter collectively referred to as “TSVs 208 a through 208 j”), anddevices devices 210 a through 210 o”), after completion ofaction 180 offlowchart 100 inFIG. 1 . - As illustrated in
FIG. 2A ,semiconductor wafer 202 includesfront side 204 andback side 206. In an implementation of the present application,semiconductor wafer 202 may be a group IV wafer, such as silicon, silicon germanium, germanium, or the like. In another implementation,semiconductor wafer 202 may include interlayer dielectric layers and interconnect metal layers (not explicitly shown inFIG. 2A ). TSVs 208 a through 208 j are formed onfront side 204 ofsemiconductor wafer 202. For example, TSVs 208 a through 208 j may be fanned by depositing and patterning a hard mask onfront side 204 ofsemiconductor wafer 202, etchingfront side 204 to form one or more vias or trenches insemiconductor wafer 202, and filling the one or more vias or trenches with a metallic filler. In the present implementation, the metallic filler of TSVs 208 a through 208 j includes tungsten, since tungsten is more closely matched to silicon with respect to coefficients of thermal expansion (CTE) than other suitable metallic filler material. In other implementations, the metallic filler of TSVs 208 a through 208 j may include other suitable electrically and/or thermally conductive material, such as copper and/or titanium. - As illustrated in
FIG. 2A ,structure 280 further includesdevices 210 a through 210 o formed onfront side 204 ofsemiconductor wafer 202. In one implementation, one ormore devices 210 a through 210 o may include active semiconductor devices, such as CMOS devices, BiCMOS devices, BJTs and FETs. In another implementation, one ormore devices 210 a through 210 o may include passive devices, such as resistors, capacitors and inductors. In yet another implementation, one ormore devices 210 a through 210 o may include MEMS devices or any combination of MEMS devices, active semiconductor devices and passive devices. - In the present implementation,
semiconductor wafer 202 hasthickness 203 of approximately 725 μm. However,thickness 203 ofsemiconductor wafer 202 is not so limited and may have a thickness outside this range, according to the requirements of a particular application. Also, in the present implementation,semiconductor wafer 202 hasdiameter 205 of approximately 200 mm. However,diameter 205 ofsemiconductor wafer 202 is not so limited and may have a diameter outside this range, according to the requirements of a particular application. - Referring to
action 182 inFIG. 1 andstructure 282 inFIG. 2B ,action 182 offlowchart 100 includes coarse grinding a back side of a semiconductor wafer, for example, by using a coarse grinding wheel to form an outer ring of a stepped support ring. As illustrated inFIG. 2B ,structure 282 includessemiconductor wafer 202,TSVs 208 a through 208 j,devices 210 a through 210 o, andouter ring 214 on an outer edge ofsemiconductor wafer 202, after completion ofaction 182 offlowchart 100 inFIG. 1 . - As illustrated in
FIG. 2B , instructure 282,semiconductor wafer 202 instructure 280 is flipped upside down, such thatfront side 204, havingTSVs 208 a through 208 j anddevices 210 a through 210 o, is now at the bottom. In tum, backside 206 is facing up for back side processing. It is noted thatonly devices devices 210 a through 210 o are labeled inFIGS. 2B-2D , to preserve visual clarity. During the back side wafer processing and subsequent processing actions, a protective coating layer (not explicitly shown inFIGS. 2B-2D ), can be applied tofront side 204 to protect the front side wafer surface,TSVs 208 a through 208 j anddevices 210 a through 210 o. The protective coating layer may include a thick resist, such as polymethylmethacrylate (PMMA) or polymethylglutarimide (PMGI), or polyimide, which may be formed by spin coating and baking, for example. - As illustrated in
FIG. 2B ,coarse grinding wheel 211 is utilized to coarse grind and remove a portion ofsemiconductor wafer 202 fromback side 206. For example, the coarse grind terminates on firstinterior surface 212 ofsemiconductor wafer 202 atdepth 213 belowback side 206. In the present implementation,depth 213 is approximately 600-615 μm. However,depth 213 is not so limited and may have a depth outside this range, according to the requirements of a particular application. - As further illustrated in
FIG. 2B , it is important to note that the coarse grinding ofback side 206 inaction 182 terminates on firstinterior surface 212 before reachingTSVs 208 a through 208 j. It is also important to note that the coarse grinding ofback side 206 inaction 182 does not grind the entire diameter ofsemiconductor wafer 202 fromback side 206. Instead, it leavesouter ring 214 on the outer edge ofsemiconductor wafer 202. As such, at least a portion ofouter ring 214 retainsfull thickness 203 ofsemiconductor wafer 202, asouter ring 214 is rounded toward the outer edge ofsemiconductor wafer 202. - In the present implementation,
width 215 ofouter ring 214 is approximately 2-3.5 mm. However,width 215 ofouter ring 214 is not so limited and may have a width outside this range, according to the requirements of a particular application. For example, in one implementation, it may be desirable to makewidth 215 as small as possible to maximize a usable back side region ofsemiconductor wafer 202, while maintaining the structural integrity ofsemiconductor wafer 202. - In contrast to conventional wafer thinning methods, in which the entire backside of a semiconductor wafer is ground to create a “knife edge” around the semiconductor wafer, the formation of
outer ring 214 having round edge can advantageously avoid edge chipping during wafer thinning and during any subsequent processing actions. Also, after performingaction 182 offlowchart 100, sinceouter ring 214 forms a rigid frame structure on the outer edge ofsemiconductor wafer 202 to provide mechanical strength to maintain the structural integrity ofstructure 282,structure 282 can be picked up and moved around by hand without using any special wafer handling and/or supporting tools. - Referring to
action 184 inFIG. 1 andstructure 284 inFIG. 2C ,action 184 offlowchart 100 includes fine grinding a back side of a semiconductor wafer, for example, by using a fine grinding wheel to form an inner ring of a stepped support ring, and to form a usable back side region of the semiconductor wafer substantially enclosed by the stepped support ring. Moreover, the fine grinding of the back side of the semiconductor wafer inaction 184 also exposes one or more TSVs in the semiconductor wafer. As illustrated inFIG. 2C ,structure 284 includessemiconductor wafer 202,TSVs 208 a through 208 j,devices 210 a through 210 o,outer ring 214,inner ring 218 and usable backside region 224 onback side 206 ofsemiconductor wafer 202, after completion ofaction 184 offlowchart 100 inFIG. 1 . - As illustrated in
FIG. 2C , instructure 284,semiconductor wafer 202 undergoes a fine grind onback side 206 ofsemiconductor wafer 202 to forminner ring 218 and usable backside region 224. For example,fine grinding wheel 217 is utilized to fine grind and remove another portion ofsemiconductor wafer 202 fromback side 206. As illustrated inFIG. 2C , the fine grind inaction 184 terminates on secondinterior surface 216 ofsemiconductor wafer 202 atdepth 219 belowback side 206. In the present implementation,depth 219 is approximately 625-675 μm. However,depth 219 is not so limited and may have a depth outside this range, according to the requirements of a particular application. - In the present implementation, the fine grind of
action 184 offlowchart 100 also forms usable backside region 224 from which semiconductor dies can be fabricated. Usableback side region 224 ofsemiconductor wafer 202 hasthickness 221. In the present implementation,thickness 221 of usable backside region 224 is a substantially uniform thickness of approximately 100 μm. In another implementation,thickness 221 of usable backside region 224 may be a substantially uniform thickness of approximately 50-150 μm. However,thickness 221 of usable backside region 224 is not so limited and may have a thickness outside this range, according to the requirements of a particular application. Sincethickness 221 of usable backside region 224 is in the 50-150 μm range, for example, it is important thatTSVs 208 a through 208 j anddevices 210 a through 210 o are formed onfront side 204 ofsemiconductor wafer 202 before the back side processing, such as beforeaction 182 offlowchart 100. - As illustrated in
FIG. 2C , the fine grind does not grind the entire diameter ofouter ring 214. Instead, it formsinner ring 218 between usable backside region 224 andouter ring 214. Thus,inner ring 218 andouter ring 214 together form steppedsupport ring 222, where steppedsupport ring 222 includesstep 220 betweeninner ring 218 andouter ring 214. As further illustrated inFIG. 2C , steppedsupport ring 222 substantially encloses usable backside region 224.Inner ring 218 is configured to further provide mechanical strength to maintain the structural integrity ofstructure 284 assemiconductor wafer 202 undergoes the fine grind inaction 184 offlowchart 100. In the present implementation,width 223 ofinner ring 218 is a substantially uniform width of approximately 1 mm. However,width 223 ofinner ring 218 is not so limited and may have a width outside this range, according to the requirements of a particular application. For example, in one implementation, it may be desirable to makewidth 223 as small as possible to maximize usable backside region 224, while maintaining the structural integrity ofsemiconductor wafer 202. - As mentioned above, after the fine grind of
action 184, usable backside region 224 ofsemiconductor wafer 202 is thinned tothickness 221 of approximately 50-150 μm, for example.Inner ring 218 provides a transition necessary to reduce the stress concentrated at the boundary between usable backside region 224 andouter ring 214 to avoid wafer cracking during the fine grind ofaction 184. Withoutinner ring 218 providing the transition between usable backside region 224 andouter ring 214, one or more sharp edges would have been resulted betweenouter ring 214 and usable backside region 224. The fine grinding would introduce additional stress to the semiconductor wafer at the sharp edges, which can lead to cracking of the semiconductor wafer. - During the fine grind in
action 184 offlowchart 100, it may be desirable to form secondinterior surface 216 with a desired amount of roughness or friction for a deposition of a back side metal in a subsequent action. In order to accomplish the desired amount of roughness on secondinterior surface 216, in one implementation of the present application,fine grinding wheel 217 includes a finer wheel as compared tocoarse grinding wheel 211 shown inFIG. 2B . In addition,fine grinding wheel 217 may operate at a grinding rate equal to or different from that ofcoarse grinding wheel 211. Moreover, an automatic feedback may be implemented in finegrinding wheel 217, such thatfine grinding wheel 217 may sense a change in grinding rate when it reaches one or more TSVs 208 a through 208 j during the fine grind inaction 184. - Upon sensing a change in grinding rate,
fine grinding wheel 217 is configured to stop grinding after a predetermined time, such that the fine grind inaction 184 removes the least amount of metallic filler in one or more TSVs 208 a through 208 j. As a result of the automatic feedback, the fine grind inaction 184 can advantageously minimize the surface and/or subsurface damage to secondinterior surface 216. Also, by implementing the automatic feedback during thefine grind inaction 184, secondinterior surface 216 can have the desired amount of roughness to improve adhesion between secondinterior surface 216 and a back side metal to be subsequently deposited thereon. In addition, the ability to sense a change in grinding rate can minimize damage to and avoid destruction of the grinding wheel, which would otherwise result from the friction between the metallic filler in the TSVs and the grinding wheel, thus prolonging the lifetime of the grinding wheel. - Without the ability to sense a change in grinding rate, a grinding wheel would grind into and remove, for example, the metallic filler in one or more TSVs. The metallic filler, such as tungsten, can be a hard material as compared to the material in the surrounding semiconductor wafer. The metallic filler broken off from the one or more TSVs would ramble across the wafer surface as the grinding wheel continues to grind down the wafer. This would result in substantial surface and subsurface damage to the wafer, and would also lead to cracking of the wafer. Furthermore, without the ability to sense a change in grinding rate, conventional grinding methods require a polish action, such as CMP, wet etch and plasma etch, to polish the damaged wafer surface and remove residues from the wafer surface after the grinding action. The polish action can further introduce stress to the semiconductor wafer, in addition to the surface/subsurface damage done to the semiconductor wafer during the grinding action, which can lead to destruction of the entire semiconductor wafer.
- As a result of the automatic feedback during the fine grind in
action 184, fine grinding ofsemiconductor wafer 202 may automatically terminate after sensing a change in grinding rate upon reaching one or more TSVs 208 a through 208 j to minimize damage to secondinterior surface 216. As such, the polishing action required by conventional wafer thinning approaches can be advantageously avoided. - Referring to
action 186 inFIG. 1 andstructure 286 inFIG. 2D ,action 186 includes forming a back side metal on a usable back side region of a semiconductor wafer, where the back side metal is in electrical and/or thermal connection with one or more TSVs. As illustrated inFIG. 2D ,structure 286 includessemiconductor wafer 202,TSVs 208 a through 208 j,devices 210 a through 210 o,outer ring 214,inner ring 218 and backside metal 226 on usable backside region 224 ofsemiconductor wafer 202, after completion ofaction 186 offlowchart 100 inFIG. 1 . - As illustrated in
FIG. 2D , instructure 286, backside metal 226 is formed on usable backside region 224 ofsemiconductor wafer 202. Backside metal 226 may be formed by using the same material as the material used for the metallic filler ofTSVs 208 a through 208 j. In the present implementation, backside metal 226 includes tungsten, as tungsten is more closely matched to silicon with respect to coefficients of thermal expansion (CTE) than other suitable materials. In another implementation, backside metal 226 may include other metallic material, such as copper, titanium, or any other suitable electrically and/or thermally conductive material. One or more TSVs 208 a through 208 j can be utilized to provide electrical and/or thermal connections between one ormore devices 210 a through 210 o and backside metal 226 in any desired manner. In the present implementation, one or more TSVs 208 a-208 j are electrically connected to backside metal 226, which may be a ground plate forsemiconductor wafer 202. In another implementation, one or more TSVs 208 a-208 j may be through-silicon vias. In yet another implementation, one or more TSVs 208 a-208 j may be isolated TSVs. As discussed above withFIGS. 1 and 2A through 2D , implementations of the present inventive concepts can achieve a thinned processed wafer with one or more TSVs that extends through the thinned processed wafer having a thickness of approximately 50-150 μm. -
FIG. 3A presents a top plan view of an exemplary semiconductor wafer, according to an implementation of the present application. In particular,exemplary structure 300 ofFIG. 3A shows a top plan view ofback side 306 ofsemiconductor wafer 302 having steppedsupport ring 322.Semiconductor wafer 302 includes front side 304 (not explicitly shown inFIG. 3A ) and backside 306. As illustrated inFIG. 3A , onback side 306 ofsemiconductor wafer 302, usable backside region 324 is substantially enclosed by steppedsupport ring 322. Steppedsupport ring 322 includesouter ring 314 andinner ring 318.Semiconductor wafer 302 also includes a plurality of TSVs, semiconductor devices and other circuit elements onfront side 304 of semiconductor wafer 302 (not explicitly shown inFIG. 3A ). In an implementation of the present application,semiconductor wafer 302 may be a group IV wafer, such as silicon, silicon germanium, germanium, or the like. In another implementation,semiconductor wafer 302 may include interlayer dielectric layers and interconnect metal layers (not explicitly shown inFIG. 3A ). -
FIG. 3B presents a magnified top plan view of a region of an exemplary semiconductor wafer shown inFIG. 3A , according to an implementation of the present application. In particular,FIG. 3B illustrates a magnified top plan view ofregion 330 ofsemiconductor wafer 302 inFIG. 3A , whereregion 330 includes portions of steppedsupport ring 322 and usable backside region 324, for example. -
FIG. 3C presents a cross-sectional view of a region of an exemplary semiconductor wafer, according to an implementation disclosed in the present application. In particular,FIG. 3C illustrates a cross-sectional view ofregion 330 ofsemiconductor structure 300 ofFIG. 3A along the line C-C′ shown inFIG. 3B . As illustrated inFIG. 3C ,semiconductor wafer 302 includesfront side 304 and backside 306.Devices devices 310 a through 310 f”) are formed onfront side 304 ofsemiconductor wafer 302. In an implementation, one ormore devices 310 a through 310 f may include active semiconductor devices, such as CMOS devices, BiCMOS devices, BJTs and FETs. In another implementation, one ormore devices 310 a through 310 f may include passive devices, such as resistors, capacitors and inductors. In yet another implementation, one ormore devices 310 a through 310 f may include MEMS devices or any combination of MEMS devices, active semiconductor devices and passive devices. - As illustrated in
FIG. 3C ,TSVs TSVs 308 a through 308 d”) are also fanned onfront side 304 ofsemiconductor wafer 302 prior to a back side wafer process. One or more TSVs 308 a through 308 d may be utilized to provide electrical and/or thermal connections between one ormore devices 310 a through 310 f and a back side metal (not explicitly shown inFIG. 3C ) onback side 306 ofsemiconductor wafer 302 in any desired manner. In one implementation, one or more TSVs 308 a through 308 d may be through-silicon vias connected to a ground plate or patterns of oxide or metal interconnects onsemiconductor wafer 302. In another implementation, one or more TSVs 308 a through 308 d may be isolated TSVs. - As further illustrated in
FIG. 3C ,semiconductor wafer 302 includes steppedsupport ring 322 on an outer edge thereof, where steppedsupport ring 322 substantially encloses usable backside region 324. Steppedsupport ring 322 includesstep 320 betweeninner ring 318 andouter ring 314. Steppedsupport ring 322 provides mechanical strength to maintain the structural integrity ofsemiconductor wafer 302 during and after the formation of steppedsupport ring 322, such that, after the formation ofouter ring 314, the wafer process can continue in most tools without the assistance of a temporarily bonded wafer. As such,semiconductor wafer 302 having steppedsupport ring 322 can be picked up and moved around by hand without using any special wafer handling and/or supporting tools. - In the present implementation,
semiconductor wafer 302 may have a full thickness of approximately 725 μm and a diameter of approximately 200 1 mn, for example. Usableback side region 324, which may correspond to a thinned region ofsemiconductor wafer 302, may have a thickness of approximately 50 μm, 75 μm, 100 μmor 150 μm. A lateral distance betweenTSV 308 a anddevice 310 b may be approximately 5-10 μm. - The present inventive concepts utilize a stepped support ring having an inner ring and an outer ring to substantially enclose a usable back side region of a semiconductor wafer, where the outer ring of the stepped support ring is fanned on an outer edge of the semiconductor wafer to provide mechanical strength to maintain the structural integrity of the semiconductor wafer during and after the wafer thinning process, and the inner ring of the stepped support ring provides a transition necessary to reduce the stress concentrated on the boundary between a usable back side region and the outer ring. The present inventive concepts also utilizes a two pass grinding process to first coarse grind and remove a portion of the semiconductor wafer from the back side, then fine grind the back side of the semiconductor wafer using a finer grinding wheel that is configured to stop the grinding upon reaching the TSVs to minimize mechanical damage to the wafer surface to provide an excellent surface for further processing. As such, a final polish action, such as CMP, wet etch or plasma etch, in conventional wafer processing methods can be avoided, thereby saving manufacture cost and time. The present inventive concepts can also allow higher temperature processing, prevent additional processes from contaminating the wafer surfaces, for example, during bonding and debonding processes, thereby further reducing manufacture cost and time.
- As can be understood by a person of ordinary skill in the art that the processed wafer having TSVs can be diced and singulated into individual dies and thereafter packaged using various semiconductor packaging techniques and processes. As such, the present inventive concepts are manifestly applicable to fabricating semiconductor wafers and/or dies, which may or may not be later packaged, in accordance with the present disclosure described above.
- From the above description it is manifest that various techniques can be used for implementing the concepts described in the present application without departing from the scope of those concepts. Moreover, while the concepts have been described with specific reference to certain implementations, a person of ordinary skill in the art would recognize that changes can be made in form and detail without departing from the scope of those concepts. As such, the described implementations are to be considered in all respects as illustrative and not restrictive. It should also be understood that the present application is not limited to the particular implementations described above, but many rearrangements, modifications, and substitutions are possible without departing from the scope of the present disclosure.
Claims (11)
1. A semiconductor wafer having a plurality of through substrate vias (TSVs), said semiconductor wafer comprising:
a stepped support ring on an outer edge of said semiconductor wafer;
a usable back side region of said semiconductor wafer substantially enclosed by said stepped support ring; and
said plurality of TSVs extending from a front side of said semiconductor wafer to said usable back side region of said semiconductor wafer.
2. The semiconductor wafer of claim 1 , wherein said stepped support ring comprises a step between an outer ring and an inner ring of said stepped support ring.
3. The semiconductor wafer of claim 1 , wherein at least one of said plurality of TSVs comprises tungsten.
4. The semiconductor wafer of claim 1 , further comprising a back side metal on said usable back side region of said semiconductor wafer.
5. The semiconductor wafer of claim 1 , further comprising a plurality of semiconductor devices on said front side of said semiconductor wafer.
6. The semiconductor wafer of claim 5 , wherein at least one of said plurality of semiconductor devices is coupled to a back side metal through at least one of said plurality of TSVs.
7. A semiconductor wafer having a plurality of devices, said semiconductor wafer comprising:
a stepped support ring on an outer edge of said semiconductor wafer, said stepped support ring having a step between an outer ring and an inner ring of said stepped support ring;
a usable back side region of said semiconductor wafer substantially enclosed by said stepped support ring;
said plurality of devices situated on a front side of said semiconductor wafer.
8. The semiconductor wafer of claim 7 , wherein at least one of said plurality of devices includes an active semiconductor device.
9. The semiconductor wafer of claim 7 , wherein at least one of said plurality of devices includes a passive device.
10. The semiconductor wafer of claim 7 , further comprising a back side metal on said usable back side region.
11. The semiconductor wafer of claim 10 , wherein at least one of said plurality of devices is coupled to said back side metal through at least one through substrate via (TSV).
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/967,432 US20180247822A1 (en) | 2014-08-13 | 2018-04-30 | Method Of Fabricating A Semiconductor Wafer Including A Through Substrate Via (TSV) And A Stepped Support Ring On A Back Side Of The Wafer |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201462036771P | 2014-08-13 | 2014-08-13 | |
US14/794,032 US9984888B2 (en) | 2014-08-13 | 2015-07-08 | Method of fabricating a semiconductor wafer including a through substrate via (TSV) and a stepped support ring on a back side of the wafer |
US15/967,432 US20180247822A1 (en) | 2014-08-13 | 2018-04-30 | Method Of Fabricating A Semiconductor Wafer Including A Through Substrate Via (TSV) And A Stepped Support Ring On A Back Side Of The Wafer |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/794,032 Division US9984888B2 (en) | 2014-08-13 | 2015-07-08 | Method of fabricating a semiconductor wafer including a through substrate via (TSV) and a stepped support ring on a back side of the wafer |
Publications (1)
Publication Number | Publication Date |
---|---|
US20180247822A1 true US20180247822A1 (en) | 2018-08-30 |
Family
ID=55302700
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/794,032 Active US9984888B2 (en) | 2014-08-13 | 2015-07-08 | Method of fabricating a semiconductor wafer including a through substrate via (TSV) and a stepped support ring on a back side of the wafer |
US15/967,432 Abandoned US20180247822A1 (en) | 2014-08-13 | 2018-04-30 | Method Of Fabricating A Semiconductor Wafer Including A Through Substrate Via (TSV) And A Stepped Support Ring On A Back Side Of The Wafer |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/794,032 Active US9984888B2 (en) | 2014-08-13 | 2015-07-08 | Method of fabricating a semiconductor wafer including a through substrate via (TSV) and a stepped support ring on a back side of the wafer |
Country Status (1)
Country | Link |
---|---|
US (2) | US9984888B2 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6723892B2 (en) * | 2016-10-03 | 2020-07-15 | 株式会社ディスコ | Wafer processing method |
JP6635088B2 (en) * | 2017-04-24 | 2020-01-22 | 信越半導体株式会社 | Polishing method of silicon wafer |
JP7332398B2 (en) * | 2019-09-04 | 2023-08-23 | キオクシア株式会社 | semiconductor wafer |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110095373A1 (en) * | 2009-10-27 | 2011-04-28 | Hyong-Ryol Hwang | Semiconductor chip, stack module, and memory card |
US20120292746A1 (en) * | 2011-05-17 | 2012-11-22 | Samsung Electronics Co., Ltd. | Semiconductor devices including stress relief structures |
US20130001766A1 (en) * | 2011-06-30 | 2013-01-03 | Kabushiki Kaisha Toshiba | Processing method and processing device of semiconductor wafer, and semiconductor wafer |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5081643B2 (en) * | 2008-01-23 | 2012-11-28 | 株式会社ディスコ | Wafer processing method |
US8292690B2 (en) * | 2008-09-08 | 2012-10-23 | Semiconductor Components Industries, Llc | Thinned semiconductor wafer and method of thinning a semiconductor wafer |
US8263497B2 (en) * | 2009-01-13 | 2012-09-11 | International Business Machines Corporation | High-yield method of exposing and contacting through-silicon vias |
US8405115B2 (en) * | 2009-01-28 | 2013-03-26 | Maxim Integrated Products, Inc. | Light sensor using wafer-level packaging |
US8900996B2 (en) * | 2012-06-21 | 2014-12-02 | United Microelectronics Corp. | Through silicon via structure and method of fabricating the same |
US20140113526A1 (en) * | 2012-10-21 | 2014-04-24 | Ran Kipper | Wafer process control |
US9076699B2 (en) * | 2013-05-03 | 2015-07-07 | National Center For Advanced Packaging Co., Ltd. | TSV backside reveal structure and exposing process |
JP6360750B2 (en) * | 2014-08-26 | 2018-07-18 | 株式会社ディスコ | Wafer processing method |
-
2015
- 2015-07-08 US US14/794,032 patent/US9984888B2/en active Active
-
2018
- 2018-04-30 US US15/967,432 patent/US20180247822A1/en not_active Abandoned
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110095373A1 (en) * | 2009-10-27 | 2011-04-28 | Hyong-Ryol Hwang | Semiconductor chip, stack module, and memory card |
US20120292746A1 (en) * | 2011-05-17 | 2012-11-22 | Samsung Electronics Co., Ltd. | Semiconductor devices including stress relief structures |
US20130001766A1 (en) * | 2011-06-30 | 2013-01-03 | Kabushiki Kaisha Toshiba | Processing method and processing device of semiconductor wafer, and semiconductor wafer |
Also Published As
Publication number | Publication date |
---|---|
US20160049355A1 (en) | 2016-02-18 |
US9984888B2 (en) | 2018-05-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US12080672B2 (en) | Direct gang bonding methods including directly bonding first element to second element to form bonded structure without adhesive | |
US20200168584A1 (en) | Methods of forming bonded semiconductor structures, and semiconductor structures formed by such methods | |
US10217930B1 (en) | Method of manufacture for single crystal acoustic resonator devices using micro-vias | |
TWI523183B (en) | Apparatus and method for manufacturing the same | |
CN102163559B (en) | Manufacturing method of stack device and device chip process method | |
US8969200B2 (en) | Apparatus and method for integration of through substrate vias | |
US9087873B2 (en) | Semiconductor device manufacturing method | |
TWI478282B (en) | Method for stacking semiconductor dies | |
US9887182B2 (en) | 3DIC structure and method for hybrid bonding semiconductor wafers | |
JP2017536248A (en) | Micro electro mechanical system (MEMS) bond debonding structure for 3D integrated circuit (3D IC) integration and wafer transfer method | |
US20180247822A1 (en) | Method Of Fabricating A Semiconductor Wafer Including A Through Substrate Via (TSV) And A Stepped Support Ring On A Back Side Of The Wafer | |
US10510604B2 (en) | Semiconductor device and method | |
US9673095B2 (en) | Protected through semiconductor via (TSV) | |
US20210384078A1 (en) | Techniques for wafer stack processing | |
KR20120112091A (en) | Methods of forming bonded semiconductor structures, and semiconductor structures formed by such methods | |
US20150371956A1 (en) | Crackstops for bulk semiconductor wafers | |
EP3171399B1 (en) | Method for singulating a stack of semiconductor wafers | |
US8709915B2 (en) | Method of manufacturing semiconductor device | |
US20180286751A1 (en) | Technological method for preventing, by means of buried etch stop layers, the creation of vertical/lateral inhomogeneities when etching through-silicon vias | |
US8723292B2 (en) | Silicon interposer including backside inductor | |
US9929290B2 (en) | Electrical and optical via connections on a same chip | |
TW201310501A (en) | Semiconductor wafer and laminate structure including the same | |
KR20170041627A (en) | Method of manufacturing semiconductor device | |
US20150340264A1 (en) | Method of application of a carrier to a device wafer | |
US20160379926A1 (en) | Semiconductor Wafer Backside Metallization With Improved Backside Metal Adhesion |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |