US20180130712A1 - Spacer defined fin growth and differential fin width - Google Patents
Spacer defined fin growth and differential fin width Download PDFInfo
- Publication number
- US20180130712A1 US20180130712A1 US15/839,243 US201715839243A US2018130712A1 US 20180130712 A1 US20180130712 A1 US 20180130712A1 US 201715839243 A US201715839243 A US 201715839243A US 2018130712 A1 US2018130712 A1 US 2018130712A1
- Authority
- US
- United States
- Prior art keywords
- fins
- regions
- width
- epitaxially grown
- sti
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 125000006850 spacer group Chemical group 0.000 title abstract description 23
- 239000000758 substrate Substances 0.000 claims description 19
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 4
- 238000002955 isolation Methods 0.000 claims description 4
- 229910052710 silicon Inorganic materials 0.000 claims description 4
- 239000010703 silicon Substances 0.000 claims description 4
- 238000000034 method Methods 0.000 abstract description 14
- 238000005530 etching Methods 0.000 abstract description 5
- 238000005452 bending Methods 0.000 abstract description 4
- 238000000137 annealing Methods 0.000 abstract description 2
- 230000008569 process Effects 0.000 description 10
- 229910052581 Si3N4 Inorganic materials 0.000 description 9
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 9
- 230000000694 effects Effects 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 238000007493 shaping process Methods 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 239000004615 ingredient Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000006855 networking Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823807—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0924—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6653—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using the removal of at least part of spacer, e.g. disposable spacer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
Definitions
- the present disclosure relates to the manufacture of semiconductor devices, such as integrated circuits (ICs).
- ICs integrated circuits
- the present disclosure is particularly applicable to forming and shaping fins, particularly for the 7 nanometer (nm) technology node and beyond.
- Narrow fins i.e., having a width of 6 to 8 nanometers (nm) are susceptible to fin bending during the current shallow trench isolation (STI) oxide fill and anneal processes. Also, the current fin shaping process results in 7 nm fins having an undesirably tapered profile, and there is no available solution to create straight fins having such a narrow width.
- STI shallow trench isolation
- An aspect of the present disclosure is to form fins having a straight profile and uniform narrow width.
- Another aspect of the present disclosure is to form fins having a straight profile and differential widths.
- Another aspect of the present disclosure is a device having fins formed with a straight profile and a uniform narrow width.
- a further aspect of the present disclosure is a device having fins formed with a straight profile and differential widths.
- some technical effects may be achieved in part by a method including: providing STI regions separated by silicon (Si) regions, each topped with a hardmask; planarizing the STI regions; removing the hardmask over a portion of the Si regions, forming recesses; forming a conformal spacer layer over the STI regions and in the recesses; removing horizontal portions of the spacer layer; epitaxially growing Si in each recess, forming fins; and etching the STI regions and a remainder of the spacer layer down to the Si regions to reveal the fins.
- Si silicon
- aspects of the present disclosure include planarizing the STI regions by chemical mechanical polishing (CMP).
- CMP chemical mechanical polishing
- Another aspect includes the hardmask including silicon nitride (SiN).
- a further aspect includes the portion of the Si regions forming NFET and PFET regions.
- Other aspects include the hardmask having a width of 5 nm to 25 nm and a thickness of 20 nm to 60 nm.
- Another aspect includes forming the spacer layer to a thickness of 3 nm to 8 nm.
- Another aspect include forming a mask over a second portion of the Si regions prior to removing the hardmask over the first portion of the Si regions; removing the mask over the second portion of the Si regions subsequent to removing the horizontal portions of the spacer layer, forming second recesses; epitaxially growing Si in the second recesses concurrently with epitaxially growing Si in the first recesses to form second fins; and etching the STI regions and a remainder of the spacer layer to reveal the first fins and the second fins.
- a further aspect includes the first portion of the Si regions forming portions of core (SG) devices and the second portion of the Si regions forming portions of input/output (EG) devices.
- Other aspects include the hardmask including SiN.
- Another aspect includes the hardmask having a width of 5 nm to 25 nm and a thickness of 20 nm to 60 nm.
- a further aspect includes forming the spacer layer to a thickness of 3 nm to 8 nm.
- Another aspect of the present disclosure is a device including: a Si substrate; STI regions formed in the Si substrate; and epitaxially grown Si fins with uniform width formed on the Si substrate, between the STI regions, wherein the width of each fin is less than a distance between adjacent STI regions.
- Another aspect of the device includes each fin having a width of 2 nm to 17 nm, and the distance between adjacent STI regions is 5 nm to 25 nm.
- Other aspects include the epitaxially grown Si fins forming NFET and PFET regions.
- a further aspect of the present disclosure is a device including: a Si substrate; STI regions formed in the Si substrate; and first epitaxially grown Si fins on a first portion of the Si substrate and second epitaxially grown Si fins on a second portion of the Si substrate, wherein a width of each first epitaxially grown Si fin is less than a width of each second epitaxially grown Si fin.
- Another aspect of the device includes each first epitaxially grown Si fin having a width of 5 nm to 12 nm. Further aspects include each second epitaxially grown Si fin having a width of 8 nm to 25 nm. Other aspects include each second epitaxially grown Si fin having a width equal to a distance between adjacent STI regions. Further aspects include the first epitaxially grown Si fins forming portions of core (SG) devices and the second epitaxially grown Si fins forming portions of input/output (EG) devices.
- SG core
- EG input/output
- FIGS. 1A through 1F schematically illustrate a process flow for forming fins with a straight profile and uniform width, in accordance with an exemplary embodiment
- FIGS. 2A through 2J schematically illustrate a process flow for forming SG fins and EG fins having differential widths and a straight profile, in accordance with an exemplary embodiment.
- the SiN hardmask is removed directly after STI CMP, thereby skipping the current STI deglaze process.
- the removal of the SiN hardmask forms an STI oxide defined trench for the fins. Spacers are formed on the sidewalls of the trench, and fins are grown in the reduced width trenches. As a result, narrow fins can be formed with a straight profile.
- Methodology in accordance with embodiments of the present disclosure includes providing STI regions separated by Si regions, each topped with a hardmask.
- the hardmask over at least a portion of the Si regions is removed, forming recesses, and a conformal spacer layer is formed over the STI regions and in the recesses.
- horizontal portions of the spacer layer are removed, and Si is epitaxially grown in each recess, forming fins.
- the STI regions and a remainder of the spacer layer are etched down to the Si regions to reveal the fins.
- FIGS. 1A through 1F schematically illustrate a process flow for forming fins with a straight profile and uniform width, in accordance with an exemplary embodiment.
- STI regions 101 are separated by Si regions 103 , each topped with a hardmask 105 .
- the hardmask 105 is formed of SiN.
- the hardmask 105 has a width of 5 nm to 25 nm, defined by the fin pitch/width, and a thickness of 20 nm to 60 nm, depending on the patterning stack requirement.
- FIG. 1B the hardmask 105 over each of the Si regions 103 is removed, forming recesses 107 .
- the hardmask 105 can be removed by any SiN removal process selective to oxide, for example, a dry etch or a H 3 PO 4 etch.
- the Si regions 103 form NFET and PFET regions.
- a conformal spacer layer 109 is formed over the STI regions 101 and in the recesses 107 by atomic layer deposition (ALD) or in-situ radical assisted deposition (iRAD), as depicted in FIG. 1C .
- the spacer layer 109 is formed to a thickness of 3 nm to 8 nm, dependent on the desired amount of fin reduction.
- horizontal portions of the spacer layer 109 are removed by a dry etch.
- the dry etch is anisotropic to preserve the sidewall thickness while removing the horizontal portions of the spacer layer 109 .
- Si is epitaxially grown in each recess 107 to form fins 111 , as depicted in FIG. 1E .
- the STI regions 101 and a remainder of the spacer layer 109 are then etched down to the Si regions 103 by wet etching with HF, dry etching, SiCoNiTM etching, or a chemical oxide removal (COR) process to reveal the fins 111 .
- FIGS. 2A through 2J schematically illustrate a process flow for forming fins having differential widths and a straight profile, in accordance with an exemplary embodiment.
- STI regions 201 are separated by Si regions 203 , each topped with a hardmask 205 , similar to the embodiment of FIGS. 1A through 1F .
- the hardmask 205 is formed of SiN.
- the hardmask 205 has a width of 5 nm to 25 nm, defined by the fin pitch/width, and a thickness of 20 nm to 60 nm, depending on the patterning stack requirement.
- an oxide mask 207 is deposited over the STI regions 201 and hardmasks 205 , as illustrated in FIG.
- the Si regions and intervening STI regions are divided into two areas, a first device area, for example a core (SG) device area, and a second device area, for example an input/output (EG) device area.
- a photoresist is formed over the second device area, as illustrated in FIG. 2C , and the oxide mask 207 over the first device area is removed, as shown in FIG. 2D .
- the oxide mask 207 is deposited to a thickness of 3 nm to 5 nm by chemical vapor deposition (CVD) or high temperature oxidation (HTO) and is removed by etching, e.g. dry etching. Once the oxide mask 207 is removed from the first device area, the photoresist 209 is also removed.
- CVD chemical vapor deposition
- HTO high temperature oxidation
- the hardmask 205 is removed by any SiN removal process selective to oxide, for example, a dry etch or a H 3 PO 4 etch, forming recesses 211 between the STI regions 205 in the first device area.
- a spacer layer 213 having a thickness of 3 nm to 5 nm is conformally formed over the STI regions 201 and in the recesses 211 in the first device area, as depicted in FIG. 2F .
- horizontal portions of the spacer layer 213 and the remainder of oxide mask 207 are removed by a dry etch. Then, in FIG.
- the hardmasks 205 in the EG device area are removed, forming recesses 215 .
- Si is epitaxially grown concurrently in the recesses 211 and 215 to form fins 217 and fins 219 , respectively.
- the fins 217 may have a width of 5 nm to 12 nm (e.g. for SG fins), and the fins 219 may have a width of 8 nm to 25 nm (e.g. for EG fins).
- the STI regions 201 and a remainder of the spacer layer 213 are etched to reveal the fins 217 and fins 219 .
- the embodiments of the present disclosure can achieve several technical effects, such as preventing fin bending during STI fill and annealing, and forming fins with a straight profile either with a uniform narrow width or with differential widths.
- Devices formed in accordance with embodiments of the present disclosure enjoy utility in various industrial applications, e.g., microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras.
- the present disclosure enjoys industrial applicability in any of various types of highly integrated finFET semiconductor devices, particularly for the 7 nm technology node and beyond.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This application is a divisional of U.S. patent application Ser. No. 15/348,109, filed Nov. 10, 2016, entitled “SPACER DEFINED FIN GROWTH AND DIFFERENTIAL FIN WIDTH,” which is incorporated herein by reference in its entirety.
- The present disclosure relates to the manufacture of semiconductor devices, such as integrated circuits (ICs). The present disclosure is particularly applicable to forming and shaping fins, particularly for the 7 nanometer (nm) technology node and beyond.
- Narrow fins (i.e., having a width of 6 to 8 nanometers (nm)) are susceptible to fin bending during the current shallow trench isolation (STI) oxide fill and anneal processes. Also, the current fin shaping process results in 7 nm fins having an undesirably tapered profile, and there is no available solution to create straight fins having such a narrow width.
- A need therefore exists for methodology enabling formation of a straight fin profile and the resulting device.
- An aspect of the present disclosure is to form fins having a straight profile and uniform narrow width.
- Another aspect of the present disclosure is to form fins having a straight profile and differential widths.
- Another aspect of the present disclosure is a device having fins formed with a straight profile and a uniform narrow width.
- A further aspect of the present disclosure is a device having fins formed with a straight profile and differential widths.
- Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
- According to the present disclosure, some technical effects may be achieved in part by a method including: providing STI regions separated by silicon (Si) regions, each topped with a hardmask; planarizing the STI regions; removing the hardmask over a portion of the Si regions, forming recesses; forming a conformal spacer layer over the STI regions and in the recesses; removing horizontal portions of the spacer layer; epitaxially growing Si in each recess, forming fins; and etching the STI regions and a remainder of the spacer layer down to the Si regions to reveal the fins.
- Aspects of the present disclosure include planarizing the STI regions by chemical mechanical polishing (CMP). Another aspect includes the hardmask including silicon nitride (SiN). A further aspect includes the portion of the Si regions forming NFET and PFET regions. Other aspects include the hardmask having a width of 5 nm to 25 nm and a thickness of 20 nm to 60 nm. Another aspect includes forming the spacer layer to a thickness of 3 nm to 8 nm.
- Another aspect include forming a mask over a second portion of the Si regions prior to removing the hardmask over the first portion of the Si regions; removing the mask over the second portion of the Si regions subsequent to removing the horizontal portions of the spacer layer, forming second recesses; epitaxially growing Si in the second recesses concurrently with epitaxially growing Si in the first recesses to form second fins; and etching the STI regions and a remainder of the spacer layer to reveal the first fins and the second fins. A further aspect includes the first portion of the Si regions forming portions of core (SG) devices and the second portion of the Si regions forming portions of input/output (EG) devices. Other aspects include the hardmask including SiN. Another aspect includes the hardmask having a width of 5 nm to 25 nm and a thickness of 20 nm to 60 nm. A further aspect includes forming the spacer layer to a thickness of 3 nm to 8 nm.
- Another aspect of the present disclosure is a device including: a Si substrate; STI regions formed in the Si substrate; and epitaxially grown Si fins with uniform width formed on the Si substrate, between the STI regions, wherein the width of each fin is less than a distance between adjacent STI regions. Another aspect of the device includes each fin having a width of 2 nm to 17 nm, and the distance between adjacent STI regions is 5 nm to 25 nm. Other aspects include the epitaxially grown Si fins forming NFET and PFET regions.
- A further aspect of the present disclosure is a device including: a Si substrate; STI regions formed in the Si substrate; and first epitaxially grown Si fins on a first portion of the Si substrate and second epitaxially grown Si fins on a second portion of the Si substrate, wherein a width of each first epitaxially grown Si fin is less than a width of each second epitaxially grown Si fin. Another aspect of the device includes each first epitaxially grown Si fin having a width of 5 nm to 12 nm. Further aspects include each second epitaxially grown Si fin having a width of 8 nm to 25 nm. Other aspects include each second epitaxially grown Si fin having a width equal to a distance between adjacent STI regions. Further aspects include the first epitaxially grown Si fins forming portions of core (SG) devices and the second epitaxially grown Si fins forming portions of input/output (EG) devices.
- Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
- The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
-
FIGS. 1A through 1F schematically illustrate a process flow for forming fins with a straight profile and uniform width, in accordance with an exemplary embodiment; and -
FIGS. 2A through 2J schematically illustrate a process flow for forming SG fins and EG fins having differential widths and a straight profile, in accordance with an exemplary embodiment. - In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
- The present disclosure addresses and solves the current problem of fin bending attendant upon STI oxide fill and anneal processes. In accordance with embodiments of the present disclosure, the SiN hardmask is removed directly after STI CMP, thereby skipping the current STI deglaze process. The removal of the SiN hardmask forms an STI oxide defined trench for the fins. Spacers are formed on the sidewalls of the trench, and fins are grown in the reduced width trenches. As a result, narrow fins can be formed with a straight profile.
- Methodology in accordance with embodiments of the present disclosure includes providing STI regions separated by Si regions, each topped with a hardmask. The hardmask over at least a portion of the Si regions is removed, forming recesses, and a conformal spacer layer is formed over the STI regions and in the recesses. Then, horizontal portions of the spacer layer are removed, and Si is epitaxially grown in each recess, forming fins. Subsequently, the STI regions and a remainder of the spacer layer are etched down to the Si regions to reveal the fins.
- Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
-
FIGS. 1A through 1F schematically illustrate a process flow for forming fins with a straight profile and uniform width, in accordance with an exemplary embodiment. Adverting toFIG. 1A , after STI CMP,STI regions 101 are separated bySi regions 103, each topped with ahardmask 105. Thehardmask 105 is formed of SiN. Thehardmask 105 has a width of 5 nm to 25 nm, defined by the fin pitch/width, and a thickness of 20 nm to 60 nm, depending on the patterning stack requirement. Next, as illustrated inFIG. 1B , thehardmask 105 over each of theSi regions 103 is removed, forming recesses 107. Thehardmask 105 can be removed by any SiN removal process selective to oxide, for example, a dry etch or a H3PO4 etch. TheSi regions 103 form NFET and PFET regions. Subsequently, aconformal spacer layer 109 is formed over theSTI regions 101 and in therecesses 107 by atomic layer deposition (ALD) or in-situ radical assisted deposition (iRAD), as depicted inFIG. 1C . Thespacer layer 109 is formed to a thickness of 3 nm to 8 nm, dependent on the desired amount of fin reduction. Then, as illustrated inFIG. 1D , horizontal portions of thespacer layer 109 are removed by a dry etch. The dry etch is anisotropic to preserve the sidewall thickness while removing the horizontal portions of thespacer layer 109. Next, Si is epitaxially grown in eachrecess 107 to formfins 111, as depicted inFIG. 1E . As illustrated inFIG. 1F , theSTI regions 101 and a remainder of thespacer layer 109 are then etched down to theSi regions 103 by wet etching with HF, dry etching, SiCoNi™ etching, or a chemical oxide removal (COR) process to reveal thefins 111. -
FIGS. 2A through 2J schematically illustrate a process flow for forming fins having differential widths and a straight profile, in accordance with an exemplary embodiment. Adverting toFIG. 2A , after STI CMP,STI regions 201 are separated bySi regions 203, each topped with ahardmask 205, similar to the embodiment ofFIGS. 1A through 1F . Thehardmask 205 is formed of SiN. Thehardmask 205 has a width of 5 nm to 25 nm, defined by the fin pitch/width, and a thickness of 20 nm to 60 nm, depending on the patterning stack requirement. Next anoxide mask 207 is deposited over theSTI regions 201 andhardmasks 205, as illustrated inFIG. 2B . The Si regions and intervening STI regions are divided into two areas, a first device area, for example a core (SG) device area, and a second device area, for example an input/output (EG) device area. A photoresist is formed over the second device area, as illustrated inFIG. 2C , and theoxide mask 207 over the first device area is removed, as shown inFIG. 2D . Theoxide mask 207 is deposited to a thickness of 3 nm to 5 nm by chemical vapor deposition (CVD) or high temperature oxidation (HTO) and is removed by etching, e.g. dry etching. Once theoxide mask 207 is removed from the first device area, thephotoresist 209 is also removed. Subsequently, as illustrated inFIG. 2E , thehardmask 205 is removed by any SiN removal process selective to oxide, for example, a dry etch or a H3PO4 etch, formingrecesses 211 between theSTI regions 205 in the first device area. Then, aspacer layer 213 having a thickness of 3 nm to 5 nm is conformally formed over theSTI regions 201 and in therecesses 211 in the first device area, as depicted inFIG. 2F . As illustrated inFIG. 2G , horizontal portions of thespacer layer 213 and the remainder ofoxide mask 207 are removed by a dry etch. Then, inFIG. 2H , thehardmasks 205 in the EG device area are removed, forming recesses 215. As illustrated inFIG. 2I , Si is epitaxially grown concurrently in therecesses fins 217 andfins 219, respectively. Thefins 217 may have a width of 5 nm to 12 nm (e.g. for SG fins), and thefins 219 may have a width of 8 nm to 25 nm (e.g. for EG fins). Then, as illustrated inFIG. 2J , theSTI regions 201 and a remainder of thespacer layer 213 are etched to reveal thefins 217 andfins 219. - The embodiments of the present disclosure can achieve several technical effects, such as preventing fin bending during STI fill and annealing, and forming fins with a straight profile either with a uniform narrow width or with differential widths. Devices formed in accordance with embodiments of the present disclosure enjoy utility in various industrial applications, e.g., microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure enjoys industrial applicability in any of various types of highly integrated finFET semiconductor devices, particularly for the 7 nm technology node and beyond.
- In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.
Claims (19)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/839,243 US20180130712A1 (en) | 2016-11-10 | 2017-12-12 | Spacer defined fin growth and differential fin width |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/348,109 US9875936B1 (en) | 2016-11-10 | 2016-11-10 | Spacer defined fin growth and differential fin width |
US15/839,243 US20180130712A1 (en) | 2016-11-10 | 2017-12-12 | Spacer defined fin growth and differential fin width |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/348,109 Division US9875936B1 (en) | 2016-11-10 | 2016-11-10 | Spacer defined fin growth and differential fin width |
Publications (1)
Publication Number | Publication Date |
---|---|
US20180130712A1 true US20180130712A1 (en) | 2018-05-10 |
Family
ID=60956882
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/348,109 Active US9875936B1 (en) | 2016-11-10 | 2016-11-10 | Spacer defined fin growth and differential fin width |
US15/839,243 Abandoned US20180130712A1 (en) | 2016-11-10 | 2017-12-12 | Spacer defined fin growth and differential fin width |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/348,109 Active US9875936B1 (en) | 2016-11-10 | 2016-11-10 | Spacer defined fin growth and differential fin width |
Country Status (1)
Country | Link |
---|---|
US (2) | US9875936B1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10535550B2 (en) * | 2017-08-28 | 2020-01-14 | International Business Machines Corporation | Protection of low temperature isolation fill |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110014791A1 (en) * | 2009-02-04 | 2011-01-20 | Globalfoundries Inc. | Methods for fabricating finfet structures having different channel lengths |
US20140159163A1 (en) * | 2012-12-07 | 2014-06-12 | International Business Machines Corporation | Bulk finfet with super steep retrograde well |
US20140284723A1 (en) * | 2009-12-03 | 2014-09-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Finfets with different fin height and epi height setting |
US20150179503A1 (en) * | 2013-10-04 | 2015-06-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanism for FinFET Well Doping |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8993419B1 (en) | 2013-10-03 | 2015-03-31 | Applied Materials, Inc. | Trench formation with CD less than 10 NM for replacement Fin growth |
US20150372139A1 (en) | 2014-06-18 | 2015-12-24 | GLOBALFOUNDERS Inc. | Constraining epitaxial growth on fins of a finfet device |
US9515073B1 (en) * | 2016-02-08 | 2016-12-06 | International Business Machines Corporation | III-V semiconductor CMOS FinFET device |
-
2016
- 2016-11-10 US US15/348,109 patent/US9875936B1/en active Active
-
2017
- 2017-12-12 US US15/839,243 patent/US20180130712A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110014791A1 (en) * | 2009-02-04 | 2011-01-20 | Globalfoundries Inc. | Methods for fabricating finfet structures having different channel lengths |
US20140284723A1 (en) * | 2009-12-03 | 2014-09-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Finfets with different fin height and epi height setting |
US20140159163A1 (en) * | 2012-12-07 | 2014-06-12 | International Business Machines Corporation | Bulk finfet with super steep retrograde well |
US20150179503A1 (en) * | 2013-10-04 | 2015-06-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanism for FinFET Well Doping |
Also Published As
Publication number | Publication date |
---|---|
US9875936B1 (en) | 2018-01-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9960077B1 (en) | Ultra-scale gate cut pillar with overlay immunity and method for producing the same | |
US11217678B2 (en) | Differential SG/EG spacer integration with equivalent NFET/PFET spacer widths and dual raised source drain expitaxial silicon and triple-nitride spacer integration enabling high-voltage EG device on FDSOI | |
US10211103B1 (en) | Advanced structure for self-aligned contact and method for producing the same | |
US20140231919A1 (en) | Fin Deformation Modulation | |
US9054212B2 (en) | Fin etch and Fin replacement for FinFET integration | |
US9425053B2 (en) | Block mask litho on high aspect ratio topography with minimal semiconductor material damage | |
US9419101B1 (en) | Multi-layer spacer used in finFET | |
US20130082318A1 (en) | INTEGRATION OF eNVM, RMG, AND HKMG MODULES | |
US9379104B1 (en) | Method to make gate-to-body contact to release plasma induced charging | |
US20090096055A1 (en) | Method to form cmos circuits with sub 50nm sti structures using selective epitaxial silicon post sti etch | |
US9245979B2 (en) | FinFET semiconductor devices with local isolation features and methods for fabricating the same | |
CN110504169B (en) | Non-conformal oxide liner and method of making same | |
US9252014B2 (en) | Trench sidewall protection for selective epitaxial semiconductor material formation | |
US9006079B2 (en) | Methods for forming semiconductor fins with reduced widths | |
CN109427683B (en) | Method of forming semiconductor device | |
TW201839813A (en) | Method of manufacturing semiconductor device | |
US20170278925A1 (en) | Introducing material with a lower etch rate to form a t-shaped sdb sti structure | |
US9859125B2 (en) | Block patterning method enabling merged space in SRAM with heterogeneous mandrel | |
US9653359B2 (en) | Bulk fin STI formation | |
US9252245B1 (en) | Spacer-last replacement metal gate flow and device | |
US10418285B1 (en) | Fin field-effect transistor (FinFET) and method of production thereof | |
US20180286967A1 (en) | Preserving the seed layer on sti edge and improving the epitaxial growth | |
US9875936B1 (en) | Spacer defined fin growth and differential fin width | |
US20090098702A1 (en) | Method to Form CMOS Circuits Using Optimized Sidewalls | |
US9972621B1 (en) | Fin structure in sublitho dimension for high performance CMOS application |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SPORER, RYAN;PAL, ROHIT;WAHL, JEREMY;REEL/FRAME:044388/0858 Effective date: 20161103 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |