US20180114723A1 - Structure and method to improve fav rie process margin and electromigration - Google Patents
Structure and method to improve fav rie process margin and electromigration Download PDFInfo
- Publication number
- US20180114723A1 US20180114723A1 US15/335,122 US201615335122A US2018114723A1 US 20180114723 A1 US20180114723 A1 US 20180114723A1 US 201615335122 A US201615335122 A US 201615335122A US 2018114723 A1 US2018114723 A1 US 2018114723A1
- Authority
- US
- United States
- Prior art keywords
- dielectric
- cap
- interlevel dielectric
- via opening
- interlevel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76883—Post-treatment or after-treatment of the conductive material
Definitions
- the present invention relates generally to a method, system, and apparatus for a semiconductor using fully aligned via (FAV) reactive ion etching (RIE), and more particularly relates to a method, system, and apparatus to improve FAV RIE process margin and Electromigration resistance.
- FAV fully aligned via
- RIE reactive ion etching
- VLSI Very-Large Scale Integrated
- EM electromigration
- TDDB time-dependent dielectric breakdown
- an exemplary aspect of the present invention provides a system, apparatus, and method of providing a method, system, and apparatus to improve FAV RIE process margin and Electromigration resistance.
- One aspect of the present invention provides a method of forming fully aligned vias in a semiconductor device.
- the method includes forming an Mx level interconnect line embedded in an Mx interlevel dielectric (ILD).
- the Mx level interconnect line is recessed below the Mx interlevel dielectric or a dielectric is selectively deposited on the Mx interlevel dielectric.
- the method also includes laterally etching the exposed upper portion of the Mx interlevel dielectric bounding the recess or laterally etching the selectively deposited dielectric.
- the method further includes depositing a dielectric cap layer and an Mx+1 level interlevel dielectric on top of the Mx interlevel dielectric, and forming a via opening.
- Another aspect of the present invention provides a semiconductor device including an Mx interlevel dielectric (ILD), an Mx level interconnect line embedded in the Mx interlevel dielectric, and an Mx+1 level ILD formed on the Mx interlevel dielectric and the Mx level interconnect line.
- the Mx interconnect line is recessed below the Mx interlevel dielectric.
- the Mx interlevel dielectric includes an exposed upper portion bounding the recess, a dielectric cap layer deposited on the Mx interlevel dielectric, and the Mx level interconnect line.
- Yet another aspect of the present invention provides a semiconductor device including an Mx interlevel dielectric (ILD), an Mx level interconnect line embedded in the Mx interlevel dielectric, a dielectric layer selectively formed on the Mx interlevel dielectric and laterally etched to bound a via, a dielectric cap layer, and an Mx+1 level ILD.
- the dielectric cap layer is deposited on the Mx interlevel dielectric, the via, the Mx level interconnect line, and the dielectric layer.
- the Mx+1 level ILD is formed on the Mx interlevel dielectric, the dielectric layer, and the Mx level interconnect line.
- FIG. 1A illustrates a FAV RIE of the related art.
- FIG. 1B illustrates a further process of FAV RIE of the related art.
- FIG. 1C illustrates a further process of FAV RIE of the related art.
- FIG. 1D illustrates a further process of FAV RIE of the related art.
- FIG. 2 illustrates another process of FAV RIE of the related art.
- FIG. 3A illustrates a metal recess of FAV RIE in an exemplary embodiment.
- FIG. 3B illustrates a trimming in the exemplary embodiment.
- FIG. 3C illustrates a Cap and ILD in the exemplary embodiment.
- FIG. 3D illustrates a partial via RIE in the exemplary embodiment.
- FIG. 3E illustrates a cap etch in the exemplary embodiment.
- FIG. 4A illustrates a step performed where the corner rounding shown in FIG. 1D does not take place.
- FIG. 4B illustrates the exemplary embodiment for comparison with FIG. 4A .
- FIG. 5A illustrates the metal recess.
- FIG. 5B illustrates the ILD trip of the exemplary embodiment.
- FIG. 6A illustrates operability of the exemplary embodiment.
- FIG. 6B and FIG. 6C illustrate further operability of the exemplary embodiment.
- FIG. 7A illustrates a result of the related art for comparison.
- FIG. 7B illustrates the exemplary embodiment for comparison.
- FIG. 8A illustrates another exemplary embodiment showing a growth of a dielectric material.
- FIG. 8B illustrates the lateral trimming in the other exemplary embodiment.
- FIG. 8C illustrates a final structure in the other exemplary embodiment.
- the wiring interconnect network can include certain features that function as electrical conductors.
- a metal line can go across the chip, and a via can connect lines in different levels.
- the metal lines and vias can include, for example, copper or other substance and are insulated by the interlayer dielectrics (ILD, also referred to as interlevel dielectric) that function as electrical insulators.
- ILD interlayer dielectrics
- the ILD is made of a dielectric material used to electrically separate closely spaced interconnect lines arranged in several levels.
- the interconnect structure has also been reduced accordingly.
- the via levels are one of the most challenging to print. Additionally, there are overlay errors that result from misalignment during the lithography. The overlay errors may lead to reliability issues.
- Electromigration is, for example, a transport of material from a gradual movement of the ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. Electromigration failure results when a void forms in the metal feature through metal diffusion leading to a short in the circuitry. If the wiring is constructed such that the intersection between the via and line is too small, smaller voids formed by electromigration can lead to failure.
- Dual-damascene fill requires physical vapor deposition liner/barrier deposition displacing primary conductor, a major contributing factor to via resistance. It is difficult to build a self-aligned fine pitch via.
- FAV Fully aligned via
- RIE reactive ion etching
- Isotropic or partially isotropic cap etch is not an option as there are subsequent metallization issues. Undercutting during the process poses serious yield and reliability concerns.
- the following provides a technique of forming a fully aligned via that is more efficient and avoids affecting yield and reliability issues such that there is an improvement in process margin and Electromigration resistance.
- FIG. 1A through 1D illustrates a FAV RIE of related art where cap etch is performed and pull-down is selective to interlevel dielectric, to ensure full contact area.
- a dielectric etch selective to the cap is performed in FIG. 1A .
- the semiconductor structure 100 includes the interlevel dielectric at Via 1 /metal level 2 (V 1 /M 2 ) 16 formed on the cap 10 .
- the dielectric ILD at V 1 /M 2 16 is etched selectively to the cap 10 as seen in area 18 .
- the cap etch is challenging and pull down selective to interlevel dielectric to ensure a full contact area.
- a full pull down selective to the interlevel dielectric is necessary to ensure a full contact area.
- there is a direct etch then form a spacer, and then to pull the spacer.
- the directional etch first forms a spacer which then has to be pulled down completely.
- FIG. 2 illustrates another process of FAV RIE of related art. From a starting point of FIG. 1A , an isotropic or partially isotropic cap etch is performed in FIG. 2 . Therefore, instead of doing a dielectric etch selective to the cap as seen in FIGS. 1B through 1D , instead perform an isotropic etch or partially isotropic etch. This is not an option because of subsequent metallization issues.
- the cap 10 is removed very quickly, but you also undercut as shown in area 50 . As seen from area 50 , the undercut poses serious yield and reliability issues.
- FIG. 3A illustrates a metal recess of FAV RIE of an exemplary embodiment.
- CMP chemical mechanical polishing
- the technique includes recessing the prior metal level.
- the metal layer 204 is recessed as seen in area 208 , thereby exposing a top portion 206 of the ILD 202 .
- FIG. 3B illustrates a trimming in the exemplary embodiment.
- each of the exposed areas 206 of the ILD 202 at V 0 /M 1 are trimmed laterally.
- the trimming of the ILD 202 is performed prior to cap deposition, which enables full via opening without pulling down the cap layer. Therefore, first create the metal recess as seen in FIG. 3A , and then do the ILD trim as seen in FIG. 3B .
- the shoulders of the ILD 202 are laterally etched.
- FIG. 3C illustrates a Cap and ILD in the exemplary embodiment.
- the cap layer 214 is deposited.
- a dielectric can be selectively grown. Therefore, instead of the metal layer 204 being recessed as seen in area 208 , a dielectric is selectively grown. The selective growth of a dielectric material is then laterally trimmed. For example, the dielectric material ILD 202 or a different dielectric material can be selectively grown instead of the metal layer 204 being recessed. Then, the ILD 202 or a different dielectric material at V 0 /M 1 can be laterally trimmed as seen in area 242 . Trimming this selective portion would yield similar benefits but a different structure. Such an alternative embodiment is further clarified in FIG. 8 below.
- FIG. 3D illustrates a partial via being formed with RIE (reactive ion etching). As seen in area 230 above the cap area 214 , a partial via is formed.
- RIE reactive ion etching
- FIG. 3E illustrates a cap etch in the exemplary embodiment.
- the cap layer 214 is etched as seen in area 240 , but without pulling down the cap layer. Therefore, unlike the related art, one does not need to pull the dielectric cap 214 down.
- the cap 214 is lining the sidewall of the ILD 212 . The full opening in this case is still achieved, but without the problems of the related art. Therefore, this also makes the FAV RIE much easier.
- FIG. 4A illustrates a step performed where the corner rounding shown in FIG. 1D does not take place.
- additional metal layer 60 is deposited to form an extension to the metal layer 12 at M 1 in the area where the metal layer 12 was recessed.
- FIG. 4B illustrates the exemplary embodiment for comparison with FIG. 4A .
- additional metal layer 260 is deposited to form an extension to the metal layer 204 at M 1 in the area where the metal layer 204 was recessed in order to complete the metallization.
- the cap layer in area 250 lines the via sidewall where the prior metal layer 204 was recessed.
- the cap lining 250 results prevents excessive corner rounding of ILD 202 shoulder, which is one of the critical elements for FAV performance.
- the cap lining 250 does not degrade interconnect performance as a full contact area has been maintained. Additionally, there is better dielectric capping of Metal line corners, which is good for EM (electromigration).
- the cap layer 214 overlaps Metal line corners as seen in area 270 , thus allowing for more robust Cu passivation and improved Electromigration resistance.
- the cap layer lining via sidewall 250 is made without sacrificing via contact area and improving FAV performance.
- cap layer 214 sits on top of the M 1 metal layer 204 as the cap 214 overlaps now.
- the upper corners of the ILD 202 are tucked under the cap 214 as seen in area 280 .
- the cap 10 sits at the corner in the related art of FIG. 4A .
- the corner of the ILD 202 in the exemplary embodiment of FIG. 4B is covered much better than the related art.
- the fast diffusion path is typically at the top surface and especially at those metal corners if you do not get good coverage or good adhesion, then you may have a fast diffusion path. Therefore, laterally etching the ILD gives a better cap coverage. Laterally pushing those shoulders back so you get better cap coverage is helpful. Once one pulls back the shoulders, then one does not have to directionally pull down all the cap material. There is no need to pull down the cap material in the exemplary embodiment.
- FIG. 5A illustrates the forming of the metal recess which can be made according to know techniques.
- FIG. 5B illustrates further the ILD trim of the exemplary embodiment.
- the ILD trip should be performed prior to the cap deposition.
- One option is to introduce a finite selectivity during the metal recess as seen in FIG. 5A .
- Another option is to trim ILD after metal recess (and assuming recess had very high selectivity to ILD) with example trims shown in FIGS. 6A through 6C .
- FIG. 6A illustrates operability of exemplary embodiment.
- Example of trim is to perform selective Co cap deposition followed by dielectric film deposition.
- the Co cap deposition 302 is shown as being deposited on the metal layer M 1 204 . Therefore, it is shown here to passivate and protect the Cu with Co.
- FIG. 6B illustrates further operability of exemplary embodiment. Then damage the ILD 202 with or without the dielectric film. One can pre-clean prior to Co cap deposition and prior to dielectric film, or both to damage ILD 202 .
- the dielectric can be a sacrificial nitride 304 , for example.
- DHF dilute HF
- FIG. 7A illustrates a result of the related art for comparison.
- FIG. 7B illustrates the final structure in exemplary embodiment.
- the advantages over the prior art are shown in further detail.
- One additional step is added from the related art, is that the ILD trim is made prior to cap deposition. This greatly simplifies the FAV RIE sequences, especially the cap open etch. This also improves barrier cap coverage on prior metal lines and improves EM.
- the final structures are different.
- the circled portion 80 and 402 shows the edges of the cap layer is different.
- a shoulder for extra support is created as seen in encircled area 402 .
- encircled area 82 there is no additional support provided by the cap layer 10 around where the metal layer 12 is extended to complete the metallization.
- encircled area 404 it can be seen the additional lining of the cap layer 214 on the shoulders of the ILD 202 .
- these structural differences greatly simplify the FAV RIE sequences, especially cap open etch. They also improve barrier cap coverage on prior metal lines and improve EM.
- the Cap 214 overlapping line corners as seen in encircles area 402 provides for more robust Cu passivation, and improved EM.
- the Cap 214 lining via sidewall in encircled area 404 provides a process without sacrificing via contact area and improved FAV performance.
- FIGS. 8A through 8C illustrate another exemplary embodiment as referenced in FIGS. 3A through 3C . Therefore, alternatively, instead of forming a metal recess as seen in FIG. 3A , a dielectric can be selectively grown. Therefore, as seen in FIG. 8A , a dielectric is selectively grown via a selective deposition of a dielectric 290 .
- the dielectric 290 can be formed from the dielectric material ILD 202 or a different dielectric material.
- the selectively deposited dielectric material 290 is then laterally trimmed as seen in area 292 in FIG. 8B . Each of the deposited materials 290 can be laterally trimmed. Trimming this selective portion 292 would yield similar benefits but a different structure than the structure formed in FIG. 3 .
- FIG. 8C illustrates the final semiconductor structure 300 .
- the present invention reduces the worst-case spacing variation significantly which helps to avoid problems of the related where overlay errors result in reduced spacing between the via and the metal level below, and therefore increasing the dielectric field.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The present invention relates generally to a method, system, and apparatus for a semiconductor using fully aligned via (FAV) reactive ion etching (RIE), and more particularly relates to a method, system, and apparatus to improve FAV RIE process margin and Electromigration resistance.
- The fabrication of Very-Large Scale Integrated (VLSI) requires an interconnect structure including metallic wiring that connects individual devices in a single semiconductor chip. With the chip being massively reduced in size over the years, the interconnect structure has also been reduced accordingly. The via levels are one of the most challenging to print. Additionally, there are overlay errors that result from misalignment during the lithography. The overlay errors may lead to reliability issues.
- A failure for interconnects that may be dependent on overlay error of lithographic patterns, are electromigration (EM) and time-dependent dielectric breakdown (TDDB). Overlay errors in the related art result in reduced spacing between the via and the metal level below, and therefore increase the dielectric field. There is a need to provide a technique of reducing the spacing variation.
- There is a need to providing a technique of forming a fully aligned via that is more efficient and avoids affecting yield and reliability issues such that there is an improvement in process margin and Electromigration resistance.
- In view of the foregoing and other problems, disadvantages, and drawbacks of the aforementioned background art, an exemplary aspect of the present invention provides a system, apparatus, and method of providing a method, system, and apparatus to improve FAV RIE process margin and Electromigration resistance.
- One aspect of the present invention provides a method of forming fully aligned vias in a semiconductor device. The method includes forming an Mx level interconnect line embedded in an Mx interlevel dielectric (ILD). The Mx level interconnect line is recessed below the Mx interlevel dielectric or a dielectric is selectively deposited on the Mx interlevel dielectric. The method also includes laterally etching the exposed upper portion of the Mx interlevel dielectric bounding the recess or laterally etching the selectively deposited dielectric. The method further includes depositing a dielectric cap layer and an Mx+1 level interlevel dielectric on top of the Mx interlevel dielectric, and forming a via opening.
- Another aspect of the present invention provides a semiconductor device including an Mx interlevel dielectric (ILD), an Mx level interconnect line embedded in the Mx interlevel dielectric, and an Mx+1 level ILD formed on the Mx interlevel dielectric and the Mx level interconnect line. The Mx interconnect line is recessed below the Mx interlevel dielectric. The Mx interlevel dielectric includes an exposed upper portion bounding the recess, a dielectric cap layer deposited on the Mx interlevel dielectric, and the Mx level interconnect line.
- Yet another aspect of the present invention provides a semiconductor device including an Mx interlevel dielectric (ILD), an Mx level interconnect line embedded in the Mx interlevel dielectric, a dielectric layer selectively formed on the Mx interlevel dielectric and laterally etched to bound a via, a dielectric cap layer, and an Mx+1 level ILD. The dielectric cap layer is deposited on the Mx interlevel dielectric, the via, the Mx level interconnect line, and the dielectric layer. The Mx+1 level ILD is formed on the Mx interlevel dielectric, the dielectric layer, and the Mx level interconnect line.
- There has thus been outlined, rather broadly, certain embodiments of the invention in order that the detailed description thereof herein may be better understood, and in order that the present contribution to the art may be better appreciated. There are, of course, additional embodiments of the invention that will be described below and which will form the subject matter of the claims appended hereto.
- The exemplary aspects of the invention will be better understood from the following detailed description of the exemplary embodiments of the invention with reference to the drawings.
-
FIG. 1A illustrates a FAV RIE of the related art. -
FIG. 1B illustrates a further process of FAV RIE of the related art. -
FIG. 1C illustrates a further process of FAV RIE of the related art. -
FIG. 1D illustrates a further process of FAV RIE of the related art. -
FIG. 2 illustrates another process of FAV RIE of the related art. -
FIG. 3A illustrates a metal recess of FAV RIE in an exemplary embodiment. -
FIG. 3B illustrates a trimming in the exemplary embodiment. -
FIG. 3C illustrates a Cap and ILD in the exemplary embodiment. -
FIG. 3D illustrates a partial via RIE in the exemplary embodiment. -
FIG. 3E illustrates a cap etch in the exemplary embodiment. -
FIG. 4A illustrates a step performed where the corner rounding shown inFIG. 1D does not take place. -
FIG. 4B illustrates the exemplary embodiment for comparison withFIG. 4A . -
FIG. 5A illustrates the metal recess. -
FIG. 5B illustrates the ILD trip of the exemplary embodiment. -
FIG. 6A illustrates operability of the exemplary embodiment. -
FIG. 6B andFIG. 6C illustrate further operability of the exemplary embodiment. -
FIG. 7A illustrates a result of the related art for comparison. -
FIG. 7B illustrates the exemplary embodiment for comparison. -
FIG. 8A illustrates another exemplary embodiment showing a growth of a dielectric material. -
FIG. 8B illustrates the lateral trimming in the other exemplary embodiment. -
FIG. 8C illustrates a final structure in the other exemplary embodiment. - The invention will now be described with reference to the drawing figures, in which like reference numerals refer to like parts throughout. It is emphasized that, according to common practice, the various features of the drawing are not necessary to scale. On the contrary, the dimensions of the various features can be arbitrarily expanded or reduced for clarity. Exemplary embodiments are provided below for illustration purposes and do not limit the claims.
- As mentioned, fabrication of VLSI requires an interconnect structure including metallic wiring that connects individual devices in the single semiconductor chip. The wiring interconnect network can include certain features that function as electrical conductors. A metal line can go across the chip, and a via can connect lines in different levels. The metal lines and vias can include, for example, copper or other substance and are insulated by the interlayer dielectrics (ILD, also referred to as interlevel dielectric) that function as electrical insulators. The ILD is made of a dielectric material used to electrically separate closely spaced interconnect lines arranged in several levels.
- With the chip being massively reduced in size over the years, the interconnect structure has also been reduced accordingly. The via levels are one of the most challenging to print. Additionally, there are overlay errors that result from misalignment during the lithography. The overlay errors may lead to reliability issues.
- A failure for interconnects that may be dependent on overlay error of lithographic patterns, are electromigration (EM) and time-dependent dielectric breakdown (TDDB). Electromigration is, for example, a transport of material from a gradual movement of the ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. Electromigration failure results when a void forms in the metal feature through metal diffusion leading to a short in the circuitry. If the wiring is constructed such that the intersection between the via and line is too small, smaller voids formed by electromigration can lead to failure.
- Overlay errors in the related art result in reduced spacing between the via and the metal level below, and therefore increase the dielectric field. As mentioned, there is a need to provide a technique of reducing the spacing variation.
- Via contact resistance is a performance-limiting factor for nanofabrication technologies. Dual-damascene fill requires physical vapor deposition liner/barrier deposition displacing primary conductor, a major contributing factor to via resistance. It is difficult to build a self-aligned fine pitch via.
- Fully aligned via (FAV) reactive ion etching (RIE is an emerging technology that has many benefits, but has many challenges. Recess of prior metal level or selective dielectric growth of the prior ILD (Interlevel or Interlayer Dielectric) creates the desired structure to enable FAV. However, anisotropically etching of the dielectric barrier cap from the via structure is very challenging and may actually result in the loss of the desired structure that enables FAV.
- Isotropic or partially isotropic cap etch is not an option as there are subsequent metallization issues. Undercutting during the process poses serious yield and reliability concerns.
- The following provides a technique of forming a fully aligned via that is more efficient and avoids affecting yield and reliability issues such that there is an improvement in process margin and Electromigration resistance.
-
FIG. 1A through 1D illustrates a FAV RIE of related art where cap etch is performed and pull-down is selective to interlevel dielectric, to ensure full contact area. A dielectric etch selective to the cap is performed inFIG. 1A . Thesemiconductor structure 100 includes the interlevel dielectric at Via 1/metal level 2 (V1/M2) 16 formed on thecap 10. In addition, there is interlevel dielectric atVia 0/metal level 1 (V0/M1) 14 formed adjacent to first level of metal (M1) 12. The dielectric ILD at V1/M2 16 is etched selectively to thecap 10 as seen inarea 18. - Referring to
FIG. 1B , then one drills down a via to the M1 line as seen inpoint 22. Then the idea is to open up the cap layer as seen atpoint 22. As seen further inarea 24 inFIG. 1C , the Cap layer is further pulled down. - However, the cap etch is challenging and pull down selective to interlevel dielectric to ensure a full contact area. In fact, a full pull down selective to the interlevel dielectric is necessary to ensure a full contact area. Typically there is a direct etch, then form a spacer, and then to pull the spacer. In such an etch sequence, the directional etch first forms a spacer which then has to be pulled down completely.
- However, during the process as seen in
FIG. 1D , the corners suffer damage as shown as the corners are rounded as seen in notedarea 40. There is CD (critical dimension) loss above the M1 shape. It is desirable to avoid such problems. -
FIG. 2 illustrates another process of FAV RIE of related art. From a starting point ofFIG. 1A , an isotropic or partially isotropic cap etch is performed inFIG. 2 . Therefore, instead of doing a dielectric etch selective to the cap as seen inFIGS. 1B through 1D , instead perform an isotropic etch or partially isotropic etch. This is not an option because of subsequent metallization issues. Thecap 10 is removed very quickly, but you also undercut as shown inarea 50. As seen fromarea 50, the undercut poses serious yield and reliability issues. -
FIG. 3A illustrates a metal recess of FAV RIE of an exemplary embodiment. First, one starts with a complete damascene Cu level (after CMP, chemical mechanical polishing) 200. Then the technique includes recessing the prior metal level. There is interlevel dielectric atVia 0/metal level 1 (V0/M1) 202 formed adjacent to first level of metal (M1) 204. Themetal layer 204 is recessed as seen inarea 208, thereby exposing atop portion 206 of theILD 202. -
FIG. 3B illustrates a trimming in the exemplary embodiment. As seen inarea 210, each of the exposedareas 206 of theILD 202 at V0/M1 are trimmed laterally. The trimming of theILD 202 is performed prior to cap deposition, which enables full via opening without pulling down the cap layer. Therefore, first create the metal recess as seen inFIG. 3A , and then do the ILD trim as seen inFIG. 3B . As seen inarea 210, the shoulders of theILD 202 are laterally etched. -
FIG. 3C illustrates a Cap and ILD in the exemplary embodiment. Thecap layer 214 is deposited. One can deposit, if necessary a selective metal cap, and then followed by the dielectric cap. Thereafter, the ILD stack can be deposited for a subsequent metal level as seen inILD 212 at V1/M2. - Therefore, laterally etch the
shoulders 210 of the ILD at V0/M1 202 and then deposit thecap 214 down, and then theILD layer 212 at V1/M2. - Referring again to
FIG. 3C , alternatively, instead of forming a metal recess as seen inFIG. 3A , a dielectric can be selectively grown. Therefore, instead of themetal layer 204 being recessed as seen inarea 208, a dielectric is selectively grown. The selective growth of a dielectric material is then laterally trimmed. For example, thedielectric material ILD 202 or a different dielectric material can be selectively grown instead of themetal layer 204 being recessed. Then, theILD 202 or a different dielectric material at V0/M1 can be laterally trimmed as seen inarea 242. Trimming this selective portion would yield similar benefits but a different structure. Such an alternative embodiment is further clarified inFIG. 8 below. - Referring to
FIG. 3D illustrates a partial via being formed with RIE (reactive ion etching). As seen inarea 230 above thecap area 214, a partial via is formed. -
FIG. 3E illustrates a cap etch in the exemplary embodiment. Thecap layer 214 is etched as seen inarea 240, but without pulling down the cap layer. Therefore, unlike the related art, one does not need to pull thedielectric cap 214 down. One can just do a short cap open etch and leave the cap on the sidewall as seen inportion 250. Thecap 214 is lining the sidewall of theILD 212. The full opening in this case is still achieved, but without the problems of the related art. Therefore, this also makes the FAV RIE much easier. -
FIG. 4A illustrates a step performed where the corner rounding shown inFIG. 1D does not take place. After the step shown inFIG. 1D , but where the damage of corner rounding does not take place,additional metal layer 60 is deposited to form an extension to themetal layer 12 at M1 in the area where themetal layer 12 was recessed. -
FIG. 4B illustrates the exemplary embodiment for comparison withFIG. 4A . After the step shown inFIG. 2E of the exemplary embodiment,additional metal layer 260 is deposited to form an extension to themetal layer 204 at M1 in the area where themetal layer 204 was recessed in order to complete the metallization. The cap layer inarea 250 lines the via sidewall where theprior metal layer 204 was recessed. - The
cap lining 250 results prevents excessive corner rounding ofILD 202 shoulder, which is one of the critical elements for FAV performance. Thecap lining 250 does not degrade interconnect performance as a full contact area has been maintained. Additionally, there is better dielectric capping of Metal line corners, which is good for EM (electromigration). - The
cap layer 214 overlaps Metal line corners as seen inarea 270, thus allowing for more robust Cu passivation and improved Electromigration resistance. The cap layer lining viasidewall 250 is made without sacrificing via contact area and improving FAV performance. - Moreover, it can be seen how the
cap layer 214 sits on top of theM1 metal layer 204 as thecap 214 overlaps now. The upper corners of theILD 202 are tucked under thecap 214 as seen inarea 280. On the other hand, thecap 10 sits at the corner in the related art ofFIG. 4A . The corner of theILD 202 in the exemplary embodiment ofFIG. 4B is covered much better than the related art. - For electromigration, the fast diffusion path is typically at the top surface and especially at those metal corners if you do not get good coverage or good adhesion, then you may have a fast diffusion path. Therefore, laterally etching the ILD gives a better cap coverage. Laterally pushing those shoulders back so you get better cap coverage is helpful. Once one pulls back the shoulders, then one does not have to directionally pull down all the cap material. There is no need to pull down the cap material in the exemplary embodiment.
-
FIG. 5A illustrates the forming of the metal recess which can be made according to know techniques. -
FIG. 5B illustrates further the ILD trim of the exemplary embodiment. The ILD trip should be performed prior to the cap deposition. However, there can be some additional options for the trim. One option is to introduce a finite selectivity during the metal recess as seen inFIG. 5A . Another option is to trim ILD after metal recess (and assuming recess had very high selectivity to ILD) with example trims shown inFIGS. 6A through 6C . -
FIG. 6A illustrates operability of exemplary embodiment. Example of trim is to perform selective Co cap deposition followed by dielectric film deposition. TheCo cap deposition 302 is shown as being deposited on themetal layer M1 204. Therefore, it is shown here to passivate and protect the Cu with Co. -
FIG. 6B illustrates further operability of exemplary embodiment. Then damage theILD 202 with or without the dielectric film. One can pre-clean prior to Co cap deposition and prior to dielectric film, or both to damageILD 202. The dielectric can be asacrificial nitride 304, for example. - Referring to
FIG. 6C , then gentle DHF (dilute HF) is provided to remove damage (and dielectric film 304). -
FIG. 7A illustrates a result of the related art for comparison.FIG. 7B illustrates the final structure in exemplary embodiment. The advantages over the prior art are shown in further detail. One additional step is added from the related art, is that the ILD trim is made prior to cap deposition. This greatly simplifies the FAV RIE sequences, especially the cap open etch. This also improves barrier cap coverage on prior metal lines and improves EM. - In addition, as seen in comparison of
FIGS. 7A and 7B , the final structures are different. The circledportion point 80 where themetal layer 12 at levelM1 cap layer 10,ILD 14 andcap 12 all meet. However, as seen inFIG. 7B , from the lateral trimming, a shoulder for extra support is created as seen in encircledarea 402. - Additionally, as seen in encircled
area 82, there is no additional support provided by thecap layer 10 around where themetal layer 12 is extended to complete the metallization. However, in encircledarea 404, it can be seen the additional lining of thecap layer 214 on the shoulders of theILD 202. As mentioned above, these structural differences greatly simplify the FAV RIE sequences, especially cap open etch. They also improve barrier cap coverage on prior metal lines and improve EM. - The
Cap 214 overlapping line corners as seen inencircles area 402 provides for more robust Cu passivation, and improved EM. TheCap 214 lining via sidewall in encircledarea 404 provides a process without sacrificing via contact area and improved FAV performance. -
FIGS. 8A through 8C illustrate another exemplary embodiment as referenced inFIGS. 3A through 3C . Therefore, alternatively, instead of forming a metal recess as seen inFIG. 3A , a dielectric can be selectively grown. Therefore, as seen inFIG. 8A , a dielectric is selectively grown via a selective deposition of a dielectric 290. The dielectric 290 can be formed from thedielectric material ILD 202 or a different dielectric material. Then, the selectively depositeddielectric material 290 is then laterally trimmed as seen inarea 292 inFIG. 8B . Each of the depositedmaterials 290 can be laterally trimmed. Trimming thisselective portion 292 would yield similar benefits but a different structure than the structure formed inFIG. 3 .FIG. 8C illustrates thefinal semiconductor structure 300. - Additionally, the present invention reduces the worst-case spacing variation significantly which helps to avoid problems of the related where overlay errors result in reduced spacing between the via and the metal level below, and therefore increasing the dielectric field.
- The many features and advantages of the invention are apparent from the detailed specification, and thus, it is intended by the appended claims to cover all such features and advantages of the invention that fall within the true spirit and scope of the invention. Further, since numerous modifications and variations will readily occur to those skilled in the art, it is not desired to limit the invention to the exact construction and operation illustrated and described, and accordingly, all suitable modifications and equivalents may be resorted to, falling within the scope of the invention.
Claims (20)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/335,122 US9953865B1 (en) | 2016-10-26 | 2016-10-26 | Structure and method to improve FAV RIE process margin and electromigration |
US15/852,176 US10957584B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and electromigration |
US15/852,151 US10985056B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and Electromigration |
US17/212,267 US11710658B2 (en) | 2016-10-26 | 2021-03-25 | Structure and method to improve FAV RIE process margin and Electromigration |
US18/205,178 US12033892B2 (en) | 2016-10-26 | 2023-06-02 | Structure and method to improve FAV RIE process margin and electromigration |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/335,122 US9953865B1 (en) | 2016-10-26 | 2016-10-26 | Structure and method to improve FAV RIE process margin and electromigration |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/852,151 Continuation US10985056B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and Electromigration |
US15/852,176 Continuation US10957584B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and electromigration |
Publications (2)
Publication Number | Publication Date |
---|---|
US9953865B1 US9953865B1 (en) | 2018-04-24 |
US20180114723A1 true US20180114723A1 (en) | 2018-04-26 |
Family
ID=61952395
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/335,122 Active US9953865B1 (en) | 2016-10-26 | 2016-10-26 | Structure and method to improve FAV RIE process margin and electromigration |
US15/852,176 Active US10957584B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and electromigration |
US15/852,151 Active US10985056B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and Electromigration |
US17/212,267 Active 2037-05-13 US11710658B2 (en) | 2016-10-26 | 2021-03-25 | Structure and method to improve FAV RIE process margin and Electromigration |
US18/205,178 Active US12033892B2 (en) | 2016-10-26 | 2023-06-02 | Structure and method to improve FAV RIE process margin and electromigration |
Family Applications After (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/852,176 Active US10957584B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and electromigration |
US15/852,151 Active US10985056B2 (en) | 2016-10-26 | 2017-12-22 | Structure and method to improve FAV RIE process margin and Electromigration |
US17/212,267 Active 2037-05-13 US11710658B2 (en) | 2016-10-26 | 2021-03-25 | Structure and method to improve FAV RIE process margin and Electromigration |
US18/205,178 Active US12033892B2 (en) | 2016-10-26 | 2023-06-02 | Structure and method to improve FAV RIE process margin and electromigration |
Country Status (1)
Country | Link |
---|---|
US (5) | US9953865B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2019226628A1 (en) * | 2018-05-22 | 2019-11-28 | Lam Research Corporation | Via prefill in a fully aligned via |
Families Citing this family (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9953865B1 (en) | 2016-10-26 | 2018-04-24 | International Business Machines Corporation | Structure and method to improve FAV RIE process margin and electromigration |
US10879120B2 (en) * | 2016-11-28 | 2020-12-29 | Taiwan Semiconductor Manufacturing | Self aligned via and method for fabricating the same |
US10957579B2 (en) | 2018-11-06 | 2021-03-23 | Samsung Electronics Co., Ltd. | Integrated circuit devices including a via and methods of forming the same |
US10832947B2 (en) | 2019-02-28 | 2020-11-10 | International Business Machines Corporation | Fully aligned via formation without metal recessing |
DE102019131408A1 (en) * | 2019-06-28 | 2020-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | MARGIN IMPROVEMENT FOR THROUGH CONTACT AT THE REAR END OF THE LINE TO A METAL LINE |
KR20210004231A (en) | 2019-07-03 | 2021-01-13 | 삼성전자주식회사 | Integrated circuit device and method of manufacturing the same |
US11322402B2 (en) | 2019-08-14 | 2022-05-03 | International Business Machines Corporation | Self-aligned top via scheme |
US10978343B2 (en) | 2019-08-16 | 2021-04-13 | International Business Machines Corporation | Interconnect structure having fully aligned vias |
US11164815B2 (en) * | 2019-09-28 | 2021-11-02 | International Business Machines Corporation | Bottom barrier free interconnects without voids |
US11094580B2 (en) | 2019-10-01 | 2021-08-17 | International Business Machines Corporation | Structure and method to fabricate fully aligned via with reduced contact resistance |
US11264276B2 (en) | 2019-10-22 | 2022-03-01 | International Business Machines Corporation | Interconnect integration scheme with fully self-aligned vias |
US11217481B2 (en) * | 2019-11-08 | 2022-01-04 | International Business Machines Corporation | Fully aligned top vias |
US11177214B2 (en) | 2020-01-15 | 2021-11-16 | International Business Machines Corporation | Interconnects with hybrid metal conductors |
US11152299B2 (en) | 2020-03-03 | 2021-10-19 | International Business Machines Corporation | Hybrid selective dielectric deposition for aligned via integration |
US11244854B2 (en) | 2020-03-24 | 2022-02-08 | International Business Machines Corporation | Dual damascene fully aligned via in interconnects |
US11244853B2 (en) | 2020-04-23 | 2022-02-08 | International Business Machines Corporation | Fully aligned via interconnects with partially removed etch stop layer |
US11495538B2 (en) | 2020-07-18 | 2022-11-08 | International Business Machines Corporation | Fully aligned via for interconnect |
US11688636B2 (en) | 2021-06-18 | 2023-06-27 | International Business Machines Corporation | Spin on scaffold film for forming topvia |
US11972977B2 (en) | 2021-09-08 | 2024-04-30 | International Business Machines Corporation | Fabrication of rigid close-pitch interconnects |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130328208A1 (en) * | 2012-06-07 | 2013-12-12 | International Business Machines Corporation | Dual damascene dual alignment interconnect scheme |
US20150364420A1 (en) * | 2014-06-16 | 2015-12-17 | Taiwan Semiconductor Manufacturing Company Ltd. | Interconnect structure with footing region |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4041785B2 (en) | 2003-09-26 | 2008-01-30 | 松下電器産業株式会社 | Manufacturing method of semiconductor device |
US7488679B2 (en) | 2006-07-31 | 2009-02-10 | International Business Machines Corporation | Interconnect structure and process of making the same |
US20090200683A1 (en) | 2008-02-13 | 2009-08-13 | International Business Machines Corporation | Interconnect structures with partially self aligned vias and methods to produce same |
US8614144B2 (en) | 2011-06-10 | 2013-12-24 | Kabushiki Kaisha Toshiba | Method for fabrication of interconnect structure with improved alignment for semiconductor devices |
US8916337B2 (en) | 2012-02-22 | 2014-12-23 | International Business Machines Corporation | Dual hard mask lithography process |
US8992792B2 (en) | 2012-07-20 | 2015-03-31 | Applied Materials, Inc. | Method of fabricating an ultra low-k dielectric self-aligned via |
US8772938B2 (en) | 2012-12-04 | 2014-07-08 | Intel Corporation | Semiconductor interconnect structures |
US9219007B2 (en) | 2013-06-10 | 2015-12-22 | International Business Machines Corporation | Double self aligned via patterning |
CN105493249B (en) | 2013-09-27 | 2019-06-14 | 英特尔公司 | Previous layer self-aligned via hole and plug patterning for back segment (BEOL) interconnection |
US9059257B2 (en) | 2013-09-30 | 2015-06-16 | International Business Machines Corporation | Self-aligned vias formed using sacrificial metal caps |
US9236342B2 (en) | 2013-12-18 | 2016-01-12 | Intel Corporation | Self-aligned via and plug patterning with photobuckets for back end of line (BEOL) interconnects |
US9324650B2 (en) | 2014-08-15 | 2016-04-26 | International Business Machines Corporation | Interconnect structures with fully aligned vias |
US9362165B1 (en) | 2015-05-08 | 2016-06-07 | Globalfoundries Inc. | 2D self-aligned via first process flow |
US9698100B2 (en) | 2015-08-19 | 2017-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for interconnection |
US9953865B1 (en) | 2016-10-26 | 2018-04-24 | International Business Machines Corporation | Structure and method to improve FAV RIE process margin and electromigration |
-
2016
- 2016-10-26 US US15/335,122 patent/US9953865B1/en active Active
-
2017
- 2017-12-22 US US15/852,176 patent/US10957584B2/en active Active
- 2017-12-22 US US15/852,151 patent/US10985056B2/en active Active
-
2021
- 2021-03-25 US US17/212,267 patent/US11710658B2/en active Active
-
2023
- 2023-06-02 US US18/205,178 patent/US12033892B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130328208A1 (en) * | 2012-06-07 | 2013-12-12 | International Business Machines Corporation | Dual damascene dual alignment interconnect scheme |
US20150364420A1 (en) * | 2014-06-16 | 2015-12-17 | Taiwan Semiconductor Manufacturing Company Ltd. | Interconnect structure with footing region |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2019226628A1 (en) * | 2018-05-22 | 2019-11-28 | Lam Research Corporation | Via prefill in a fully aligned via |
Also Published As
Publication number | Publication date |
---|---|
US9953865B1 (en) | 2018-04-24 |
US20180122691A1 (en) | 2018-05-03 |
US11710658B2 (en) | 2023-07-25 |
US10985056B2 (en) | 2021-04-20 |
US12033892B2 (en) | 2024-07-09 |
US10957584B2 (en) | 2021-03-23 |
US20180122692A1 (en) | 2018-05-03 |
US20240145299A1 (en) | 2024-05-02 |
US20210210380A1 (en) | 2021-07-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US12033892B2 (en) | Structure and method to improve FAV RIE process margin and electromigration | |
US10879112B2 (en) | Self-aligned via forming to conductive line and related wiring structure | |
US9165883B2 (en) | Interconnection structure for an integrated circuit | |
US20100001409A1 (en) | Semiconductor device and method of manufacturing thereof | |
US8951907B2 (en) | Semiconductor devices having through-contacts and related fabrication methods | |
US8399352B2 (en) | Semiconductor device comprising self-aligned contact bars and metal lines with increased via landing regions | |
CN108573917B (en) | Non-mandrel incision formation | |
US9141749B2 (en) | Interconnect structures and methods for back end of the line integration | |
US9299656B2 (en) | Vias and methods of formation thereof | |
US9111931B2 (en) | Method of forming an interconnect structure with high process margins | |
US10685874B1 (en) | Self-aligned cuts in an interconnect structure | |
US10128188B2 (en) | High aspect ratio contact metallization without seams | |
US9911623B2 (en) | Via connection to a partially filled trench | |
US10056292B2 (en) | Self-aligned lithographic patterning | |
EP4145498A1 (en) | Staggered interconnection structure | |
EP3817038A1 (en) | A method for producing self-aligned gate and source/drain via connections for contacting a fet transistor | |
US11361993B2 (en) | Method for inverse via patterning for back end of line dual damascene structures | |
US20230170255A1 (en) | Interconnection Structure for a Semiconductor Device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRIGGS, BENJAMIN DAVID;LEE, JOE;STANDAERT, THEODORUS EDUARDUS;REEL/FRAME:040161/0439 Effective date: 20161019 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: TESSERA, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:051489/0557 Effective date: 20191227 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., NORTH CAROLINA Free format text: SECURITY INTEREST;ASSIGNORS:ROVI SOLUTIONS CORPORATION;ROVI TECHNOLOGIES CORPORATION;ROVI GUIDES, INC.;AND OTHERS;REEL/FRAME:053468/0001 Effective date: 20200601 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: TESSERA LLC, CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:TESSERA, INC.;REEL/FRAME:059835/0051 Effective date: 20211001 |