US20170372973A1 - Sidewall image transfer structures - Google Patents
Sidewall image transfer structures Download PDFInfo
- Publication number
- US20170372973A1 US20170372973A1 US15/191,828 US201615191828A US2017372973A1 US 20170372973 A1 US20170372973 A1 US 20170372973A1 US 201615191828 A US201615191828 A US 201615191828A US 2017372973 A1 US2017372973 A1 US 2017372973A1
- Authority
- US
- United States
- Prior art keywords
- sacrificial
- layer
- gate
- mandrel
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 80
- 239000000463 material Substances 0.000 claims description 118
- 238000000034 method Methods 0.000 claims description 58
- 125000006850 spacer group Chemical group 0.000 claims description 48
- 238000000151 deposition Methods 0.000 claims description 24
- 239000012212 insulator Substances 0.000 claims description 24
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 8
- 230000003647 oxidation Effects 0.000 claims description 8
- 238000007254 oxidation reaction Methods 0.000 claims description 8
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 4
- 150000004767 nitrides Chemical class 0.000 claims description 4
- 238000000059 patterning Methods 0.000 claims 2
- 239000000758 substrate Substances 0.000 abstract description 27
- 230000008569 process Effects 0.000 description 33
- 230000015572 biosynthetic process Effects 0.000 description 18
- 238000005229 chemical vapour deposition Methods 0.000 description 17
- 230000008021 deposition Effects 0.000 description 17
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 14
- 229910052751 metal Inorganic materials 0.000 description 14
- 239000002184 metal Substances 0.000 description 14
- 229910052710 silicon Inorganic materials 0.000 description 14
- 239000010703 silicon Substances 0.000 description 14
- 238000005137 deposition process Methods 0.000 description 11
- 238000005530 etching Methods 0.000 description 11
- -1 for example Substances 0.000 description 11
- 239000007789 gas Substances 0.000 description 11
- 238000005240 physical vapour deposition Methods 0.000 description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 10
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 10
- 150000002739 metals Chemical class 0.000 description 9
- 239000002070 nanowire Substances 0.000 description 9
- 239000003989 dielectric material Substances 0.000 description 8
- 239000000203 mixture Substances 0.000 description 8
- 229910052581 Si3N4 Inorganic materials 0.000 description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 7
- 238000000231 atomic layer deposition Methods 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 6
- 239000002019 doping agent Substances 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 6
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 5
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 5
- 239000004020 conductor Substances 0.000 description 5
- 229910052732 germanium Inorganic materials 0.000 description 5
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 5
- 238000001459 lithography Methods 0.000 description 5
- 239000001301 oxygen Substances 0.000 description 5
- 229910052760 oxygen Inorganic materials 0.000 description 5
- 238000001020 plasma etching Methods 0.000 description 5
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 5
- 239000000126 substance Substances 0.000 description 5
- 229910052782 aluminium Inorganic materials 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 238000001704 evaporation Methods 0.000 description 4
- 230000008020 evaporation Effects 0.000 description 4
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 3
- 125000004429 atom Chemical group 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 239000007769 metal material Substances 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 3
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 2
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- XWCMFHPRATWWFO-UHFFFAOYSA-N [O-2].[Ta+5].[Sc+3].[O-2].[O-2].[O-2] Chemical compound [O-2].[Ta+5].[Sc+3].[O-2].[O-2].[O-2] XWCMFHPRATWWFO-UHFFFAOYSA-N 0.000 description 2
- CEPICIBPGDWCRU-UHFFFAOYSA-N [Si].[Hf] Chemical compound [Si].[Hf] CEPICIBPGDWCRU-UHFFFAOYSA-N 0.000 description 2
- ILCYGSITMBHYNK-UHFFFAOYSA-N [Si]=O.[Hf] Chemical compound [Si]=O.[Hf] ILCYGSITMBHYNK-UHFFFAOYSA-N 0.000 description 2
- 229910052786 argon Inorganic materials 0.000 description 2
- VKJLWXGJGDEGSO-UHFFFAOYSA-N barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[Ti+4].[Ba+2] VKJLWXGJGDEGSO-UHFFFAOYSA-N 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 238000000224 chemical solution deposition Methods 0.000 description 2
- 239000002178 crystalline material Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910000449 hafnium oxide Inorganic materials 0.000 description 2
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 2
- 229910052734 helium Inorganic materials 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 229910052738 indium Inorganic materials 0.000 description 2
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 2
- 238000009616 inductively coupled plasma Methods 0.000 description 2
- 239000004615 ingredient Substances 0.000 description 2
- 229910052746 lanthanum Inorganic materials 0.000 description 2
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 2
- JQJCSZOEVBFDKO-UHFFFAOYSA-N lead zinc Chemical compound [Zn].[Pb] JQJCSZOEVBFDKO-UHFFFAOYSA-N 0.000 description 2
- 238000004943 liquid phase epitaxy Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- KJXBRHIPHIVJCS-UHFFFAOYSA-N oxo(oxoalumanyloxy)lanthanum Chemical compound O=[Al]O[La]=O KJXBRHIPHIVJCS-UHFFFAOYSA-N 0.000 description 2
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 2
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 2
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 2
- 230000000737 periodic effect Effects 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 239000000376 reactant Substances 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- UVGLBOPDEUYYCS-UHFFFAOYSA-N silicon zirconium Chemical compound [Si].[Zr] UVGLBOPDEUYYCS-UHFFFAOYSA-N 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- VEALVRVVWBQVSL-UHFFFAOYSA-N strontium titanate Chemical compound [Sr+2].[O-][Ti]([O-])=O VEALVRVVWBQVSL-UHFFFAOYSA-N 0.000 description 2
- CZXRMHUWVGPWRM-UHFFFAOYSA-N strontium;barium(2+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[O-2].[Ti+4].[Sr+2].[Ba+2] CZXRMHUWVGPWRM-UHFFFAOYSA-N 0.000 description 2
- 229910001936 tantalum oxide Inorganic materials 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 2
- 238000000927 vapour-phase epitaxy Methods 0.000 description 2
- 238000009279 wet oxidation reaction Methods 0.000 description 2
- 229910001928 zirconium oxide Inorganic materials 0.000 description 2
- GFQYVLUOOAAOGM-UHFFFAOYSA-N zirconium(iv) silicate Chemical compound [Zr+4].[O-][Si]([O-])([O-])[O-] GFQYVLUOOAAOGM-UHFFFAOYSA-N 0.000 description 2
- PFNQVRZLDWYSCW-UHFFFAOYSA-N (fluoren-9-ylideneamino) n-naphthalen-1-ylcarbamate Chemical compound C12=CC=CC=C2C2=CC=CC=C2C1=NOC(=O)NC1=CC=CC2=CC=CC=C12 PFNQVRZLDWYSCW-UHFFFAOYSA-N 0.000 description 1
- MARUHZGHZWCEQU-UHFFFAOYSA-N 5-phenyl-2h-tetrazole Chemical compound C1=CC=CC=C1C1=NNN=N1 MARUHZGHZWCEQU-UHFFFAOYSA-N 0.000 description 1
- 229910000951 Aluminide Inorganic materials 0.000 description 1
- 229910052582 BN Inorganic materials 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- PZNSFCLAULLKQX-UHFFFAOYSA-N Boron nitride Chemical compound N#B PZNSFCLAULLKQX-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229910000807 Ga alloy Inorganic materials 0.000 description 1
- 229910002601 GaN Inorganic materials 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 1
- 229910026551 ZrC Inorganic materials 0.000 description 1
- OTCHGXYCWNXDOA-UHFFFAOYSA-N [C].[Zr] Chemical compound [C].[Zr] OTCHGXYCWNXDOA-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- CAVCGVPGBKGDTG-UHFFFAOYSA-N alumanylidynemethyl(alumanylidynemethylalumanylidenemethylidene)alumane Chemical compound [Al]#C[Al]=C=[Al]C#[Al] CAVCGVPGBKGDTG-UHFFFAOYSA-N 0.000 description 1
- 150000004645 aluminates Chemical class 0.000 description 1
- MDPILPRLPQYEEN-UHFFFAOYSA-N aluminium arsenide Chemical compound [As]#[Al] MDPILPRLPQYEEN-UHFFFAOYSA-N 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 229910002056 binary alloy Inorganic materials 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000012159 carrier gas Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000000306 component Substances 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- OXTURSYJKMYFLT-UHFFFAOYSA-N dichlorogermane Chemical compound Cl[GeH2]Cl OXTURSYJKMYFLT-UHFFFAOYSA-N 0.000 description 1
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 1
- VXGHASBVNMHGDI-UHFFFAOYSA-N digermane Chemical compound [Ge][Ge] VXGHASBVNMHGDI-UHFFFAOYSA-N 0.000 description 1
- UCMVNBCLTOOHMN-UHFFFAOYSA-N dimethyl(silyl)silane Chemical compound C[SiH](C)[SiH3] UCMVNBCLTOOHMN-UHFFFAOYSA-N 0.000 description 1
- UBHZUDXTHNMNLD-UHFFFAOYSA-N dimethylsilane Chemical compound C[SiH2]C UBHZUDXTHNMNLD-UHFFFAOYSA-N 0.000 description 1
- PZPGRFITIJYNEJ-UHFFFAOYSA-N disilane Chemical compound [SiH3][SiH3] PZPGRFITIJYNEJ-UHFFFAOYSA-N 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- KCWYOFZQRFCIIE-UHFFFAOYSA-N ethylsilane Chemical compound CC[SiH3] KCWYOFZQRFCIIE-UHFFFAOYSA-N 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 229910000078 germane Inorganic materials 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- WHJFNYXPKGDKBB-UHFFFAOYSA-N hafnium;methane Chemical compound C.[Hf] WHJFNYXPKGDKBB-UHFFFAOYSA-N 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- NEXSMEBSBIABKL-UHFFFAOYSA-N hexamethyldisilane Chemical compound C[Si](C)(C)[Si](C)(C)C NEXSMEBSBIABKL-UHFFFAOYSA-N 0.000 description 1
- 125000004435 hydrogen atom Chemical class [H]* 0.000 description 1
- 238000003384 imaging method Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 239000012705 liquid precursor Substances 0.000 description 1
- 238000013208 measuring procedure Methods 0.000 description 1
- 150000001247 metal acetylides Chemical class 0.000 description 1
- 229910052914 metal silicate Inorganic materials 0.000 description 1
- IQCYANORSDPPDT-UHFFFAOYSA-N methyl(silyl)silane Chemical compound C[SiH2][SiH3] IQCYANORSDPPDT-UHFFFAOYSA-N 0.000 description 1
- UIUXUFNYAYAMOE-UHFFFAOYSA-N methylsilane Chemical compound [SiH3]C UIUXUFNYAYAMOE-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 1
- 229910002059 quaternary alloy Inorganic materials 0.000 description 1
- 229910052707 ruthenium Inorganic materials 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910000077 silane Inorganic materials 0.000 description 1
- 150000004760 silicates Chemical class 0.000 description 1
- FDNAPBUWERUEDA-UHFFFAOYSA-N silicon tetrachloride Chemical compound Cl[Si](Cl)(Cl)Cl FDNAPBUWERUEDA-UHFFFAOYSA-N 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- 229910002058 ternary alloy Inorganic materials 0.000 description 1
- IEXRMSFAVATTJX-UHFFFAOYSA-N tetrachlorogermane Chemical compound Cl[Ge](Cl)(Cl)Cl IEXRMSFAVATTJX-UHFFFAOYSA-N 0.000 description 1
- LXEXBJXDGVGRAR-UHFFFAOYSA-N trichloro(trichlorosilyl)silane Chemical compound Cl[Si](Cl)(Cl)[Si](Cl)(Cl)Cl LXEXBJXDGVGRAR-UHFFFAOYSA-N 0.000 description 1
- MUDDKLJPADVVKF-UHFFFAOYSA-N trichlorogermane Chemical compound Cl[GeH](Cl)Cl MUDDKLJPADVVKF-UHFFFAOYSA-N 0.000 description 1
- ZDHXKXAHOVTTAH-UHFFFAOYSA-N trichlorosilane Chemical compound Cl[SiH](Cl)Cl ZDHXKXAHOVTTAH-UHFFFAOYSA-N 0.000 description 1
- 239000005052 trichlorosilane Substances 0.000 description 1
- MTPVUVINMAGMJL-UHFFFAOYSA-N trimethyl(1,1,2,2,2-pentafluoroethyl)silane Chemical compound C[Si](C)(C)C(F)(F)C(F)(F)F MTPVUVINMAGMJL-UHFFFAOYSA-N 0.000 description 1
- VEDJZFSRVVQBIL-UHFFFAOYSA-N trisilane Chemical compound [SiH3][SiH2][SiH3] VEDJZFSRVVQBIL-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000005019 vapor deposition process Methods 0.000 description 1
- 239000011701 zinc Substances 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0332—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28123—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
- H01L21/823425—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures manufacturing common source or drain regions between a plurality of conductor-insulator-semiconductor structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823437—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
- H01L21/823456—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different shapes, lengths or dimensions
Definitions
- the present invention generally relates to complimentary metal-oxide semiconductors (CMOS) and metal-oxide-semiconductor field-effect transistors (MOSFET), and more specifically, to forming MOSFETs using sidewall image transfer processes.
- CMOS complimentary metal-oxide semiconductors
- MOSFET metal-oxide-semiconductor field-effect transistors
- the FinFET is a type of MOSFET.
- the FinFET is a multiple-gate MOSFET device that mitigates the effects of short channels and reduces drain-induced barrier lowering.
- the “fin” refers to a semiconductor material patterned on a substrate that often has three exposed surfaces that form the narrow channel between source and drain regions. A thin dielectric layer arranged over the fin separates the fin channel from the gate. Because the fin provides a three dimensional surface for the channel region, a larger channel length may be achieved in a given region of the substrate as opposed to a planar FET device.
- a spacer is formed adjacent to the first sacrificial gate and a spacer adjacent to the second sacrificial gate.
- An insulator layer is deposited over a source/drain region. The first sacrificial gate and the second sacrificial gate are removed to form a first cavity and a second cavity that expose channel regions of the active region.
- a first gate stack is formed in the first cavity and a second gate stack is formed in the second cavity.
- a method for forming a semiconductor device comprises forming a semiconductor fin on a substrate, and forming a layer of sacrificial gate material on the fin.
- a first sacrificial mandrel is formed on the layer of sacrificial gate material and a second sacrificial mandrel is formed on the layer of sacrificial gate material, where the first sacrificial mandrel is formed from a first sacrificial material and the second sacrificial mandrel is formed from a second sacrificial material.
- FIG. 4 illustrates a cut-away view along the longitudinal axis of the fin following the deposition of a sacrificial semiconductor layer over the hardmask.
- FIG. 7 illustrates a cut-away view following a lithographic patterning and etching process that removes exposed portions of the sacrificial semiconductor layer and the second sacrificial semiconductor material to form a first sacrificial mandrel and a second sacrificial mandrel.
- FIG. 12 illustrates a top view following the removal of the spacers and the formation of spacers adjacent to sidewalls of the sacrificial gates.
- the semiconductor substrate may be doped, undoped or contain doped regions and undoped regions therein.
- the semiconductor substrate may contain regions with strain and regions without strain therein, or contain regions of tensile strain and compressive strain. It is understood that while examples described herein and in the figures are directed toward silicon semiconductor devices, these structures and/or material compositions are merely exemplary, and that the structures and processes described herein may be applied to any semiconductor device or material composition now known or later developed.
- a hardmask layer 106 is arranged on the semiconductor layer 104 .
- the hardmask 106 may include, for example, silicon oxide, silicon nitride (SiN), SiOCN, SiBCN or any suitable combination of those.
- the hardmask 106 may be deposited using a deposition process, including, but not limited to, PVD, CVD, PECVD, or any combination thereof.
- FIG. 5 illustrates a cut-away view following a lithographic patterning and etching process that patterns a mask (not shown) on a portion of the sacrificial semiconductor layer 402 and removes exposed portions of the sacrificial semiconductor layer 402 to expose portions of the hardmask 306 .
- FIG. 6 illustrates a cut-away view following the deposition of a second sacrificial semiconductor material 602 on exposed portions of the hardmask 306 .
- the second sacrificial semiconductor material 602 in the illustrated embodiment includes a SiGe material.
- the second sacrificial semiconductor material 602 may be formed by, for example, a chemical vapor deposition process or a plasma vapor deposition process.
- a planarizing process such as, chemical mechanical polishing may be performed to form the resultant structure of FIG. 6 .
- FIG. 11B illustrates a top view following the formation of the sacrificial gates 1102 and 1104 (of FIG. 11A ).
- Epitaxial materials may be grown from gaseous or liquid precursors. Epitaxial materials may be grown using vapor-phase epitaxy (VPE), molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), or other suitable process.
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- Epitaxial silicon, silicon germanium, and/or carbon doped silicon (Si:C) silicon can be doped during deposition (in-situ doped) by adding dopants, n-type dopants (e.g., phosphorus or arsenic) or p-type dopants (e.g., boron or gallium), depending on the type of transistor.
- the dopant concentration in the source/drain can range from 1 ⁇ 10 19 cm ⁇ 3 to 2 ⁇ 10 21 cm ⁇ 3 , or preferably between 2 ⁇ 10 20 cm ⁇ 3 to 1 ⁇ 10 21 cm ⁇ 3 .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present invention generally relates to complimentary metal-oxide semiconductors (CMOS) and metal-oxide-semiconductor field-effect transistors (MOSFET), and more specifically, to forming MOSFETs using sidewall image transfer processes.
- The MOSFET is a transistor used for switching electronic signals. The MOSFET has a source, a drain, and gate electrode. The gate is electrically insulated from the main semiconductor n-channel or p-channel by a thin layer of insulating material, for example, silicon dioxide or high dielectric constant (high-k) dielectrics, which makes the input resistance of the MOSFET relatively high. The gate voltage controls whether the path from drain to source is an open circuit (“off”) or a resistive path (“on”).
- N-type field effect transistors (nFET) and p-type field effect transistors (pFET) are two types of complementary MOSFETs. The nFET uses electrons as the current carriers and includes n-doped source and drain junctions. The pFET uses holes as the current carriers and includes p-doped source and drain junctions.
- The FinFET is a type of MOSFET. The FinFET is a multiple-gate MOSFET device that mitigates the effects of short channels and reduces drain-induced barrier lowering. The “fin” refers to a semiconductor material patterned on a substrate that often has three exposed surfaces that form the narrow channel between source and drain regions. A thin dielectric layer arranged over the fin separates the fin channel from the gate. Because the fin provides a three dimensional surface for the channel region, a larger channel length may be achieved in a given region of the substrate as opposed to a planar FET device.
- As CMOS scales to smaller dimensions, nanowire devices provide advantages. A nanowire is often suspended above the substrate by source/drain regions or the gate stack. Since the nanowire is suspended, the channel region of a nanowire device has 360 degrees of exposed area. The gate stack may be formed around the channel region of the nanowire to form a gate-all-around-device. The nanowire may provide even more surface area and greater channel length than a finFET device or planar FET device in a given region of a substrate. Nanowire FETs may be formed from stacked nanowires providing even greater layout density. Stacked nanowires provide, for example, increased drive current within a given layout area.
- Gate spacers form an insulating film along gate sidewalls. Gate spacers may also initially be formed along sacrificial gate sidewalls in replacement gate technology. The gate spacers are used to define source/drain regions in active areas of a semiconductor layer located adjacent to the gate.
- Device scaling in the semiconductor industry reduces costs, decreases power consumption, and provides faster devices with increased functions per unit area. Improvements in optical lithography have played a major role in device scaling. However, optical lithography has limitations for minimum dimensions and pitch, which are determined by the wavelength of the irradiation.
- According to an embodiment of the present invention, a method for forming a semiconductor device comprises forming a layer of sacrificial gate material on an active region of a substrate. A first sacrificial mandrel is formed on the layer of sacrificial gate material, and a second sacrificial mandrel is formed on the layer of sacrificial gate material, where the first sacrificial mandrel is formed from a first sacrificial material and the second sacrificial mandrel is formed from a second sacrificial material. A first oxide layer is formed on the first sacrificial mandrel and a second oxide layer on the second sacrificial mandrel, the first oxide layer having a thickness that is less than the second oxide layer. The first sacrificial mandrel and the second sacrificial mandrel are removed to define a first spacer and a second spacer, the first spacer having a width that is greater than a width of the second spacer. Exposed portions of the layer of sacrificial gate material are removed to expose the active region of the substrate and form a first sacrificial gate and a second sacrificial gate over channel regions of the active region. A spacer is formed adjacent to the first sacrificial gate and a spacer adjacent to the second sacrificial gate. An insulator layer is deposited over a source/drain region. The first sacrificial gate and the second sacrificial gate are removed to form a first cavity and a second cavity that expose channel regions of the active region. A first gate stack is formed in the first cavity and a second gate stack is formed in the second cavity.
- According to another embodiment of the present invention, a method for forming a semiconductor device comprises forming a semiconductor fin on a substrate, and forming a layer of sacrificial gate material on the fin. A first sacrificial mandrel is formed on the layer of sacrificial gate material and a second sacrificial mandrel is formed on the layer of sacrificial gate material, where the first sacrificial mandrel is formed from a first sacrificial material and the second sacrificial mandrel is formed from a second sacrificial material. A first oxide layer is formed on the first sacrificial mandrel and a second oxide layer is formed on the second sacrificial mandrel, the first oxide layer having a thickness that is less than the second oxide layer. The first sacrificial mandrel and the second sacrificial mandrel are removed to define a first spacer and a second spacer, the first spacer having a width that is greater than a width of the second spacer. Exposed portions of the layer of sacrificial gate material are removed to expose the active region of the substrate and form a first sacrificial gate and a second sacrificial gate over channel regions of the active region. A spacer is formed adjacent to the first sacrificial gate and a spacer adjacent to the second sacrificial gate. An insulator layer over a source/drain region of the semiconductor fin. The first sacrificial gate and the second sacrificial gate are removed to form a first cavity and a second cavity that expose channel regions of the semiconductor fin. A first gate stack is formed in the first cavity and a second gate stack is formed in the second cavity.
- According to yet another embodiment of the present invention, a semiconductor device comprises a source/drain region arranged on a substrate and a first gate stack having a first length arranged on a first channel region of the substrate. A second gate stack having a second length is arranged on a second channel region of the substrate. The first length is greater than the second length.
-
FIG. 1 illustrates a side view of a semiconductor-on-insulator (SOI) wafer. -
FIG. 2A illustrates a cut-away view along the line A-A (ofFIG. 2B ) following the formation of a fin on the insulator layer. -
FIG. 2B illustrates a top view of the fin arranged on the insulator layer. -
FIG. 3 illustrates a cut-away view following the formation of an oxide layer over exposed portions of the fin and the insulator layer following the removal of the hardmask. -
FIG. 4 illustrates a cut-away view along the longitudinal axis of the fin following the deposition of a sacrificial semiconductor layer over the hardmask. -
FIG. 5 illustrates a cut-away view following a lithographic patterning and etching process that patterns a mask (not shown) on a portion of the sacrificial semiconductor layer and removes exposed portions of the sacrificial semiconductor layer. -
FIG. 6 illustrates a cut-away view following the deposition of a second sacrificial semiconductor material on exposed portions of the hardmask. -
FIG. 7 illustrates a cut-away view following a lithographic patterning and etching process that removes exposed portions of the sacrificial semiconductor layer and the second sacrificial semiconductor material to form a first sacrificial mandrel and a second sacrificial mandrel. -
FIG. 8 illustrates a cut-away view following the formation of an oxide layer over the sacrificial mandrel and an oxide layer over the sacrificial mandrel. -
FIG. 9 illustrates a cut-away view following the formation of spacers. -
FIG. 10 illustrates a cut-away view following the removal of the sacrificial mandrel and the sacrificial mandrel using a suitable selective etching process. -
FIG. 11A illustrates a cut-away view along the line A-A (ofFIG. 11B ) following an anisotropic etching process that removes exposed portions of the hardmask and the layer of sacrificial gate material to expose portions of the oxide layer and form sacrificial gates. -
FIG. 11B illustrates a top view following the formation of the sacrificial gates (ofFIG. 11A ). -
FIG. 12 illustrates a top view following the removal of the spacers and the formation of spacers adjacent to sidewalls of the sacrificial gates. -
FIG. 13 illustrates a top view following the formation of source/drain regions. -
FIG. 14 illustrates a top view following the formation of an inter-level dielectric layer. -
FIG. 15 illustrates a top view following the removal of the sacrificial gates ofFIG. 11A to form cavities that expose the channel regions of the fin. -
FIG. 16A illustrates a top view of the resultant structure following the formation of a replacement metal gate stack (gate stack). -
FIG. 16B illustrates a cut-away view along the line C-C (ofFIG. 16A ) of the gate stack. - The methods and resultant structures described herein provide for forming semiconductor devices using a sidewall image transfer process.
- In some integrated circuits it is desirable to form semiconductor devices where the gates have different lengths. For example, two gate stacks arranged on a wafer where the length of the gate stacks are different. In this regard, an exemplary sidewall image transfer process is used to form the gate stacks.
-
FIG. 1 illustrates a side view of a semiconductor-on-insulator (SOI)wafer 101. In an alternative embodiment, the substrate may be formed from a bulk semiconductor. TheSOI wafer 101 includes asubstrate 103, aninsulator layer 102 arranged on thesubstrate 103, asemiconductor layer 104 arranged on theinsulator layer 102, and ahardmask 106 arranged on thesemiconductor layer 104. - The
SOI wafer 101 can be formed by any suitable technique such as, for example wafer bonding, Smartcut™, SIMOX (Separation by IMplanted Oxygen). Thesemiconductor layer 104 may be a silicon-containing material. Illustrative examples of silicon-containing materials suitable for thesemiconductor layer 104 or for a bulk semiconductor may include, but are not limited to, silicon, silicon germanium, silicon germanium carbide, silicon carbide, polysilicon, epitaxial silicon, amorphous silicon, and multilayers thereof. Although silicon is predominately used in wafer fabrication, alternative semiconductor materials can be employed, such as, but not limited to, germanium, gallium nitride, cadmium telluride and zinc selenide. Further alternatives for thesemiconductor layer 104 include III-V compound semiconductors. The term “III-V compound semiconductor” denotes a semiconductor material that includes at least one element from Group III of the Periodic Table of Elements (International Union of Pure and Applied Chemistry Group 13) and at least one element from Group V of the Periodic Table of Elements (International Union of Pure and Applied Chemistry Group 15). Typically, the III-V compound semiconductors are binary, ternary or quaternary alloys including III/V elements. Examples of III-V compound semiconductors that can be used in the present embodiments include, but are not limited to alloys of gallium arsenic, aluminum arsenic, indium gallium arsenic, indium aluminum arsenic, indium aluminum arsenic antimony, indium aluminum arsenic phosphorus, indium gallium arsenic phosphorus and combinations thereof. - The
semiconductor substrate 103 may include, for example, silicon, germanium, silicon germanium, silicon carbide, and those consisting essentially of III-V compound semiconductors having a composition defined by the formula AlX1GaX2InX3AsY1PY2NY3SbY4, where X1, X2, X3, Y1, Y2, Y3, and Y4 represent relative proportions, each greater than or equal to zero and X1+X2+X3+Y1+Y2+Y3+Y4=1 (1 being the total relative mole quantity). Other suitable substrates include II-VI compound semiconductors having a composition ZnA1CdA2SeB1TeB2, where A1, A2, B1, and B2 are relative proportions each greater than or equal to zero and A1+A2+B1+B2=1 (1 being a total mole quantity). The semiconductor substrate may also comprise an organic semiconductor or a layered semiconductor such as, for example, Si/SiGe, a silicon-on-insulator or a SiGe-on-insulator. A portion or entire semiconductor substrate may be amorphous, polycrystalline, or monocrystalline. In addition to the aforementioned types of semiconductor layers, the semiconductor substrate employed in the present invention may also comprise a hybrid oriented (HOT) semiconductor layer in which the HOT substrate has surface regions of different crystallographic orientation. The semiconductor substrate may be doped, undoped or contain doped regions and undoped regions therein. The semiconductor substrate may contain regions with strain and regions without strain therein, or contain regions of tensile strain and compressive strain. It is understood that while examples described herein and in the figures are directed toward silicon semiconductor devices, these structures and/or material compositions are merely exemplary, and that the structures and processes described herein may be applied to any semiconductor device or material composition now known or later developed. - The
insulator layer 102 may include, for example, a buried oxide (BOX) material or other suitable insulator materials. Examples of suitable insulator materials include silicon oxide, silicon nitride, silicon oxynitride, boron nitride, high-k materials, or any combination of these materials. Examples of high-k materials include but are not limited to metal oxides such as hafnium oxide, hafnium silicon oxide, hafnium silicon oxynitride, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, zirconium silicon oxynitride, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. The high-k may further include dopants such as lanthanum, aluminum. - The thickness of
insulator layer 102 generally varies and is not intended to be limited. In one aspect, the thickness of theinsulator layer 102 is in a range from about 10 nm to about 1000 nm. Theinsulator layer 102 can be formed by any suitable process such as thermal oxidation, thermal nitridation, chemical vapor deposition (CVD). - A
hardmask layer 106 is arranged on thesemiconductor layer 104. Thehardmask 106 may include, for example, silicon oxide, silicon nitride (SiN), SiOCN, SiBCN or any suitable combination of those. Thehardmask 106 may be deposited using a deposition process, including, but not limited to, PVD, CVD, PECVD, or any combination thereof. -
FIG. 2A illustrates a cut-away view along the line A-A (ofFIG. 2B ) following the formation of afin 202 on theinsulator layer 102. Thefin 202 may be patterned by, for example, a lithographic patterning and etching process such as, reactive ion etching (RIE) or a sidewall imaging transfer process that removes exposed portions of thehardmask 106 and portions of thesemiconductor layer 104 to expose portions of theinsulator layer 102.FIG. 2B illustrates a top view of thefin 202 arranged on theinsulator layer 102. -
FIG. 3 illustrates a cut-away view following the formation of anoxide layer 302 over exposed portions of thefin 202 and theinsulator layer 102 following the removal of thehardmask 106. A layer ofsacrificial gate material 304 such as, for example, amorphous silicon (aSi), or polycrystalline silicon (polysilicon) material or another suitable sacrificial gate material is deposited over theoxide layer 302. Thesacrificial gates - The layer
sacrificial gate material 304 may be deposited by a deposition process, including, but not limited to, physical vapor deposition (PVD), chemical vapor deposition (CVD), atomic layer deposition (ALD, plasma enhanced chemical vapor deposition (PECVD), inductively coupled plasma chemical vapor deposition (ICP CVD), or any combination thereof. - Following the deposition of the layer of sacrificial gate material, a
hardmask 306 such as, for example, silicon oxide, silicon nitride (SiN), SiOCN, SiBCN or any suitable combination of those materials, is deposited on the layer ofsacrificial gate material 304 to form a PC hard mask orsacrificial gate cap 306. Thehardmask 306 may be deposited using a deposition process, including, but not limited to, PVD, CVD, PECVD, or any combination thereof. -
FIG. 4 illustrates a cut-away view along the longitudinal axis of thefin 202 following the deposition of asacrificial semiconductor layer 402 over thehardmask 306. Thesacrificial semiconductor layer 402 in the illustrated embodiment includes silicon that may be deposited by, for example, chemical vapor deposition or plasma enhanced chemical vapor deposition. -
FIG. 5 illustrates a cut-away view following a lithographic patterning and etching process that patterns a mask (not shown) on a portion of thesacrificial semiconductor layer 402 and removes exposed portions of thesacrificial semiconductor layer 402 to expose portions of thehardmask 306. -
FIG. 6 illustrates a cut-away view following the deposition of a secondsacrificial semiconductor material 602 on exposed portions of thehardmask 306. The secondsacrificial semiconductor material 602 in the illustrated embodiment includes a SiGe material. The secondsacrificial semiconductor material 602 may be formed by, for example, a chemical vapor deposition process or a plasma vapor deposition process. Following the deposition of the secondsacrificial semiconductor material 602, a planarizing process, such as, chemical mechanical polishing may be performed to form the resultant structure ofFIG. 6 . -
FIG. 7 illustrates a cut-away view following a lithographic patterning and etching process that removes exposed portions of thesacrificial semiconductor layer 402 and the secondsacrificial semiconductor material 602 to form a firstsacrificial mandrel 702 from thesacrificial semiconductor layer 402 and forms a secondsacrificial mandrel 704 from the secondsacrificial semiconductor material 602. In the illustrated exemplary embodiment, the width of the firstsacrificial mandrel 702 is W1 and the width of the secondsacrificial mandrel 704 is W2. The widths W1 and W2 may be substantially similar or dissimilar where W1>W2 or W1<W2. -
FIG. 8 illustrates a cut-away view following the formation of anoxide layer 802 over thesacrificial mandrel 702 and anoxide layer 804 over thesacrificial mandrel 704. The oxidation process is performed at a temperature sufficient enough to cause oxidation of thesacrificial mandrel sacrificial mandrel - The
oxide layer 802 is thinner than theoxide layer 804 due to the different rates of oxidation of thesacrificial mandrel 702 and thesacrificial mandrel 704. -
FIG. 9 illustrates a cut-away view following the formation ofspacers 902 andspacers 904. Thespacers FIG. 8 ) to expose portions of thesacrificial mandrel 702 and thesacrificial mandrel 704. -
FIG. 10 illustrates a cut-away view following the removal of thesacrificial mandrel 702 and thesacrificial mandrel 704 using a suitable selective etching process. Theresultant spacers 902 have a width T1 and thespacers 904 have a width T2, where T1<T2. -
FIG. 11A illustrates a cut-away view along the line A-A (ofFIG. 11B ) following an anisotropic etching process that removes exposed portions of thehardmask 306 and the layer ofsacrificial gate material 304 to expose portions of theoxide layer 302 and formsacrificial gates -
FIG. 11B illustrates a top view following the formation of thesacrificial gates 1102 and 1104 (ofFIG. 11A ). -
FIG. 12 illustrates a top view following the removal of thespacers spacers 1202 adjacent to sidewalls of thesacrificial gates 1102 and 1104 (ofFIG. 11A ). - The
spacers 1202 in the illustrated embodiment are formed by depositing a layer of spacer material (not shown) over the exposed portions of theoxide layer 302, thefin 202, and thesacrificial gates - Following the deposition of the layer of spacer material, a suitable anisotropic etching process such as, for example, a reactive ion etching process is performed to remove portions of the layer of spacer material and form the
spacers 1202. -
FIG. 13 illustrates a top view following the formation of source/drain regions 1302. The source/drain regions 1302 are formed by an epitaxial growth process that deposits a crystalline overlayer of semiconductor material onto the exposed crystalline seed material of the exposedfin 202 to form the source/drain regions 1302. - Epitaxial materials may be grown from gaseous or liquid precursors. Epitaxial materials may be grown using vapor-phase epitaxy (VPE), molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), or other suitable process. Epitaxial silicon, silicon germanium, and/or carbon doped silicon (Si:C) silicon can be doped during deposition (in-situ doped) by adding dopants, n-type dopants (e.g., phosphorus or arsenic) or p-type dopants (e.g., boron or gallium), depending on the type of transistor. The dopant concentration in the source/drain can range from 1×1019 cm−3 to 2×1021 cm−3, or preferably between 2×1020 cm−3 to 1×1021 cm−3.
- The terms “epitaxial growth and/or deposition” and “epitaxially formed and/or grown” mean the growth of a semiconductor material (crystalline material) on a deposition surface of another semiconductor material (crystalline material), in which the semiconductor material being grown (crystalline overlayer) has substantially the same crystalline characteristics as the semiconductor material of the deposition surface (seed material). In an epitaxial deposition process, the chemical reactants provided by the source gases are controlled and the system parameters are set so that the depositing atoms arrive at the deposition surface of the semiconductor substrate with sufficient energy to move about on the surface such that the depositing atoms orient themselves to the crystal arrangement of the atoms of the deposition surface. Therefore, an epitaxially grown semiconductor material has substantially the same crystalline characteristics as the deposition surface on which the epitaxially grown material is formed. For example, an epitaxially grown semiconductor material deposited on a {100} orientated crystalline surface will take on a {100} orientation. In some embodiments, epitaxial growth and/or deposition processes are selective to forming on semiconductor surface, and generally do not deposit material on exposed surfaces, such as silicon dioxide or silicon nitride surfaces.
- In some embodiments, the gas source for the deposition of epitaxial semiconductor material include a silicon containing gas source, a germanium containing gas source, or a combination thereof. For example, an epitaxial Si layer may be deposited from a silicon gas source that is selected from the group consisting of silane, disilane, trisilane, tetrasilane, hexachlorodisilane, tetrachlorosilane, dichlorosilane, trichlorosilane, methylsilane, dimethylsilane, ethylsilane, methyldisilane, dimethyldisilane, hexamethyldisilane and combinations thereof. An epitaxial germanium layer can be deposited from a germanium gas source that is selected from the group consisting of germane, digermane, halogermane, dichlorogermane, trichlorogermane, tetrachlorogermane and combinations thereof. While an epitaxial silicon germanium alloy layer can be formed utilizing a combination of such gas sources. Carrier gases like hydrogen, nitrogen, helium and argon may be used.
-
FIG. 14 illustrates a top view following the formation of aninter-level dielectric layer 1402. Theinter-level dielectric layer 1402 is formed from, for example, a low-k dielectric material (with k<4.0), including but not limited to, silicon oxide, spin-on-glass, a flowable oxide, a high density plasma oxide, borophosphosilicate glass (BPSG), or any combination thereof. Theinter-level dielectric layer 1402 is deposited by a deposition process, including, but not limited to CVD, PVD, plasma enhanced CVD, atomic layer deposition (ALD), evaporation, chemical solution deposition, or like processes. Following the deposition of theinter-level dielectric layer 1402, a planarization process such as, for example, chemical mechanical polishing is performed. -
FIG. 15 illustrates a top view following the removal of thesacrificial gates FIG. 11A to formcavities 1502 that expose the channel regions of thefins 202. Thesacrificial gates spacers 1202 and the inter-level dielectric material. The chemical etch process may include, but is not limited to, hot ammonia or tetramethylammonium hydroxide (TMAH). -
FIG. 16A illustrates a top view of the resultant structure following the formation of a replacement metal gate stack (gate stack) 1601.FIG. 16B illustrates a cut-away view along the line C-C (ofFIG. 16A ) of thegate stack 1601. Thegate stack 1601 include high-k metal gates formed, for example, by filling the cavity 1502 (ofFIG. 15 ) with one or more gate dielectric 1602 materials, one ormore workfunction metals 1604, and one or moremetal gate conductor 1606 materials. Thegate dielectric 1602 material(s) can be a dielectric material having a dielectric constant greater than 3.9, 7.0, or 10.0. Non-limiting examples of suitable materials for the dielectric 1602 materials include oxides, nitrides, oxynitrides, silicates (e.g., metal silicates), aluminates, titanates, nitrides, or any combination thereof. Examples of high-k materials (with a dielectric constant greater than 7.0) include, but are not limited to, metal oxides such as hafnium oxide, hafnium silicon oxide, hafnium silicon oxynitride, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, zirconium silicon oxynitride, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. The high-k material may further include dopants such as, for example, lanthanum and aluminum. - The
gate dielectric 1602 materials may be formed by suitable deposition processes, for example, chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), evaporation, physical vapor deposition (PVD), chemical solution deposition, or other like processes. The thickness of the dielectric material may vary depending on the deposition process as well as the composition and number of high-k dielectric materials used. The dielectric material layer may have a thickness in a range from about 0.5 to about 20 nm. - The work function metal(s) 1604 may be disposed over the
gate dielectric 1602 material. The type of work function metal(s) 1604 depends on the type of transistor and may differ between the nFET and pFET devices. Non-limiting examples of suitablework function metals 1604 include p-type work function metal materials and n-type work function metal materials. P-type work function materials include compositions such as ruthenium, palladium, platinum, cobalt, nickel, and conductive metal oxides, or any combination thereof. N-type metal materials include compositions such as hafnium, zirconium, titanium, tantalum, aluminum, metal carbides (e.g., hafnium carbide, zirconium carbide, titanium carbide, and aluminum carbide), aluminides, or any combination thereof. The work function metal(s) may be deposited by a suitable deposition process, for example, CVD, PECVD, PVD, plating, thermal or e-beam evaporation, and sputtering. - The
gate conductor 1606 material(s) is deposited over thegate dielectric 1602 materials and work function metal(s) 1604 to form thegate stack 1601. Non-limiting examples of suitable conductive metals include aluminum (Al), platinum (Pt), gold (Au), tungsten (W), titanium (Ti), or any combination thereof. Thegate conductor 1606 material(s) may be deposited by a suitable deposition process, for example, CVD, PECVD, PVD, plating, thermal or e-beam evaporation, and sputtering. - Following the deposition of the
gate dielectric 1602 materials, the work function metal(s) 1604, and thegate conductor 1606 material(s), planarization process, for example, chemical mechanical planarization (CMP), is performed to remove the overburden of the deposited gate materials and form thegate stack 1601. - After the
gate stack 1601 is formed, additional insulating material (not shown) may be deposited over the device(s). The insulating material may be patterned to form cavities (not shown) that expose portions of the source/drain region 1302 and thegate stack 1601. The cavities may be filled by a conductive material (not shown) and, in some embodiments, a liner layer (not shown) to form conductive contacts (not shown). - The methods and resultant structures described herein provide for forming oxide sidewall image transfer spacers having different widths. The sidewall image transfer spacers are used to pattern sacrificial gate stacks that have different lengths that result in metal gates having different channel lengths.
- As used herein, the terms “invention” or “present invention” are non-limiting terms and not intended to refer to any single aspect of the particular invention but encompass all possible aspects as described in the specification and the claims. The term “on” may refer to an element that is on, above or in contact with another element or feature described in the specification and/or illustrated in the figures.
- As used herein, the term “about” modifying the quantity of an ingredient, component, or reactant of the invention employed refers to variation in the numerical quantity that can occur, for example, through typical measuring and liquid handling procedures used for making concentrates or solutions. Furthermore, variation can occur from inadvertent error in measuring procedures, differences in the manufacture, source, or purity of the ingredients employed to make the compositions or carry out the methods, and the like. In one aspect, the term “about” means within 10% of the reported numerical value. In another aspect, the term “about” means within 5% of the reported numerical value. Yet, in another aspect, the term “about” means within 10, 9, 8, 7, 6, 5, 4, 3, 2, or 1% of the reported numerical value.
- It will also be understood that when an element, such as a layer, region, or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” “on and in direct contact with” another element, there are no intervening elements present, and the element is in contact with another element.
- It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
- The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims (19)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/191,828 US9859174B1 (en) | 2016-06-24 | 2016-06-24 | Sidewall image transfer structures |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/191,828 US9859174B1 (en) | 2016-06-24 | 2016-06-24 | Sidewall image transfer structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170372973A1 true US20170372973A1 (en) | 2017-12-28 |
US9859174B1 US9859174B1 (en) | 2018-01-02 |
Family
ID=60677861
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/191,828 Expired - Fee Related US9859174B1 (en) | 2016-06-24 | 2016-06-24 | Sidewall image transfer structures |
Country Status (1)
Country | Link |
---|---|
US (1) | US9859174B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11257681B2 (en) * | 2019-07-17 | 2022-02-22 | International Business Machines Corporation | Using a same mask for direct print and self-aligned double patterning of nanosheets |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102516879B1 (en) | 2018-08-17 | 2023-03-31 | 삼성전자주식회사 | Semiconductor devices with various line widths and method for manufacturing the same |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070292996A1 (en) * | 2004-05-25 | 2007-12-20 | Abadeer Wagdi W | Method and structure to process thick and thin fins and variable fin to fin spacing |
US9214360B2 (en) * | 2013-05-01 | 2015-12-15 | Globalfoundries Inc. | Methods of patterning features having differing widths |
US20150372113A1 (en) * | 2014-06-18 | 2015-12-24 | International Business Machines Corporation | Method and structure for enabling high aspect ratio sacrificial gates |
US9305923B1 (en) * | 2014-12-02 | 2016-04-05 | International Business Machines Corporation | Low resistance replacement metal gate structure |
US9530772B1 (en) * | 2015-08-06 | 2016-12-27 | International Business Machines Corporation | Methods of manufacturing devices including gates with multiple lengths |
US9634127B2 (en) * | 2013-01-14 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method for fabricating same |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7699996B2 (en) | 2007-02-28 | 2010-04-20 | International Business Machines Corporation | Sidewall image transfer processes for forming multiple line-widths |
US7687339B1 (en) | 2009-02-04 | 2010-03-30 | Advanced Micro Devices, Inc. | Methods for fabricating FinFET structures having different channel lengths |
US7829466B2 (en) | 2009-02-04 | 2010-11-09 | GlobalFoundries, Inc. | Methods for fabricating FinFET structures having different channel lengths |
US8450833B2 (en) | 2010-08-20 | 2013-05-28 | Globalfoundries Inc. | Spacer double patterning that prints multiple CD in front-end-of-line |
DE102010063781B4 (en) | 2010-12-21 | 2016-08-11 | Globalfoundries Dresden Module One Limited Liability Company & Co. Kg | Different threshold voltage setting in PMOS transistors by different production of a channel semiconductor material |
US8673165B2 (en) | 2011-10-06 | 2014-03-18 | International Business Machines Corporation | Sidewall image transfer process with multiple critical dimensions |
US8735296B2 (en) | 2012-07-18 | 2014-05-27 | International Business Machines Corporation | Method of simultaneously forming multiple structures having different critical dimensions using sidewall transfer |
US8889561B2 (en) | 2012-12-10 | 2014-11-18 | Globalfoundries Inc. | Double sidewall image transfer process |
US9236269B2 (en) | 2014-04-23 | 2016-01-12 | Globalfoundries Inc. | Field effect transistor (FinFET) device with a planar block area to enable variable Fin pitch and width |
-
2016
- 2016-06-24 US US15/191,828 patent/US9859174B1/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070292996A1 (en) * | 2004-05-25 | 2007-12-20 | Abadeer Wagdi W | Method and structure to process thick and thin fins and variable fin to fin spacing |
US9634127B2 (en) * | 2013-01-14 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method for fabricating same |
US9214360B2 (en) * | 2013-05-01 | 2015-12-15 | Globalfoundries Inc. | Methods of patterning features having differing widths |
US20150372113A1 (en) * | 2014-06-18 | 2015-12-24 | International Business Machines Corporation | Method and structure for enabling high aspect ratio sacrificial gates |
US9305923B1 (en) * | 2014-12-02 | 2016-04-05 | International Business Machines Corporation | Low resistance replacement metal gate structure |
US9530772B1 (en) * | 2015-08-06 | 2016-12-27 | International Business Machines Corporation | Methods of manufacturing devices including gates with multiple lengths |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11257681B2 (en) * | 2019-07-17 | 2022-02-22 | International Business Machines Corporation | Using a same mask for direct print and self-aligned double patterning of nanosheets |
US20220102153A1 (en) * | 2019-07-17 | 2022-03-31 | International Business Machines Corporation | Using a same mask for direct print and self-aligned double patterning of nanosheets |
US12080559B2 (en) * | 2019-07-17 | 2024-09-03 | International Business Machines Corporation | Using a same mask for direct print and self-aligned double patterning of nanosheets |
Also Published As
Publication number | Publication date |
---|---|
US9859174B1 (en) | 2018-01-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10396181B2 (en) | Forming stacked nanowire semiconductor device | |
US10062615B2 (en) | Stacked nanowire devices | |
US10170636B2 (en) | Gate-to-bulk substrate isolation in gate-all-around devices | |
US10424515B2 (en) | Vertical FET devices with multiple channel lengths | |
US10332883B2 (en) | Integrated metal gate CMOS devices | |
US10256161B2 (en) | Dual work function CMOS devices | |
US9882028B2 (en) | Pitch split patterning for semiconductor devices | |
US9917089B2 (en) | III-V semiconductor CMOS FinFET device | |
US20180083134A1 (en) | Bulk to silicon on insulator device | |
US9685535B1 (en) | Conductive contacts in semiconductor on insulator substrate | |
US9704859B1 (en) | Forming semiconductor fins with self-aligned patterning | |
US10833176B2 (en) | Selectively formed gate sidewall spacer | |
US9859389B1 (en) | Sidewall protective layer for contact formation | |
US9859174B1 (en) | Sidewall image transfer structures | |
US10242983B2 (en) | Semiconductor device with increased source/drain area | |
US10157827B2 (en) | Semiconductor contact |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BI, ZHENXING;CHENG, KANGGUO;LI, JUNTAO;AND OTHERS;SIGNING DATES FROM 20160621 TO 20160623;REEL/FRAME:039003/0767 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: ELPIS TECHNOLOGIES INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:052644/0868 Effective date: 20200306 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220102 |