US20170256698A1 - Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory - Google Patents

Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory Download PDF

Info

Publication number
US20170256698A1
US20170256698A1 US15/060,290 US201615060290A US2017256698A1 US 20170256698 A1 US20170256698 A1 US 20170256698A1 US 201615060290 A US201615060290 A US 201615060290A US 2017256698 A1 US2017256698 A1 US 2017256698A1
Authority
US
United States
Prior art keywords
quantum
josephson tunneling
qubit circuit
junctions
tunneling junctions
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/060,290
Other versions
US9755133B1 (en
Inventor
Osama M. Nayfeh
Son Dinh
Anna Leese de Escobar
Kenneth Simonsen
Shahrokh Naderi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Department of Navy
Spawar Systems Center Pacific
Original Assignee
US Department of Navy
Spawar Systems Center Pacific
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by US Department of Navy, Spawar Systems Center Pacific filed Critical US Department of Navy
Priority to US15/060,290 priority Critical patent/US9755133B1/en
Priority to US15/060,353 priority patent/US9455391B1/en
Assigned to UNITED STATES OF AMERICA AS REPRESENTED BY THE SECRETARY OF THE NAVY reassignment UNITED STATES OF AMERICA AS REPRESENTED BY THE SECRETARY OF THE NAVY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DINH, SON, LEESE DE ESCOBAR, ANNA, NADERI, SHAHROKH, NAYFEH, OSAMA M., Simonsen, Kenneth
Application granted granted Critical
Publication of US9755133B1 publication Critical patent/US9755133B1/en
Publication of US20170256698A1 publication Critical patent/US20170256698A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N69/00Integrated devices, or assemblies of multiple devices, comprising at least one superconducting element covered by group H10N60/00
    • H01L39/223
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N10/00Quantum computing, i.e. information processing based on quantum-mechanical phenomena
    • H01L39/025
    • H01L39/2493
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N60/00Superconducting devices
    • H10N60/10Junction-based devices
    • H10N60/12Josephson-effect devices
    • H10N60/124Josephson-effect devices comprising high-Tc ceramic materials
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N60/00Superconducting devices
    • H10N60/10Junction-based devices
    • H10N60/128Junction-based devices having three or more electrodes, e.g. transistor-like structures

Definitions

  • Quantum circuits formed from qubits are the building blocks of a class of quantum computers.
  • a promising implementation is solid-state qubits. Due to physical limitations and intrinsic material properties, such qubits suffer from static behavior, state leakage and are prone to external effects that limit the reliability for large scale computing architectures.
  • a tunable quantum qubit circuit comprising: a plurality of interconnected Josephson tunneling junctions, a capacitive-coupled control gate, and independent control gates.
  • the plurality of interconnected Josephson tunneling junctions are sculpted in-situ on-chip and each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density.
  • the capacitive-coupled control gate is operatively coupled to the Josephson tunneling junctions and is configured to simultaneously modulate energy levels of the Josephson tunneling junctions.
  • the independent control gates are operatively coupled to the Josephson tunneling junctions.
  • the independent control gates are reconfigurable on-the-fly by an operator.
  • the quantum qubit circuit may be tuned according to the following method steps.
  • the first step provides for sculpting a plurality of interconnected Josephson tunneling junctions in-situ on-chip. Each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density.
  • the next step provides for simultaneously modulating energy levels of the Josephson tunneling junctions with a capacitive-coupled control gate.
  • the next step provides for dynamically reconfiguring the quantum qubit circuit via independent control gates that are operatively coupled to corresponding Josephson tunneling junctions.
  • FIG. 1A is a top-view illustration of an embodiment of a tunable, quantum qubit circuit.
  • FIG. 1B is a top-view illustration of an embodiment of a Josephson junction.
  • FIG. 2 is a top-view illustration of an embodiment of a tunable quantum qubit circuit.
  • FIG. 3 is a top view of a multi-qubit embodiment having a plurality of tunable quantum qubit circuits.
  • FIG. 4 is a graph demonstrating examples of expected configured energy profiles across several interconnected Josephson junctions.
  • FIG. 5 is a graph demonstrating examples of expected configured energy profiles across several interconnected Josephson junctions.
  • FIG. 6 is a graph showing expected current-voltage characteristics across a multi-junction embodiment of a tunable quantum qubit circuit.
  • FIG. 7 is a multi-qubit circuit embodiment having a plurality of tunable quantum qubit circuits.
  • FIG. 8 is a process flowchart.
  • FIG. 1A is a top-view illustration of an example embodiment of a tunable quantum qubit circuit 10 that comprises, consists of, or consists essentially of a plurality of interconnected Josephson tunneling junctions 12 , a capacitive-coupled control gate 14 , and independent control gates 16 . It is to be understood that while FIG. 1A depicts three interconnected Josephson tunneling junctions 12 , the quantum qubit circuit 10 is not so limited, but may comprise any desired number of Josephson tunneling junctions.
  • the plurality of Josephson tunneling junctions may comprise individual Josephson tunneling junctions 12 of various sizes.
  • FIG. 1B is a top-view illustration an individual Josephson tunneling junction 12 that may be produced with He ion beam nanolithography processes.
  • the Josephson tunneling junction 12 may be sculpted in-situ on-chip and each Josephson tunneling junction 12 may comprise a pair of high temperature superconductors 18 separated by an active region 20 , which has a controlled charge density, the charge densities is represented in FIG. 1B by plus signs 22 in the active region 20 .
  • the active regions of each of the Josephson tunneling junctions 12 in the quantum qubit circuit 10 may have differing charge densities.
  • the capacitive-coupled control gate 14 may be operatively coupled to the Josephson tunneling junctions 12 and may be configured to simultaneously modulate energy levels of the Josephson tunneling junctions 12 .
  • the independent control gates 16 may be operatively coupled to the Josephson tunneling junctions 12 in any desired way including, but not limited to, capacitively, directly, and via close proximity placement so as to enable wave function overlap.
  • the independent control gates 16 are reconfigurable on-the-fly by an operator.
  • the high-temperature superconductors 18 shown in FIG. 1B are tapered toward the active region 20 . However, it is to be understood that the high-temperature superconductors 18 may be in any desired shape.
  • the plurality of interconnected Josephson tunneling junctions 12 may be variously sculpted to enable designing and tuning Hamiltonians in the field based on the sculpted Josephson tunneling junctions 12 and gating effects such that the quantum qubit circuit 10 may be tuned to perform different quantum computations.
  • the quantum qubit circuit 10 may be sculpted with any desired manufacturing process. Suitable examples of fabrication processes that may be used to sculpt the quantum quit circuit 10 include, but are not limited to, ion beam lithography, electron-beam lithography, and self-assembly.
  • the quantum qubit circuit 10 may be made from materials including, but not limited to, sputtered/evaporated films as well emerging two-dimensional atomic crystals and hetero-structures.
  • the tunable quantum qubit circuit 10 may comprise built-in and internal memory/storage. The tunable quantum qubit circuit 10 may utilize quantization, charging effects and gate-control introduced with a nanofabrication process to tailor energy profiles.
  • the tunable quantum qubit circuit 10 may provide for nonvolatile field-programmable configurations where quantum states can be created and reconfigured via gate-control coupling.
  • the tunable quantum qubit circuit 10 may be internally re-configured with nonvolatile behavior.
  • An embodiment of the quantum qubit circuit 10 provides for a solid-state dynamically reconfigurable quantum computation/memory chip fabric and the underpinning quantum circuits, qubits and superconducting junction device structures.
  • the Josephson tunneling junctions 12 may be sculpted on-chip with controllable nanoscale dimensions and with a precise in-situ incorporated charge density providing the designer the capability to add junctions dedicated to both computational or memory functions in the same lithography process within the identical circuit.
  • the active region 20 of each Josephson tunneling junction 12 is an active Cooper pair box region with the dimensions of L active and W active in the sub-10 nanometer (nm) regime. In other words, L active and W active are both less than 10 nm. In this size regime, quantization and charging effects modify the Cooper-pair box's electronic properties resulting in significant energy-level splitting (E n ⁇ 1/d 2 ) and an increase of the Cooper pair Coulombic charging energy (E c ⁇ 2e 2 /C) to levels much greater than the thermal energy kT with expected well pronounced quantum oscillations.
  • the tunable quantum qubit circuit 10 provides the necessary two-level qubit system for performing quantum computation and the tunable reconfigurability provides the ability to tailor-design the energy level properties for the desired functionality, speed, while setting the minimal leakage level.
  • scaling of the Cooper pair box introduces band-structure modifications that results in sensitive nm-scale size tuning oscillations of the density of states, Josephson energy, and superconducting gap which are determinants of the overall basic superconducting properties, current/voltage response of the junctions and resiliency of the generated level system.
  • the quantum qubit circuit 10 enables the integration of superconductor/barrier/ionic/barrier/superconductor (SBIBS) heterostructure memory devices.
  • SBIBS memory devices technology may be integrated directly into the quantum qubit circuit 10 by introducing a controlled charge density in-situ to the active region 20 of the junctions during the device fabrication process enabling the write/erase/read functions based on reversible ionic separation/transport process to be conducted dynamically via the appropriate pulses generated from on-chip devices.
  • FIG. 2 is a top-view illustration of an embodiment of the tunable quantum qubit circuit 10 .
  • the illustrated embodiment allows for on chip quantum circuits to be formed containing orders of magnitude of Josephson tunneling junctions 12 with a desired active size and charging energy to produce a particular energy profile or functionality (e.g. for computation or memory).
  • FIG. 2 shows an embodiment of a quantum qubit-based circuit 10 comprising several (n) interconnected junctions 12 ( 12 i , 12 i+1 , . . .
  • E j ⁇ d 3 r ⁇ i n ⁇ 1 ⁇ i * (r) ⁇ i+1 (r), where d is a derivative or partial derivative with respect to distance and r is a radial distance from a defined origin in the active box region.
  • the unique interaction energies may be optimized for the optimal tunneling process (or Andreev reflections) and conducted with increased efficiency, reduced external leakage and other functionality as desired.
  • the various junctions could be made of separate elements and the overlapping regions may comprise mixed elements exhibiting desired characteristics.
  • the embodiment of the tunable quantum qubit circuit 10 shown in FIG. 2 also comprises an optional reservoir 24 and optional nonvolatile memory junctions 26 designed for the purpose of facilitating the storing of a isolated or superposition of quantum states
  • the reservoir 24 may be used to input charge, Cooper pairs, fermions, photons, etc. into any desired component of the tunable quantum qubit circuit 10 .
  • the embodiment of the tunable quantum qubit circuit 10 shown in FIG. 2 also comprises a memory read out 28 coupled to the nonvolatile memory junctions 26 .
  • the nonvolatile memory junctions 26 may be referred to as quantum memory and may be formed in-situ and integrated in close proximity to the plurality of interconnected Josephson tunneling junctions 12 .
  • close proximity is understood to mean that the distance between the quantum memory and the plurality of interconnected Josephson tunneling junctions 12 is equal to or less than the quantum coherence length for which coupling can occur and such that there is no break in a crystal lattice between the quantum memory and the plurality of interconnected Josephson tunneling junctions 12 .
  • sculpted active region corresponding to memory functionality of a nonvolatile memory junction 26 is directly in contact and seamlessly transitions without break in the crystals lattice or in proximity with a break in crystal lattice but close enough where the quantum wave-functions overlap (i.e. at or less than the quantum coherence length for which coupling can occur).
  • the capacitive coupled control gate 14 may be used to simultaneously modulate the energy levels, or Hamiltonians, ( ⁇ ) of all junctions 12 i in addition to independent gates 16 that allow an operator to dynamically reconfigure and create unlimited combinations of energy profiles as desired for facilitation and/or implementation of a particular state, quantum algorithm or encoding.
  • FIG. 3 is a top view of a multi-qubit embodiment having a plurality of tunable quantum qubit circuits 10 ( 10 i 10 i+1 , . . . ).
  • the multi-qubit embodiment having a plurality of tunable quantum qubit circuits 10 may form a building block fabric of a quantum computer chip.
  • FIGS. 4 and 5 are a graphs demonstrating examples of expected configured energy profiles across several interconnected junctions achieved in the embodiment with a junction capable of read-out inserted with a deep well specifically for quantum information state memory/storage during the coherence time duration of the states.
  • the energy profiles E 1 _ SJ1 and E 0 _ SJ1 shown in FIG. 4 correspond with Josephson tunneling junction 12 1 such as is depicted in FIG. 2 .
  • the energy profiles E 1 _ SJ2 and E 0 _ SJ2 FIG. 4 correspond with Josephson tunneling junction 12 1+1 such as is depicted in FIG. 2 .
  • FIG. 4 correspond with Josephson tunneling junction 26 1 such as is depicted in FIG. 2 .
  • the energy profiles E 1 _ SJ4 and E 0 _ SJ4 FIG. 4 correspond with Josephson tunneling junction 26 1+1 such as is depicted in FIG. 2 .
  • FIG. 6 shows expected current-voltage characteristics across a multi junction with nonvolatile programming for a unique profile resulting in several resonances related to the individual junction tuning and its coupling strengths to adjacent junctions.
  • the configured characteristics enable the designer to operate the quantum circuits in various regimes utilizing a combination and/or hybrid of charge, phase and flux effects.
  • the dotted line represents the current-voltage characteristics resulting from the size and shape of the tunable quantum qubit circuit 10 .
  • the long-dashed line represents the current-voltage characteristics resulting from tuning the quantum qubit circuit 10 to a first degree by adjusting control gate 14 and the independent gates 16 .
  • the dot-dashed line represents the current-voltage characteristics resulting from further tuning the quantum qubit circuit 10 to a second degree by further adjusting control gate 14 and the independent gates 16 .
  • FIG. 7 is a multi-qubit embodiment having a plurality of tunable quantum qubit circuits 10 ( 10 i 10 i+1 , . . . ), where each tunable quantum circuit 10 comprises control junctions 30 ( 30 i , 30 i+1 , . . . ) that can be inserted during the manufacturing process.
  • the control junctions 30 function as the coupling junctions that interface between the active junctions (e.g., 12 i , 12 i+1 , . . . & 26 i , 26 i+1 , . . . ) and the gates 14 and 16 .
  • control junctions 30 serves to isolate the active junction environment thus minimizing leakage, error and environmental effects increasing the overall quantum coherence time allotted for performing the quantum computation/memory storage processes.
  • the control junctions 30 may be used to limit environmental dissipation effects from control/program gates thereby increasing overall quantum coherence time.
  • the appropriate coupling and energy profile for resilient purposes can be achieved by tuning the physical junction properties during fabrication and electronic tuning after fabrication.
  • the vast flexibility in the design allows for achieving the standard set of universal quantum computation functions such as quantum-NOT/CNOT/SUM as well as other functions needed for the particular purpose.
  • the tunable quantum qubit circuit 10 allows for the implementation of available algorithms such as Shor's algorithm in addition to others.
  • FIG. 8 is a flowchart illustrating the steps of a method 32 for tuning the quantum qubit circuit 10 .
  • Method 32 comprises the following steps.
  • the first step 32 a provides for sculpting a plurality of interconnected Josephson tunneling junctions in-situ on-chip, wherein each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density.
  • the next step 32 b provides for simultaneously modulating energy levels of the Josephson tunneling junctions with a capacitive-coupled control gate.
  • the next step 32 c provides for dynamically reconfiguring the quantum qubit circuit via independent control gates that are operatively coupled to corresponding Josephson tunneling junctions.
  • Method 32 may be modified by adding the step of tuning Hamiltonians of the quantum qubit circuit 10 after the quantum qubit circuit 10 has been fabricated by adjusting gating effects such that the quantum qubit circuit 10 may be tuned to perform different quantum computations.
  • the method of claim 15 further comprising the step of including Additional junctions (such as the nonvolatile memory junctions 26 scaled appropriately for information state storage) may be fabricated in close proximity to the Josephson tunneling junctions 12 . Such additional junctions may be designed to store a superposition of different quantum states.
  • the nonvolatile memory junctions 26 comprise active regions that may be ionically modified for information state storage.
  • the nonvolatile memory junctions 26 may be modified with rare earth ions that are optically active such that the tunable quantum qubit circuit 10 is capable of optical read out.
  • the tunable quantum qubit circuit 10 it is manifest that various techniques may be used for implementing the concepts of the tunable quantum qubit circuit 10 without departing from the scope of the claims.
  • the described embodiments are to be considered in all respects as illustrative and not restrictive.
  • the method/apparatus disclosed herein may be practiced in the absence of any element that is not specifically claimed and/or disclosed herein.
  • the tunable quantum qubit circuit 10 is not limited to the particular embodiments described herein, but is capable of many embodiments without departing from the scope of the claims.

Abstract

A tunable quantum qubit circuit comprising: a plurality of interconnected Josephson tunneling junctions sculpted in-situ on-chip, wherein each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density; a capacitive-coupled control gate operatively coupled to the Josephson tunneling junctions and configured to simultaneously modulate energy levels of the Josephson tunneling junctions; and independent control gates operatively coupled to the Josephson tunneling junctions, wherein the independent control gates are reconfigurable on-the-fly by an operator.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is related to U.S. application Ser. No.: 14/716,629, filed 19 May 2015, titled “Quantum Memory Device and Method” (Navy Case # 102361), which application is hereby incorporated by reference herein in its entirety for its teachings. This application is also related to U.S. Application No.: UNKNOWN, filed DATE EVEN, titled “Advanced Process Flow for Quantum Memory Devices and Josephson Junctions with Heterogeneous Integration” (Navy Case # 102933), which application is hereby incorporated by reference herein in its entirety for its teachings.
  • FEDERALLY-SPONSORED RESEARCH AND DEVELOPMENT
  • The United States Government has ownership rights in this invention. Licensing and technical inquiries may be directed to the Office of Research and Technical Applications, Space and Naval Warfare Systems Center, Pacific, Code 72120, San Diego, Calif., 92152; voice (619) 553-5118; ssc_pac_t2@navy.mil. Reference Navy Case Number 102561.
  • BACKGROUND OF THE INVENTION
  • The invention claimed herein relates to the field of quantum circuits. Quantum circuits formed from qubits are the building blocks of a class of quantum computers. A promising implementation is solid-state qubits. Due to physical limitations and intrinsic material properties, such qubits suffer from static behavior, state leakage and are prone to external effects that limit the reliability for large scale computing architectures.
  • SUMMARY
  • Disclosed herein is a tunable quantum qubit circuit comprising: a plurality of interconnected Josephson tunneling junctions, a capacitive-coupled control gate, and independent control gates. The plurality of interconnected Josephson tunneling junctions are sculpted in-situ on-chip and each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density. The capacitive-coupled control gate is operatively coupled to the Josephson tunneling junctions and is configured to simultaneously modulate energy levels of the Josephson tunneling junctions. The independent control gates are operatively coupled to the Josephson tunneling junctions. The independent control gates are reconfigurable on-the-fly by an operator.
  • The quantum qubit circuit may be tuned according to the following method steps. The first step provides for sculpting a plurality of interconnected Josephson tunneling junctions in-situ on-chip. Each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density. The next step provides for simultaneously modulating energy levels of the Josephson tunneling junctions with a capacitive-coupled control gate. The next step provides for dynamically reconfiguring the quantum qubit circuit via independent control gates that are operatively coupled to corresponding Josephson tunneling junctions.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Throughout the several views, like elements are referenced using like references. The elements in the figures are not drawn to scale and some dimensions are exaggerated for clarity.
  • FIG. 1A is a top-view illustration of an embodiment of a tunable, quantum qubit circuit.
  • FIG. 1B is a top-view illustration of an embodiment of a Josephson junction.
  • FIG. 2 is a top-view illustration of an embodiment of a tunable quantum qubit circuit.
  • FIG. 3 is a top view of a multi-qubit embodiment having a plurality of tunable quantum qubit circuits.
  • FIG. 4 is a graph demonstrating examples of expected configured energy profiles across several interconnected Josephson junctions.
  • FIG. 5 is a graph demonstrating examples of expected configured energy profiles across several interconnected Josephson junctions.
  • FIG. 6 is a graph showing expected current-voltage characteristics across a multi-junction embodiment of a tunable quantum qubit circuit.
  • FIG. 7 is a multi-qubit circuit embodiment having a plurality of tunable quantum qubit circuits.
  • FIG. 8 is a process flowchart.
  • DETAILED DESCRIPTION OF SOME EMBODIMENTS
  • The disclosed methods and systems below may be described generally, as well as in terms of specific examples and/or specific embodiments. For instances where references are made to detailed examples and/or embodiments, it should be appreciated that any of the underlying principles described are not to be limited to a single embodiment, but may be expanded for use with any of the other methods and systems described herein as will be understood by one of ordinary skill in the art unless otherwise stated specifically.
  • FIG. 1A is a top-view illustration of an example embodiment of a tunable quantum qubit circuit 10 that comprises, consists of, or consists essentially of a plurality of interconnected Josephson tunneling junctions 12, a capacitive-coupled control gate 14, and independent control gates 16. It is to be understood that while FIG. 1A depicts three interconnected Josephson tunneling junctions 12, the quantum qubit circuit 10 is not so limited, but may comprise any desired number of Josephson tunneling junctions. The plurality of Josephson tunneling junctions may comprise individual Josephson tunneling junctions 12 of various sizes.
  • FIG. 1B is a top-view illustration an individual Josephson tunneling junction 12 that may be produced with He ion beam nanolithography processes. The Josephson tunneling junction 12 may be sculpted in-situ on-chip and each Josephson tunneling junction 12 may comprise a pair of high temperature superconductors 18 separated by an active region 20, which has a controlled charge density, the charge densities is represented in FIG. 1B by plus signs 22 in the active region 20. The active regions of each of the Josephson tunneling junctions 12 in the quantum qubit circuit 10 may have differing charge densities. The capacitive-coupled control gate 14 may be operatively coupled to the Josephson tunneling junctions 12 and may be configured to simultaneously modulate energy levels of the Josephson tunneling junctions 12. The independent control gates 16 may be operatively coupled to the Josephson tunneling junctions 12 in any desired way including, but not limited to, capacitively, directly, and via close proximity placement so as to enable wave function overlap. The independent control gates 16 are reconfigurable on-the-fly by an operator. The high-temperature superconductors 18 shown in FIG. 1B are tapered toward the active region 20. However, it is to be understood that the high-temperature superconductors 18 may be in any desired shape. The plurality of interconnected Josephson tunneling junctions 12 may be variously sculpted to enable designing and tuning Hamiltonians in the field based on the sculpted Josephson tunneling junctions 12 and gating effects such that the quantum qubit circuit 10 may be tuned to perform different quantum computations.
  • The quantum qubit circuit 10 may be sculpted with any desired manufacturing process. Suitable examples of fabrication processes that may be used to sculpt the quantum quit circuit 10 include, but are not limited to, ion beam lithography, electron-beam lithography, and self-assembly. The quantum qubit circuit 10 may be made from materials including, but not limited to, sputtered/evaporated films as well emerging two-dimensional atomic crystals and hetero-structures. The tunable quantum qubit circuit 10 may comprise built-in and internal memory/storage. The tunable quantum qubit circuit 10 may utilize quantization, charging effects and gate-control introduced with a nanofabrication process to tailor energy profiles. The tunable quantum qubit circuit 10 may provide for nonvolatile field-programmable configurations where quantum states can be created and reconfigured via gate-control coupling.
  • The tunable quantum qubit circuit 10 may be internally re-configured with nonvolatile behavior. An embodiment of the quantum qubit circuit 10 provides for a solid-state dynamically reconfigurable quantum computation/memory chip fabric and the underpinning quantum circuits, qubits and superconducting junction device structures. The Josephson tunneling junctions 12 may be sculpted on-chip with controllable nanoscale dimensions and with a precise in-situ incorporated charge density providing the designer the capability to add junctions dedicated to both computational or memory functions in the same lithography process within the identical circuit.
  • The active region 20 of each Josephson tunneling junction 12 is an active Cooper pair box region with the dimensions of Lactive and Wactive in the sub-10 nanometer (nm) regime. In other words, Lactive and Wactive are both less than 10 nm. In this size regime, quantization and charging effects modify the Cooper-pair box's electronic properties resulting in significant energy-level splitting (En˜1/d2) and an increase of the Cooper pair Coulombic charging energy (Ec·2e2/C) to levels much greater than the thermal energy kT with expected well pronounced quantum oscillations. The tunable quantum qubit circuit 10 provides the necessary two-level qubit system for performing quantum computation and the tunable reconfigurability provides the ability to tailor-design the energy level properties for the desired functionality, speed, while setting the minimal leakage level. In addition, scaling of the Cooper pair box introduces band-structure modifications that results in sensitive nm-scale size tuning oscillations of the density of states, Josephson energy, and superconducting gap which are determinants of the overall basic superconducting properties, current/voltage response of the junctions and resiliency of the generated level system.
  • The quantum qubit circuit 10 enables the integration of superconductor/barrier/ionic/barrier/superconductor (SBIBS) heterostructure memory devices. The SBIBS memory devices technology may be integrated directly into the quantum qubit circuit 10 by introducing a controlled charge density in-situ to the active region 20 of the junctions during the device fabrication process enabling the write/erase/read functions based on reversible ionic separation/transport process to be conducted dynamically via the appropriate pulses generated from on-chip devices. By using large-scale numbers of custom quantum memories on a single chip combined with logical qubits quantum computers can be implemented.
  • FIG. 2 is a top-view illustration of an embodiment of the tunable quantum qubit circuit 10. The illustrated embodiment allows for on chip quantum circuits to be formed containing orders of magnitude of Josephson tunneling junctions 12 with a desired active size and charging energy to produce a particular energy profile or functionality (e.g. for computation or memory). FIG. 2 shows an embodiment of a quantum qubit-based circuit 10 comprising several (n) interconnected junctions 12 (12 i, 12 i+1, . . . ) with gate controllable order parameters Δi and varying box size and charge density generating to first order a reconfigurable combined interaction energies Ej represented for all the junction pairs as Ej=∫d3i n−1Δi* (r)Δi+1(r), where d is a derivative or partial derivative with respect to distance and r is a radial distance from a defined origin in the active box region. The unique interaction energies may be optimized for the optimal tunneling process (or Andreev reflections) and conducted with increased efficiency, reduced external leakage and other functionality as desired. Some of the interconnected junctions 12 are shown in FIG. 2 as overlapping; this is to suggest that the several components do not have to be monolithically fabricated. The various junctions could be made of separate elements and the overlapping regions may comprise mixed elements exhibiting desired characteristics. The embodiment of the tunable quantum qubit circuit 10 shown in FIG. 2 also comprises an optional reservoir 24 and optional nonvolatile memory junctions 26 designed for the purpose of facilitating the storing of a isolated or superposition of quantum states |1>/|0> (e.g. utilizing the nonvolatile memory junctions 26 at the appropriate size scale and/or with the desired ionic modification for information state storage). The reservoir 24 may be used to input charge, Cooper pairs, fermions, photons, etc. into any desired component of the tunable quantum qubit circuit 10. The embodiment of the tunable quantum qubit circuit 10 shown in FIG. 2 also comprises a memory read out 28 coupled to the nonvolatile memory junctions 26.
  • The nonvolatile memory junctions 26 may be referred to as quantum memory and may be formed in-situ and integrated in close proximity to the plurality of interconnected Josephson tunneling junctions 12. As used herein, the term “close proximity” is understood to mean that the distance between the quantum memory and the plurality of interconnected Josephson tunneling junctions 12 is equal to or less than the quantum coherence length for which coupling can occur and such that there is no break in a crystal lattice between the quantum memory and the plurality of interconnected Josephson tunneling junctions 12. This could mean that the sculpted active region corresponding to memory functionality of a nonvolatile memory junction 26 is directly in contact and seamlessly transitions without break in the crystals lattice or in proximity with a break in crystal lattice but close enough where the quantum wave-functions overlap (i.e. at or less than the quantum coherence length for which coupling can occur).
  • Still referring to the embodiment of the quantum qubit circuit depicted in FIG. 2, the capacitive coupled control gate 14 may be used to simultaneously modulate the energy levels, or Hamiltonians, (Δδ) of all junctions 12 i in addition to independent gates 16 that allow an operator to dynamically reconfigure and create unlimited combinations of energy profiles as desired for facilitation and/or implementation of a particular state, quantum algorithm or encoding.
  • FIG. 3 is a top view of a multi-qubit embodiment having a plurality of tunable quantum qubit circuits 10 (10 i 10 i+1, . . . ). The multi-qubit embodiment having a plurality of tunable quantum qubit circuits 10 may form a building block fabric of a quantum computer chip.
  • FIGS. 4 and 5 are a graphs demonstrating examples of expected configured energy profiles across several interconnected junctions achieved in the embodiment with a junction capable of read-out inserted with a deep well specifically for quantum information state memory/storage during the coherence time duration of the states. The energy profiles E1 _ SJ1 and E0 _ SJ1 shown in FIG. 4 correspond with Josephson tunneling junction 12 1 such as is depicted in FIG. 2. The energy profiles E1 _ SJ2 and E0 _ SJ2 FIG. 4 correspond with Josephson tunneling junction 12 1+1 such as is depicted in FIG. 2. The energy profiles E1 _ SJ3 and E0 _ SJ3 FIG. 4 correspond with Josephson tunneling junction 26 1 such as is depicted in FIG. 2. The energy profiles E1 _ SJ4 and E0 _ SJ4 FIG. 4 correspond with Josephson tunneling junction 26 1+1 such as is depicted in FIG. 2.
  • FIG. 6 shows expected current-voltage characteristics across a multi junction with nonvolatile programming for a unique profile resulting in several resonances related to the individual junction tuning and its coupling strengths to adjacent junctions. The configured characteristics enable the designer to operate the quantum circuits in various regimes utilizing a combination and/or hybrid of charge, phase and flux effects. The dotted line represents the current-voltage characteristics resulting from the size and shape of the tunable quantum qubit circuit 10. The long-dashed line represents the current-voltage characteristics resulting from tuning the quantum qubit circuit 10 to a first degree by adjusting control gate 14 and the independent gates 16. The dot-dashed line represents the current-voltage characteristics resulting from further tuning the quantum qubit circuit 10 to a second degree by further adjusting control gate 14 and the independent gates 16.
  • FIG. 7 is a multi-qubit embodiment having a plurality of tunable quantum qubit circuits 10 (10 i 10 i+1, . . . ), where each tunable quantum circuit 10 comprises control junctions 30 (30 i, 30 i+1, . . . ) that can be inserted during the manufacturing process. The control junctions 30 function as the coupling junctions that interface between the active junctions (e.g., 12 i, 12 i+1, . . . & 26 i, 26 i+1, . . . ) and the gates 14 and 16. The use of the control junctions 30 serves to isolate the active junction environment thus minimizing leakage, error and environmental effects increasing the overall quantum coherence time allotted for performing the quantum computation/memory storage processes. The control junctions 30 may be used to limit environmental dissipation effects from control/program gates thereby increasing overall quantum coherence time. The appropriate coupling and energy profile for resilient purposes can be achieved by tuning the physical junction properties during fabrication and electronic tuning after fabrication. The vast flexibility in the design allows for achieving the standard set of universal quantum computation functions such as quantum-NOT/CNOT/SUM as well as other functions needed for the particular purpose. The tunable quantum qubit circuit 10 allows for the implementation of available algorithms such as Shor's algorithm in addition to others.
  • FIG. 8 is a flowchart illustrating the steps of a method 32 for tuning the quantum qubit circuit 10. Method 32 comprises the following steps. The first step 32 a provides for sculpting a plurality of interconnected Josephson tunneling junctions in-situ on-chip, wherein each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density. The next step 32 b provides for simultaneously modulating energy levels of the Josephson tunneling junctions with a capacitive-coupled control gate. The next step 32 c provides for dynamically reconfiguring the quantum qubit circuit via independent control gates that are operatively coupled to corresponding Josephson tunneling junctions.
  • Method 32 may be modified by adding the step of tuning Hamiltonians of the quantum qubit circuit 10 after the quantum qubit circuit 10 has been fabricated by adjusting gating effects such that the quantum qubit circuit 10 may be tuned to perform different quantum computations.
  • The method of claim 15, further comprising the step of including Additional junctions (such as the nonvolatile memory junctions 26 scaled appropriately for information state storage) may be fabricated in close proximity to the Josephson tunneling junctions 12. Such additional junctions may be designed to store a superposition of different quantum states. The nonvolatile memory junctions 26 comprise active regions that may be ionically modified for information state storage. The nonvolatile memory junctions 26 may be modified with rare earth ions that are optically active such that the tunable quantum qubit circuit 10 is capable of optical read out.
  • From the above description of the tunable quantum qubit circuit 10, it is manifest that various techniques may be used for implementing the concepts of the tunable quantum qubit circuit 10 without departing from the scope of the claims. The described embodiments are to be considered in all respects as illustrative and not restrictive. The method/apparatus disclosed herein may be practiced in the absence of any element that is not specifically claimed and/or disclosed herein. It should also be understood that the tunable quantum qubit circuit 10 is not limited to the particular embodiments described herein, but is capable of many embodiments without departing from the scope of the claims.

Claims (11)

1. A tunable quantum qubit circuit comprising:
a plurality of interconnected Josephson tunneling junctions sculpted in-situ on-chip, wherein each Josephson tunneling junction comprises a pair of high temperature superconductors separated by an active region having a controlled charge density;
a capacitive-coupled control gate operatively coupled to the Josephson tunneling junctions and configured to simultaneously modulate energy levels of the Josephson tunneling junctions; and
independent control gates operatively coupled to the Josephson tunneling junctions, wherein the independent control gates are reconfigurable on-the-fly by an operator.
2. The quantum qubit circuit of claim 1, wherein the dimension of each active region is less than 10 nanometers.
3. The quantum qubit circuit of claim 2, wherein the plurality of Josephson tunneling junctions comprises Josephson tunneling junctions of various sizes.
4. The quantum qubit circuit of claim 3, wherein the active regions have differing charge densities.
5. The quantum qubit circuit of claim 4, wherein the controlled charge density enables write, erase, and read functions based on a reversible ionic separation process dynamically conducted via pulses generated on-chip.
6. The quantum qubit circuit of claim 4 wherein the controlled charge density is applied to each active region by in-situ ionic modification during fabrication.
7. The quantum qubit circuit of claim 1, wherein within each Josephson tunneling junction the high-temperature superconductors are tapered toward the active region.
8. The quantum qubit circuit of claim 1, wherein each active region is a Cooper pair box with dimensions of Lactive and Wactive in a sub-10 nanometer regime.
9. The quantum qubit circuit of claim 1, further comprising quantum memory formed in-situ and seamlessly integrated in close proximity to the plurality of interconnected Josephson tunneling junctions such that the distance between the quantum memory and the plurality of interconnected Josephson tunneling junctions is equal to or less than the quantum coherence length for which coupling can occur and such that there is no break in a crystal lattice between the quantum memory and the plurality of interconnected Josephson tunneling junctions.
10. The quantum qubit circuit of claim 9, wherein the plurality of interconnected Josephson tunneling junctions are variously sculpted to enable designing and tuning Hamiltonians in the field based on the sculpted Josephson tunneling junctions and gating effects such that the quantum qubit circuit may be tuned to perform different quantum computations.
11-20. (canceled)
US15/060,290 2015-05-19 2016-03-03 Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory Active US9755133B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US15/060,290 US9755133B1 (en) 2016-03-03 2016-03-03 Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory
US15/060,353 US9455391B1 (en) 2015-05-19 2016-03-03 Advanced process flow for quantum memory devices and josephson junctions with heterogeneous integration

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/060,290 US9755133B1 (en) 2016-03-03 2016-03-03 Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory

Publications (2)

Publication Number Publication Date
US9755133B1 US9755133B1 (en) 2017-09-05
US20170256698A1 true US20170256698A1 (en) 2017-09-07

Family

ID=59702456

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/060,290 Active US9755133B1 (en) 2015-05-19 2016-03-03 Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory

Country Status (1)

Country Link
US (1) US9755133B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150111754A1 (en) * 2013-10-22 2015-04-23 D-Wave Systems Inc. Universal adiabatic quantum computing with superconducting qubits
WO2019081970A1 (en) * 2017-10-27 2019-05-02 International Business Machines Corporation Vertical superconducting capacitors for transmon qubits
US11790259B2 (en) 2019-09-06 2023-10-17 D-Wave Systems Inc. Systems and methods for tuning capacitance in quantum devices

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8179133B1 (en) 2008-08-18 2012-05-15 Hypres, Inc. High linearity superconducting radio frequency magnetic field detector
CN108701261B (en) * 2015-10-29 2022-01-04 谷歌有限责任公司 Quantum computing device and quantum computing method
US10490600B2 (en) 2016-08-17 2019-11-26 Microsoft Technology Licensing, Llc Quantum computing devices with majorana hexon qubits
EP3593298A4 (en) 2017-03-10 2021-01-20 Rigetti & Co., Inc. Performing a calibration process in a quantum computing system
US11875222B1 (en) * 2017-09-18 2024-01-16 Rigetti & Co, Llc Maintaining calibration in a quantum computing system
WO2019100017A1 (en) * 2017-11-19 2019-05-23 Microsoft Technology Licensing, Llc Quantum spin hall-based charging energy-protected quantum computation
EP3505490B1 (en) * 2017-12-29 2022-02-09 Imec Vzw A method for forming a qubit device
US10133986B1 (en) * 2018-01-30 2018-11-20 The United States Of America As Represented By The Secretary Of The Navy Quantum computing with photonic/ionic tuning of entanglement
US11581472B2 (en) 2019-08-07 2023-02-14 International Business Machines Corporation Superconductor-semiconductor Josephson junction
US11373112B2 (en) 2020-01-24 2022-06-28 United States Of America As Represented By The Secretary Of The Navy Quantum computer based method for analyzing cyber data and spectra while performing optimization based on the analysis
US11093794B1 (en) * 2020-02-13 2021-08-17 United States Of America As Represented By The Secretary Of The Navy Noise-driven coupled dynamic pattern recognition device for low power applications

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2862151B1 (en) * 2003-11-07 2007-08-24 Commissariat Energie Atomique DEVICE FOR RESETTING A QUANTUM BIT DEVICE WITH TWO ENERGY CONDITIONS
US7418283B2 (en) 2004-03-29 2008-08-26 D-Wave Systems Inc. Adiabatic quantum computation with superconducting qubits
EP2145294A4 (en) * 2007-04-05 2010-12-22 Dwave Sys Inc Physical realizations of a universal adiabatic quantum computer
KR102344884B1 (en) * 2014-11-25 2021-12-29 삼성전자주식회사 Multi-qubit coupling
US9524470B1 (en) * 2015-06-12 2016-12-20 International Business Machines Corporation Modular array of vertically integrated superconducting qubit devices for scalable quantum computing

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150111754A1 (en) * 2013-10-22 2015-04-23 D-Wave Systems Inc. Universal adiabatic quantum computing with superconducting qubits
US10037493B2 (en) * 2013-10-22 2018-07-31 D-Wave Systems Inc. Universal adiabatic quantum computing with superconducting qubits
US11348024B2 (en) 2013-10-22 2022-05-31 D-Wave Systems Inc. Universal adiabatic quantum computing with superconducting qubits
WO2019081970A1 (en) * 2017-10-27 2019-05-02 International Business Machines Corporation Vertical superconducting capacitors for transmon qubits
US10445651B2 (en) 2017-10-27 2019-10-15 International Business Machines Corporation Vertical superconducting capacitors for transmon qubits
CN111201622A (en) * 2017-10-27 2020-05-26 国际商业机器公司 Vertical superconducting capacitor for transmitting qubits
GB2581053A (en) * 2017-10-27 2020-08-05 Ibm Vertical superconducting capacitors for transmon qubits
GB2581053B (en) * 2017-10-27 2021-11-03 Ibm Vertical superconducting capacitors for transmon qubits
US11790259B2 (en) 2019-09-06 2023-10-17 D-Wave Systems Inc. Systems and methods for tuning capacitance in quantum devices

Also Published As

Publication number Publication date
US9755133B1 (en) 2017-09-05

Similar Documents

Publication Publication Date Title
US9755133B1 (en) Reconfigurable, tunable quantum qubit circuits with internal, nonvolatile memory
Finocchio et al. The promise of spintronics for unconventional computing
Lent et al. Quantum cellular automata: the physics of computing with arrays of quantum dot molecules
Csurgay et al. Signal processing with near-neighbor-coupled time-varying quantum-dot arrays
Rai et al. Emerging reconfigurable nanotechnologies: Can they support future electronics?
US11107965B2 (en) Majorana fermion quantum computing devices fabricated with ion implant methods
AU2020384653B2 (en) Two-sided Majorana fermion quantum computing devices fabricated with ion implant methods
US11174545B2 (en) Oblique deposition for quantum device fabrication
Tehrani et al. A novel ternary quantum-dot cell for solving majority voter gate problem
Sharmin et al. Magnetoelectric oxide based stochastic spin device towards solving combinatorial optimization problems
EP4022682B1 (en) Majorana fermion quantum computing devices with charge sensing fabricated with ion implant methods
US8237236B2 (en) InSb-based switching device
Sharifi et al. Design of adiabatic MTJ-CMOS hybrid circuits
Sarvaghad-Moghaddam et al. A multi-objective synthesis methodology for majority/minority logic networks
Jayalakshmi et al. Quantum dot Cellular Automata a review on the new paradigm in computation
Rahimi et al. A novel architecture for quantum-dot cellular ROM
Dhare et al. Single missing cell deposition defect analysis of sequential reversible circuit
US20220270658A1 (en) Device for Data Storage and Processing, and Method Thereof
Chang et al. Nanosheet-Compatible Complementary-Field Effect Transistor Logic Non-Volatile Memory Device
Yakimenko et al. Electronic configurations in coupled many-electron quantum-dot systems
Melnyk et al. Simulation of majority single-electron gates
Nejad et al. Quantum-Dot Cellular Automata: The Prospective Technology for Digital Telecommunication Systems
Waheed et al. Design and implementation of new Feynman and Toffoli (NFT) gates in quantum-dot cellular automata (QCA)
Timler Energy dissipation and power gain in quantum-dot cellular automata
Pavan et al. Implementation of look up tables (LUTs) using quantum-dots

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED STATES OF AMERICA AS REPRESENTED BY THE SEC

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAYFEH, OSAMA M.;DINH, SON;LEESE DE ESCOBAR, ANNA;AND OTHERS;REEL/FRAME:037887/0772

Effective date: 20160303

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4