US20160187940A1 - Riser card - Google Patents
Riser card Download PDFInfo
- Publication number
- US20160187940A1 US20160187940A1 US14/734,803 US201514734803A US2016187940A1 US 20160187940 A1 US20160187940 A1 US 20160187940A1 US 201514734803 A US201514734803 A US 201514734803A US 2016187940 A1 US2016187940 A1 US 2016187940A1
- Authority
- US
- United States
- Prior art keywords
- fet
- power supply
- coupled
- riser card
- terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/16—Constructional details or arrangements
- G06F1/18—Packaging or power distribution
- G06F1/183—Internal mounting support structures, e.g. for printed circuit boards, internal connecting means
- G06F1/186—Securing of expansion boards in correspondence to slots provided at the computer enclosure
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/16—Constructional details or arrangements
- G06F1/18—Packaging or power distribution
- G06F1/183—Internal mounting support structures, e.g. for printed circuit boards, internal connecting means
- G06F1/185—Mounting of expansion boards
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/16—Constructional details or arrangements
- G06F1/18—Packaging or power distribution
- G06F1/189—Power distribution
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
Definitions
- the subject matter herein generally relates to riser cards.
- a riser card may be used to convert a first interface to a second interface.
- FIG. 1 is a block diagram of one embodiment of a riser card.
- FIG. 2 is a circuit diagram of a power supply circuit of the riser card of FIG. 1 .
- Coupled is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections.
- the connection can be such that the objects are permanently connected or releasably connected.
- comprising when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series, and the like.
- the present disclosure is described in relation to a riser card to convert different interfaces.
- FIGS. 1 and 2 illustrate an embodiment of a riser card 10 .
- the riser card 10 comprises a main body 11 , an inserting portion 14 coupled to a lower portion of the main body 11 , and a power supply circuit 20 .
- the power supply circuit 20 comprises a power supply interface 13 .
- the main body 11 defines a riser interface 12 .
- the power supply interface 13 is defined in the main body 11 .
- the inserting portion 14 can be inserted in and coupled to different expansion slots, such as PCI-Express X1 slots, PCI-Express X4 slots, PCI-Express X8 slots or PCI-Express X16 slots.
- the power supply interface 13 can be coupled to an external power source 15 .
- the riser interface 12 is a firewire interface, thereby enabling the PCI-Express interfaces to be converted to firewire interfaces, such as PCI-Express X1 interfaces, PCI-Express X4 interfaces, PCI-Express X8 interfaces or PCI-Express X16 interfaces.
- the riser interface 12 can be other interfaces and the inserting portion 14 of the riser card 10 can be on other interfaces, thereby enabling different interfaces to be converted conveniently.
- FIG. 2 illustrates that the power supply circuit 20 comprises a first field effect transistor (FET) Q 1 , a second FET Q 2 , a third FET Q 3 , a diode E 1 , a first resistor R 1 , a second resistor R 2 , a third resistor R 3 , a fourth resistor R 4 , and a fifth resistor R 5 .
- FET field effect transistor
- each of the first FET Q 1 and the second FET Q 2 is an n-channel FET
- the third FET Q 3 is a p-channel FET.
- the power supply interface 13 When the external power source 15 is connected to the power supply interface 13 , the power supply interface 13 provides a first voltage V 1 .
- a power supply pin P 1 of the inserting portion 14 When the inserting portion 14 of the riser card 10 is inserted into the PCI-Express, a power supply pin P 1 of the inserting portion 14 outputs a second voltage V 2 via the diode E 1 . The second voltage V 2 outputs to the gate terminal S 3 of the third FET Q 3 .
- the power supply interface 13 is coupled to the drain terminal D 3 of the third FET Q 3 .
- the drain terminal D 3 of the third FET Q 3 is further coupled to a power supply terminal 30 .
- the power supply terminal 30 is configured to supply power to the riser interface 12 .
- the gate terminal G 1 of the first FET Q 1 is coupled to the second voltage V 2 via the resistor R 3 and is coupled to the drain terminal D 2 of the second FET Q 2 .
- the source terminal S 1 of the first FET Q 1 is grounded.
- the source terminal S 2 of the second FET Q 2 is grounded.
- the gate terminal G 2 of the second FET Q 2 is coupled to the power supply interface 13 via the resistor R 1 and is grounded via the resistor R 2 .
- the drain terminal D 1 of the first FET Q 1 is coupled to the gate terminal G 3 of the third FET Q 3 via resistor R 4 .
- the gate terminal G 3 of the third FET Q 3 is coupled to the second voltage V 2 via the resistor R 5 .
- the external power source 15 is coupled to the power supply interface 13 to provide the first voltage V 1 .
- the first voltage V 1 is sent to the gate terminal G 2 of the second FET Q 2 , thus the drain terminal D 2 of the second FET Q 2 and the source terminal S 2 of the second FET Q 2 are switched on.
- the first FET Q 1 is switched off.
- the second voltage V 2 is sent to the gate terminal G 3 of the third FET Q 3 .
- the third FET Q 3 is switched off.
- the second voltage V 2 from the inserting portion 14 is not sent to the power supply terminal 30 .
- the first voltage V 1 is sent to the power supply terminal 30 to supply power to the riser interface 12 .
- the inserting portion 14 of the riser card 10 When the inserting portion 14 of the riser card 10 is inserted into a second slot (such as PCI-Express X1 slots) which can supply enough power to the riser interface 12 , the external power source 15 is disconnected from the power supply interface 13 not providing the first voltage V 1 .
- the second FET Q 2 is switched off.
- the first FET Q 1 is switched on.
- the third FET Q 3 is switched on.
- the second voltage V 2 from the inserting portion 14 is sent to the power supply terminal 30 via the third FET Q 3 to supply power to the riser interface 12 .
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Human Computer Interaction (AREA)
- Power Sources (AREA)
- Direct Current Feeding And Distribution (AREA)
Abstract
Description
- The subject matter herein generally relates to riser cards.
- A riser card may be used to convert a first interface to a second interface.
- Implementations of the present technology will now be described, by way of example only, with reference to the attached figures.
-
FIG. 1 is a block diagram of one embodiment of a riser card. -
FIG. 2 is a circuit diagram of a power supply circuit of the riser card ofFIG. 1 . - It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, components have not been described in detail so as not to obscure the related relevant feature being described. Also, the description is not to be considered as limiting the scope of the embodiments described herein. The drawings are not necessarily to scale and the proportions of certain parts may be exaggerated to better illustrate details and features of the present disclosure.
- Several definitions that apply throughout this disclosure will now be presented.
- The term “coupled” is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections. The connection can be such that the objects are permanently connected or releasably connected. The term “comprising,” when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series, and the like.
- The present disclosure is described in relation to a riser card to convert different interfaces.
-
FIGS. 1 and 2 illustrate an embodiment of ariser card 10. Theriser card 10 comprises amain body 11, aninserting portion 14 coupled to a lower portion of themain body 11, and apower supply circuit 20. Thepower supply circuit 20 comprises apower supply interface 13. Themain body 11 defines ariser interface 12. Thepower supply interface 13 is defined in themain body 11. The insertingportion 14 can be inserted in and coupled to different expansion slots, such as PCI-Express X1 slots, PCI-Express X4 slots, PCI-Express X8 slots or PCI-Express X16 slots. Thepower supply interface 13 can be coupled to anexternal power source 15. In one embodiment, theriser interface 12 is a firewire interface, thereby enabling the PCI-Express interfaces to be converted to firewire interfaces, such as PCI-Express X1 interfaces, PCI-Express X4 interfaces, PCI-Express X8 interfaces or PCI-Express X16 interfaces. Theriser interface 12 can be other interfaces and theinserting portion 14 of theriser card 10 can be on other interfaces, thereby enabling different interfaces to be converted conveniently. -
FIG. 2 illustrates that thepower supply circuit 20 comprises a first field effect transistor (FET) Q1, a second FET Q2, a third FET Q3, a diode E1, a first resistor R1, a second resistor R2, a third resistor R3, a fourth resistor R4, and a fifth resistor R5. In one embodiment, each of the first FET Q1 and the second FET Q2 is an n-channel FET, and the third FET Q3 is a p-channel FET. - When the
external power source 15 is connected to thepower supply interface 13, thepower supply interface 13 provides a first voltage V1. When theinserting portion 14 of theriser card 10 is inserted into the PCI-Express, a power supply pin P1 of the insertingportion 14 outputs a second voltage V2 via the diode E1. The second voltage V2 outputs to the gate terminal S3 of the third FET Q3. Thepower supply interface 13 is coupled to the drain terminal D3 of the third FET Q3. The drain terminal D3 of the third FET Q3 is further coupled to apower supply terminal 30. Thepower supply terminal 30 is configured to supply power to theriser interface 12. The gate terminal G1 of the first FET Q1 is coupled to the second voltage V2 via the resistor R3 and is coupled to the drain terminal D2 of the second FET Q2. The source terminal S1 of the first FET Q1 is grounded. The source terminal S2 of the second FET Q2 is grounded. The gate terminal G2 of the second FET Q2 is coupled to thepower supply interface 13 via the resistor R1 and is grounded via the resistor R2. The drain terminal D1 of the first FET Q1 is coupled to the gate terminal G3 of the third FET Q3 via resistor R4. The gate terminal G3 of the third FET Q3 is coupled to the second voltage V2 via the resistor R5. - When the
inserting portion 14 of theriser card 10 is inserted into a first slot (such as PCI-Express X1 slots) which cannot supply enough power to theriser interface 12, theexternal power source 15 is coupled to thepower supply interface 13 to provide the first voltage V1. The first voltage V1 is sent to the gate terminal G2 of the second FET Q2, thus the drain terminal D2 of the second FET Q2 and the source terminal S2 of the second FET Q2 are switched on. The first FET Q1 is switched off. The second voltage V2 is sent to the gate terminal G3 of the third FET Q3. The third FET Q3 is switched off. The second voltage V2 from the insertingportion 14 is not sent to thepower supply terminal 30. The first voltage V1 is sent to thepower supply terminal 30 to supply power to theriser interface 12. - When the
inserting portion 14 of theriser card 10 is inserted into a second slot (such as PCI-Express X1 slots) which can supply enough power to theriser interface 12, theexternal power source 15 is disconnected from thepower supply interface 13 not providing the first voltage V1. The second FET Q2 is switched off. The first FET Q1 is switched on. The third FET Q3 is switched on. The second voltage V2 from the insertingportion 14 is sent to thepower supply terminal 30 via the third FET Q3 to supply power to theriser interface 12. - It is to be understood that even though numerous characteristics and advantages have been set forth in the foregoing description of embodiments, together with details of the structures and functions of the embodiments, the disclosure is illustrative only and changes may be made in detail, including in the matters of shape, size, and arrangement of parts within the principles of the disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Claims (20)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410824338 | 2014-12-26 | ||
CN201410824338.9A CN105786099B (en) | 2014-12-26 | 2014-12-26 | Adapter |
CN201410824338.9 | 2014-12-26 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160187940A1 true US20160187940A1 (en) | 2016-06-30 |
US9864418B2 US9864418B2 (en) | 2018-01-09 |
Family
ID=56164070
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/734,803 Expired - Fee Related US9864418B2 (en) | 2014-12-26 | 2015-06-09 | Riser card |
Country Status (3)
Country | Link |
---|---|
US (1) | US9864418B2 (en) |
CN (1) | CN105786099B (en) |
TW (1) | TWI573023B (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6185520B1 (en) * | 1998-05-22 | 2001-02-06 | 3Com Corporation | Method and system for bus switching data transfers |
US20030016048A1 (en) * | 2001-07-23 | 2003-01-23 | Tilo Dongowski | Short circuit generator for testing power supplies |
US20120039049A1 (en) * | 2009-04-27 | 2012-02-16 | Motohiro Mukouyama | Card device and power supply method of card device |
US8199515B2 (en) * | 2009-12-22 | 2012-06-12 | International Business Machines Corporation | DIMM riser card with an angled DIMM socket and a straddled mount DIMM socket |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101581953B (en) * | 2008-05-16 | 2012-07-18 | 梁国恩 | Expansion card for external storage device |
TWI403887B (en) * | 2009-05-08 | 2013-08-01 | Asustek Comp Inc | Display card and operating method thereof |
CN102955508A (en) * | 2011-08-31 | 2013-03-06 | 鸿富锦精密工业(深圳)有限公司 | Main board installed with solid-state hard disk |
CN103178811A (en) * | 2011-12-24 | 2013-06-26 | 鸿富锦精密工业(深圳)有限公司 | Card device driving circuit |
US8856417B2 (en) * | 2012-10-09 | 2014-10-07 | International Business Machines Corporation | Memory module connector with auxiliary power cable |
CN103869885A (en) * | 2012-12-18 | 2014-06-18 | 鸿富锦精密工业(深圳)有限公司 | Expansion card and mainboard supporting expansion card |
CN103885564A (en) * | 2012-12-24 | 2014-06-25 | 鸿富锦精密工业(深圳)有限公司 | Power supply adapter plate, power supply system and electronic equipment with power supply system |
-
2014
- 2014-12-26 CN CN201410824338.9A patent/CN105786099B/en active Active
-
2015
- 2015-02-03 TW TW104103633A patent/TWI573023B/en active
- 2015-06-09 US US14/734,803 patent/US9864418B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6185520B1 (en) * | 1998-05-22 | 2001-02-06 | 3Com Corporation | Method and system for bus switching data transfers |
US20030016048A1 (en) * | 2001-07-23 | 2003-01-23 | Tilo Dongowski | Short circuit generator for testing power supplies |
US20120039049A1 (en) * | 2009-04-27 | 2012-02-16 | Motohiro Mukouyama | Card device and power supply method of card device |
US8199515B2 (en) * | 2009-12-22 | 2012-06-12 | International Business Machines Corporation | DIMM riser card with an angled DIMM socket and a straddled mount DIMM socket |
Also Published As
Publication number | Publication date |
---|---|
TW201633167A (en) | 2016-09-16 |
US9864418B2 (en) | 2018-01-09 |
CN105786099B (en) | 2019-03-15 |
TWI573023B (en) | 2017-03-01 |
CN105786099A (en) | 2016-07-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20160274650A1 (en) | Interface supply circuit | |
US9477297B2 (en) | Computer system and matching circuit thereof | |
US9448578B1 (en) | Interface supply circuit | |
US9966757B2 (en) | Over-voltage protection circuit and electronic device | |
US10224721B2 (en) | Switch control circuit and electronic device using the same | |
US9448616B2 (en) | Anti-leakage supply circuit | |
US9690342B2 (en) | Computer system and power circuit therefor | |
US9864418B2 (en) | Riser card | |
US20150236690A1 (en) | High-swing voltage mode driver | |
US9817448B2 (en) | Hot swap system and electronic device utilizing the same | |
DE602005013534D1 (en) | POWER-EFFICIENT MEMORY AND CARDS | |
US20160164523A1 (en) | Interface supply circuit | |
US9653914B2 (en) | Interface supply system | |
US9541940B2 (en) | Interface supply circuit | |
US9857400B2 (en) | Motherboard voltage testing device | |
US20150036249A1 (en) | Protection circuit for power supply unit | |
US9660642B2 (en) | Expansion control circuit | |
US20160328306A1 (en) | Interface test device | |
US20160072273A1 (en) | Power supply circuit | |
US20160147286A1 (en) | Circuit for selectable power supply | |
US9705322B2 (en) | DC power supply control system and circuit | |
US20160187913A1 (en) | Power supply system | |
US9740651B2 (en) | Motherboard | |
US9568968B2 (en) | Power control system | |
US20160149392A1 (en) | Protection circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HONG FU JIN PRECISION INDUSTRY (WUHAN) CO., LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, DAO-WEI;CHEN, CHUN-SHENG;REEL/FRAME:035811/0313 Effective date: 20150602 Owner name: HON HAI PRECISION INDUSTRY CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, DAO-WEI;CHEN, CHUN-SHENG;REEL/FRAME:035811/0313 Effective date: 20150602 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220109 |