US20160155692A1 - Switched power stage with integrated passive components - Google Patents
Switched power stage with integrated passive components Download PDFInfo
- Publication number
- US20160155692A1 US20160155692A1 US14/956,279 US201514956279A US2016155692A1 US 20160155692 A1 US20160155692 A1 US 20160155692A1 US 201514956279 A US201514956279 A US 201514956279A US 2016155692 A1 US2016155692 A1 US 2016155692A1
- Authority
- US
- United States
- Prior art keywords
- micro
- bumps
- vias
- array
- chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000758 substrate Substances 0.000 claims abstract description 57
- 239000002184 metal Substances 0.000 claims abstract description 22
- 229910052751 metal Inorganic materials 0.000 claims abstract description 22
- 238000003491 array Methods 0.000 claims abstract description 11
- 239000000696 magnetic material Substances 0.000 claims description 17
- 238000000034 method Methods 0.000 claims description 16
- 230000008878 coupling Effects 0.000 claims description 13
- 238000010168 coupling process Methods 0.000 claims description 13
- 238000005859 coupling reaction Methods 0.000 claims description 13
- 229910000859 α-Fe Inorganic materials 0.000 claims description 8
- 229910000679 solder Inorganic materials 0.000 claims description 7
- 238000000151 deposition Methods 0.000 claims description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 abstract description 40
- 229910052710 silicon Inorganic materials 0.000 abstract description 33
- 239000010703 silicon Substances 0.000 abstract description 33
- 239000011806 microball Substances 0.000 abstract 2
- 239000011162 core material Substances 0.000 description 30
- 230000035699 permeability Effects 0.000 description 10
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 5
- 229910052802 copper Inorganic materials 0.000 description 5
- 239000010949 copper Substances 0.000 description 5
- 230000008569 process Effects 0.000 description 5
- 230000007423 decrease Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 238000009826 distribution Methods 0.000 description 2
- 230000004907 flux Effects 0.000 description 2
- 230000001939 inductive effect Effects 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 238000005457 optimization Methods 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 230000001052 transient effect Effects 0.000 description 2
- 229910001053 Nickel-zinc ferrite Inorganic materials 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000009738 saturating Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5227—Inductive arrangements or effects of, or between, wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16265—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being a discrete passive component
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/171—Disposition
- H01L2224/1712—Layout
- H01L2224/17177—Combinations of arrays with different layouts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81191—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0655—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/0203—Particular design considerations for integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1206—Inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/141—Analog devices
- H01L2924/1427—Voltage regulator [VR]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19103—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device interposed between the semiconductor or solid-state device and the die mounting substrate, i.e. chip-on-passive
Definitions
- a power distribution network (PDN) in a system-on-chip (SoC) used in various mobile device typically includes on-chip metallization layers connecting to a package substrate via micro-bumps or copper pillars.
- the micro-bumps may be connected to balls of the package by vias and one or more redistribution layers (RDLs) within the package, with the balls of the package coupled to a printed circuit board (PCB).
- RDLs redistribution layers
- PCB printed circuit board
- this disclosure discusses a scalable switching regulator architecture with an integrated inductor and a methodology to optimize the various performance parameters against the area of the structure.
- the combined switches and inductor are constructed as a unit cell and can be combined to form larger elements as required for higher current drive capability and multiphase operation.
- Magnetomotive force is proportional to the current and number of turns (N) the current make around the core.
- Inductance for a well-defined core structure is proportional to Area*N ⁇ 2/Length.
- any current flow (for example on a wire or a micro-bump) creates magnetic field circles.
- the overall magnetic field results in what is typically referred to as parasitic inductance.
- a structure utilizing micro-bumps and RDL metallization to selectively creates desired magnetic field paths maximizing and minimizing the inductance on top of the switches of a switching voltage regulator The maximum current capability of the micro-bumps and the size of the switches are chosen to match the inductor core area, magnetic field path length and the number of turns that can be constructed to arrive at desired inductance with maximum L/R ratio (Inductance/resistance). This is also matched to the area of the switches so that the inductor can be built on top of the corresponding switches.
- This structure can then be taken as the unit element to form the switching regulator.
- the unit element can be a single phase of a multiphase buck or the unit elements with coupling inductors.
- Some embodiments in accordance with aspects of the invention provide a package including an integrated circuit, comprising: an integrated circuit (IC) chip including a system-on-chip (SoC) and a voltage regulator, the voltage regulator including first and second transistors connected in series; a multi-layer substrate coupled to the IC chip by micro-bumps, including at least one array of micro-bumps, the multi-layer substrate including at least one redistribution layer and a plurality of vias, with selected vias extending from selected ones of the micro-bumps of the at least one array of micro-bumps coupled by the at least one redistribution layer in pairs, with the selected vias electrically coupled to others of the selected vias about the micro-bumps; wherein the selected vias and the micro-bumps of the at least one array of micro-bumps form at least part of an inductor structure; and wherein the at least part of an inductor structure is positioned to correspond to a layout area of the first and second transistors of the voltage regulator.
- IC integrated circuit
- SoC
- SoC system-on-chip
- a method for use in providing a system-on-chip (SoC) including an embedded voltage regulator comprising: forming a redistribution layer for a multi-layer substrate; forming at least one array of vias in the multi-layer substrate, the at least one array of vias forming at least part of an inductor, at least some of the vias of the at least one array of vias electrically connected by connections provided by the redistribution layer; depositing a magnetic material between vias of the at least one array of vias; connecting an IC chip including the voltage regulator to the at least one array of vias, the IC chip connected to the at least one array of vias by at least one array of micro-bumps, the at least one array of micro-bumps underlying a layout of switching transistors of the voltage regulator, at least some of the micro-bumps electrically connected by connections provided by a metal layer of the IC chip, the at least one array of vias, the at least one array of micro-bumps, the
- FIG. 1 illustrates a tightly backed micro-bump array for coupling a silicon substrate with a package.
- FIG. 2 illustrates a micro-bump array in accordance with aspects of the invention.
- FIG. 3 illustrates an integrated inductor in accordance with aspects of the invention.
- FIG. 4 illustrates a further micro-bump array in accordance with aspects of the invention.
- FIG. 5 shows a further integrated inductor in accordance with aspects of the invention.
- FIG. 6 shows the integrated inductor of FIG. 5 , along with connections for a power converter.
- FIG. 7 shows a sample layout relationship for the VDD and GND connections of the structure of FIG. 6 for a buck regulator including a bypass switch.
- FIG. 8 shows a partial circuit schematic of a buck regulator including a bypass switch.
- FIG. 9 illustrates an example three dimensional layout including a VDD node on silicon and an LX node on silicon.
- FIG. 10 shows structure for a further example integrated inductor in accordance with aspects of the invention.
- FIG. 11 shows structure for a yet further example integrated inductor in accordance with aspects of the invention.
- FIG. 12 shows a typical flip chip multi-layer substrate package.
- FIG. 13 illustrates a cross-section of an example multi-layer package substrate and its environment in accordance with aspects of the invention.
- FIGS. 14 a - c illustrate fabrication of an inductor within a package substrate, with the package substrate coupled to an SOC, in accordance with aspects of the invention.
- FIG. 1 illustrates a tightly backed micro-bump array for coupling a silicon substrate with a package.
- the silicon substrate may be, for example, a silicon substrate for an SoC.
- the micro-bumps of FIG. 1 may be considered as being on the silicon substrate, a first set of micro-bumps illustrated with a darker cross-section, e.g., micro-bump 111 , conveying current out of the silicon substrate, and a second set of micro-bumps illustrated with a lighter cross-section, e.g. micro-bump 121 , conveying current into the silicon substrate.
- a magnetic field is generated around the micro-bump.
- the magnetic fields around the micro-bumps conveying current into the silicon substrate having a first magnetic field orientation 131 and fields around the micro-bumps conveying current out of the silicon substrate having a second opposing magnetic field orientation 135 .
- a longer magnetic field path may be formed, for example a magnetic field path 141 for a first line of micro-bumps conveying current into the silicon substrate and a magnetic field path 145 for a second line of micro-bumps conveying current out of the silicon substrate.
- FIG. 2 illustrates a micro-bump array in accordance with aspects of the invention.
- a micro-bump array includes a first set of micro-bumps for conveying current into a silicon substrate, for example of an SoC, and a second set of micro-bumps for conveying current out of the silicon substrate.
- the first set of micro-bumps are shown with a lighter cross-section, e.g. micro-bump 221
- the second set of micro-bumps are shown with a darker cross-section, e.g. micro-bump 211 .
- the micro-bumps are ordered in such a way to form a closed loop magnetic field loop. In the embodiment of FIG.
- the micro-bumps of the second set of micro-bumps are arranged in two adjacent and parallel lines, with the micro-bumps of each line offset from the micro-bumps of the other line.
- the micro-bumps of the first set of micro-bumps are also arranged in two parallel lines, parallel to the two lines of micro-bumps of the first set, with the two lines of micro-bumps of the second set between the lines of the micro-bumps of the first set, and with micro-bumps of each line of the first set adjacent, without offset, the micro-bumps of the closest line of the second set.
- the micro-bumps of FIG. 2 are arranged in a single conductive structure.
- a via or copper pillar in a package may extend from each micro-bump to a lower redistribution layer (RDL) (or upper RDL, depending on whether the silicon substrate is on top of or under the silicon substrate).
- RDL redistribution layer
- Each micro-bump of the first set of micro-bumps is effectively electrically coupled to an adjacent corresponding micro-bump of the second set of micro-bumps, and also effectively electrically coupled to a next over bump of the second set of micro-bumps (with one bridging connection coupling a micro-bump of each of the first set and second set from non-adjacent lines).
- this may be accomplished by way of lower RDL metal coupling vias or copper pillars for each micro-bump, with silicon bottom (or top, depending on orientation) metal coupling the other pair of adjacent lines of micro-bumps of the two sets.
- FIG. 2 this is shown schematically with lighter lines, e.g. line 231 , coupling micro-bumps in the lower RDL, and darker lines, e.g., line 235 , coupling micro-bumps in silicon bottom metal, although in some embodiments the silicon bottom metal connections may be replaced by upper RDL connections.
- direction of arrows associated with the lines shows direction of current flow in the lower RDL and the silicon bottom metal.
- loops are formed around a magnetic field core, magnetic field path formed by the current loops is shown as a thick line 251 .
- FIG. 3 illustrates an integrated inductor in accordance with aspects of the invention.
- the integrated inductor core of FIG. 3 includes two of the micro-bump arrays of FIG. 2 , with a first micro-bump array 333 and a second micro-bump array 335 arranged side-by-side.
- the lines of micro-bumps forming each micro-bump array are parallel to one another.
- a magnetic material 321 is in a package between vias or copper pillars extending from the micro-bumps.
- the magnetic material may be, for example, ferrite, forming a ferrite core for the inductor.
- the first micro-bump array and second micro-bump array may be electrically connected together using a metal trace or wire 341 , for example part of a semiconductor metal layer, with the metal trace connecting a micro-bump from the first micro-bump array to a micro-bump from the second micro-bump array.
- FIG. 4 illustrates a further micro-bump array in accordance with aspects of the invention.
- the micro-bump array of FIG. 4 includes a first set of micro-bumps, for example including a micro-bump 411 , and a second set of micro-bumps, for example including a micro-bump 421 .
- the arrangement of the first set of micro-bumps and the second set of micro-bumps of the array of FIG. 4 is also like that of the array of FIG. 2 , and the micro-bumps of FIG. 4 are also generally electrically coupled as the micro-bumps of FIG. 2 , for example using RDL and/or semiconductor metal layer connections 431 and 435 .
- the conveying of current into or out of a silicon substrate is reversed when compared to the micro-bump array of FIG. 2 .
- the first set of micro-bumps which may be considered to provide peripheral lines of micro-bumps, are for conveying current out of the silicon substrate
- the second set of micro-bumps which may be considered to provide interior lines of micro-bumps, are for conveying current out of the silicon substrate.
- a magnetic field loop 451 may be formed.
- FIG. 5 shows a further integrated inductor in accordance with aspects of the invention.
- the integrated inductor of FIG. 5 is like that of FIG. 3 but additionally utilizes the micro-bump array of FIG. 4 .
- the integrated inductor of FIG. 5 includes a first micro-bump array 533 and a second micro-bump array 537 , with the first and second micro-bump arrays as discussed with respect to FIGS. 2 and 3 .
- Unlike the integrated inductor of FIG. 3 is interposed a third micro-bump array 535 , with the third micro-bump array as discussed with respect to FIG. 4 .
- a magnetic material 521 is in a package between vias or copper pillars extending from the micro-bumps.
- the magnetic material may be, for example, ferrite, forming a ferrite core for the inductor.
- the first and third micro-bump arrays may be connected together using a metal trace or wire 541 , with the metal trace 541 connecting a micro-bump from the first micro-bump array to a micro-bump from the third micro-bump array.
- the third and second micro-bump arrays may be connected together using a metal trace or wire 543 , with the metal trace 543 connecting a micro-bump from the third micro-bump array to a micro-bump from the second micro-bump array.
- the integrated inductor of FIG. 5 compared to the integrated inductor of FIG. 3 , has opposing current flows through adjacent lines of parallel micro-bumps of different micro-bump arrays.
- the opposing current flows generates further magnetic paths 551 and 553 , shown in FIG. 5 with wiggly lines.
- the opposing current flows increase mutual inductance of adjacent conductors extending from the micro-bumps, increasing overall inductance of the structure.
- FIG. 6 shows the integrated inductor of FIG. 5 , along with connections for a power converter.
- the power converter may be, for example, a buck power converter.
- VDD connections 611 and GND connections 621 are in regions where magnetic flux is reduced, by micro-bumps for the VDD connections and GND connections being placed next to micro-bumps having a similar direction of current flow.
- the VDD micro-bumps are arranged linearly along an outer line of micro-bumps of the first micro-bump array, and the GND micro-bumps are arranged linearly along an outer line of micro-bumps of the second micro-bump array.
- VDD and GND flow in the same direction, which is different from a typical circuit where VDD and GND current flows would be in opposite directions.
- the VDD and GND micro-bumps extend linearly past areas including the micro-bumps of the micro-bump arrays, providing a longer strip of micro-bump connections, which may extend the effective magnetic field path and further lower the inductance of the VDD and GND connections.
- an inductor LX node 631 and a voltage output VOUT node 633 of a buck regulator are also labeled.
- the LX node is shown at end of the third (middle) micro-bump array, with a connection to a first micro-bump of the first micro-bump array.
- the VOUT node is shown coupled to a last micro-bump of the second micro-bump array.
- the structure of FIG. 6 overlays (or underlies, depending on silicon/package orientation) a layout of switches of a buck regulator.
- FIG. 7 shows a sample layout relationship for the VDD and GND connections of the structure of FIG. 6 for a buck regulator including a bypass switch.
- FIG. 8 shows a partial circuit schematic of a buck regulator including a bypass switch.
- the buck regulator with bypass switch includes a high side switch 811 and a low side switch 813 coupled between VDD and GND, with an LX node 815 between the high side switch and the low side switch.
- An inductor 817 couples the LX node with a VOUT node, with a first bypass switch 819 a and a second bypass switch 819 b coupled in parallel to the inductor. Although two bypass switches are shown in FIG. 8 , it should be recognized that in various embodiments only a single bypass switch may be provided.
- a layout for the buck regulator with bypass switch includes areas for the high side switch 711 a,b and areas for the low side switch 713 a,b .
- the areas for the high side switch and the low side switch are between connections and micro-bumps for VDD 751 and for GND 753 .
- the connections and micro-bumps for VDD and GND are as discussed with respect to FIG. 6 , namely outside and flanking opposing sides of an inductive core area. Also as shown in FIG.
- bypass switch(es) layout areas include a first area 719 a between portions of the low side switch area and a second area 719 b to a side of the low side switch area.
- An LX node connection 755 is shown on one side of the first and second areas for the bypass switch(es), with a VOUT node connection 757 on an opposing side.
- FIG. 9 illustrates an example three dimensional layout including a VDD node 911 on silicon and an LX node 913 on silicon.
- the layout shows the VDD node on silicon connected to a VDD node 915 on a package substrate, shown parallel to the silicon, by a plurality of pillars 917 a - c .
- the LX node on silicon is also connected to an RDL (and in various embodiments the package substrate) by a pillar 919 a , with a sequence of RDL connectors 921 a - c , each of which are coupled to one of a sequence of connectors on silicon 923 a - c by respective pillars 925 a - f .
- the relative positions of the connectors and pillars coupled to the LX node substantially mirror portions of the structure discussed with respect to FIG. 2 .
- the ratio of the effective magnetic field path length compared to the core area contained within the micro-bumps and upper/lower RDL metals generally determines the inductance that can be obtained. This is also proportional to the relative permeability of the material filling the core area.
- An aspect of this invention relates to the optimization of the inductor architecture and the switching area.
- Magnetic Path Length/Core Area 1.8 mm/(70 um ⁇ 50 um) ⁇ 3 (3 “cores” as shown in FIG. 6 )
- the core area shown in the figures, bounded by magnetic path lines, can be filled with magnetic material and the 1 nH would increase proportional to the relative permeability of the material. Ideally the VDD/GND area would not be filled with the magnetic material and will stay more or less ⁇ 50 pH.
- FIG. 12 shows a typical flip chip multi-layer substrate package.
- the RDLs and in between vias are used for routing.
- an SOC (including an embedded voltage regulator) 1211 is coupled to signal paths in a multi-layer substrate 1213 by way of micro-bumps 1215 .
- Vias, for example via 1217 , and RDLs, for example RDL 1219 electrically couple various of the micro-bumps to various solder balls, for example a ground GND solder ball 1221 .
- the solder balls in turn electrically couple the signal paths of the multi-layer substrate to a printed circuit board (PCB) 1223 .
- the PCB additionally includes an external capacitor 1225 .
- micro-bumps, RDL(s), and vias in between create structures that confine a magnetic field in a closed loop or decrease the mutual coupling of adjacent pins of a semiconductor device.
- the micro-bump arrays that have been discussed above can be illustrated, at least in part, with the cross-section of FIG. 13 .
- FIG. 13 illustrates a cross-section of an example multi-layer package substrate and its environment in accordance with aspects of the invention.
- an SOC 1311 is electrically coupled to signal paths of a multi-layer substrate 1313 by micro-bumps 1315 .
- the signal paths of the substrate are also electrically coupled to a PCB 1323 by solder balls 1321 .
- a bottom RDL layer 1331 is still used for signal routing, but the micro-bumps and two vias, e.g. vias 1333 a,b , stacked-up create a magnetic core area.
- selected micro-bumps for the magnetic core may be coupled by top silicon metal, e.g. top silicon metal 1341 a,b , as discussed with respect to other FIGs.
- selected vias may be coupled by an RDL layer 1343 .
- the current flow within the magnetic core area is shown as a darker area and this area is constructed above the switches and maximizes the volume for magnetic path.
- this area is filled with magnetic material (e.g. ferrite) to further increase the inductance.
- the connection to the LX node may be in the third dimension into a pin as shown previously. Note that the inductor structure use the entire available volume between LX and VOUT (except for the routing layer, if needed)
- the magnetomotive force and corresponding magnetic field strength generally makes preferable a choice of magnetic material with low relative permeability in order to limit the field strength in the core that can be accommodated without saturating the core.
- the integrated inductors one could choose magnetic core material with relative permeability in the range of 20-80 in order to reach particular inductance targets and still keep the saturation flux density below 1 Tesla.
- the overall volume utilization may decrease from 21% down to 12.6%, which may be expected due to limited volume available. Any patterns of the bump arrangement can be analyzed for higher percentage as a figure of merit.
- FIGS. 14 a - c illustrate fabrication of an inductor within a package substrate, with the package substrate coupled to an SOC, in accordance with aspects of the invention.
- a multi-layered substrate 1413 includes a plurality of vias, including vias 1433 a - f extending to a top of the multi-layer substrate.
- the vias 1433 a - f are generally linearly arranged, with via 1433 a at one end of via 1433 f at an opposing end.
- the vias are the vias coupled to the micro-bump arrays discussed previously.
- the vias may be in the form of pillars in some embodiments. In the embodiment of FIG.
- the vias may be considered two stacked up vias, as they extend past an intermediate redistribution layer to a lower redistribution layer 1435 .
- the lower redistribution layer couples some of the vias 1433 a - f .
- the lower redistribution layer couples vias from different sets of vias, using the terminology “sets of vias” to correspond to vias coupled to sets of micro-bumps as previously discussed.
- the multi-layer substrate also includes a bottom redistribution layer 1431 , which may be used for signal routing.
- the multi-layered substrate includes an open volume 1471 between the vias 1433 a and 1433 f .
- the open volume may be formed, for example, by etching of the multi-layer substrate.
- FIG. 14 b shows magnetic material deposited within the open volume to form a magnetic core 1481 .
- the magnetic material is ferrite or nickel zinc ferrite with relative permeability appropriate for the integrated inductor.
- the magnetic material is designated with checkered pattern cross-sections.
- an SOC 1411 is electrically coupled to signal paths of the multi-layer substrate 1413 by micro-bumps 1415 .
- selected micro-bumps coupled to some of the vias 1433 a - f are coupled by top silicon metal, e.g. top silicon metal 1441 a,b .
- the top silicon metal couples vias from different sets of vias.
- the coupling is provided by a fourth RDL layer, instead of the top silicon metal.
- the signal paths of the substrate may also be electrically coupled to a PCB (not shown) by solder balls 1421 .
- the SOC is electrically coupled to the substrate at a supply node (Vdd), a load output node (Out), an inductor LX node, and a ground node (G).
- the solder balls provide coupling of the substrate to the PCB (not shown) also at the supply, load output, inductor LX, and ground nodes.
- a via 1441 providing a path for VDD signals is located outside and adjacent a first side of the vias 1433 a - f
- a via 1443 is located outside and adjacent an opposing side of the vias 1433 a - f.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Coils Or Transformers For Communication (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application claims the benefit of the filing date of U.S. Provisional Patent Application No. 62/086,081, filed on Dec. 1, 2014, the disclosure of which is incorporated by reference herein.
- A power distribution network (PDN) in a system-on-chip (SoC) used in various mobile device typically includes on-chip metallization layers connecting to a package substrate via micro-bumps or copper pillars. The micro-bumps may be connected to balls of the package by vias and one or more redistribution layers (RDLs) within the package, with the balls of the package coupled to a printed circuit board (PCB). This generally results in a significant parasitic inductance which has become a significant limiting factor in the performance of the mobile devices as higher frequencies and higher currents generate local transient effects, which are also referred to as droops due to fast changes in the load currents.
- In order to overcome this difficulty embedded voltage regulators (eVR) and various transient control circuits have been proposed. For efficiency the voltage regulators are typically switching regulators with inductors. One of the biggest challenges, however, in implementing an eVR is to manufacture inductors with high inductance to resistance value (L/R: inductance [nH] per resistance [mohms]) with small form factor (current rating per square millimeter).
- With respect to some embodiments, this disclosure discusses a scalable switching regulator architecture with an integrated inductor and a methodology to optimize the various performance parameters against the area of the structure. In some embodiments the combined switches and inductor are constructed as a unit cell and can be combined to form larger elements as required for higher current drive capability and multiphase operation.
- Three examples are provided with less than 0.25 mm̂2 area for this unit cell. These examples can be worked out for the complete range of process nodes from 180 nm down to 28 nm and beyond (e.g. 10 nm FinFET).
- It is fundamental for any inductor to optimize the magnetomotive force for a given core area and maximize the area of the core with respect to the magnetic field path length. Magnetomotive force is proportional to the current and number of turns (N) the current make around the core. Inductance for a well-defined core structure is proportional to Area*N̂2/Length.
- Any current flow (for example on a wire or a micro-bump) creates magnetic field circles. For a given geometry of the power distribution network the overall magnetic field results in what is typically referred to as parasitic inductance.
- In some aspects of the invention, a structure utilizing micro-bumps and RDL metallization to selectively creates desired magnetic field paths maximizing and minimizing the inductance on top of the switches of a switching voltage regulator. The maximum current capability of the micro-bumps and the size of the switches are chosen to match the inductor core area, magnetic field path length and the number of turns that can be constructed to arrive at desired inductance with maximum L/R ratio (Inductance/resistance). This is also matched to the area of the switches so that the inductor can be built on top of the corresponding switches. This structure can then be taken as the unit element to form the switching regulator. The unit element can be a single phase of a multiphase buck or the unit elements with coupling inductors.
- Some embodiments in accordance with aspects of the invention provide a package including an integrated circuit, comprising: an integrated circuit (IC) chip including a system-on-chip (SoC) and a voltage regulator, the voltage regulator including first and second transistors connected in series; a multi-layer substrate coupled to the IC chip by micro-bumps, including at least one array of micro-bumps, the multi-layer substrate including at least one redistribution layer and a plurality of vias, with selected vias extending from selected ones of the micro-bumps of the at least one array of micro-bumps coupled by the at least one redistribution layer in pairs, with the selected vias electrically coupled to others of the selected vias about the micro-bumps; wherein the selected vias and the micro-bumps of the at least one array of micro-bumps form at least part of an inductor structure; and wherein the at least part of an inductor structure is positioned to correspond to a layout area of the first and second transistors of the voltage regulator.
- Other embodiments in accordance with aspects of the invention provide a method for use in providing a system-on-chip (SoC) including an embedded voltage regulator, comprising: forming a redistribution layer for a multi-layer substrate; forming at least one array of vias in the multi-layer substrate, the at least one array of vias forming at least part of an inductor, at least some of the vias of the at least one array of vias electrically connected by connections provided by the redistribution layer; depositing a magnetic material between vias of the at least one array of vias; connecting an IC chip including the voltage regulator to the at least one array of vias, the IC chip connected to the at least one array of vias by at least one array of micro-bumps, the at least one array of micro-bumps underlying a layout of switching transistors of the voltage regulator, at least some of the micro-bumps electrically connected by connections provided by a metal layer of the IC chip, the at least one array of vias, the at least one array of micro-bumps, the connections provided by the redistribution layer and the connections provided by the metal layer forming an inductor.
- These and other aspects of the invention are more fully comprehended upon review of this disclosure.
-
FIG. 1 illustrates a tightly backed micro-bump array for coupling a silicon substrate with a package. -
FIG. 2 illustrates a micro-bump array in accordance with aspects of the invention. -
FIG. 3 illustrates an integrated inductor in accordance with aspects of the invention. -
FIG. 4 illustrates a further micro-bump array in accordance with aspects of the invention. -
FIG. 5 shows a further integrated inductor in accordance with aspects of the invention. -
FIG. 6 shows the integrated inductor ofFIG. 5 , along with connections for a power converter. -
FIG. 7 shows a sample layout relationship for the VDD and GND connections of the structure ofFIG. 6 for a buck regulator including a bypass switch. -
FIG. 8 shows a partial circuit schematic of a buck regulator including a bypass switch. -
FIG. 9 illustrates an example three dimensional layout including a VDD node on silicon and an LX node on silicon. -
FIG. 10 shows structure for a further example integrated inductor in accordance with aspects of the invention. -
FIG. 11 shows structure for a yet further example integrated inductor in accordance with aspects of the invention. -
FIG. 12 shows a typical flip chip multi-layer substrate package. -
FIG. 13 illustrates a cross-section of an example multi-layer package substrate and its environment in accordance with aspects of the invention. -
FIGS. 14a-c illustrate fabrication of an inductor within a package substrate, with the package substrate coupled to an SOC, in accordance with aspects of the invention. -
FIG. 1 illustrates a tightly backed micro-bump array for coupling a silicon substrate with a package. The silicon substrate may be, for example, a silicon substrate for an SoC. The micro-bumps ofFIG. 1 may be considered as being on the silicon substrate, a first set of micro-bumps illustrated with a darker cross-section, e.g.,micro-bump 111, conveying current out of the silicon substrate, and a second set of micro-bumps illustrated with a lighter cross-section,e.g. micro-bump 121, conveying current into the silicon substrate. Generally, as current flows through a micro-bump, a magnetic field is generated around the micro-bump. The magnetic fields around the micro-bumps conveying current into the silicon substrate having a firstmagnetic field orientation 131 and fields around the micro-bumps conveying current out of the silicon substrate having a second opposingmagnetic field orientation 135. For a line of micro-bumps flowing current in the same direction the magnetic field in between micro-bumps is cancelled, and a longer magnetic field path may be formed, for example amagnetic field path 141 for a first line of micro-bumps conveying current into the silicon substrate and amagnetic field path 145 for a second line of micro-bumps conveying current out of the silicon substrate. -
FIG. 2 illustrates a micro-bump array in accordance with aspects of the invention. InFIG. 2 , a micro-bump array includes a first set of micro-bumps for conveying current into a silicon substrate, for example of an SoC, and a second set of micro-bumps for conveying current out of the silicon substrate. InFIG. 2 , the first set of micro-bumps are shown with a lighter cross-section,e.g. micro-bump 221, and the second set of micro-bumps are shown with a darker cross-section,e.g. micro-bump 211. In various embodiments the micro-bumps are ordered in such a way to form a closed loop magnetic field loop. In the embodiment ofFIG. 2 , the micro-bumps of the second set of micro-bumps are arranged in two adjacent and parallel lines, with the micro-bumps of each line offset from the micro-bumps of the other line. The micro-bumps of the first set of micro-bumps are also arranged in two parallel lines, parallel to the two lines of micro-bumps of the first set, with the two lines of micro-bumps of the second set between the lines of the micro-bumps of the first set, and with micro-bumps of each line of the first set adjacent, without offset, the micro-bumps of the closest line of the second set. With the micro-bumps so arranged, a magnetic field path is formed around the micro-bumps of the second set, between the micro-bumps of the first set and the micro-bumps of the second set. - In some embodiments the micro-bumps of
FIG. 2 are arranged in a single conductive structure. For example, a via or copper pillar in a package may extend from each micro-bump to a lower redistribution layer (RDL) (or upper RDL, depending on whether the silicon substrate is on top of or under the silicon substrate). Each micro-bump of the first set of micro-bumps is effectively electrically coupled to an adjacent corresponding micro-bump of the second set of micro-bumps, and also effectively electrically coupled to a next over bump of the second set of micro-bumps (with one bridging connection coupling a micro-bump of each of the first set and second set from non-adjacent lines). For one pair of adjacent lines of micro-bumps of the two sets, this may be accomplished by way of lower RDL metal coupling vias or copper pillars for each micro-bump, with silicon bottom (or top, depending on orientation) metal coupling the other pair of adjacent lines of micro-bumps of the two sets. InFIG. 2 , this is shown schematically with lighter lines,e.g. line 231, coupling micro-bumps in the lower RDL, and darker lines, e.g.,line 235, coupling micro-bumps in silicon bottom metal, although in some embodiments the silicon bottom metal connections may be replaced by upper RDL connections. In some embodiments, direction of arrows associated with the lines shows direction of current flow in the lower RDL and the silicon bottom metal. In the example ofFIG. 2 13 loops are formed around a magnetic field core, magnetic field path formed by the current loops is shown as athick line 251. -
FIG. 3 illustrates an integrated inductor in accordance with aspects of the invention. As illustrated inFIG. 3 , the integrated inductor core ofFIG. 3 includes two of the micro-bump arrays ofFIG. 2 , with a firstmicro-bump array 333 and a secondmicro-bump array 335 arranged side-by-side. In the embodiment illustrated inFIG. 3 , the lines of micro-bumps forming each micro-bump array are parallel to one another. In some embodiments, and as illustrated inFIG. 3 , amagnetic material 321 is in a package between vias or copper pillars extending from the micro-bumps. The magnetic material may be, for example, ferrite, forming a ferrite core for the inductor. - As further shown in
FIG. 3 , the first micro-bump array and second micro-bump array may be electrically connected together using a metal trace orwire 341, for example part of a semiconductor metal layer, with the metal trace connecting a micro-bump from the first micro-bump array to a micro-bump from the second micro-bump array. - The packing of what may be considered a magnetic volume can be improved by using a further micro-bump array as shown in
FIG. 4 .FIG. 4 illustrates a further micro-bump array in accordance with aspects of the invention. Like the micro-bump array ofFIG. 2 , the micro-bump array ofFIG. 4 includes a first set of micro-bumps, for example including a micro-bump 411, and a second set of micro-bumps, for example including a micro-bump 421. The arrangement of the first set of micro-bumps and the second set of micro-bumps of the array ofFIG. 4 is also like that of the array ofFIG. 2 , and the micro-bumps ofFIG. 4 are also generally electrically coupled as the micro-bumps ofFIG. 2 , for example using RDL and/or semiconductormetal layer connections - In the micro-bump array of
FIG. 4 , however, the conveying of current into or out of a silicon substrate is reversed when compared to the micro-bump array ofFIG. 2 . Accordingly, for the micro-bump array ofFIG. 4 , the first set of micro-bumps, which may be considered to provide peripheral lines of micro-bumps, are for conveying current out of the silicon substrate, and the second set of micro-bumps, which may be considered to provide interior lines of micro-bumps, are for conveying current out of the silicon substrate. With current conveyed according to such an arrangement, amagnetic field loop 451 may be formed. -
FIG. 5 shows a further integrated inductor in accordance with aspects of the invention. The integrated inductor ofFIG. 5 is like that ofFIG. 3 but additionally utilizes the micro-bump array ofFIG. 4 . The integrated inductor ofFIG. 5 includes a firstmicro-bump array 533 and a secondmicro-bump array 537, with the first and second micro-bump arrays as discussed with respect toFIGS. 2 and 3 . Unlike the integrated inductor ofFIG. 3 , however, is interposed a thirdmicro-bump array 535, with the third micro-bump array as discussed with respect toFIG. 4 . - In addition, in some embodiments, and as illustrated in
FIG. 5 , amagnetic material 521 is in a package between vias or copper pillars extending from the micro-bumps. The magnetic material may be, for example, ferrite, forming a ferrite core for the inductor. Also as further shown inFIG. 5 , the first and third micro-bump arrays may be connected together using a metal trace orwire 541, with themetal trace 541 connecting a micro-bump from the first micro-bump array to a micro-bump from the third micro-bump array. Similarly, the third and second micro-bump arrays may be connected together using a metal trace orwire 543, with themetal trace 543 connecting a micro-bump from the third micro-bump array to a micro-bump from the second micro-bump array. - The integrated inductor of
FIG. 5 , compared to the integrated inductor ofFIG. 3 , has opposing current flows through adjacent lines of parallel micro-bumps of different micro-bump arrays. The opposing current flows generates furthermagnetic paths FIG. 5 with wiggly lines. The opposing current flows increase mutual inductance of adjacent conductors extending from the micro-bumps, increasing overall inductance of the structure. -
FIG. 6 shows the integrated inductor ofFIG. 5 , along with connections for a power converter. The power converter may be, for example, a buck power converter. - For a buck power converter, which may also be a buck regulator, it may be preferred to minimize inductance for the supply and ground connections, while maximizing the inductance at the same time. In
FIG. 6 VDD connections 611 andGND connections 621 are in regions where magnetic flux is reduced, by micro-bumps for the VDD connections and GND connections being placed next to micro-bumps having a similar direction of current flow. In the embodiment ofFIG. 6 , the VDD micro-bumps are arranged linearly along an outer line of micro-bumps of the first micro-bump array, and the GND micro-bumps are arranged linearly along an outer line of micro-bumps of the second micro-bump array. In this regard, it may be noted that for a buck power converter, current for VDD and current for GND flow in the same direction, which is different from a typical circuit where VDD and GND current flows would be in opposite directions. Furthermore, the VDD and GND micro-bumps extend linearly past areas including the micro-bumps of the micro-bump arrays, providing a longer strip of micro-bump connections, which may extend the effective magnetic field path and further lower the inductance of the VDD and GND connections. - In
FIG. 6 aninductor LX node 631 and a voltageoutput VOUT node 633 of a buck regulator are also labeled. The LX node is shown at end of the third (middle) micro-bump array, with a connection to a first micro-bump of the first micro-bump array. The VOUT node is shown coupled to a last micro-bump of the second micro-bump array. - In many embodiments the structure of
FIG. 6 overlays (or underlies, depending on silicon/package orientation) a layout of switches of a buck regulator.FIG. 7 shows a sample layout relationship for the VDD and GND connections of the structure ofFIG. 6 for a buck regulator including a bypass switch.FIG. 8 shows a partial circuit schematic of a buck regulator including a bypass switch. As shown inFIG. 8 , the buck regulator with bypass switch includes ahigh side switch 811 and alow side switch 813 coupled between VDD and GND, with anLX node 815 between the high side switch and the low side switch. Aninductor 817 couples the LX node with a VOUT node, with afirst bypass switch 819 a and asecond bypass switch 819 b coupled in parallel to the inductor. Although two bypass switches are shown inFIG. 8 , it should be recognized that in various embodiments only a single bypass switch may be provided. - Returning to
FIG. 7 , a layout for the buck regulator with bypass switch includes areas for thehigh side switch 711 a,b and areas for thelow side switch 713 a,b. The areas for the high side switch and the low side switch are between connections and micro-bumps forVDD 751 and forGND 753. As shown inFIG. 7 , the VDD connections about the high side switch and the GND connections about the low side switch. The connections and micro-bumps for VDD and GND are as discussed with respect toFIG. 6 , namely outside and flanking opposing sides of an inductive core area. Also as shown inFIG. 7 , bypass switch(es) layout areas include afirst area 719 a between portions of the low side switch area and asecond area 719 b to a side of the low side switch area. AnLX node connection 755 is shown on one side of the first and second areas for the bypass switch(es), with aVOUT node connection 757 on an opposing side. -
FIG. 9 illustrates an example three dimensional layout including aVDD node 911 on silicon and anLX node 913 on silicon. The layout shows the VDD node on silicon connected to aVDD node 915 on a package substrate, shown parallel to the silicon, by a plurality of pillars 917 a-c. The LX node on silicon is also connected to an RDL (and in various embodiments the package substrate) by a pillar 919 a, with a sequence of RDL connectors 921 a-c, each of which are coupled to one of a sequence of connectors on silicon 923 a-c byrespective pillars 925 a-f. As illustrated inFIG. 8 , the relative positions of the connectors and pillars coupled to the LX node substantially mirror portions of the structure discussed with respect toFIG. 2 . - For each of the inductive structures discussed above; the ratio of the effective magnetic field path length compared to the core area contained within the micro-bumps and upper/lower RDL metals generally determines the inductance that can be obtained. This is also proportional to the relative permeability of the material filling the core area.
- Several examples are discussed in the section below. An aspect of this invention relates to the optimization of the inductor architecture and the switching area.
- Generally optimization considerations include:
-
- 1) Current carrying capability of the bumps and the thickness of the RDL layer connecting the bumps defines the initial choice of number of bumps per phase. In examples 1 & 2 this is 1 A per phase and in example 3 this is 3 A/phase;
- 2) For a given process node the typical current density of the optimized switches define the area (4 A/mm̂2 for 180 nm, >15 A/mm̂2 for 28 nm);
- 3) For the switch size also relates to the optimum switching frequency and the size of the target inductance;
- 4) Given the relative permeability, one can determine the optimum number of turns to maximize Figure of Merit;
- 5) In the examples below; this is limited by the bump dimensions. One would otherwise reduce the area of the combined structure for the maximum power delivery density;
- 6) In addition to the permeability one may wish to confirm the field strength against the saturation of the magnetic material core.
- Process node: 180 nm
- Current rating: 1 A per bump
- Magnetic Path Length/Core Area: 1.8 mm/(70 um×50 um)×3 (3 “cores” as shown in
FIG. 6 ) - Number of Turns: 13 per core
- Total Inductance: 1 nH (air core) @ Lx node
- Vdd/GND inductance<35 pH
- Note that the core area shown in the figures, bounded by magnetic path lines, can be filled with magnetic material and the 1 nH would increase proportional to the relative permeability of the material. Ideally the VDD/GND area would not be filled with the magnetic material and will stay more or less<50 pH.
- Process node: 180 nm
- Current rating: 1 A per bump
- Magnetic Path Length/Core Area: 1.8 mm/(70 um×50 um)
- Number of Turns: 18 per core
- Total Inductance (Relative permeability>60): >19nH @ Lx node
- Total Resistance: 12 mohms
- Figure of Merit: L/R=1.57 nH/mohms @ 4 A/mm̂2
- Vdd/GND inductance<35 pH
- Process node: 28 nm
- Current rating: 3 A (1 A per bump)
- Magnetic Path Length/Core Area: 1.8 mm/(70 um×50 um)
- Number of Turns: 6 per core
- Total Inductance (Relative permeability>60): >2nH @ Lx node
- Total Resistance: 4 mohms
- L/R=0.5 nH/mohms
- Figure of Merit: L/R=0.5 nH/mohms @ 12 A/mm̂2
-
FIG. 12 shows a typical flip chip multi-layer substrate package. InFIG. 12 the RDLs and in between vias are used for routing. InFIG. 12 , an SOC (including an embedded voltage regulator) 1211 is coupled to signal paths in amulti-layer substrate 1213 by way of micro-bumps 1215. Vias, for example via 1217, and RDLs, forexample RDL 1219, electrically couple various of the micro-bumps to various solder balls, for example a ground GND solder ball 1221. The solder balls in turn electrically couple the signal paths of the multi-layer substrate to a printed circuit board (PCB) 1223. As shown inFIG. 12 , the PCB additionally includes anexternal capacitor 1225. - In aspects of this invention, the combination of micro-bumps, RDL(s), and vias in between create structures that confine a magnetic field in a closed loop or decrease the mutual coupling of adjacent pins of a semiconductor device. The micro-bump arrays that have been discussed above can be illustrated, at least in part, with the cross-section of
FIG. 13 . -
FIG. 13 illustrates a cross-section of an example multi-layer package substrate and its environment in accordance with aspects of the invention. As was discussed with respect toFIG. 12 , anSOC 1311 is electrically coupled to signal paths of amulti-layer substrate 1313 by micro-bumps 1315. The signal paths of the substrate are also electrically coupled to aPCB 1323 bysolder balls 1321. - In the example of
FIG. 13 , abottom RDL layer 1331 is still used for signal routing, but the micro-bumps and two vias, e.g. vias 1333 a,b, stacked-up create a magnetic core area. As shown inFIG. 13 , selected micro-bumps for the magnetic core may be coupled by top silicon metal, e.g.top silicon metal 1341 a,b, as discussed with respect to other FIGs. Similarly, selected vias may be coupled by anRDL layer 1343. The current flow within the magnetic core area is shown as a darker area and this area is constructed above the switches and maximizes the volume for magnetic path. - In some embodiments, and as shown in
FIG. 13 , this area is filled with magnetic material (e.g. ferrite) to further increase the inductance. The connection to the LX node may be in the third dimension into a pin as shown previously. Note that the inductor structure use the entire available volume between LX and VOUT (except for the routing layer, if needed) - It has been a continuing trend for the inductors used in consumer electronics to shrink in dimensions and operate at higher frequencies. For discrete inductors this trend may summarized in the table below for inductors available as off the shelf components
-
L/R Inductor Value Volume (nH/ I/Area I/Vol and Dimensions (mm{circumflex over ( )}3) mohms) (Amps/mm{circumflex over ( )}2) (Amps/mm{circumflex over ( )}3) 2.2 uH, 2.5 × 2 × 1 5.0 27.5 0.6 0.6 60 nh, 0402, 0.5 1.33 2.25 3 1.5 A 36 nH, 0402, 2 A 0.5 1 3 4 - For integrated solutions, the data is significantly dispersed. One possible implementation for the discussed solution can be summarized in the table below.
-
L/R Inductor Value Volume (nH/ I/Area I/Vol and Dimensions (mm{circumflex over ( )}3) mohms) (Amps/mm{circumflex over ( )}2) (Amps/mm{circumflex over ( )}3) 18 nH, 1 A, N = 18 0.05 0.45 4 20 5 nH, 2 A, N = 9 0.05 0.225 8 40 2 nH, 3 A, N = 6 0.05 0.15 12 60 - Given the basic information, we can determine possible structure for the off-the-shelf components and compare this with the discussed structures. This is provided in the table below for the 0402 size components (closer to integrated inductor dimensions). In addition, there are several additional factors that may be considered. As the core area decreases the magnetomotive force and corresponding magnetic field strength generally makes preferable a choice of magnetic material with low relative permeability in order to limit the field strength in the core that can be accommodated without saturating the core. In some embodiments, for the integrated inductors one could choose magnetic core material with relative permeability in the range of 20-80 in order to reach particular inductance targets and still keep the saturation flux density below 1 Tesla. In some embodiments the overall volume utilization may decrease from 21% down to 12.6%, which may be expected due to limited volume available. Any patterns of the bump arrangement can be analyzed for higher percentage as a figure of merit.
-
Relative N L Vol I(A) permeability Mlength Acore Rm turns (nH) Fm (mTesla) Ratio 2.1 600 3 3.5E−02 114.3 2 35.0 4.2 1050 0.21 1.4 600 3 3.5E−02 114.3 3 78.8 4.2 1050 0.21 1 20 1.8 3.5E−03 20571.4 18 15.8 18 250 0.126 2 20 1.8 3.5E−03 20571.4 9 3.9 18 250 0.126 3 20 1.8 3.5E−03 20571.4 6 1.8 18 250 0.126 -
FIGS. 14a-c illustrate fabrication of an inductor within a package substrate, with the package substrate coupled to an SOC, in accordance with aspects of the invention. Turning toFIG. 14a , amulti-layered substrate 1413 includes a plurality of vias, including vias 1433 a-f extending to a top of the multi-layer substrate. The vias 1433 a-f are generally linearly arranged, with via 1433 a at one end of via 1433 f at an opposing end. In many embodiments the vias are the vias coupled to the micro-bump arrays discussed previously. The vias may be in the form of pillars in some embodiments. In the embodiment ofFIG. 14a , the vias may be considered two stacked up vias, as they extend past an intermediate redistribution layer to alower redistribution layer 1435. The lower redistribution layer couples some of the vias 1433 a-f. In most embodiments the lower redistribution layer couples vias from different sets of vias, using the terminology “sets of vias” to correspond to vias coupled to sets of micro-bumps as previously discussed. In the case of the embodiment ofFIG. 14a , the multi-layer substrate also includes abottom redistribution layer 1431, which may be used for signal routing. As shown inFIG. 14a , the multi-layered substrate includes anopen volume 1471 between the vias 1433 a and 1433 f. The open volume may be formed, for example, by etching of the multi-layer substrate. -
FIG. 14b shows magnetic material deposited within the open volume to form amagnetic core 1481. In many embodiment, the magnetic material is ferrite or nickel zinc ferrite with relative permeability appropriate for the integrated inductor. As shown inFIG. 14b , the magnetic material is designated with checkered pattern cross-sections. - Turning to
FIG. 14c , anSOC 1411 is electrically coupled to signal paths of themulti-layer substrate 1413 by micro-bumps 1415. As shown inFIG. 14c , selected micro-bumps coupled to some of the vias 1433 a-f are coupled by top silicon metal, e.g.top silicon metal 1441 a,b. In most embodiments the top silicon metal couples vias from different sets of vias. In other embodiments the coupling is provided by a fourth RDL layer, instead of the top silicon metal. The signal paths of the substrate may also be electrically coupled to a PCB (not shown) by solder balls 1421. In some embodiments, the SOC is electrically coupled to the substrate at a supply node (Vdd), a load output node (Out), an inductor LX node, and a ground node (G). In some embodiments, the solder balls provide coupling of the substrate to the PCB (not shown) also at the supply, load output, inductor LX, and ground nodes. In this regard, a via 1441 providing a path for VDD signals is located outside and adjacent a first side of the vias 1433 a-f, and a via 1443 is located outside and adjacent an opposing side of the vias 1433 a-f. - Although the invention has been discussed with respect to various embodiments, it should be recognized that the invention comprises the novel and non-obvious claims supported by this disclosure.
Claims (18)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/956,279 US20160155692A1 (en) | 2014-12-01 | 2015-12-01 | Switched power stage with integrated passive components |
US16/883,737 US11605580B2 (en) | 2014-12-01 | 2020-05-26 | Switched power stage with integrated passive components |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201462086081P | 2014-12-01 | 2014-12-01 | |
US14/956,279 US20160155692A1 (en) | 2014-12-01 | 2015-12-01 | Switched power stage with integrated passive components |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/883,737 Continuation US11605580B2 (en) | 2014-12-01 | 2020-05-26 | Switched power stage with integrated passive components |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160155692A1 true US20160155692A1 (en) | 2016-06-02 |
Family
ID=56079629
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/956,279 Abandoned US20160155692A1 (en) | 2014-12-01 | 2015-12-01 | Switched power stage with integrated passive components |
US16/883,737 Active 2036-01-26 US11605580B2 (en) | 2014-12-01 | 2020-05-26 | Switched power stage with integrated passive components |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/883,737 Active 2036-01-26 US11605580B2 (en) | 2014-12-01 | 2020-05-26 | Switched power stage with integrated passive components |
Country Status (4)
Country | Link |
---|---|
US (2) | US20160155692A1 (en) |
EP (1) | EP3227916A4 (en) |
CN (1) | CN107210231B (en) |
WO (1) | WO2016089917A2 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170125396A1 (en) * | 2015-05-18 | 2017-05-04 | Globalfoundries Singapore Pte. Ltd. | Stitched devices |
US10048716B1 (en) | 2017-02-10 | 2018-08-14 | Apple Inc. | Method and apparatus for power distribution in integrated circuits |
US20190103814A1 (en) * | 2017-09-29 | 2019-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Power module |
WO2020005440A1 (en) * | 2018-06-29 | 2020-01-02 | Intel Corporation | Substrate embedded magnetic core inductors |
US10581327B2 (en) * | 2017-10-05 | 2020-03-03 | Monolithic Power Systems, Inc. | Symmetrical power stages for high power integrated circuits |
CN111400988A (en) * | 2018-12-27 | 2020-07-10 | 北京忆芯科技有限公司 | Bump (Bump) board layout method for integrated circuit chip |
CN114141472A (en) * | 2021-01-19 | 2022-03-04 | 西安电子科技大学 | High-integration high-shielding transformer structure based on through holes |
US11373966B2 (en) | 2018-10-26 | 2022-06-28 | Huawei Technologies Co., Ltd. | Embedded thin-film magnetic inductor design for integrated voltage regulator (IVR) applications |
US20220230981A1 (en) * | 2021-01-21 | 2022-07-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Arrangement of power-grounds in package structures |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10580720B1 (en) * | 2018-10-22 | 2020-03-03 | Micron Technology, Inc. | Silicon interposer with fuse-selectable routing array |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6301121B1 (en) * | 1999-04-05 | 2001-10-09 | Paul T. Lin | Direct-chip-attach (DCA) multiple chip module (MCM) with repair-chip ready site to simplify assembling and testing process |
US6671865B1 (en) * | 2001-11-27 | 2003-12-30 | Lsi Logic Corporation | High density input output |
US20090322299A1 (en) * | 2008-04-09 | 2009-12-31 | Ricoh Company, Ltd. | Non-isolated current-mode-controlled switching voltage regulator |
US20130187255A1 (en) * | 2010-02-19 | 2013-07-25 | Mingliang Wang | Power inductors in silicon |
US20140203397A1 (en) * | 2013-01-23 | 2014-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and Apparatus for Inductors and Transformers in Packages |
US20140225706A1 (en) * | 2013-02-13 | 2014-08-14 | Qualcomm Incorporated | In substrate coupled inductor structure |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6417463B1 (en) * | 2000-10-02 | 2002-07-09 | Apple Computer, Inc. | Depopulation of a ball grid array to allow via placement |
US6885090B2 (en) * | 2001-11-28 | 2005-04-26 | North Carolina State University | Inductively coupled electrical connectors |
WO2008097911A1 (en) * | 2007-02-05 | 2008-08-14 | Rambus Inc. | Semiconductor package with embedded spiral inductor |
US8378383B2 (en) * | 2009-03-25 | 2013-02-19 | Stats Chippac, Ltd. | Semiconductor device and method of forming a shielding layer between stacked semiconductor die |
KR101751908B1 (en) * | 2009-10-21 | 2017-06-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Voltage regulator circuit |
US9048112B2 (en) * | 2010-06-29 | 2015-06-02 | Qualcomm Incorporated | Integrated voltage regulator with embedded passive device(s) for a stacked IC |
US9041152B2 (en) * | 2013-03-14 | 2015-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Inductor with magnetic material |
EP3257079A4 (en) * | 2015-02-11 | 2018-11-21 | Chaoyang Semiconductor Jiangyin Technology Co., Ltd. | Switched power stage with integrated passive components |
-
2015
- 2015-12-01 US US14/956,279 patent/US20160155692A1/en not_active Abandoned
- 2015-12-01 CN CN201580071579.3A patent/CN107210231B/en active Active
- 2015-12-01 WO PCT/US2015/063268 patent/WO2016089917A2/en active Application Filing
- 2015-12-01 EP EP15866028.2A patent/EP3227916A4/en not_active Withdrawn
-
2020
- 2020-05-26 US US16/883,737 patent/US11605580B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6301121B1 (en) * | 1999-04-05 | 2001-10-09 | Paul T. Lin | Direct-chip-attach (DCA) multiple chip module (MCM) with repair-chip ready site to simplify assembling and testing process |
US6671865B1 (en) * | 2001-11-27 | 2003-12-30 | Lsi Logic Corporation | High density input output |
US20090322299A1 (en) * | 2008-04-09 | 2009-12-31 | Ricoh Company, Ltd. | Non-isolated current-mode-controlled switching voltage regulator |
US20130187255A1 (en) * | 2010-02-19 | 2013-07-25 | Mingliang Wang | Power inductors in silicon |
US20140203397A1 (en) * | 2013-01-23 | 2014-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and Apparatus for Inductors and Transformers in Packages |
US20140225706A1 (en) * | 2013-02-13 | 2014-08-14 | Qualcomm Incorporated | In substrate coupled inductor structure |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10535645B2 (en) * | 2015-05-18 | 2020-01-14 | Alsephina Innovations Inc. | Stitched devices |
US20170125396A1 (en) * | 2015-05-18 | 2017-05-04 | Globalfoundries Singapore Pte. Ltd. | Stitched devices |
US10048716B1 (en) | 2017-02-10 | 2018-08-14 | Apple Inc. | Method and apparatus for power distribution in integrated circuits |
US11245329B2 (en) * | 2017-09-29 | 2022-02-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Power module |
US20190103814A1 (en) * | 2017-09-29 | 2019-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Power module |
US11855539B2 (en) | 2017-09-29 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Power module |
US10581327B2 (en) * | 2017-10-05 | 2020-03-03 | Monolithic Power Systems, Inc. | Symmetrical power stages for high power integrated circuits |
US11348718B2 (en) | 2018-06-29 | 2022-05-31 | Intel Corporation | Substrate embedded magnetic core inductors and method of making |
WO2020005440A1 (en) * | 2018-06-29 | 2020-01-02 | Intel Corporation | Substrate embedded magnetic core inductors |
US11373966B2 (en) | 2018-10-26 | 2022-06-28 | Huawei Technologies Co., Ltd. | Embedded thin-film magnetic inductor design for integrated voltage regulator (IVR) applications |
CN111400988A (en) * | 2018-12-27 | 2020-07-10 | 北京忆芯科技有限公司 | Bump (Bump) board layout method for integrated circuit chip |
CN114141472A (en) * | 2021-01-19 | 2022-03-04 | 西安电子科技大学 | High-integration high-shielding transformer structure based on through holes |
US20220230981A1 (en) * | 2021-01-21 | 2022-07-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Arrangement of power-grounds in package structures |
US11929340B2 (en) * | 2021-01-21 | 2024-03-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Arrangement of power-grounds in package structures |
Also Published As
Publication number | Publication date |
---|---|
WO2016089917A3 (en) | 2016-09-09 |
WO2016089917A2 (en) | 2016-06-09 |
CN107210231A (en) | 2017-09-26 |
EP3227916A2 (en) | 2017-10-11 |
EP3227916A4 (en) | 2018-01-03 |
US20210111111A1 (en) | 2021-04-15 |
CN107210231B (en) | 2019-12-27 |
US11605580B2 (en) | 2023-03-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11605580B2 (en) | Switched power stage with integrated passive components | |
US10256189B2 (en) | Switched power stage with integrated passive components | |
US9640604B2 (en) | Small size and fully integrated power converter with magnetics on chip | |
JP6517131B2 (en) | Integrated voltage regulator including embedded passive devices for stacked ICs | |
US9921640B2 (en) | Integrated voltage regulators with magnetically enhanced inductors | |
US11404364B2 (en) | Multi-layer embedded magnetic inductor coil | |
US20210384292A1 (en) | Integration of inductors with advanced-node system-on-chip (soc) using glass wafer with inductors and wafer-to-wafer joining | |
US9373434B2 (en) | Inductor assembly and method of using same | |
US11557420B2 (en) | Coupling inductors in an IC device using interconnecting elements with solder caps and resulting devices | |
US11804456B2 (en) | Wirebond and leadframe magnetic inductors | |
US20150311271A1 (en) | Landside embedded inductor for fanout packaging | |
US20160300661A1 (en) | Embedded Substrate Core Spiral Inductor | |
US11863081B2 (en) | Integrated voltage regulator with integrated air-core inductor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ENDURA TECHNOLOGIES LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:DOSLUOGLU, TANER;REEL/FRAME:037275/0627 Effective date: 20150413 |
|
AS | Assignment |
Owner name: ENDURA IP HOLDINGS LTD., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENDURA TECHNOLOGIES LLC;REEL/FRAME:045931/0962 Effective date: 20180223 |
|
AS | Assignment |
Owner name: ENDURTECH (HONG KONG) LIMITED, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENDURA IP HOLDINGS LTD.;REEL/FRAME:045987/0673 Effective date: 20180223 Owner name: CHAOYANG SEMICONDUCTOR JIANGYIN TECHNOLOGY CO. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ENDURTECH (HONG KONG) LIMITED;REEL/FRAME:045989/0176 Effective date: 20180223 |
|
STCV | Information on status: appeal procedure |
Free format text: ON APPEAL -- AWAITING DECISION BY THE BOARD OF APPEALS |
|
STCV | Information on status: appeal procedure |
Free format text: BOARD OF APPEALS DECISION RENDERED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |
|
AS | Assignment |
Owner name: ENDURA IP HOLDINGS LTD., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHAOYANG SEMICONDUCTOR (SHANGHAI) CO., LTD.;REEL/FRAME:063424/0226 Effective date: 20230331 |