US20160126352A1 - Hybrid orientation fin field effect transistor and planar field effect transistor - Google Patents
Hybrid orientation fin field effect transistor and planar field effect transistor Download PDFInfo
- Publication number
- US20160126352A1 US20160126352A1 US14/994,549 US201614994549A US2016126352A1 US 20160126352 A1 US20160126352 A1 US 20160126352A1 US 201614994549 A US201614994549 A US 201614994549A US 2016126352 A1 US2016126352 A1 US 2016126352A1
- Authority
- US
- United States
- Prior art keywords
- layer
- semiconductor
- fin
- gate
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000005669 field effect Effects 0.000 title claims abstract description 78
- 239000004065 semiconductor Substances 0.000 claims abstract description 312
- 239000000463 material Substances 0.000 claims abstract description 161
- 239000012212 insulator Substances 0.000 claims abstract description 64
- 238000002955 isolation Methods 0.000 claims abstract description 23
- 239000000758 substrate Substances 0.000 claims abstract description 22
- 238000000059 patterning Methods 0.000 claims abstract description 10
- 230000000873 masking effect Effects 0.000 claims description 38
- 125000006850 spacer group Chemical group 0.000 claims description 27
- 239000003989 dielectric material Substances 0.000 claims description 22
- 238000000034 method Methods 0.000 claims description 20
- 210000000746 body region Anatomy 0.000 claims description 17
- 238000000151 deposition Methods 0.000 claims description 7
- 239000013078 crystal Substances 0.000 claims description 6
- 239000004020 conductor Substances 0.000 claims description 4
- 238000005530 etching Methods 0.000 claims description 3
- 239000000203 mixture Substances 0.000 claims description 3
- 230000015572 biosynthetic process Effects 0.000 description 21
- 239000002019 doping agent Substances 0.000 description 14
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 11
- 229910052710 silicon Inorganic materials 0.000 description 11
- 239000010703 silicon Substances 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 10
- 229910045601 alloy Inorganic materials 0.000 description 9
- 239000000956 alloy Substances 0.000 description 9
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 7
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 7
- 229910052732 germanium Inorganic materials 0.000 description 7
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 6
- 238000000231 atomic layer deposition Methods 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000000407 epitaxy Methods 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 238000005468 ion implantation Methods 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 229910021483 silicon-carbon alloy Inorganic materials 0.000 description 4
- 239000000126 substance Substances 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 229910021419 crystalline silicon Inorganic materials 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7848—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76264—SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
- H01L21/76283—Lateral isolation by refilling of trenches with dielectric material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823814—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823864—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823878—Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0924—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/04—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
- H01L29/045—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes by their particular orientation of crystalline planes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0642—Isolation within the component, i.e. internal isolation
- H01L29/0649—Dielectric regions, e.g. SiO2 regions, air gaps
- H01L29/0653—Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
Definitions
- the present disclosure relates to a semiconductor structure, and more particularly to a semiconductor structure including a fin field effect transistor and a planar field effect transistor having different crystallographic orientations for channels, and a method of manufacturing the same.
- a planar field effect transistor is a field effect transistor including a channel that underlies a horizontal surface of a semiconductor material in contact with a gate dielectric.
- a fin field effect transistor is a field effect transistor including at least one channel located directly underneath a substantially vertical sidewall of a semiconductor fin.
- Conventional integration schemes for forming fin field effect transistors provide n-type fin field effect transistors and p-type fin field effect transistors having the same crystallographic orientations for the surfaces of the channels, i.e., substantially vertical surfaces that contact gate dielectrics.
- a substrate including a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer is provided.
- Semiconductor fins can be formed by patterning a portion of the buried semiconductor layer after removal of the upper insulator layer and the top semiconductor layer in a fin region, while a planar device region is protected by an etch mask.
- a disposable fill material portion is formed in the fin region, and a shallow trench isolation structure can be formed in the planar device region. The disposable fill material portion is removed, and gate stacks for a planar field effect transistor and a fin field effect transistor can be simultaneously formed. Alternately, disposable gate structures and a planarization dielectric layer can be formed, and replacement gate stacks can be formed for a planar field effect transistor and a fin field effect transistor.
- a semiconductor structure which includes a fin field effect transistor located on a first portion of a lower insulator layer.
- the fin field effect transistor includes at least one semiconductor fin and a first gate stack.
- Each of the at least one semiconductor fin includes a fin source region, a fin drain region, and a fin body region.
- the first gate stack includes a first gate dielectric and a first gate electrode and straddles each of the at least one semiconductor fin.
- the semiconductor structure further includes a planar field effect transistor located on a stack, from bottom to top, of a second portion of the lower insulator layer, a buried semiconductor layer, and an upper insulator layer.
- the planar field effect transistor includes a top semiconductor portion and a second gate stack.
- the top semiconductor portion includes a planar source region, a planar drain region, and a planar body region.
- the second gate stack includes a second gate dielectric and a second gate electrode.
- the semiconductor structure further includes a planarization dielectric layer having a planar top surface. A top surface of the first gate electrode and a top surface of the second gate electrode are coplanar with the planar top surface.
- another semiconductor structure which includes a fin field effect transistor located on a first portion a lower insulator layer.
- the fin field effect transistor includes at least one semiconductor fin and a first gate stack.
- Each of the at least one semiconductor fin includes a fin source region, a fin drain region, and a fin body region.
- the first gate stack includes a first gate dielectric and a first gate electrode and straddles each of the at least one semiconductor fin.
- the semiconductor structure further includes a planar field effect transistor located on a stack, from bottom to top, of a second portion of the lower insulator layer, a buried semiconductor layer, and an upper insulator layer.
- the planar field effect transistor includes a top semiconductor portion and a second gate stack.
- the top semiconductor portion includes a planar source region, a planar drain region, and a planar body region.
- the second gate stack includes a second gate dielectric and a second gate electrode. A first vertical distance from an interface between the first gate electrode and a topmost surface of the first gate dielectric to a topmost surface of the first gate electrode is substantially the same as a second vertical distance from an interface between the second gate electrode and the second gate dielectric to a topmost surface of the second gate electrode.
- a method of forming a semiconductor structure is provided.
- a region of a substrate including a stack, from bottom to top, of a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer is masked, while removing portions of the top semiconductor layer and the upper insulator layer in another region of the substrate.
- At least one semiconductor fin is formed by patterning the buried semiconductor layer within the other region.
- a disposable fill material portion is formed over the at least semiconductor fin in the other region.
- a shallow trench isolation structure laterally surrounding a portion of the top semiconductor layer in the region is formed.
- a first gate stack and a second gate stack are simultaneously formed over the at least one semiconductor fin and over the portion of the top semiconductor layer, respectively.
- FIG. 1A is a top-down view of a first exemplary semiconductor structure after forming and patterning a masking material layer according to an embodiment of the present disclosure.
- FIG. 1B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 1A .
- FIG. 2A is a top-down view of the first exemplary semiconductor structure after etching physically exposed portions of a top semiconductor layer and an upper insulator layer employing the patterned masking material layer as an etch mask according to an embodiment of the present disclosure.
- FIG. 2B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 2A .
- FIG. 3A is a top-down view of the first exemplary semiconductor structure after formation of a plurality of semiconductor fins according to an embodiment of the present disclosure.
- FIG. 3B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 3A .
- FIG. 4A is a top-down view of the first exemplary semiconductor structure after removal of a photoresist layer according to an embodiment of the present disclosure.
- FIG. 4B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 4A .
- FIG. 5A is a top-down view of the first exemplary semiconductor structure after deposition and planarization of a disposable fill material according to an embodiment of the present disclosure.
- FIG. 5B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 5A .
- FIG. 6A is a top-down view of the first exemplary semiconductor structure after formation of shallow trenches according to an embodiment of the present disclosure.
- FIG. 6B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 6A .
- FIG. 7A is a top-down view of the first exemplary semiconductor structure after deposition of a dielectric material according to an embodiment of the present disclosure.
- FIG. 7B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 7A .
- FIG. 8A is a top-down view of the first exemplary semiconductor structure after formation of a shallow trench isolation structure by recessing portions of the dielectric material according to an embodiment of the present disclosure.
- FIG. 8B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 8A .
- FIG. 9A is a top-down view of the first exemplary semiconductor structure after removal of the masking material layer and a disposable fill material portion according to an embodiment of the present disclosure.
- FIG. 9B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 9A .
- FIG. 10A is a top-down view of the first exemplary semiconductor structure after formation of gate stacks according to an embodiment of the present disclosure.
- FIG. 10B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 10A .
- FIG. 11A is a top-down view of the first exemplary semiconductor structure after formation of gate spacers, a dielectric spacer, and various source and drain regions according to an embodiment of the present disclosure.
- FIG. 11B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 11A .
- FIG. 12A is a top-down view of the first exemplary semiconductor structure after formation of various raised source and drain regions according to an embodiment of the present disclosure.
- FIG. 12B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 12A .
- FIG. 13A is a top-down view of the first exemplary semiconductor structure after formation of a contact level dielectric layer and contact via structures according to an embodiment of the present disclosure.
- FIG. 13B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 13A .
- FIG. 14 is a vertical cross-sectional view of a variation of the first exemplary semiconductor structure according to an embodiment of the present disclosure.
- FIG. 15A is a top-down view of a second exemplary semiconductor structure after formation of disposable gate structures, gate spacers, a dielectric spacer, various source and drain regions, and various raised source and drain regions according to an embodiment of the present disclosure.
- FIG. 15B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 15A .
- FIG. 16A is a top-down view of a second exemplary semiconductor structure after formation of a planarization dielectric layer according to an embodiment of the present disclosure.
- FIG. 16B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 16A .
- FIG. 17A is a top-down view of a second exemplary semiconductor structure after formation of replacement gate structures according to an embodiment of the present disclosure.
- FIG. 17B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ of FIG. 17A .
- FIG. 18A is a top-down view of the second exemplary semiconductor structure after formation of a contact level dielectric layer and contact via structures according to an embodiment of the present disclosure.
- FIG. 18B is a vertical cross-sectional view of the second exemplary semiconductor structure along the vertical plane B-B′ of FIG. 18A .
- the present disclosure relates to a semiconductor structure including a fin field effect transistor and a planar field effect transistor having different crystallographic orientations for channels, and a method of manufacturing the same.
- a first exemplary semiconductor structure illustrates a substrate ( 10 , 20 , 30 L, 40 L, 50 L), which includes a stack, from bottom to top, of a handle substrate 10 , a lower insulator layer 20 , a buried semiconductor layer 50 L, an upper insulator layer 40 L, and a top semiconductor layer 50 L.
- the vertical stack can be provided as a dual semiconductor-on-insulator (SOI) substrate. Alternately, multiple substrates can be bonded to form the stack of the first exemplary semiconductor structure.
- SOI semiconductor-on-insulator
- the handle substrate 10 can include a semiconductor material, a conductive material, and/or a dielectric material.
- the handle substrate 10 provides mechanical support to the buried insulator layer 20 and the top semiconductor layer 50 L.
- the thickness of the handle substrate 10 can be from 30 microns to 2 mm, although lesser and greater thicknesses can also be employed.
- Each of the lower buried insulator layer 20 and the upper buried insulator layer 40 L includes a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof.
- the thickness of the lower buried insulator layer 20 can be from 50 nm to 5 microns, although lesser and greater thicknesses can also be employed.
- the thickness of the upper buried insulator layer 20 can also be from 50 nm to 5 microns, although lesser and greater thicknesses can also be employed.
- Each of the buried semiconductor layer 30 L and the top semiconductor layer 50 L is a semiconductor material layer.
- Each semiconductor material of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be an elemental semiconductor material or a compound semiconductor material.
- each of the semiconductor materials material of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be silicon, germanium, a silicon-germanium alloy, or a silicon-carbon alloy.
- the semiconductor materials may, or may not, be doped with p-type dopants and/or n-type dopants.
- Each of the semiconductor material can be a single crystalline semiconductor material, a polycrystalline semiconductor material, or an amorphous semiconductor material.
- each of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be a single crystalline semiconductor material layer having a single crystalline semiconductor structure through the entirety thereof.
- both of buried semiconductor layer 30 L and the top semiconductor layer 50 L can be a single crystalline semiconductor material layer having a single crystalline semiconductor structure through the entirety thereof.
- the top semiconductor layer 50 L includes the same semiconductor material as the bottom semiconductor layer 30 L.
- the top semiconductor layer 50 L includes a different semiconductor material than the buried semiconductor layer 30 L.
- the semiconductor materials of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be silicon. In another embodiment, the semiconductor material of one of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be silicon, and the semiconductor material of the other of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be a silicon-germanium alloy or a silicon-carbon alloy. In one embodiment, the semiconductor materials of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be single crystalline silicon.
- the semiconductor material of one of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be silicon, and the semiconductor material of the other of the buried semiconductor layer 30 L and the top semiconductor layer 50 L can be a single crystalline silicon-germanium alloy or a single crystalline silicon-carbon alloy.
- the thickness of the buried semiconductor layer 30 L can be from 10 nm to 500 nm, although lesser and greater thicknesses can also be employed.
- the thickness of the top semiconductor layer 50 L can be from 10 nm to 500 nm, although lesser and greater thicknesses can also be employed.
- the semiconductor materials of the buried semiconductor layer 30 L and the top semiconductor layer 50 L is single crystalline, and have a same crystal structure and a same set of three independent crystallographic orientations.
- the same set three independent crystallographic orientations can be a set of three independent crystallographic axes. If the same crystal structure is cubic, for example, the set of three independent crystallographic axes can include the [100] direction, the [010] direction, and the [001] direction.
- the bottom semiconductor layer 30 L includes a single crystalline semiconductor material having a first set of spatial directions for a set of three independent crystallographic orientations
- the top semiconductor layer 50 L includes another single crystalline semiconductor material having a second set of spatial directions for the same set of three independent crystallographic orientations.
- the first set of spatial directions for a single crystalline structure of the buried semiconductor layer 30 L can be rotated relative to the second set of spatial directions of a single crystalline structure of the top semiconductor layer 50 L.
- a region of the substrate ( 10 , 20 , 30 L, 40 L, 50 L) is masked with a masking material layer 56 .
- the masking material layer 56 can be a dielectric material layer including silicon oxide, silicon nitride, silicon oxynitride, a dielectric metal oxide, or a dielectric metal oxynitride.
- the masking material layer 56 can be deposited as a blanket layer having a same thickness throughout over the entirety of the top semiconductor layer 50 L, and can be subsequently patterned.
- the remaining portion of the masking material layer 56 covers a first device region of the substrate ( 10 , 20 , 30 L, 40 L, 50 L), while a complementary region of the first device region of the substrate ( 10 , 20 , 30 L, 40 L, 50 L) is not covered by the remaining portion of the masking material layer 56 .
- the complementary region is herein referred to as a second device region.
- physically exposed portions of the top semiconductor layer 50 L and the upper buried insulator layer 40 L are etched employing the making material layer 56 as an etch mask.
- the etch employed to remove the physically exposed portions of the top semiconductor layer 50 L and the upper buried insulator layer 40 L can be an anisotropic etch (such as a reactive ion etch) or an isotropic etch (such as a wet etch). Different etch chemistries can be employed to etch the physically exposed portion of the top semiconductor layer 50 L in the second device region and to etch the physically exposed portion of the upper buried insulator layer 40 L in the second device region.
- the top surface of the buried insulator layer 30 L may be employed as an etch stop layer for the etch of the upper buried insulator layer 40 L.
- a photoresist layer 55 is applied at least over the physically exposed portion of the buried semiconductor layer 30 L and is lithographically patterned to cover the buried semiconductor layer 30 L with shapes of semiconductor fins to be subsequently formed.
- the shapes of the semiconductor fins to be subsequently formed in the second device region may include a plurality of rectangular shapes each having a pair of lengthwise directions.
- the lengthwise direction of a rectangular shape refers to the direction of the two sides of the rectangular shape having a greater length that the other two sides of the rectangular shape.
- the plurality of rectangular shapes may include a one-dimensional array of rectangular shapes having a periodicity along a horizontal direction that is perpendicular to the lengthwise direction of the rectangular shapes.
- the shapes of the semiconductor fins may include any polygonal shape, any curvilinear two-dimensional shape, or any combination of one or more segments of at least one polygonal shape and one or more segments of at least one curvilinear two-dimensional shape provided that the shape generally extends along one horizontal direction (a lengthwise direction) more than another horizontal direction.
- each of the at least one semiconductor fin 32 can have a vertical dimension between a bottommost surface and a topmost surface, i.e., a height, that is substantially the same as a thickness of the buried semiconductor layer 30 L.
- a first dimension is substantially the same as a second dimension if the difference between the first dimension and the second dimension does not exceed inherent variability in surface topography generated by a planarization process to form the surfaces that define the end points of the first dimension and the surfaces that define the end points of the second dimension.
- inherent variability of vertical dimensions of planar surfaces can be less than 5 nm. In some embodiment, the inherent variability of vertical dimensions of planar surfaces can be less than 1 nm.
- the entirety of the buried semiconductor layer 30 L may be single crystalline prior to the transfer of the pattern in the photoresist layer 55 into the portion of the buried semiconductor layer 30 L in the second device region.
- the buried semiconductor layer 30 L and each of the at least one semiconductor fin 32 can include the same single crystalline semiconductor material, have the same crystal structure, and the same set of spatial directions for each of three independent crystallographic orientations.
- the top semiconductor layer 50 L can include the same semiconductor material as, or a different semiconductor material than, the semiconductor material of the buried semiconductor layer 30 L.
- the single crystalline semiconductor material of the top semiconductor layer 50 L may, or may not, have a same crystal structure as the at least one semiconductor fin 32 . If the single crystalline semiconductor material of the top semiconductor layer 50 L has the same crystal structure as the at least one semiconductor fin 32 , a first set of spatial directions for three independent crystallographic orientations of the single crystalline structure of the at least one semiconductor fin 32 and the buried semiconductor layer 30 L can be rotated relative to a second set of spatial directions for three independent crystallographic orientations of the single crystalline structure of the top semiconductor layer 50 L.
- the photoresist layer 55 is removed selective to the at least one semiconductor fin 32 , for example, by ashing.
- a disposable fill material is deposited over the at least one semiconductor fin 32 and the masking material layer 56 , and is planarized to form a disposable fill material portion 59 .
- the disposable fill material can be a semiconductor material different from the semiconductor material of the at least one semiconductor fin 32 , or can be a dielectric material that is different from the dielectric materials of the lower buried insulator layer 20 and the upper buried insulator layer 40 L.
- the disposable fill material can be germanium or a silicon-germanium alloy having an atomic concentration of germanium greater than 40%. If the dielectric material(s) of the lower buried insulator layer 20 and the upper buried insulator layer 40 L do(es) not include silicon nitride, the disposable fill material can be silicon nitride. Alternately, the disposable fill material can be organosilicate glass (OSG).
- OSG organosilicate glass
- the disposable fill material can be deposited over the at least one semiconductor fin 32 and the masking material layer 56 , for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), spin-coating, or combinations thereof.
- the disposable fill material can be self-planarizing, or can be planarized, for example, by chemical mechanical planarization and/or a recess etch employing the masking material layer 56 as a stopping layer.
- the disposable fill material can be planarized by removing the disposable fill material from above the horizontal plane of the top surface of the remaining portion of the masking material layer 56 .
- a photoresist layer 57 is applied over the masking material layer 56 and the disposable fill material portion 59 , and is lithographically patterned to form at least one opening therein.
- the pattern in the at least one opening in the photoresist layer 57 is transferred into the top semiconductor layer 50 L by an etch, which can be an anisotropic etch, to form at least one shallow trench 41 within the top semiconductor layer 50 L.
- Each of the at least one shallow trench extends from a top surface of the masking material layer 56 at least to the top surface of the upper insulator layer 40 L.
- the remaining portions of the top semiconductor layer 50 L can include a top semiconductor portion 50 laterally surrounded by the at least one shallow trench 41 , and another top semiconductor portion 50 ′ laterally contacting the disposable fill material portion 59 .
- the photoresist layer 57 can be subsequently removed, for example, by ashing.
- a shallow trench isolation dielectric layer 42 L including a dielectric material is deposited within the at least one shallow trench 41 and over the top surfaces of the masking material layer 56 and the disposable fill material portion 59 .
- the dielectric material of the shallow trench isolation dielectric layer 42 L can include, for example, silicon oxide, silicon nitride, silicon oxynitride, or combinations thereof.
- the shallow trench isolation dielectric layer 42 L can be deposited, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), or by spin coating.
- the shallow trench isolation dielectric layer 42 L can be deposited with sufficient conformality to fill each of the at least one shallow trench 41 without a seam therein.
- the portion of the shallow trench isolation layer 42 L above the top surface of the masking material layer 56 and the disposable fill material portion 59 is removed, for example, by a recess etch or chemical mechanical planarization.
- the masking material layer 56 , and optionally, the disposable fill material portion 59 can be employed as a stopping layer.
- the remaining portion of the shallow trench isolation layer 42 L is recessed below the top surface of the masking material layer 56 to form at least one shallow trench isolation structure 42 .
- the at least one shallow trench isolation structure 42 laterally surrounds the top semiconductor portion 50 .
- the top surface(s) of the at least one shallow trench isolation structure 42 can be coplanar with, located above, or located below the top surface of the top semiconductor portion 50 .
- the removal of the material of the shallow trench isolation layer 42 L below the plane of the top surface of the masking material layer 56 can be selective or non-selective to the material of the disposable fill material portion 59 . If the removal of the material of the shallow trench isolation layer 42 L below the plane of the top surface of the masking material layer 56 is performed employing an etch process that is not selective to the material of the disposable fill material portion 59 , the etch rate of the material of the disposable fill material portion 59 may be less than, greater than, or equal to, the etch rate of the material of the shallow trench isolation layer 42 L provided that the etch process does not remove the semiconductor material of the at least one semiconductor fin 32 .
- the removal of the material of the shallow trench isolation layer 42 L below the plane of the top surface of the masking material layer 56 can be selective or non-selective to the material of the masking material layer 56 . If the removal of the material of the shallow trench isolation layer 42 L below the plane of the top surface of the masking material layer 56 is performed employing an etch process that is not selective to the material of the masking material layer 56 , the etch rate of the material of the disposable fill material portion 59 may be less than, greater than, or equal to, the etch rate of the material of the masking material layer 56 provided that the etch process does not remove the semiconductor material of the top semiconductor portion 50 .
- the remaining portions of the disposable fill material portion 59 and the remaining portions of the masking material layer 56 are removed selective to the semiconductor material of the at least one semiconductor fin 32 and selective to the semiconductor material of the top semiconductor portion 50 .
- the disposable fill material portion 59 includes germanium or a silicon-germanium alloy, a wet etch including hydrogen peroxide and water can be employed to remove the disposable fill material portion 59 .
- a wet etch employing hot phosphoric acid can be employed to remove the disposable fill material portion 59 .
- a hydrofluoric acid-based wet etch can be employed to remove the disposable fill material portion 59 .
- gate stacks are formed over the at least one semiconductor fin 32 and the top semiconductor portion 50 .
- a first gate stack including a first gate dielectric 70 A and a first gate electrode 72 A and straddling the at least one semiconductor fin 32 can be formed in the second device region
- a second gate stack including a second gate dielectric 70 B and a second gate electrode 72 B and straddling the top semiconductor portion 50 can be formed in the first device region.
- the first gate stack ( 70 A, 72 A) and the second gate stack ( 70 B, 72 B) can be formed, for example, by depositing a stack of a gate dielectric layer and a gate electrode layer, and subsequently patterning the stack of the gate dielectric layer and the gate electrode layer, for example, by applying and patterning a photoresist layer over the stack, and subsequently transferring the pattern in the photoresist layer through the stack of the gate dielectric layer and the gate electrode layer with at least one anisotropic etch.
- the first gate stack ( 70 A, 72 A) over the at least one semiconductor fin 32 and the second gate stack ( 70 B, 72 B) over the top semiconductor portion 50 are formed simultaneously.
- the first and second gate dielectrics ( 70 A, 70 B) have a same composition and a same thickness, and the first and second gate electrodes ( 72 A, 72 B) include a same conductive material and have the same height.
- source regions and drain regions of field effect transistors can be formed simultaneously or sequentially.
- a fin source region 32 S and a fin drain region 32 D can be formed in each of the at least one semiconductor fin 32 , for example, by implanting p-type dopants or n-type dopants into portions of the at least one semiconductor fin 32 that are not masked by the first gate stack ( 70 A, 72 A).
- a planar source region 50 S and a planar drain region 50 D can be formed in the top semiconductor portion 50 by implanting p-type dopants or n-type dopants into sub-portions of the top semiconductor portion 50 that are not masked by the second gate stack ( 70 B, 72 B).
- Each portion of the at least one semiconductor fin 32 that is not implanted with the p-type dopants or n-type dopants constitute a body region of a fin field effect transistor, which is herein referred to as a fin body region 32 B.
- the portion of the top semiconductor portion 50 that is not implanted with the p-type dopants or n-type dopants constitute of another field effect transistor, which is herein referred to as a planar body region 50 B.
- various gate spacers can be formed on the first exemplary semiconductor structure prior to, or after, formation of any of the at least one fin source region 32 S, the at least one fin drain region 32 D, the planar source region 50 S, or the planar drain region 50 D.
- a first gate spacer 74 A surrounding the first gate stack ( 70 A, 72 A) can be formed in the first device region
- a second gate spacer 74 B surrounding the second gate stack ( 70 B, 72 B) can be formed in the second device region.
- At least one collateral structure can be formed concurrently with the formation of the first gate spacer 74 A and the second gate spacer 74 B.
- a dielectric spacer 74 C contacting substantially vertical sidewalls of the buried semiconductor layer 30 L and the upper insulator layer 40 L and contacting a top surface of the lower insulator layer 20 can be formed simultaneously with the formation of the first gate spacer 74 A and the second gate spacer 74 B.
- the first gate spacer 74 A, the second gate spacer 74 B, and the dielectric spacer 74 C can include the same dielectric material and can have the same lateral width at each bottom portion thereof.
- a fin field effect transistor is formed in the first device region, and a planar field effect transistor is formed in the second device region.
- a fin field effect transistor refers to a field effect transistor including at least one vertical interface between a gate dielectric and a channel of the field effect transistor
- a planar field effect transistor refers to a field effect transistor that does not include any vertical interface between a gate dielectric and a channel of the field effect transistor.
- the fin field effect transistor and the planar field effect transistor can be transistors of the same conductivity type, i.e., either p-type field effect transistors or n-type field effect transistors.
- the at least one fin source region 32 S and the at least one fin drain region 32 D can be formed simultaneously with the formation of the planar source region 50 S and the planar drain region 50 D.
- the fin field effect transistor and the planar field effect transistor can be transistors of the opposite conductivity type.
- the fin field effect transistor can be a p-type field effect transistor and the planar field effect transistor can be an n-type field effect transistor, or vice versa.
- formation of the at least one fin source region 32 S and the at least one fin drain region 32 D and the formation of the planar source region 50 S and the planar drain region 50 D are performed at different processing steps (which can be, for example, ion implantation steps) while one of the two device regions are protected from introduction of electrical dopants (for example, by an ion implantation mask).
- various raised source and drain regions are formed, for example, by selective epitaxy.
- the various raised source and drain regions can include, for example, a raised fin source region 34 S epitaxially aligned to each fin source region 32 S in the at least one semiconductor fin ( 32 S, 32 D, 32 B), a raised fin drain region 34 D epitaxially aligned to each fin drain region 32 D in the at least one semiconductor fin ( 32 S, 32 D, 32 B), a raised source region 54 S in contact with the planar source region 50 S, and a raised drain region 54 D in contact with the planar drain region 50 D.
- the first and second gate electrodes ( 72 A, 72 B) do not include a physically exposed semiconductor surface, no semiconductor material is deposited on the surfaces of the first and second gate electrodes ( 72 A, 72 B).
- the semiconductor material of the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, and the raised drain region 54 D can be deposited simultaneously in the same selective epitaxy process. If the fin field effect transistor and the planar field effect transistor are transistors of the same conductivity type (p-type or n-type), the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, and the raised drain region 54 D may be formed with in-situ doping, or may be formed as intrinsic semiconductor material portions and may be subsequently doped by implantation of dopants of the same conductivity type.
- the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, and the raised drain region 54 D may be formed as intrinsic semiconductor material portions and subsequently doped during different implantations steps by masked ion implantation of dopants of the opposite conductivity type.
- the semiconductor material of the raised fin source region 34 S and the raised fin drain region 34 D and the semiconductor material of the raised source region 54 S and the raised drain region 54 D can be deposited employing two separate selective epitaxy processes.
- electrical dopants can be introduced into each of the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, and the raised drain region 54 D by in-situ doping or by an ion implantation after a selective epitaxy process.
- various metal semiconductor alloy portions may be optionally formed on the surfaces of one or more of the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, the raised drain region 54 D, the first gate electrode 72 A (if a semiconductor material is present therein), and the second gate electrode 72 B (if a semiconductor material is present therein).
- a contact level dielectric layer 80 is deposited over the fin field effect transistor and the planar field effect transistor.
- Various contact via structures are formed through the contact level dielectric layer 80 to provide electrical contact (and optionally physical contact) to the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, the raised drain region 54 D, the first gate electrode 72 A, the second gate electrode 72 B, and the buried semiconductor layer 30 L, which can be a back gate electrode of the planar field effect transistor.
- the various contact via structures can include, for example, a fin source contact via structure 82 S that provides electrical contact to the raised fin source region 34 S, a fin drain contact via structure 82 D that provides electrical contact to the raised fin drain region 34 D, a planar source contact via structure 84 S that provides electrical contact to the raised source region 54 S, a planar drain contact via structure 84 D that provides electrical contact to the raised drain region 54 D, a fin gate contact via structure 82 G that provides electrical contact to the first gate electrode 72 A, a planar gate contact via structure 84 G that provides electrical contact to the second gate electrode 72 B, and a back gate contact via structure 84 G that passes through one of the at least one shallow trench isolation structure 42 and contacting the buried semiconductor layer 30 L.
- the fin field effect transistor is located on a first portion a lower insulator layer that is the lower buried insulator layer 20 and includes at least one semiconductor fin ( 32 S, 32 D, 32 B) and a first gate stack ( 70 A, 72 A).
- Each of the at least one semiconductor fin ( 32 S, 32 D, 32 B) includes a fin source region 32 A, a fin drain region 32 D, and a fin body region 32 B.
- the first gate stack ( 70 A, 70 B) includes a first gate dielectric 70 A and a first gate electrode 72 A and straddles each of the at least one semiconductor fin ( 32 S, 32 D, 32 B).
- the planar field effect transistor is located on a stack, from bottom to top, of a second portion of the lower insulator layer that is the lower buried insulator layer 20 , a buried semiconductor layer 30 L, and an upper insulator layer that is the upper buried insulator layer 40 L, and includes a top semiconductor portion ( 50 S, 50 D, 50 B) and a second gate stack ( 70 B, 72 B).
- the top semiconductor portion ( 50 S, 50 D, 50 B) includes a planar source region 50 S, a planar drain region 50 D, and a planar body region 50 B.
- the second gate stack ( 70 B, 72 B) includes a second gate dielectric 70 B and a second gate electrode 72 B.
- the height of the first gate electrode 72 A above the planar portion of the first gate dielectric 70 A is substantially the same as the height of the second gate electrode 72 B.
- the first vertical distance from the interface between the first gate electrode 72 A and the topmost surface of the first gate dielectric to the topmost surface of the first gate electrode 72 A is substantially the same as a second vertical distance from the interface between the second gate electrode 72 B and the second gate dielectric 70 B to the topmost surface of the second gate electrode 72 B.
- a variation of the first exemplary semiconductor structure can be derived from the first exemplary semiconductor structure by formation of gate semiconductor portions. Specifically, if semiconductor surfaces are physically exposed at the time of formation of the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, and the raised drain region 54 D, a first gate semiconductor portion 78 A and/or a second gate semiconductor portion 78 B can be formed concurrent with the formation of the raised fin source region 34 S and the raised fin drain region 34 D and/or concurrently with the formation of the raised source region 54 S and the raised drain region 54 D. Subsequently, the processing steps of FIGS. 13A and 13B can be performed.
- a second exemplary semiconductor structure is derived from the first exemplary semiconductor structure of FIGS. 9A and 9B by forming disposable gate structures ( 170 A, 170 B, 172 A, 172 B) instead of gate stacks ( 70 A, 70 B, 72 A, 72 B).
- the disposable gate structures can include a first disposable etch stop material portion 170 A, a second disposable etch stop material portion 170 B, a first disposable material portion 172 A, and a second disposable material portion 172 B.
- the first and second disposable material portions ( 172 A, 172 B) include a material that can be removed selective to a planarization dielectric layer to be subsequently formed.
- the first and second disposable material portions ( 172 A, 172 B) can include a disposable material such as germanium, a silicon-germanium alloy having a germanium atomic concentration greater than 50%, or organosilicate glass.
- the first and second disposable etch stop material portions ( 170 A, 170 B) includes a material different from the semiconductor materials of the at least one semiconductor fin ( 32 S, 32 D, 32 B) and the top semiconductor portion ( 50 S, 50 D, 50 B).
- the first and second disposable etch stop material portions ( 170 A, 170 B) can include silicon oxide, silicon nitride, silicon oxynitride, or combinations thereof.
- the disposable gate structures ( 170 A, 170 B, 172 A, 172 B) can be formed, for example, by forming and patterning a stack of a disposable etch stop material layer and a disposable material layer instead of a stack of a gate dielectric layer and a gate electrode layer of the first embodiment.
- the processing steps of FIGS. 11A and 11B are performed subsequently.
- a planarization dielectric layer 90 is deposited over the first and second device regions.
- the planarization dielectric layer 90 includes a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, and/or organosilicate glass.
- the planarization dielectric layer 90 is subsequently planarized, for example, by chemical mechanical planarization (CMP), to expose a top surface of the first disposable material portion 172 A and a top surface of the second disposable material portion 172 B. An upper portion of the second disposable material portion 172 B is removed during the planarization. After the planarization, the topmost surface of the first disposable material portion 172 A and the topmost surface of the second disposable material portion 172 B can be coplanar with the top surface of the planarization dielectric layer 90 .
- CMP chemical mechanical planarization
- the disposable gate structures ( 170 A, 170 B, 172 A, 172 B) are removed to form a first gate cavity in the first device region and to form a second gate cavity in the second device region.
- a first gate stack ( 80 A, 86 A) and a second gate stack ( 80 B, 86 B) are simultaneously formed within the first gate cavity and the second gate cavity, respectively.
- the first gate stack ( 80 A, 86 A) is formed over the at least one semiconductor fin ( 32 S, 32 D, 32 B), and the second gate stack ( 80 B, 86 B) is formed over the top semiconductor portion ( 50 S, 50 D, 50 B).
- the first gate stack ( 80 A, 86 A) and the second gate stack ( 80 B, 86 B) can be formed, for example, by depositing a stack of a gate dielectric layer and a gate electrode layer within the first and second gate cavities and over the planarization dielectric layer 90 , and subsequently removing the portions of the gate dielectric layer and the gate electrode layer from above the top surface of the planarization dielectric layer 90 .
- the remaining portions of the gate dielectric layer constitute a first gate dielectric 80 A and a second gate dielectric 80 B.
- the remaining portions of the gate electrode layer constitute a first gate electrode 86 A and a second gate electrode 86 B.
- the first and second gate dielectrics ( 80 A, 80 B) have the same composition and the same thickness.
- the first and second gate dielectrics ( 80 A, 80 B) can include a dielectric metal oxide and/or a dielectric metal oxynitride and/or silicon oxide and/or silicon oxynitride.
- Each of the first gate dielectric 80 A and the second gate dielectric 80 B can be a U-shaped gate dielectric having a topmost surface that is coplanar with the planar top surface of the planarization dielectric layer 90 .
- the first and second gate electrodes ( 86 A, 86 B) include the same conductive material.
- the second exemplary semiconductor structure includes a fin field effect transistor located in the first device region and on a first portion a lower insulator layer that is the buried insulator layer 20 .
- the fin field effect transistor includes at least one semiconductor fin ( 32 S, 32 D, 32 B) and a first gate stack.
- Each of the at least one semiconductor fin ( 32 S, 32 D, 32 B) includes a fin source region 32 S, a fin drain region 32 D, and a fin body region 32 B.
- the first gate stack ( 80 A, 86 A) includes a first gate dielectric 80 A and a first gate electrode 86 A, and straddles each of the at least one semiconductor fin ( 32 S, 32 D, 32 B).
- the second exemplary semiconductor structure further includes a planar field effect transistor located on a stack, from bottom to top, of a second portion of the lower insulator layer that is the buried insulator layer 20 , a buried semiconductor layer 30 L, and an upper insulator layer that is the upper buried insulator layer 40 L, and includes a top semiconductor portion ( 50 S, 50 D, 50 B) and a second gate stack ( 80 B, 86 B).
- the top semiconductor portion ( 50 S, 50 D, 50 B) includes a planar source region 50 S, a planar drain region 50 D, and a planar body region 50 B.
- the second gate stack ( 80 B, 86 B) includes a second gate dielectric 80 B and a second gate electrode 86 B.
- the second exemplary semiconductor structure further includes a planarization dielectric layer 90 having a planar top surface.
- a top surface of the first gate electrode 86 A and a top surface of the second gate electrode 86 B are coplanar with the planar top surface of the planarization dielectric layer 90 .
- various metal semiconductor alloy portions may be optionally formed on the surfaces of one or more of the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, the raised drain region 54 D, the first gate electrode 86 A, and the second gate electrode 86 B.
- a contact level dielectric layer 100 is deposited over the planarization dielectric layer 90 .
- Various contact via structures are formed through the contact level dielectric layer 100 and optionally through the planarization dielectric layer 90 to provide electrical contact (and optionally physical contact) to the raised fin source region 34 S, the raised fin drain region 34 D, the raised source region 54 S, the raised drain region 54 D, the first gate electrode 86 A, the second gate electrode 86 B, and the buried semiconductor layer 30 L, which can be a back gate electrode of the planar field effect transistor.
- the various contact via structures can include, for example, a fin source contact via structure 82 S that provides electrical contact to the raised fin source region 34 S, a fin drain contact via structure 82 D that provides electrical contact to the raised fin drain region 34 D, a planar source contact via structure 84 S that provides electrical contact to the raised source region 54 S, a planar drain contact via structure 84 D that provides electrical contact to the raised drain region 54 D, a fin gate contact via structure 82 G that provides electrical contact to the first gate electrode 86 A, a planar gate contact via structure 84 G that provides electrical contact to the second gate electrode 86 B, and a back gate contact via structure 84 G that passes through one of the at least one shallow trench isolation structure 42 and contacting the buried semiconductor layer 30 L.
- the material for the body region(s) of the fin field effect transistor and the material of the body region of the planar field effect transistor can be independently selected.
- the spatial directions of the crystallographic orientations can be independently selected for the body region(s) of the fin field effect transistor and the body region of the planar field effect transistor.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A substrate including a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer is provided. Semiconductor fins can be formed by patterning a portion of the buried semiconductor layer after removal of the upper insulator layer and the top semiconductor layer in a fin region, while a planar device region is protected by an etch mask. A disposable fill material portion is formed in the fin region, and a shallow trench isolation structure can be formed in the planar device region. The disposable fill material portion is removed, and gate stacks for a planar field effect transistor and a fin field effect transistor can be simultaneously formed. Alternately, disposable gate structures and a planarization dielectric layer can be formed, and replacement gate stacks can be subsequently formed.
Description
- This application is a divisional of U.S. Ser. No. 13/650,591, filed Oct. 12, 2012, the entire contents of which are incorporated herein by reference.
- The present disclosure relates to a semiconductor structure, and more particularly to a semiconductor structure including a fin field effect transistor and a planar field effect transistor having different crystallographic orientations for channels, and a method of manufacturing the same.
- A planar field effect transistor is a field effect transistor including a channel that underlies a horizontal surface of a semiconductor material in contact with a gate dielectric. A fin field effect transistor is a field effect transistor including at least one channel located directly underneath a substantially vertical sidewall of a semiconductor fin.
- Conventional integration schemes for forming fin field effect transistors provide n-type fin field effect transistors and p-type fin field effect transistors having the same crystallographic orientations for the surfaces of the channels, i.e., substantially vertical surfaces that contact gate dielectrics. For the purpose of maximizing the on-current of fin field effect transistors, it may be desirable to form an n-type field effect transistor in a semiconductor material layer having a (100) top surface, and to form a p-type field effect transistor in another semiconductor material layer having a (110) top surface. Further, it may also be desirable to employ different semiconductor materials for an n-type field effect transistor and for a p-type field effect transistor in order to provide high on-current for each type of fin field effect transistors.
- A substrate including a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer is provided. Semiconductor fins can be formed by patterning a portion of the buried semiconductor layer after removal of the upper insulator layer and the top semiconductor layer in a fin region, while a planar device region is protected by an etch mask. A disposable fill material portion is formed in the fin region, and a shallow trench isolation structure can be formed in the planar device region. The disposable fill material portion is removed, and gate stacks for a planar field effect transistor and a fin field effect transistor can be simultaneously formed. Alternately, disposable gate structures and a planarization dielectric layer can be formed, and replacement gate stacks can be formed for a planar field effect transistor and a fin field effect transistor.
- According to an aspect of the present disclosure, a semiconductor structure is provided, which includes a fin field effect transistor located on a first portion of a lower insulator layer. The fin field effect transistor includes at least one semiconductor fin and a first gate stack. Each of the at least one semiconductor fin includes a fin source region, a fin drain region, and a fin body region. The first gate stack includes a first gate dielectric and a first gate electrode and straddles each of the at least one semiconductor fin. The semiconductor structure further includes a planar field effect transistor located on a stack, from bottom to top, of a second portion of the lower insulator layer, a buried semiconductor layer, and an upper insulator layer. The planar field effect transistor includes a top semiconductor portion and a second gate stack. The top semiconductor portion includes a planar source region, a planar drain region, and a planar body region. The second gate stack includes a second gate dielectric and a second gate electrode. The semiconductor structure further includes a planarization dielectric layer having a planar top surface. A top surface of the first gate electrode and a top surface of the second gate electrode are coplanar with the planar top surface.
- According to another aspect of the present disclosure, another semiconductor structure is provided, which includes a fin field effect transistor located on a first portion a lower insulator layer. The fin field effect transistor includes at least one semiconductor fin and a first gate stack. Each of the at least one semiconductor fin includes a fin source region, a fin drain region, and a fin body region. The first gate stack includes a first gate dielectric and a first gate electrode and straddles each of the at least one semiconductor fin. The semiconductor structure further includes a planar field effect transistor located on a stack, from bottom to top, of a second portion of the lower insulator layer, a buried semiconductor layer, and an upper insulator layer. The planar field effect transistor includes a top semiconductor portion and a second gate stack. The top semiconductor portion includes a planar source region, a planar drain region, and a planar body region. The second gate stack includes a second gate dielectric and a second gate electrode. A first vertical distance from an interface between the first gate electrode and a topmost surface of the first gate dielectric to a topmost surface of the first gate electrode is substantially the same as a second vertical distance from an interface between the second gate electrode and the second gate dielectric to a topmost surface of the second gate electrode.
- According to yet another aspect of the present disclosure, a method of forming a semiconductor structure is provided. A region of a substrate including a stack, from bottom to top, of a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer is masked, while removing portions of the top semiconductor layer and the upper insulator layer in another region of the substrate. At least one semiconductor fin is formed by patterning the buried semiconductor layer within the other region. A disposable fill material portion is formed over the at least semiconductor fin in the other region. A shallow trench isolation structure laterally surrounding a portion of the top semiconductor layer in the region is formed. A first gate stack and a second gate stack are simultaneously formed over the at least one semiconductor fin and over the portion of the top semiconductor layer, respectively.
-
FIG. 1A is a top-down view of a first exemplary semiconductor structure after forming and patterning a masking material layer according to an embodiment of the present disclosure. -
FIG. 1B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 1A . -
FIG. 2A is a top-down view of the first exemplary semiconductor structure after etching physically exposed portions of a top semiconductor layer and an upper insulator layer employing the patterned masking material layer as an etch mask according to an embodiment of the present disclosure. -
FIG. 2B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 2A . -
FIG. 3A is a top-down view of the first exemplary semiconductor structure after formation of a plurality of semiconductor fins according to an embodiment of the present disclosure. -
FIG. 3B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 3A . -
FIG. 4A is a top-down view of the first exemplary semiconductor structure after removal of a photoresist layer according to an embodiment of the present disclosure. -
FIG. 4B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 4A . -
FIG. 5A is a top-down view of the first exemplary semiconductor structure after deposition and planarization of a disposable fill material according to an embodiment of the present disclosure. -
FIG. 5B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 5A . -
FIG. 6A is a top-down view of the first exemplary semiconductor structure after formation of shallow trenches according to an embodiment of the present disclosure. -
FIG. 6B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 6A . -
FIG. 7A is a top-down view of the first exemplary semiconductor structure after deposition of a dielectric material according to an embodiment of the present disclosure. -
FIG. 7B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 7A . -
FIG. 8A is a top-down view of the first exemplary semiconductor structure after formation of a shallow trench isolation structure by recessing portions of the dielectric material according to an embodiment of the present disclosure. -
FIG. 8B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 8A . -
FIG. 9A is a top-down view of the first exemplary semiconductor structure after removal of the masking material layer and a disposable fill material portion according to an embodiment of the present disclosure. -
FIG. 9B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 9A . -
FIG. 10A is a top-down view of the first exemplary semiconductor structure after formation of gate stacks according to an embodiment of the present disclosure. -
FIG. 10B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 10A . -
FIG. 11A is a top-down view of the first exemplary semiconductor structure after formation of gate spacers, a dielectric spacer, and various source and drain regions according to an embodiment of the present disclosure. -
FIG. 11B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 11A . -
FIG. 12A is a top-down view of the first exemplary semiconductor structure after formation of various raised source and drain regions according to an embodiment of the present disclosure. -
FIG. 12B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 12A . -
FIG. 13A is a top-down view of the first exemplary semiconductor structure after formation of a contact level dielectric layer and contact via structures according to an embodiment of the present disclosure. -
FIG. 13B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 13A . -
FIG. 14 is a vertical cross-sectional view of a variation of the first exemplary semiconductor structure according to an embodiment of the present disclosure. -
FIG. 15A is a top-down view of a second exemplary semiconductor structure after formation of disposable gate structures, gate spacers, a dielectric spacer, various source and drain regions, and various raised source and drain regions according to an embodiment of the present disclosure. -
FIG. 15B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 15A . -
FIG. 16A is a top-down view of a second exemplary semiconductor structure after formation of a planarization dielectric layer according to an embodiment of the present disclosure. -
FIG. 16B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 16A . -
FIG. 17A is a top-down view of a second exemplary semiconductor structure after formation of replacement gate structures according to an embodiment of the present disclosure. -
FIG. 17B is a vertical cross-sectional view of the first exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 17A . -
FIG. 18A is a top-down view of the second exemplary semiconductor structure after formation of a contact level dielectric layer and contact via structures according to an embodiment of the present disclosure. -
FIG. 18B is a vertical cross-sectional view of the second exemplary semiconductor structure along the vertical plane B-B′ ofFIG. 18A . - As stated above, the present disclosure relates to a semiconductor structure including a fin field effect transistor and a planar field effect transistor having different crystallographic orientations for channels, and a method of manufacturing the same. Aspects of the present disclosure are now described in detail with accompanying figures. It is noted that like reference numerals refer to like elements across different embodiments. The drawings are not necessarily drawn to scale.
- Referring to
FIGS. 1A and 1B , a first exemplary semiconductor structure according to an embodiment of the present disclosure illustrates a substrate (10, 20, 30L, 40L, 50L), which includes a stack, from bottom to top, of ahandle substrate 10, alower insulator layer 20, a buriedsemiconductor layer 50L, anupper insulator layer 40L, and atop semiconductor layer 50L. The vertical stack can be provided as a dual semiconductor-on-insulator (SOI) substrate. Alternately, multiple substrates can be bonded to form the stack of the first exemplary semiconductor structure. - The
handle substrate 10 can include a semiconductor material, a conductive material, and/or a dielectric material. Thehandle substrate 10 provides mechanical support to the buriedinsulator layer 20 and thetop semiconductor layer 50L. The thickness of thehandle substrate 10 can be from 30 microns to 2 mm, although lesser and greater thicknesses can also be employed. - Each of the lower buried
insulator layer 20 and the upper buriedinsulator layer 40L includes a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof. The thickness of the lower buriedinsulator layer 20 can be from 50 nm to 5 microns, although lesser and greater thicknesses can also be employed. The thickness of the upper buriedinsulator layer 20 can also be from 50 nm to 5 microns, although lesser and greater thicknesses can also be employed. - Each of the buried
semiconductor layer 30L and thetop semiconductor layer 50L is a semiconductor material layer. Each semiconductor material of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be an elemental semiconductor material or a compound semiconductor material. For example, each of the semiconductor materials material of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be silicon, germanium, a silicon-germanium alloy, or a silicon-carbon alloy. The semiconductor materials may, or may not, be doped with p-type dopants and/or n-type dopants. - Each of the semiconductor material can be a single crystalline semiconductor material, a polycrystalline semiconductor material, or an amorphous semiconductor material. In one embodiment, each of the buried
semiconductor layer 30L and thetop semiconductor layer 50L can be a single crystalline semiconductor material layer having a single crystalline semiconductor structure through the entirety thereof. In one embodiment, both of buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be a single crystalline semiconductor material layer having a single crystalline semiconductor structure through the entirety thereof. In one embodiment, thetop semiconductor layer 50L includes the same semiconductor material as thebottom semiconductor layer 30L. In another embodiment, thetop semiconductor layer 50L includes a different semiconductor material than the buriedsemiconductor layer 30L. - In one embodiment, the semiconductor materials of the buried
semiconductor layer 30L and thetop semiconductor layer 50L can be silicon. In another embodiment, the semiconductor material of one of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be silicon, and the semiconductor material of the other of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be a silicon-germanium alloy or a silicon-carbon alloy. In one embodiment, the semiconductor materials of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be single crystalline silicon. In another embodiment, the semiconductor material of one of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be silicon, and the semiconductor material of the other of the buriedsemiconductor layer 30L and thetop semiconductor layer 50L can be a single crystalline silicon-germanium alloy or a single crystalline silicon-carbon alloy. The thickness of the buriedsemiconductor layer 30L can be from 10 nm to 500 nm, although lesser and greater thicknesses can also be employed. The thickness of thetop semiconductor layer 50L can be from 10 nm to 500 nm, although lesser and greater thicknesses can also be employed. - In one embodiment, the semiconductor materials of the buried
semiconductor layer 30L and thetop semiconductor layer 50L is single crystalline, and have a same crystal structure and a same set of three independent crystallographic orientations. For example, the same set three independent crystallographic orientations can be a set of three independent crystallographic axes. If the same crystal structure is cubic, for example, the set of three independent crystallographic axes can include the [100] direction, the [010] direction, and the [001] direction. - In one embodiment, the
bottom semiconductor layer 30L includes a single crystalline semiconductor material having a first set of spatial directions for a set of three independent crystallographic orientations, and thetop semiconductor layer 50L includes another single crystalline semiconductor material having a second set of spatial directions for the same set of three independent crystallographic orientations. In one embodiment, the first set of spatial directions for a single crystalline structure of the buriedsemiconductor layer 30L can be rotated relative to the second set of spatial directions of a single crystalline structure of thetop semiconductor layer 50L. - A region of the substrate (10, 20, 30L, 40L, 50L) is masked with a masking
material layer 56. In one embodiment, the maskingmaterial layer 56 can be a dielectric material layer including silicon oxide, silicon nitride, silicon oxynitride, a dielectric metal oxide, or a dielectric metal oxynitride. In one embodiment, the maskingmaterial layer 56 can be deposited as a blanket layer having a same thickness throughout over the entirety of thetop semiconductor layer 50L, and can be subsequently patterned. The remaining portion of the maskingmaterial layer 56 covers a first device region of the substrate (10, 20, 30L, 40L, 50L), while a complementary region of the first device region of the substrate (10, 20, 30L, 40L, 50L) is not covered by the remaining portion of the maskingmaterial layer 56. The complementary region is herein referred to as a second device region. - Referring to
FIGS. 2A and 2B , physically exposed portions of thetop semiconductor layer 50L and the upper buriedinsulator layer 40L are etched employing the makingmaterial layer 56 as an etch mask. The etch employed to remove the physically exposed portions of thetop semiconductor layer 50L and the upper buriedinsulator layer 40L can be an anisotropic etch (such as a reactive ion etch) or an isotropic etch (such as a wet etch). Different etch chemistries can be employed to etch the physically exposed portion of thetop semiconductor layer 50L in the second device region and to etch the physically exposed portion of the upper buriedinsulator layer 40L in the second device region. In one embodiment, the top surface of the buriedinsulator layer 30L may be employed as an etch stop layer for the etch of the upper buriedinsulator layer 40L. - Referring to
FIGS. 3A and 3B , aphotoresist layer 55 is applied at least over the physically exposed portion of the buriedsemiconductor layer 30L and is lithographically patterned to cover the buriedsemiconductor layer 30L with shapes of semiconductor fins to be subsequently formed. For example, the shapes of the semiconductor fins to be subsequently formed in the second device region may include a plurality of rectangular shapes each having a pair of lengthwise directions. As used herein, the lengthwise direction of a rectangular shape refers to the direction of the two sides of the rectangular shape having a greater length that the other two sides of the rectangular shape. In one embodiment, the plurality of rectangular shapes may include a one-dimensional array of rectangular shapes having a periodicity along a horizontal direction that is perpendicular to the lengthwise direction of the rectangular shapes. Alternately, the shapes of the semiconductor fins may include any polygonal shape, any curvilinear two-dimensional shape, or any combination of one or more segments of at least one polygonal shape and one or more segments of at least one curvilinear two-dimensional shape provided that the shape generally extends along one horizontal direction (a lengthwise direction) more than another horizontal direction. - The pattern in the
photoresist layer 55 is transferred into the portion of the buriedinsulator layer 30L located within the second device region to form at least onesemiconductor fin 32. In one embodiment, each of the at least onesemiconductor fin 32 can have a vertical dimension between a bottommost surface and a topmost surface, i.e., a height, that is substantially the same as a thickness of the buriedsemiconductor layer 30L. As used herein, a first dimension is substantially the same as a second dimension if the difference between the first dimension and the second dimension does not exceed inherent variability in surface topography generated by a planarization process to form the surfaces that define the end points of the first dimension and the surfaces that define the end points of the second dimension. In one embodiment, inherent variability of vertical dimensions of planar surfaces can be less than 5 nm. In some embodiment, the inherent variability of vertical dimensions of planar surfaces can be less than 1 nm. In one embodiment, the entirety of the buriedsemiconductor layer 30L may be single crystalline prior to the transfer of the pattern in thephotoresist layer 55 into the portion of the buriedsemiconductor layer 30L in the second device region. In this case, the buriedsemiconductor layer 30L and each of the at least onesemiconductor fin 32 can include the same single crystalline semiconductor material, have the same crystal structure, and the same set of spatial directions for each of three independent crystallographic orientations. - In one embodiment, the
top semiconductor layer 50L can include the same semiconductor material as, or a different semiconductor material than, the semiconductor material of the buriedsemiconductor layer 30L. The single crystalline semiconductor material of thetop semiconductor layer 50L may, or may not, have a same crystal structure as the at least onesemiconductor fin 32. If the single crystalline semiconductor material of thetop semiconductor layer 50L has the same crystal structure as the at least onesemiconductor fin 32, a first set of spatial directions for three independent crystallographic orientations of the single crystalline structure of the at least onesemiconductor fin 32 and the buriedsemiconductor layer 30L can be rotated relative to a second set of spatial directions for three independent crystallographic orientations of the single crystalline structure of thetop semiconductor layer 50L. - Referring to
FIGS. 4A and 4B , thephotoresist layer 55 is removed selective to the at least onesemiconductor fin 32, for example, by ashing. - Referring to
FIGS. 5A and 5B , a disposable fill material is deposited over the at least onesemiconductor fin 32 and the maskingmaterial layer 56, and is planarized to form a disposablefill material portion 59. The disposable fill material can be a semiconductor material different from the semiconductor material of the at least onesemiconductor fin 32, or can be a dielectric material that is different from the dielectric materials of the lower buriedinsulator layer 20 and the upper buriedinsulator layer 40L. - For example, if the semiconductor material(s) of the at least one semiconductor fin include(s) silicon and/or a silicon-germanium alloy having an atomic germanium concentration less than 20% and/or a silicon-carbon alloy, the disposable fill material can be germanium or a silicon-germanium alloy having an atomic concentration of germanium greater than 40%. If the dielectric material(s) of the lower buried
insulator layer 20 and the upper buriedinsulator layer 40L do(es) not include silicon nitride, the disposable fill material can be silicon nitride. Alternately, the disposable fill material can be organosilicate glass (OSG). - The disposable fill material can be deposited over the at least one
semiconductor fin 32 and the maskingmaterial layer 56, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), spin-coating, or combinations thereof. The disposable fill material can be self-planarizing, or can be planarized, for example, by chemical mechanical planarization and/or a recess etch employing the maskingmaterial layer 56 as a stopping layer. Thus, the disposable fill material can be planarized by removing the disposable fill material from above the horizontal plane of the top surface of the remaining portion of the maskingmaterial layer 56. - Referring to
FIGS. 6A and 6B , aphotoresist layer 57 is applied over the maskingmaterial layer 56 and the disposablefill material portion 59, and is lithographically patterned to form at least one opening therein. The pattern in the at least one opening in thephotoresist layer 57 is transferred into thetop semiconductor layer 50L by an etch, which can be an anisotropic etch, to form at least oneshallow trench 41 within thetop semiconductor layer 50L. Each of the at least one shallow trench extends from a top surface of the maskingmaterial layer 56 at least to the top surface of theupper insulator layer 40L. The remaining portions of thetop semiconductor layer 50L can include atop semiconductor portion 50 laterally surrounded by the at least oneshallow trench 41, and anothertop semiconductor portion 50′ laterally contacting the disposablefill material portion 59. Thephotoresist layer 57 can be subsequently removed, for example, by ashing. - Referring to
FIGS. 7A and 7B , a shallow trenchisolation dielectric layer 42L including a dielectric material is deposited within the at least oneshallow trench 41 and over the top surfaces of the maskingmaterial layer 56 and the disposablefill material portion 59. The dielectric material of the shallow trenchisolation dielectric layer 42L can include, for example, silicon oxide, silicon nitride, silicon oxynitride, or combinations thereof. The shallow trenchisolation dielectric layer 42L can be deposited, for example, by chemical vapor deposition (CVD), atomic layer deposition (ALD), or by spin coating. The shallow trenchisolation dielectric layer 42L can be deposited with sufficient conformality to fill each of the at least oneshallow trench 41 without a seam therein. - Referring to
FIGS. 8A and 8B , the portion of the shallowtrench isolation layer 42L above the top surface of the maskingmaterial layer 56 and the disposablefill material portion 59 is removed, for example, by a recess etch or chemical mechanical planarization. The maskingmaterial layer 56, and optionally, the disposablefill material portion 59 can be employed as a stopping layer. Subsequently, the remaining portion of the shallowtrench isolation layer 42L is recessed below the top surface of the maskingmaterial layer 56 to form at least one shallowtrench isolation structure 42. In one embodiment, the at least one shallowtrench isolation structure 42 laterally surrounds thetop semiconductor portion 50. The top surface(s) of the at least one shallowtrench isolation structure 42 can be coplanar with, located above, or located below the top surface of thetop semiconductor portion 50. - The removal of the material of the shallow
trench isolation layer 42L below the plane of the top surface of the masking material layer 56 (which can be coplanar with the top surface of the disposable fill material portion 59) can be selective or non-selective to the material of the disposablefill material portion 59. If the removal of the material of the shallowtrench isolation layer 42L below the plane of the top surface of the maskingmaterial layer 56 is performed employing an etch process that is not selective to the material of the disposablefill material portion 59, the etch rate of the material of the disposablefill material portion 59 may be less than, greater than, or equal to, the etch rate of the material of the shallowtrench isolation layer 42L provided that the etch process does not remove the semiconductor material of the at least onesemiconductor fin 32. - Further, the removal of the material of the shallow
trench isolation layer 42L below the plane of the top surface of the masking material layer 56 (which can be coplanar with the top surface of the disposable fill material portion 59) can be selective or non-selective to the material of the maskingmaterial layer 56. If the removal of the material of the shallowtrench isolation layer 42L below the plane of the top surface of the maskingmaterial layer 56 is performed employing an etch process that is not selective to the material of the maskingmaterial layer 56, the etch rate of the material of the disposablefill material portion 59 may be less than, greater than, or equal to, the etch rate of the material of the maskingmaterial layer 56 provided that the etch process does not remove the semiconductor material of thetop semiconductor portion 50. - Referring to
FIGS. 9A and 9B , the remaining portions of the disposablefill material portion 59 and the remaining portions of the maskingmaterial layer 56 are removed selective to the semiconductor material of the at least onesemiconductor fin 32 and selective to the semiconductor material of thetop semiconductor portion 50. If the disposablefill material portion 59 includes germanium or a silicon-germanium alloy, a wet etch including hydrogen peroxide and water can be employed to remove the disposablefill material portion 59. If the disposablefill material portion 59 includes silicon nitride, a wet etch employing hot phosphoric acid can be employed to remove the disposablefill material portion 59. If the disposablefill material portion 59 includes organosilicate glass, a hydrofluoric acid-based wet etch can be employed to remove the disposablefill material portion 59. - Referring to
FIGS. 10A and 10B , gate stacks are formed over the at least onesemiconductor fin 32 and thetop semiconductor portion 50. For example, a first gate stack including afirst gate dielectric 70A and afirst gate electrode 72A and straddling the at least onesemiconductor fin 32 can be formed in the second device region, and a second gate stack including asecond gate dielectric 70B and asecond gate electrode 72B and straddling thetop semiconductor portion 50 can be formed in the first device region. - The first gate stack (70A, 72A) and the second gate stack (70B, 72B) can be formed, for example, by depositing a stack of a gate dielectric layer and a gate electrode layer, and subsequently patterning the stack of the gate dielectric layer and the gate electrode layer, for example, by applying and patterning a photoresist layer over the stack, and subsequently transferring the pattern in the photoresist layer through the stack of the gate dielectric layer and the gate electrode layer with at least one anisotropic etch.
- The first gate stack (70A, 72A) over the at least one
semiconductor fin 32 and the second gate stack (70B, 72B) over thetop semiconductor portion 50 are formed simultaneously. The first and second gate dielectrics (70A, 70B) have a same composition and a same thickness, and the first and second gate electrodes (72A, 72B) include a same conductive material and have the same height. - Referring to
FIGS. 11A and 11B , source regions and drain regions of field effect transistors can be formed simultaneously or sequentially. Afin source region 32S and afin drain region 32D can be formed in each of the at least onesemiconductor fin 32, for example, by implanting p-type dopants or n-type dopants into portions of the at least onesemiconductor fin 32 that are not masked by the first gate stack (70A, 72A). Aplanar source region 50S and aplanar drain region 50D can be formed in thetop semiconductor portion 50 by implanting p-type dopants or n-type dopants into sub-portions of thetop semiconductor portion 50 that are not masked by the second gate stack (70B, 72B). Each portion of the at least onesemiconductor fin 32 that is not implanted with the p-type dopants or n-type dopants constitute a body region of a fin field effect transistor, which is herein referred to as afin body region 32B. The portion of thetop semiconductor portion 50 that is not implanted with the p-type dopants or n-type dopants constitute of another field effect transistor, which is herein referred to as aplanar body region 50B. - Optionally, various gate spacers can be formed on the first exemplary semiconductor structure prior to, or after, formation of any of the at least one
fin source region 32S, the at least onefin drain region 32D, theplanar source region 50S, or theplanar drain region 50D. In this case, afirst gate spacer 74A surrounding the first gate stack (70A, 72A) can be formed in the first device region, and asecond gate spacer 74B surrounding the second gate stack (70B, 72B) can be formed in the second device region. At least one collateral structure can be formed concurrently with the formation of thefirst gate spacer 74A and thesecond gate spacer 74B. For example, adielectric spacer 74C contacting substantially vertical sidewalls of the buriedsemiconductor layer 30L and theupper insulator layer 40L and contacting a top surface of thelower insulator layer 20 can be formed simultaneously with the formation of thefirst gate spacer 74A and thesecond gate spacer 74B. Thefirst gate spacer 74A, thesecond gate spacer 74B, and thedielectric spacer 74C can include the same dielectric material and can have the same lateral width at each bottom portion thereof. - A fin field effect transistor is formed in the first device region, and a planar field effect transistor is formed in the second device region. As used herein, a fin field effect transistor refers to a field effect transistor including at least one vertical interface between a gate dielectric and a channel of the field effect transistor, and a planar field effect transistor refers to a field effect transistor that does not include any vertical interface between a gate dielectric and a channel of the field effect transistor.
- In one embodiment, the fin field effect transistor and the planar field effect transistor can be transistors of the same conductivity type, i.e., either p-type field effect transistors or n-type field effect transistors. In this case, the at least one
fin source region 32S and the at least onefin drain region 32D can be formed simultaneously with the formation of theplanar source region 50S and theplanar drain region 50D. - In another embodiment, the fin field effect transistor and the planar field effect transistor can be transistors of the opposite conductivity type. In this case, the fin field effect transistor can be a p-type field effect transistor and the planar field effect transistor can be an n-type field effect transistor, or vice versa. In this case, formation of the at least one
fin source region 32S and the at least onefin drain region 32D and the formation of theplanar source region 50S and theplanar drain region 50D are performed at different processing steps (which can be, for example, ion implantation steps) while one of the two device regions are protected from introduction of electrical dopants (for example, by an ion implantation mask). - Referring to
FIGS. 12A and 12B , various raised source and drain regions are formed, for example, by selective epitaxy. The various raised source and drain regions can include, for example, a raisedfin source region 34S epitaxially aligned to eachfin source region 32S in the at least one semiconductor fin (32S, 32D, 32B), a raisedfin drain region 34D epitaxially aligned to eachfin drain region 32D in the at least one semiconductor fin (32S, 32D, 32B), a raisedsource region 54S in contact with theplanar source region 50S, and a raiseddrain region 54D in contact with theplanar drain region 50D. In one embodiment, the first and second gate electrodes (72A, 72B) do not include a physically exposed semiconductor surface, no semiconductor material is deposited on the surfaces of the first and second gate electrodes (72A, 72B). - In one embodiment, the semiconductor material of the raised
fin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, and the raiseddrain region 54D can be deposited simultaneously in the same selective epitaxy process. If the fin field effect transistor and the planar field effect transistor are transistors of the same conductivity type (p-type or n-type), the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, and the raiseddrain region 54D may be formed with in-situ doping, or may be formed as intrinsic semiconductor material portions and may be subsequently doped by implantation of dopants of the same conductivity type. If the fin field effect transistor and the planar field effect transistor are transistors of the opposite conductivity types, the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, and the raiseddrain region 54D may be formed as intrinsic semiconductor material portions and subsequently doped during different implantations steps by masked ion implantation of dopants of the opposite conductivity type. - In another embodiment, the semiconductor material of the raised
fin source region 34S and the raisedfin drain region 34D and the semiconductor material of the raisedsource region 54S and the raiseddrain region 54D can be deposited employing two separate selective epitaxy processes. In this case, electrical dopants can be introduced into each of the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, and the raiseddrain region 54D by in-situ doping or by an ion implantation after a selective epitaxy process. - Referring to
FIGS. 13A and 13B , various metal semiconductor alloy portions (not shown) may be optionally formed on the surfaces of one or more of the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, the raiseddrain region 54D, thefirst gate electrode 72A (if a semiconductor material is present therein), and thesecond gate electrode 72B (if a semiconductor material is present therein). A contact leveldielectric layer 80 is deposited over the fin field effect transistor and the planar field effect transistor. Various contact via structures are formed through the contact leveldielectric layer 80 to provide electrical contact (and optionally physical contact) to the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, the raiseddrain region 54D, thefirst gate electrode 72A, thesecond gate electrode 72B, and the buriedsemiconductor layer 30L, which can be a back gate electrode of the planar field effect transistor. The various contact via structures can include, for example, a fin source contact viastructure 82S that provides electrical contact to the raisedfin source region 34S, a fin drain contact viastructure 82D that provides electrical contact to the raisedfin drain region 34D, a planar source contact viastructure 84S that provides electrical contact to the raisedsource region 54S, a planar drain contact via structure 84D that provides electrical contact to the raiseddrain region 54D, a fin gate contact viastructure 82G that provides electrical contact to thefirst gate electrode 72A, a planar gate contact viastructure 84G that provides electrical contact to thesecond gate electrode 72B, and a back gate contact viastructure 84G that passes through one of the at least one shallowtrench isolation structure 42 and contacting the buriedsemiconductor layer 30L. - The fin field effect transistor is located on a first portion a lower insulator layer that is the lower
buried insulator layer 20 and includes at least one semiconductor fin (32S, 32D, 32B) and a first gate stack (70A, 72A). Each of the at least one semiconductor fin (32S, 32D, 32B) includes a fin source region 32A, afin drain region 32D, and afin body region 32B. The first gate stack (70A, 70B) includes afirst gate dielectric 70A and afirst gate electrode 72A and straddles each of the at least one semiconductor fin (32S, 32D, 32B). The planar field effect transistor is located on a stack, from bottom to top, of a second portion of the lower insulator layer that is the lowerburied insulator layer 20, a buriedsemiconductor layer 30L, and an upper insulator layer that is the upper buriedinsulator layer 40L, and includes a top semiconductor portion (50S, 50D, 50B) and a second gate stack (70B, 72B). The top semiconductor portion (50S, 50D, 50B) includes aplanar source region 50S, aplanar drain region 50D, and aplanar body region 50B. The second gate stack (70B, 72B) includes asecond gate dielectric 70B and asecond gate electrode 72B. The height of thefirst gate electrode 72A above the planar portion of thefirst gate dielectric 70A is substantially the same as the height of thesecond gate electrode 72B. Thus, the first vertical distance from the interface between thefirst gate electrode 72A and the topmost surface of the first gate dielectric to the topmost surface of thefirst gate electrode 72A is substantially the same as a second vertical distance from the interface between thesecond gate electrode 72B and the second gate dielectric 70B to the topmost surface of thesecond gate electrode 72B. - Referring to
FIG. 14 , a variation of the first exemplary semiconductor structure can be derived from the first exemplary semiconductor structure by formation of gate semiconductor portions. Specifically, if semiconductor surfaces are physically exposed at the time of formation of the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, and the raiseddrain region 54D, a first gate semiconductor portion 78A and/or a secondgate semiconductor portion 78B can be formed concurrent with the formation of the raisedfin source region 34S and the raisedfin drain region 34D and/or concurrently with the formation of the raisedsource region 54S and the raiseddrain region 54D. Subsequently, the processing steps ofFIGS. 13A and 13B can be performed. - Referring to
FIGS. 15A and 15B , a second exemplary semiconductor structure is derived from the first exemplary semiconductor structure ofFIGS. 9A and 9B by forming disposable gate structures (170A, 170B, 172A, 172B) instead of gate stacks (70A, 70B, 72A, 72B). The disposable gate structures can include a first disposable etchstop material portion 170A, a second disposable etchstop material portion 170B, a firstdisposable material portion 172A, and a seconddisposable material portion 172B. - The first and second disposable material portions (172A, 172B) include a material that can be removed selective to a planarization dielectric layer to be subsequently formed. In one embodiment, the first and second disposable material portions (172A, 172B) can include a disposable material such as germanium, a silicon-germanium alloy having a germanium atomic concentration greater than 50%, or organosilicate glass. The first and second disposable etch stop material portions (170A, 170B) includes a material different from the semiconductor materials of the at least one semiconductor fin (32S, 32D, 32B) and the top semiconductor portion (50S, 50D, 50B). For example, the first and second disposable etch stop material portions (170A, 170B) can include silicon oxide, silicon nitride, silicon oxynitride, or combinations thereof.
- The disposable gate structures (170A, 170B, 172A, 172B) can be formed, for example, by forming and patterning a stack of a disposable etch stop material layer and a disposable material layer instead of a stack of a gate dielectric layer and a gate electrode layer of the first embodiment. The processing steps of
FIGS. 11A and 11B are performed subsequently. - Referring to
FIGS. 16A and 16B , aplanarization dielectric layer 90 is deposited over the first and second device regions. Theplanarization dielectric layer 90 includes a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, and/or organosilicate glass. Theplanarization dielectric layer 90 is subsequently planarized, for example, by chemical mechanical planarization (CMP), to expose a top surface of the firstdisposable material portion 172A and a top surface of the seconddisposable material portion 172B. An upper portion of the seconddisposable material portion 172B is removed during the planarization. After the planarization, the topmost surface of the firstdisposable material portion 172A and the topmost surface of the seconddisposable material portion 172B can be coplanar with the top surface of theplanarization dielectric layer 90. - Referring to
FIGS. 17A and 17B , the disposable gate structures (170A, 170B, 172A, 172B) are removed to form a first gate cavity in the first device region and to form a second gate cavity in the second device region. A first gate stack (80A, 86A) and a second gate stack (80B, 86B) are simultaneously formed within the first gate cavity and the second gate cavity, respectively. The first gate stack (80A, 86A) is formed over the at least one semiconductor fin (32S, 32D, 32B), and the second gate stack (80B, 86B) is formed over the top semiconductor portion (50S, 50D, 50B). - The first gate stack (80A, 86A) and the second gate stack (80B, 86B) can be formed, for example, by depositing a stack of a gate dielectric layer and a gate electrode layer within the first and second gate cavities and over the
planarization dielectric layer 90, and subsequently removing the portions of the gate dielectric layer and the gate electrode layer from above the top surface of theplanarization dielectric layer 90. The remaining portions of the gate dielectric layer constitute afirst gate dielectric 80A and asecond gate dielectric 80B. The remaining portions of the gate electrode layer constitute afirst gate electrode 86A and asecond gate electrode 86B. - The first and second gate dielectrics (80A, 80B) have the same composition and the same thickness. The first and second gate dielectrics (80A, 80B) can include a dielectric metal oxide and/or a dielectric metal oxynitride and/or silicon oxide and/or silicon oxynitride. Each of the
first gate dielectric 80A and thesecond gate dielectric 80B can be a U-shaped gate dielectric having a topmost surface that is coplanar with the planar top surface of theplanarization dielectric layer 90. The first and second gate electrodes (86A, 86B) include the same conductive material. - The second exemplary semiconductor structure includes a fin field effect transistor located in the first device region and on a first portion a lower insulator layer that is the buried
insulator layer 20. The fin field effect transistor includes at least one semiconductor fin (32S, 32D, 32B) and a first gate stack. Each of the at least one semiconductor fin (32S, 32D, 32B) includes afin source region 32S, afin drain region 32D, and afin body region 32B. The first gate stack (80A, 86A) includes afirst gate dielectric 80A and afirst gate electrode 86A, and straddles each of the at least one semiconductor fin (32S, 32D, 32B). - The second exemplary semiconductor structure further includes a planar field effect transistor located on a stack, from bottom to top, of a second portion of the lower insulator layer that is the buried
insulator layer 20, a buriedsemiconductor layer 30L, and an upper insulator layer that is the upper buriedinsulator layer 40L, and includes a top semiconductor portion (50S, 50D, 50B) and a second gate stack (80B, 86B). The top semiconductor portion (50S, 50D, 50B) includes aplanar source region 50S, aplanar drain region 50D, and aplanar body region 50B. The second gate stack (80B, 86B) includes asecond gate dielectric 80B and asecond gate electrode 86B. - The second exemplary semiconductor structure further includes a
planarization dielectric layer 90 having a planar top surface. A top surface of thefirst gate electrode 86A and a top surface of thesecond gate electrode 86B are coplanar with the planar top surface of theplanarization dielectric layer 90. - Referring to
FIGS. 18A and 18B , various metal semiconductor alloy portions (not shown) may be optionally formed on the surfaces of one or more of the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, the raiseddrain region 54D, thefirst gate electrode 86A, and thesecond gate electrode 86B. A contact leveldielectric layer 100 is deposited over theplanarization dielectric layer 90. Various contact via structures are formed through the contact leveldielectric layer 100 and optionally through theplanarization dielectric layer 90 to provide electrical contact (and optionally physical contact) to the raisedfin source region 34S, the raisedfin drain region 34D, the raisedsource region 54S, the raiseddrain region 54D, thefirst gate electrode 86A, thesecond gate electrode 86B, and the buriedsemiconductor layer 30L, which can be a back gate electrode of the planar field effect transistor. The various contact via structures can include, for example, a fin source contact viastructure 82S that provides electrical contact to the raisedfin source region 34S, a fin drain contact viastructure 82D that provides electrical contact to the raisedfin drain region 34D, a planar source contact viastructure 84S that provides electrical contact to the raisedsource region 54S, a planar drain contact via structure 84D that provides electrical contact to the raiseddrain region 54D, a fin gate contact viastructure 82G that provides electrical contact to thefirst gate electrode 86A, a planar gate contact viastructure 84G that provides electrical contact to thesecond gate electrode 86B, and a back gate contact viastructure 84G that passes through one of the at least one shallowtrench isolation structure 42 and contacting the buriedsemiconductor layer 30L. - Because the at least one semiconductor fin (32S, 32D, 32B) and the top semiconductor portion (50S, 50D, 52B) are formed employing two different semiconductor layers, the material for the body region(s) of the fin field effect transistor and the material of the body region of the planar field effect transistor can be independently selected. Further, the spatial directions of the crystallographic orientations can be independently selected for the body region(s) of the fin field effect transistor and the body region of the planar field effect transistor. Thus, two types of field effect transistors can be independently optimized employing the integration schemes of the various embodiments of the present disclosure.
- While the disclosure has been described in terms of specific embodiments, it is evident in view of the foregoing description that numerous alternatives, modifications and variations will be apparent to those skilled in the art. Each of the embodiments described herein can be implemented individually or in combination with any other embodiment unless expressly stated otherwise or clearly incompatible. Accordingly, the disclosure is intended to encompass all such alternatives, modifications and variations which fall within the scope and spirit of the disclosure and the following claims.
Claims (21)
1. A semiconductor structure comprising:
a fin field effect transistor located on a first portion a lower insulator layer, said fin field effect transistor comprising at least one semiconductor fin and a first gate stack, wherein each of said at least one semiconductor fin comprises a fin source region, a fin drain region, and a fin body region, and said first gate stack comprises a first gate dielectric and a first gate electrode and straddles each of said at least one semiconductor fin;
a planar field effect transistor located on a stack, from bottom to top, of a second portion of said lower insulator layer, a buried semiconductor layer, and an upper insulator layer, said planar field effect transistor comprising a top semiconductor portion and a second gate stack, wherein said top semiconductor portion comprises a planar source region, a planar drain region, and a planar body region, and said second gate stack comprises a second gate dielectric and a second gate electrode; and
a planarization dielectric layer having a planar top surface, wherein a top surface of said first gate electrode and a top surface of said second gate electrode are coplanar with said planar top surface.
2. The semiconductor structure of claim 1 , wherein said first and second gate dielectrics have a same composition and a same thickness, and said first and second gate electrodes comprise a same conductive material.
3. The semiconductor structure of claim 1 , wherein each of said first gate dielectric and said second gate dielectric is a U-shaped gate dielectric having a topmost surface that is coplanar with said planar top surface.
4. The semiconductor structure of claim 1 , wherein each of said at least one semiconductor fin has a vertical dimension between a bottommost surface and a topmost surface that is substantially the same as a thickness of said buried semiconductor layer.
5. The semiconductor structure of claim 1 , wherein said buried semiconductor layer and each of said at least one semiconductor fin have a same crystal structure and a same set of spatial directions for each of three independent crystallographic orientations.
6. The semiconductor structure of claim 1 , wherein said top semiconductor portion comprises a different semiconductor material than said buried semiconductor layer.
7. The semiconductor structure of claim 1 , wherein a first set of spatial directions for three independent crystallographic orientations of a single crystalline structure of said at least one semiconductor fin is rotated relative to a second set of spatial directions for three independent crystallographic orientations of a single crystalline structure of said top semiconductor portion.
8. The semiconductor structure of claim 1 , wherein said fin field effect transistor further comprises a raised fin source region epitaxially aligned to each fin source region in said at least one semiconductor fin and a raised fin drain region epitaxially aligned to each fin drain region in said at least one semiconductor fin, and said planar field effect transistor further comprises a raised source region in contact with said planar source region and a raised drain region in contact with said planar drain region, and said raised fin source region, said raised fin drain region, said raised source region, and said raised drain region comprise a same semiconductor material.
9. The semiconductor structure of claim 1 , further comprising:
a first gate spacer laterally surrounding said first gate stack;
a second gate spacer laterally surrounding said second gate stack; and
a dielectric spacer contacting substantially vertical sidewalls of said buried semiconductor layer and said upper insulator layer and contacting a top surface of said lower insulator layer, wherein said first gate spacer, said second gate spacer, and said dielectric spacer comprise a same dielectric material and have a same lateral width at each bottom portion thereof.
10-18. (canceled)
19. A method of forming a semiconductor structure comprising:
masking a region of a substrate including a stack, from bottom to top, of a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer, while removing portions of said top semiconductor layer and said upper insulator layer in another region of said substrate;
forming at least one semiconductor fin by patterning said buried semiconductor layer within said another region;
forming a disposable fill material portion over said at least semiconductor fin in said another region;
forming a shallow trench isolation structure laterally surrounding a portion of said top semiconductor layer in said region; and
simultaneously forming a first gate stack over said at least one semiconductor fin and a second gate stack over said portion of said top semiconductor layer.
20. The method of claim 19 , wherein said masking of said region of said substrate comprises:
forming a masking material layer as a blanket layer over said substrate; and
patterning said masking material layer to remove a portion of said masking layer from said another region while a portion of said masking material layer masks said region.
21. The method of claim 20 , wherein said removing of said portions of said top semiconductor layer and said upper insulator layer comprises etching said portions of said top semiconductor layer and said upper insulator layer employing said portion of said masking material layer as an etch mask and employing said buried semiconductor layer as an etch stop layer.
22. The method of claim 20 , wherein said forming of said disposable fill material portion comprises:
depositing a disposable fill material over said at least one semiconductor fin and said portion of said masking material layer; and
planarizing said disposable fill material by removing said disposable fill material from above a plane of a top surface of said portion of said masking material layer.
23. The method of claim 20 , wherein said forming of said shallow trench isolation structure comprises:
etching a shallow trench extending from a top surface of said portion of said masking material layer at least to a top surface of said upper insulator layer;
depositing a dielectric material within said shallow trench;
planarizing said dielectric material employing said portion of said masking material layer as a stopping layer; and
recessing said dielectric material below a top surface of said portion of said masking material layer.
24. The method of claim 20 , further comprising forming:
a raised fin source region epitaxially aligned to each fin source region in said at least one semiconductor fin;
a raised fin drain region epitaxially aligned to each fin drain region in said at least one semiconductor fin;
a raised source region in contact with said planar source region; and
a raised drain region in contact with said planar drain region.
25. The method of claim 19 , further comprising simultaneously forming:
a first gate spacer laterally surrounding said first gate stack;
a second gate spacer laterally surrounding said second gate stack; and
a dielectric spacer contacting substantially vertical sidewalls of said buried semiconductor layer and said upper insulator layer and contacting a top surface of said lower insulator layer, wherein said first gate spacer, said second gate spacer, and said dielectric spacer comprise a same dielectric material and have a same lateral width at each bottom portion thereof.
26. The method of claim 19 , further comprising forming a contact level dielectric layer over said first gate stack, said second gate stack and said lower insulator layer.
27. The method of claim of claim 26 , further comprising forming a contact via contact structure extending through the contact level dielectric layer and in contact with said buried semiconductor layer.
28. The method of claim 19 , wherein said forming said first gate stack and said second gate stack comprises:
depositing a stack of a gate dielectric layer and a gate electrode layer over said top semiconductor layer, said shallow trench isolation structure, said at least one semiconductor fin and said buried semiconductor layer; and
patterning said stack of said gate dielectric layer and said gate electrode layer.
29. The method of claim 1 , wherein said planarization dielectric layer has a bottom surface contacting a top surface of said lower insulator layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/994,549 US20160126352A1 (en) | 2012-10-12 | 2016-01-13 | Hybrid orientation fin field effect transistor and planar field effect transistor |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/650,591 US9275911B2 (en) | 2012-10-12 | 2012-10-12 | Hybrid orientation fin field effect transistor and planar field effect transistor |
US14/994,549 US20160126352A1 (en) | 2012-10-12 | 2016-01-13 | Hybrid orientation fin field effect transistor and planar field effect transistor |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/650,591 Division US9275911B2 (en) | 2012-10-12 | 2012-10-12 | Hybrid orientation fin field effect transistor and planar field effect transistor |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160126352A1 true US20160126352A1 (en) | 2016-05-05 |
Family
ID=50474623
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/650,591 Expired - Fee Related US9275911B2 (en) | 2012-10-12 | 2012-10-12 | Hybrid orientation fin field effect transistor and planar field effect transistor |
US14/994,549 Abandoned US20160126352A1 (en) | 2012-10-12 | 2016-01-13 | Hybrid orientation fin field effect transistor and planar field effect transistor |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/650,591 Expired - Fee Related US9275911B2 (en) | 2012-10-12 | 2012-10-12 | Hybrid orientation fin field effect transistor and planar field effect transistor |
Country Status (2)
Country | Link |
---|---|
US (2) | US9275911B2 (en) |
WO (1) | WO2014058552A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10090410B1 (en) | 2017-03-17 | 2018-10-02 | International Business Machines Corporation | Forming a combination of long channel devices and vertical transport fin field effect transistors on the same substrate |
KR20210117117A (en) * | 2020-03-13 | 2021-09-28 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Method to embed planar fets with finfets |
TWI799796B (en) * | 2020-03-13 | 2023-04-21 | 台灣積體電路製造股份有限公司 | Integrated circuit and method for manufacturing integrated circuit |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8809920B2 (en) * | 2012-11-07 | 2014-08-19 | International Business Machines Corporation | Prevention of fin erosion for semiconductor devices |
CN105493253B (en) | 2013-09-25 | 2019-11-29 | 英特尔公司 | The isolation well with solid-state diffusion source doping for FINFET framework |
US9941271B2 (en) | 2013-10-04 | 2018-04-10 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Fin-shaped field effect transistor and capacitor structures |
US9431523B2 (en) * | 2014-01-16 | 2016-08-30 | Globalfoundries Inc. | Local thinning of semiconductor fins |
US9147683B2 (en) * | 2014-02-18 | 2015-09-29 | International Business Machines Corporation | CMOS transistors including gate spacers of the same thickness |
US9245903B2 (en) * | 2014-04-11 | 2016-01-26 | International Business Machines Corporation | High voltage metal oxide semiconductor field effect transistor integrated into extremely thin semiconductor on insulator process |
WO2015195134A1 (en) * | 2014-06-20 | 2015-12-23 | Intel Corporation | Monolithic integration of high voltage transistors & low voltage non-planar transistors |
FR3030882B1 (en) * | 2014-12-22 | 2018-03-09 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | INTEGRATED CIRCUIT COMPRISING PMOS TRANSISTORS WITH SEPARATE THRESHOLD VOLTAGES |
US9564506B2 (en) | 2015-01-06 | 2017-02-07 | International Business Machines Corporation | Low end parasitic capacitance FinFET |
US11222947B2 (en) | 2015-09-25 | 2022-01-11 | Intel Corporation | Methods of doping fin structures of non-planar transistor devices |
WO2017052576A1 (en) * | 2015-09-25 | 2017-03-30 | Intel Corporation | Semiconductor devices including a recessed isolation fill, and methods of making the same |
US9842843B2 (en) * | 2015-12-03 | 2017-12-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for manufacturing static random access memory device |
US10319627B2 (en) * | 2016-12-13 | 2019-06-11 | Globalfoundries Inc. | Air-gap spacers for field-effect transistors |
CN109786247A (en) * | 2017-11-13 | 2019-05-21 | 中芯国际集成电路制造(上海)有限公司 | Fin formula field effect transistor and forming method thereof |
CN112204717B (en) * | 2018-05-28 | 2024-07-26 | 新加坡优尼山帝斯电子私人有限公司 | Columnar semiconductor device and method for manufacturing the same |
US10672770B2 (en) * | 2018-08-14 | 2020-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure |
US11728335B2 (en) * | 2019-01-25 | 2023-08-15 | Intel Corporation | Buried channel structure integrated with non-planar structures |
US11211470B2 (en) * | 2019-10-18 | 2021-12-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080173944A1 (en) * | 2007-01-19 | 2008-07-24 | Stmicroelectronics (Crolles 2) Sas, | MOSFET on SOI device |
US20120256260A1 (en) * | 2011-04-08 | 2012-10-11 | International Business Machines Corporation | Dual-depth self-aligned isolation structure for a back gate electrode |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6657259B2 (en) | 2001-12-04 | 2003-12-02 | International Business Machines Corporation | Multiple-plane FinFET CMOS |
US6821826B1 (en) | 2003-09-30 | 2004-11-23 | International Business Machines Corporation | Three dimensional CMOS integrated circuits having device layers built on different crystal oriented wafers |
US7034362B2 (en) * | 2003-10-17 | 2006-04-25 | International Business Machines Corporation | Double silicon-on-insulator (SOI) metal oxide semiconductor field effect transistor (MOSFET) structures |
US6998684B2 (en) | 2004-03-31 | 2006-02-14 | International Business Machines Corporation | High mobility plane CMOS SOI |
US7348658B2 (en) | 2004-08-30 | 2008-03-25 | International Business Machines Corporation | Multilayer silicon over insulator device |
US7361958B2 (en) * | 2004-09-30 | 2008-04-22 | Intel Corporation | Nonplanar transistors with metal gate electrodes |
KR100612419B1 (en) | 2004-10-19 | 2006-08-16 | 삼성전자주식회사 | Semiconductor devices having a fin transistor and a plannar transistor and methods of forming the same |
US7141457B2 (en) | 2004-11-18 | 2006-11-28 | International Business Machines Corporation | Method to form Si-containing SOI and underlying substrate with different orientations |
US7393733B2 (en) | 2004-12-01 | 2008-07-01 | Amberwave Systems Corporation | Methods of forming hybrid fin field-effect transistor structures |
US7268377B2 (en) | 2005-02-25 | 2007-09-11 | International Business Machines Corporation | Structure and method of fabricating a hybrid substrate for high-performance hybrid-orientation silicon-on-insulator CMOS devices |
US7547917B2 (en) | 2005-04-06 | 2009-06-16 | International Business Machines Corporation | Inverted multilayer semiconductor device assembly |
US7432149B2 (en) | 2005-06-23 | 2008-10-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | CMOS on SOI substrates with hybrid crystal orientations |
US7352034B2 (en) * | 2005-08-25 | 2008-04-01 | International Business Machines Corporation | Semiconductor structures integrating damascene-body FinFET's and planar devices on a common substrate and methods for forming such semiconductor structures |
US7573104B2 (en) | 2006-03-06 | 2009-08-11 | International Business Machines Corporation | CMOS device on hybrid orientation substrate comprising equal mobility for perpendicular devices of each type |
FR2910700B1 (en) | 2006-12-21 | 2009-03-20 | Commissariat Energie Atomique | METHOD FOR MANUFACTURING SOI SUBSTRATE COMBINING SILICON BASED ZONES AND GaAs ZONES |
KR101461206B1 (en) * | 2007-05-17 | 2014-11-12 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for manufacturing the same |
US8952547B2 (en) * | 2007-07-09 | 2015-02-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with contact structure with first/second contacts formed in first/second dielectric layers and method of forming same |
US7915670B2 (en) | 2007-07-16 | 2011-03-29 | International Business Machines Corporation | Asymmetric field effect transistor structure and method |
US20090096003A1 (en) * | 2007-10-11 | 2009-04-16 | International Business Machines Corporation | Semiconductor cell structure including buried capacitor and method for fabrication thereof |
US7985633B2 (en) | 2007-10-30 | 2011-07-26 | International Business Machines Corporation | Embedded DRAM integrated circuits with extremely thin silicon-on-insulator pass transistors |
US7838913B2 (en) * | 2008-05-28 | 2010-11-23 | International Business Machines Corporation | Hybrid FET incorporating a finFET and a planar FET |
JP5478199B2 (en) | 2008-11-13 | 2014-04-23 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
US8125007B2 (en) | 2009-11-20 | 2012-02-28 | International Business Machines Corporation | Integrated circuit including FinFET RF switch angled relative to planar MOSFET and related design structure |
US8513723B2 (en) | 2010-01-19 | 2013-08-20 | International Business Machines Corporation | Method and structure for forming high performance MOS capacitor along with fully depleted semiconductor on insulator devices on the same chip |
US8466473B2 (en) | 2010-12-06 | 2013-06-18 | International Business Machines Corporation | Structure and method for Vt tuning and short channel control with high k/metal gate MOSFETs |
-
2012
- 2012-10-12 US US13/650,591 patent/US9275911B2/en not_active Expired - Fee Related
-
2013
- 2013-09-09 WO PCT/US2013/058671 patent/WO2014058552A1/en active Application Filing
-
2016
- 2016-01-13 US US14/994,549 patent/US20160126352A1/en not_active Abandoned
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080173944A1 (en) * | 2007-01-19 | 2008-07-24 | Stmicroelectronics (Crolles 2) Sas, | MOSFET on SOI device |
US20120256260A1 (en) * | 2011-04-08 | 2012-10-11 | International Business Machines Corporation | Dual-depth self-aligned isolation structure for a back gate electrode |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10090410B1 (en) | 2017-03-17 | 2018-10-02 | International Business Machines Corporation | Forming a combination of long channel devices and vertical transport fin field effect transistors on the same substrate |
US10411127B2 (en) | 2017-03-17 | 2019-09-10 | International Business Machines Corporation | Forming a combination of long channel devices and vertical transport fin field effect transistors on the same substrate |
US10418485B2 (en) | 2017-03-17 | 2019-09-17 | International Business Machines Corporation | Forming a combination of long channel devices and vertical transport Fin field effect transistors on the same substrate |
KR20210117117A (en) * | 2020-03-13 | 2021-09-28 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Method to embed planar fets with finfets |
US11355493B2 (en) | 2020-03-13 | 2022-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method to embed planar FETs with finFETs |
KR102424011B1 (en) * | 2020-03-13 | 2022-07-25 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Method to embed planar fets with finfets |
TWI799796B (en) * | 2020-03-13 | 2023-04-21 | 台灣積體電路製造股份有限公司 | Integrated circuit and method for manufacturing integrated circuit |
US11830875B2 (en) | 2020-03-13 | 2023-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method to embed planar FETS with FINFETS |
US12015029B2 (en) | 2020-03-13 | 2024-06-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method to embed planar FETs with finFETs |
Also Published As
Publication number | Publication date |
---|---|
WO2014058552A1 (en) | 2014-04-17 |
US9275911B2 (en) | 2016-03-01 |
US20140103450A1 (en) | 2014-04-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9275911B2 (en) | Hybrid orientation fin field effect transistor and planar field effect transistor | |
US9024355B2 (en) | Embedded planar source/drain stressors for a finFET including a plurality of fins | |
US9190520B2 (en) | Strained finFET with an electrically isolated channel | |
US8946007B2 (en) | Inverted thin channel mosfet with self-aligned expanded source/drain | |
US20170178960A1 (en) | Selective removal of semiconductor fins | |
US8969963B2 (en) | Vertical source/drain junctions for a finFET including a plurality of fins | |
US8853781B2 (en) | Rare-earth oxide isolated semiconductor fin | |
US8928057B2 (en) | Uniform finFET gate height | |
US8993402B2 (en) | Method of manufacturing a body-contacted SOI FINFET | |
US20150069526A1 (en) | Fin field effect transistor including asymmetric raised active regions | |
US8927432B2 (en) | Continuously scalable width and height semiconductor fins | |
US10580894B2 (en) | Strained semiconductor nanowire | |
US9793274B2 (en) | CMOS transistors including gate spacers of the same thickness | |
US20150162438A1 (en) | Memory device employing an inverted u-shaped floating gate | |
US9461042B2 (en) | Sublithographic width finFET employing solid phase epitaxy | |
WO2021103910A1 (en) | Semiconductor device and manufacturing method therefor, and electronic device comprising semiconductor device | |
CN112018186B (en) | Nanowire/sheet device with self-aligned spacers, method of manufacturing the same, and electronic apparatus | |
WO2015027561A1 (en) | Semiconductor device and method of manufacturing same | |
CN111463287B (en) | Semiconductor device, method of manufacturing the same, and electronic apparatus including the same | |
US7569450B2 (en) | Semiconductor capacitors in hot (hybrid orientation technology) substrates | |
WO2014121534A1 (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHENG, KANGGUO;HARAN, BALASUBRAMANIAN S.;PONOTH, SHOM;AND OTHERS;SIGNING DATES FROM 20151203 TO 20160111;REEL/FRAME:037478/0819 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: ALSEPHINA INNOVATIONS INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049709/0871 Effective date: 20181126 |