US20160044256A1 - Method of adaptively reducing power consumption and an image sensor thereof - Google Patents

Method of adaptively reducing power consumption and an image sensor thereof Download PDF

Info

Publication number
US20160044256A1
US20160044256A1 US14/498,204 US201414498204A US2016044256A1 US 20160044256 A1 US20160044256 A1 US 20160044256A1 US 201414498204 A US201414498204 A US 201414498204A US 2016044256 A1 US2016044256 A1 US 2016044256A1
Authority
US
United States
Prior art keywords
row
reset
image sensor
power
period
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/498,204
Other versions
US9264632B1 (en
Inventor
Ping-Hung Yin
Amit Mittra
Jia-Shyang Wang
Ray-Chi CHANG
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Himax Imaging Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Himax Imaging Ltd filed Critical Himax Imaging Ltd
Assigned to HIMAX IMAGING LIMITED reassignment HIMAX IMAGING LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHANG, RAY-CHI, MITTRA, AMIT, YIN, PING-HUNG, WANG, JIA-SHYANG
Publication of US20160044256A1 publication Critical patent/US20160044256A1/en
Application granted granted Critical
Publication of US9264632B1 publication Critical patent/US9264632B1/en
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HIMAX IMAGING LIMITED
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • H04N5/3532
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N23/00Cameras or camera modules comprising electronic image sensors; Control thereof
    • H04N23/70Circuitry for compensating brightness variation in the scene
    • H04N23/73Circuitry for compensating brightness variation in the scene by influencing the exposure time
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/709Circuitry for control of the power supply
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N3/00Scanning details of television systems; Combination thereof with generation of supply voltages
    • H04N3/10Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical
    • H04N3/14Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by means of electrically scanned solid-state devices
    • H04N3/15Scanning details of television systems; Combination thereof with generation of supply voltages by means not exclusively optical-mechanical by means of electrically scanned solid-state devices for picture signal generation
    • H04N3/155Control of the image-sensor operation, e.g. image processing within the image-sensor
    • H04N3/1556Control of the image-sensor operation, e.g. image processing within the image-sensor for variable integration time
    • H04N5/2353

Definitions

  • the present invention generally relates to an image sensor, and more particularly to a method of adaptively reducing power consumption in an image sensor.
  • An image sensor such as a complementary metal-oxide-semiconductor (CMOS) image sensor, is a device that converts an optical image into electronic signals.
  • CMOS complementary metal-oxide-semiconductor
  • the image sensor has been widely used in a variety of applications such as cell phones and cameras.
  • An image sensor is commonly equipped with an electronic rolling shutter, according to which the image sensor is reset row by row, and integrated charges are then read out row by row.
  • a blanking period exists between readouts of two frames, during which a readout circuit is idle. It is thus proposed to turn off the readout circuit to save power.
  • the blanking period is usually too short such that the readout circuit ordinarily cannot recover from the turn-off state to become settled in time, therefore substantially affecting performance of the image sensor.
  • an electronic rolling shutter is used to reset pixels of the image sensor row by row, and signal charges are read out from the pixels row by row.
  • An integration time and a frame height are obtained, where the integration time represents a time required to collect signal charge from a photo sensor of the pixel in response to illumination of an incident light.
  • the integration time is compared with the frame height.
  • a power-saving signal is generated when the integration time is substantially greater than the frame height, and at least a circuitry that is not required to operate during an active period of the power-saving signal is turned off.
  • FIG. 1 shows a schematic diagram illustrated of an image sensor according to an exemplary embodiment of the present invention
  • FIG. 2 generally shows a timing diagram illustrating signals pertinent to reset and readout events carried out in the image sensor of FIG. 1 ;
  • FIG. 3 shows a flow diagram illustrating a method of adaptively reducing power consumption in the image sensor of FIG. 1 according to one embodiment of the present invention
  • FIG. 4 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time is not substantially greater than the frame height
  • FIG. 5 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time is substantially greater than the frame height
  • FIG. 6 shows an exemplary timing diagram illustrating reset fields and read field events according to another embodiment of the present invention, when it is determined that the integration time is substantially greater than the frame height.
  • FIG. 1 shows a schematic diagram illustrated of an image sensor 100 , such as complementary metal-oxide-semiconductor (CMOS) image sensor or CIS, according to an exemplary embodiment of the present invention.
  • the image sensor 100 may primarily include pixels 11 arranged in rows and columns or, alternatively speaking, in a matrix form.
  • Each of the pixels 11 may include a photo sensor (such as a photodiode) and some transistors.
  • Each column or a group of columns of the pixels 11 may further include a column amplifier (not shown) or a sense amplifier.
  • the image sensor 100 may also include a (vertical) scanning circuit 12 or pixel driver that selects and resets at least a portion of a row of the pixels 11 at a time. Subsequently, signal charges are accumulated or integrated in the selected pixels 11 , and are then read out by a readout circuit 13 . According to one aspect of the embodiment, an electronic rolling shutter 14 is used such that the signal charges are read out row by row.
  • the readout circuit 13 may include, for example, a correlated double sampling (CDS) circuit 131 , followed by an analog-to-digital converter (ADC) 132 .
  • CDS correlated double sampling
  • ADC analog-to-digital converter
  • the CDS circuit 131 is configured to eliminate noise due to manufacturing variation, and the ADC 132 is used to convert the signal charges from an analog form into a digital form, which facilitates following processing performed, for example, by a digital signal processor (not shown).
  • the elements discussed above may be under control of a controller 15 , which performs, among others, timing control to coordinate or synchronize events carried out by the aforementioned elements.
  • the controller 15 may be implemented and manufactured in a single chip or in multiple chips that are either integrated or separated from each other.
  • the rolling shutter 14 may be integrated with the controller 15 .
  • FIG. 2 generally shows a timing diagram illustrating signals pertinent to reset and readout events carried out in the image sensor 100 of FIG. 1 .
  • an integration commences.
  • a readout commences.
  • a time period between the beginning of the asserted reset and the beginning of the readout is defined as an integration time.
  • integration time refers to a time required to collect signal charge from the photo sensor of the pixel in response to illumination of an incident light.
  • the integration time may vary from frame to frame according to illumination of the incident light. For example, the less illumination the incident light has, the lengthier the integration time is, and vice versa.
  • a time period between the reset of the first row and the reset of the last row is defined, in the embodiment, as a reset field. Between two adjacent reset fields is a reset field blanking (period). The sum of the reset field blanking period and the reset field is defined, in the embodiment, as a frame height. A time period between the readout of the first row and the readout of the last row is defined, in the embodiment, as a read field. Between two adjacent read fields is a read field blanking (period). It is noted that the integration time and the frame height mentioned above may be obtained from the controller 15 .
  • FIG. 3 shows a flow diagram illustrating a method of adaptively reducing power consumption in the image sensor 100 of FIG. 1 according to one embodiment of the present invention.
  • step 31 an integration time I and a frame height H of the image sensor 100 are provided, for example, by the controller 15 ( FIG. 1 ).
  • step 32 the integration time I is compared with the frame height H (for example, by the controller 15 ). If the integration time I is not substantially greater than the frame height H, no act concerning power saving is carried out.
  • the expression “the integration time I is substantially greater than the frame height H” or “I>H” in step 32 means that the value I is greater than the value H by a margin of a predefined value. For example, the margin may be set to a period required to reset one row of the pixels 11 .
  • FIG. 4 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time I is not substantially greater than the frame height H (not shown in FIG. 4 ). It is observed that there is an overlapped period 41 between a reset field blanking 42 and a read field blanking 43 , during which both the reset field and read field are de-asserted.
  • the overlapped period 41 is generally not long enough to perform power saving. If power saving is performed in the overlapped period 41 , banding issue may probably arise.
  • a power-saving signal may accordingly be generated in step 33 , for example, by the controller 15 .
  • the active (or asserted) period of the power-saving signal at least a portion of the readout circuit 13 , such as the CDS circuit 131 and/or the ADC 132 , may be turned off to reduce power consumption.
  • a power of a pertinent circuit may be completely cut down, or may be partially cut down (e.g., reduced to 10% of an operating power).
  • FIG. 5 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time I is substantially greater than the frame height H (not shown in FIG. 4 ). It is observed that there is an overlapped period 51 between a reset field blanking 52 and a read field blanking 53 , during which both the reset field and read field are de-asserted.
  • the overlapped period 51 is generally long enough to perform power saving.
  • any circuitry that is not required to operate in the overlapped period 51 may be turned off to reduce power consumption, for example, by reducing clock rate at which the pertinent circuit is running, by reducing a bias current to the pertinent circuit, or by reducing supply voltage to the pertinent circuit.
  • the reason that the overlapped period 51 ( FIG. 5 ) is generally longer than the overlapped period 41 ( FIG. 4 ) may come from the following scenario.
  • the integration time may vary from frame to frame according to illumination of the incident light. In a normal light condition, the integration is short enough to collect signal charges from the photo sensor of the pixel 11 . Therefore, a reset field blanking 52 A as denoted by a dotted line in FIG. 5 is also short. In low-light mode, however, the integration becomes longer in order to allocate more time to collect signal charges from the photo sensor of the pixel 11 . Therefore, a rest field blanking 52 as denoted by a solid line in FIG. 5 is extended to be longer accordingly. As a result, the overlapped period 51 generally long enough to perform power saving without incurring banding issue.
  • a latency (or delay) of predetermined length, called lead time 54 between the beginning of the overlapped period 51 and the beginning of the power-saving signal may be required to ensure that the reset field event has been properly ended such that the power saving performed would not affect normal operation of the image sensor 100 .
  • a latency of predetermined length, called lag time 55 between the end of the power-saving signal and the end of the overlapped period 51 may be required to ensure that there is enough time for the pertinent circuit to recover from a turn-off state back to a normal operating state in time.
  • an Enhanced Dynamic Range (EDR) image sensor may have a timing diagram exemplifying in FIG. 6 .
  • EDR Enhanced Dynamic Range
  • a power-saving signal may accordingly be generated in an overlapped period 61 overlapped among blanking periods of a reset field 1 , a reset field 2 and a read field event.
  • the readout circuit 13 such as the CDS circuit 131 and/or the ADC 132 , may be turned off to reduce power consumption.

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Computer Vision & Pattern Recognition (AREA)
  • Studio Devices (AREA)

Abstract

A method of adaptively reducing power consumption in an image sensor includes using an electronic rolling shutter to reset pixels of the image sensor row by row. Signal charges are read out from the pixels row by row, followed by obtaining an integration time and a frame height. A power-saving signal is generated when the integration time is substantially greater than the frame height, and at least a circuitry that is not required to operate during an active period of the power-saving signal is turned off.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application claims priority to and the benefit of Taiwan Patent Application No. TW103127388, filed on Aug. 8, 2014, the entire content of which is incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention generally relates to an image sensor, and more particularly to a method of adaptively reducing power consumption in an image sensor.
  • 2. Description of Related Art
  • An image sensor, such as a complementary metal-oxide-semiconductor (CMOS) image sensor, is a device that converts an optical image into electronic signals. The image sensor has been widely used in a variety of applications such as cell phones and cameras.
  • An image sensor is commonly equipped with an electronic rolling shutter, according to which the image sensor is reset row by row, and integrated charges are then read out row by row. A blanking period exists between readouts of two frames, during which a readout circuit is idle. It is thus proposed to turn off the readout circuit to save power. However, in normal light condition, the blanking period is usually too short such that the readout circuit ordinarily cannot recover from the turn-off state to become settled in time, therefore substantially affecting performance of the image sensor.
  • For the reason that conventional image sensors could not effectively save power, a need has thus arisen to propose a novel image sensor to overcome disadvantages of the conventional image sensors.
  • SUMMARY OF THE INVENTION
  • In view of the foregoing, it is an object of the embodiment of the present invention to provide an image sensor and a method of capable of adaptively reducing power consumption in the image sensor such that power saving could be effectively performed without incurring banding issue.
  • According to one embodiment, an electronic rolling shutter is used to reset pixels of the image sensor row by row, and signal charges are read out from the pixels row by row. An integration time and a frame height are obtained, where the integration time represents a time required to collect signal charge from a photo sensor of the pixel in response to illumination of an incident light. The integration time is compared with the frame height. A power-saving signal is generated when the integration time is substantially greater than the frame height, and at least a circuitry that is not required to operate during an active period of the power-saving signal is turned off.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a schematic diagram illustrated of an image sensor according to an exemplary embodiment of the present invention;
  • FIG. 2 generally shows a timing diagram illustrating signals pertinent to reset and readout events carried out in the image sensor of FIG. 1;
  • FIG. 3 shows a flow diagram illustrating a method of adaptively reducing power consumption in the image sensor of FIG. 1 according to one embodiment of the present invention;
  • FIG. 4 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time is not substantially greater than the frame height;
  • FIG. 5 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time is substantially greater than the frame height; and
  • FIG. 6 shows an exemplary timing diagram illustrating reset fields and read field events according to another embodiment of the present invention, when it is determined that the integration time is substantially greater than the frame height.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 shows a schematic diagram illustrated of an image sensor 100, such as complementary metal-oxide-semiconductor (CMOS) image sensor or CIS, according to an exemplary embodiment of the present invention. The image sensor 100 may primarily include pixels 11 arranged in rows and columns or, alternatively speaking, in a matrix form. Each of the pixels 11 may include a photo sensor (such as a photodiode) and some transistors. Each column or a group of columns of the pixels 11 may further include a column amplifier (not shown) or a sense amplifier.
  • The image sensor 100 may also include a (vertical) scanning circuit 12 or pixel driver that selects and resets at least a portion of a row of the pixels 11 at a time. Subsequently, signal charges are accumulated or integrated in the selected pixels 11, and are then read out by a readout circuit 13. According to one aspect of the embodiment, an electronic rolling shutter 14 is used such that the signal charges are read out row by row. The readout circuit 13 may include, for example, a correlated double sampling (CDS) circuit 131, followed by an analog-to-digital converter (ADC) 132. The CDS circuit 131 is configured to eliminate noise due to manufacturing variation, and the ADC 132 is used to convert the signal charges from an analog form into a digital form, which facilitates following processing performed, for example, by a digital signal processor (not shown). The elements discussed above may be under control of a controller 15, which performs, among others, timing control to coordinate or synchronize events carried out by the aforementioned elements. The controller 15 may be implemented and manufactured in a single chip or in multiple chips that are either integrated or separated from each other. Moreover, the rolling shutter 14 may be integrated with the controller 15.
  • FIG. 2 generally shows a timing diagram illustrating signals pertinent to reset and readout events carried out in the image sensor 100 of FIG. 1. Specifically, as a reset (event) of a row (say first row) of the pixels 11 is asserted, an integration (event) commences. When the integration finishes, a readout (event) of the same row is asserted. A time period between the beginning of the asserted reset and the beginning of the readout is defined as an integration time. In the specification, the term “integration time,” as adopted in the image sensor field, refers to a time required to collect signal charge from the photo sensor of the pixel in response to illumination of an incident light. For a modern image sensor, the integration time may vary from frame to frame according to illumination of the incident light. For example, the less illumination the incident light has, the lengthier the integration time is, and vice versa.
  • Still referring to FIG. 2, a time period between the reset of the first row and the reset of the last row is defined, in the embodiment, as a reset field. Between two adjacent reset fields is a reset field blanking (period). The sum of the reset field blanking period and the reset field is defined, in the embodiment, as a frame height. A time period between the readout of the first row and the readout of the last row is defined, in the embodiment, as a read field. Between two adjacent read fields is a read field blanking (period). It is noted that the integration time and the frame height mentioned above may be obtained from the controller 15.
  • FIG. 3 shows a flow diagram illustrating a method of adaptively reducing power consumption in the image sensor 100 of FIG. 1 according to one embodiment of the present invention. In step 31, an integration time I and a frame height H of the image sensor 100 are provided, for example, by the controller 15 (FIG. 1). Subsequently, in step 32, the integration time I is compared with the frame height H (for example, by the controller 15). If the integration time I is not substantially greater than the frame height H, no act concerning power saving is carried out. It is appreciated that, in the embodiment, the expression “the integration time I is substantially greater than the frame height H” or “I>H” in step 32 means that the value I is greater than the value H by a margin of a predefined value. For example, the margin may be set to a period required to reset one row of the pixels 11.
  • FIG. 4 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time I is not substantially greater than the frame height H (not shown in FIG. 4). It is observed that there is an overlapped period 41 between a reset field blanking 42 and a read field blanking 43, during which both the reset field and read field are de-asserted. The overlapped period 41 is generally not long enough to perform power saving. If power saving is performed in the overlapped period 41, banding issue may probably arise.
  • On the other hand, if it is determined in step 32, for example, by the controller 15, that the integration time I is substantially greater than the frame height H, a power-saving signal may accordingly be generated in step 33, for example, by the controller 15. During the active (or asserted) period of the power-saving signal, at least a portion of the readout circuit 13, such as the CDS circuit 131 and/or the ADC 132, may be turned off to reduce power consumption. For example, a power of a pertinent circuit may be completely cut down, or may be partially cut down (e.g., reduced to 10% of an operating power).
  • FIG. 5 shows an exemplary timing diagram illustrating reset field and read field events when it is determined that the integration time I is substantially greater than the frame height H (not shown in FIG. 4). It is observed that there is an overlapped period 51 between a reset field blanking 52 and a read field blanking 53, during which both the reset field and read field are de-asserted. The overlapped period 51 is generally long enough to perform power saving. Generally speaking, any circuitry that is not required to operate in the overlapped period 51 may be turned off to reduce power consumption, for example, by reducing clock rate at which the pertinent circuit is running, by reducing a bias current to the pertinent circuit, or by reducing supply voltage to the pertinent circuit.
  • The reason that the overlapped period 51 (FIG. 5) is generally longer than the overlapped period 41 (FIG. 4) may come from the following scenario. As discussed above, the integration time may vary from frame to frame according to illumination of the incident light. In a normal light condition, the integration is short enough to collect signal charges from the photo sensor of the pixel 11. Therefore, a reset field blanking 52A as denoted by a dotted line in FIG. 5 is also short. In low-light mode, however, the integration becomes longer in order to allocate more time to collect signal charges from the photo sensor of the pixel 11. Therefore, a rest field blanking 52 as denoted by a solid line in FIG. 5 is extended to be longer accordingly. As a result, the overlapped period 51 generally long enough to perform power saving without incurring banding issue.
  • In practice, referring to FIG. 5, a latency (or delay) of predetermined length, called lead time 54, between the beginning of the overlapped period 51 and the beginning of the power-saving signal may be required to ensure that the reset field event has been properly ended such that the power saving performed would not affect normal operation of the image sensor 100.
  • Moreover, still referring to FIG. 5, a latency of predetermined length, called lag time 55, between the end of the power-saving signal and the end of the overlapped period 51 may be required to ensure that there is enough time for the pertinent circuit to recover from a turn-off state back to a normal operating state in time.
  • The embodiment discussed above may be adapted to an image sensor operated in a manner other than that shown in FIG. 2. For example, an Enhanced Dynamic Range (EDR) image sensor may have a timing diagram exemplifying in FIG. 6. When the integration time I is substantially greater than the frame height H, a power-saving signal may accordingly be generated in an overlapped period 61 overlapped among blanking periods of a reset field 1, a reset field 2 and a read field event. During the active (or asserted) period of the power-saving signal, at least a portion of the readout circuit 13, such as the CDS circuit 131 and/or the ADC 132, may be turned off to reduce power consumption.
  • Although specific embodiments have been illustrated and described, it will be appreciated by those skilled in the art that various modifications may be made without departing from the scope of the present invention, which is intended to be limited solely by the appended claims.

Claims (18)

What is claimed is:
1. A method of adaptively reducing power consumption in an image sensor, the method comprising:
using an electronic rolling shutter to reset pixels of the image sensor row by row;
reading out signal charges from the pixels row by row;
obtaining an integration time and a frame height, the integration time representing a time required to collect signal charge from a photo sensor of the pixel in response to illumination of an incident light;
comparing the integration time with the frame height;
generating a power-saving signal when the integration time is substantially greater than the frame height; and
turning off at least a circuitry that is not required to operate during an active period of the power-saving signal.
2. The method of claim 1, wherein the integration time is a time period between a beginning of resetting a given row and a beginning of reading out the given row.
3. The method of claim 1, wherein the frame height is a sum of a reset field blanking and a reset field, wherein the reset field is a time period between a reset of a first row and a reset of the last row of the pixels, and the reset field blanking is a time period between two adjacent reset fields.
4. The method of claim 3, wherein the power-saving signal is generated in an overlapped period between the reset field blanking and a read field blanking, wherein the read field blanking is a time period between two adjacent read fields, the read field being a time period between readout of the first row and readout of the last row of the pixels.
5. The method of claim 1, no act concerning power saving is carried out, when the integration time is not substantially greater than the frame height.
6. The method of claim 1, wherein the circuitry turned off during the active period of the power-saving signal comprises a readout circuit.
7. The method of claim 6, wherein the readout circuit comprises a correlated double sampling (CDS) circuit and/or an analog-to-digital converter (ADC).
8. The method of claim 1, further comprising a lead time between a beginning of the overlapped period and a beginning of the power-saving signal.
9. The method of claim 1, further comprising a lag time between an end of the power-saving signal and an end of the overlapped period.
10. An image sensor capable of adaptively reducing power consumption, the image sensor comprising:
an electronic rolling shutter;
a plurality of pixels arranged in rows and columns;
a scanning circuit configured to reset the pixels row by row by using an electronic rolling shutter;
a readout circuit configured to read out signal charges from the pixels row by row; and
a controller configured to obtain an integration time and a frame height, the integration time representing a time required to collect signal charge from a photo sensor of the pixel in response to illumination of an incident light;
wherein the integration time is compared with the frame height, and a power-saving signal is generated when the integration time is substantially greater than the frame height, such that at least a circuitry that is not required to operate during an active period of the power-saving signal is turned off.
11. The image sensor of claim 10, wherein the integration time is a time period between a beginning of resetting a given row and a beginning of reading out the given row.
12. The image sensor of claim 10, wherein the frame height is a sum of a reset field blanking and a reset field, wherein the reset field is a time period between a reset of a first row and a reset of the last row of the pixels, and the reset field blanking is a time period between two adjacent reset fields.
13. The image sensor of claim 12, wherein the power-saving signal is generated in an overlapped period between the reset field blanking and a read field blanking, wherein the read field blanking is a time period between two adjacent read fields, the read field being a time period between readout of the first row and readout of the last row of the pixels.
14. The image sensor of claim 10, no act concerning power saving is carried out, when the integration time is not substantially greater than the frame height.
15. The image sensor of claim 10, wherein the circuitry turned off during the active period of the power-saving signal comprises the readout circuit.
16. The image sensor of claim 15, wherein the readout circuit comprises a correlated double sampling (CDS) circuit and/or an analog-to-digital converter (ADC).
17. The image sensor of claim 10, further comprising allocating a lead time between a beginning of the overlapped period and a beginning of the power-saving signal.
18. The image sensor of claim 10, further comprising allocating a lag time between an end of the power-saving signal and an end of the overlapped period.
US14/498,204 2014-08-08 2014-09-26 Method of adaptively reducing power consumption and an image sensor thereof Active US9264632B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW103127388 2014-08-08
TW103127388A TWI556647B (en) 2014-08-08 2014-08-08 Method of adaptively reducing power consumption and an image sensor thereof

Publications (2)

Publication Number Publication Date
US20160044256A1 true US20160044256A1 (en) 2016-02-11
US9264632B1 US9264632B1 (en) 2016-02-16

Family

ID=55268406

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/498,204 Active US9264632B1 (en) 2014-08-08 2014-09-26 Method of adaptively reducing power consumption and an image sensor thereof

Country Status (2)

Country Link
US (1) US9264632B1 (en)
TW (1) TWI556647B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170155447A1 (en) * 2015-11-26 2017-06-01 Ping-Hung Yin Pico projector with visible light communication (vlc) and method for vlc using the same
CN109040629A (en) * 2017-06-09 2018-12-18 松下知识产权经营株式会社 Photographic device and camera arrangement
EP3664439A1 (en) * 2018-12-07 2020-06-10 Fundació Institut de Ciències Fotòniques An optoelectronic, a reading-out method, and a uses of the optoelectronic apparatus

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI336201B (en) * 2007-06-15 2011-01-11 Holtek Semiconductor Inc Circuit and method for regulating image clock
US8134624B2 (en) * 2008-07-03 2012-03-13 Aptina Imaging Corporation Method and apparatus providing multiple exposure high dynamic range sensor
JP5665760B2 (en) * 2009-11-16 2015-02-04 キヤノン株式会社 Imaging apparatus and control method thereof
JP5655626B2 (en) * 2011-02-24 2015-01-21 ソニー株式会社 Image processing apparatus, image processing method, and program
JP5809688B2 (en) * 2011-03-02 2015-11-11 パナソニック株式会社 Imaging apparatus, semiconductor integrated circuit, and imaging method
US20140048897A1 (en) * 2012-08-16 2014-02-20 Omnivision Technologies, Inc. Pixel with negatively-charged shallow trench isolation (sti) liner
US8872120B2 (en) * 2012-08-23 2014-10-28 Semiconductor Energy Laboratory Co., Ltd. Imaging device and method for driving the same
US20140078278A1 (en) * 2012-09-19 2014-03-20 Omnivision Technologies, Inc. Systems and Methods for Controlling Lighting Strength of a Camera System by Time-Matched Intermittent Illumination
WO2014103161A1 (en) * 2012-12-27 2014-07-03 パナソニック株式会社 Information communication method

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170155447A1 (en) * 2015-11-26 2017-06-01 Ping-Hung Yin Pico projector with visible light communication (vlc) and method for vlc using the same
US9979478B2 (en) * 2015-11-26 2018-05-22 Ping-Hung Yin Pico projector with visible light communication (VLC) and method for VLC using the same
CN109040629A (en) * 2017-06-09 2018-12-18 松下知识产权经营株式会社 Photographic device and camera arrangement
EP3664439A1 (en) * 2018-12-07 2020-06-10 Fundació Institut de Ciències Fotòniques An optoelectronic, a reading-out method, and a uses of the optoelectronic apparatus
WO2020115328A1 (en) * 2018-12-07 2020-06-11 Fundació Institut De Ciències Fotòniques An optoelectronic apparatus, a reading-out method, and a uses of the optoelectronic apparatus
CN113170063A (en) * 2018-12-07 2021-07-23 光子科学研究所基金会 Optoelectronic device, readout method and use of an optoelectronic device
US11710758B2 (en) 2018-12-07 2023-07-25 Fundació Institut De Ciències Fotôniques Optoelectronic apparatus, a reading-out method, and a uses of the optoelectronic apparatus

Also Published As

Publication number Publication date
US9264632B1 (en) 2016-02-16
TWI556647B (en) 2016-11-01
TW201607322A (en) 2016-02-16

Similar Documents

Publication Publication Date Title
US10186532B2 (en) Image device, image system, and control method of image device
US10498979B2 (en) Image pickup apparatus, method for controlling image pickup apparatus, and image pickup system
US10250826B2 (en) Image sensors having extended dynamic range
US8687099B2 (en) Imaging device, imaging method, and electronic device
US7830436B2 (en) Method of controlling semiconductor device, signal processing method, semiconductor device, and electronic apparatus
US9007502B2 (en) Solid-state imaging device including a photodiode configured to photoelectrically convert incident light
US9185273B2 (en) Imaging pixels with improved dynamic range
JP5456971B2 (en) Column buffer, CMOS image sensor and digital video camera
JP4828914B2 (en) Solid-state imaging device and driving method thereof
JP5219724B2 (en) Solid-state imaging device
US10116887B2 (en) Solid-state imaging device and camera
KR20150068429A (en) Conditional-reset, multi-bit read-out image sensor
JP2008042679A (en) Photoelectric conversion device and imaging apparatus
US20100085458A1 (en) Solid-state imaging element, driving method therefor, and camera system
TWI511557B (en) Solid-state imaging device and driving method thereof, and electronic apparatus using the same
JP2008263546A (en) Solid-state imaging apparatus, method for driving the solid-state imaging apparatus and imaging system using them
US9264632B1 (en) Method of adaptively reducing power consumption and an image sensor thereof
KR102544589B1 (en) Solid-state imaging device, control method and driving method thereof, and electronic device
JPH04122178A (en) Solid-state image pickup device
JP2007184928A (en) Cmos image sensor
CN110611773B (en) Image sensor and method of operating the same
CN116506750A (en) Low-power consumption image sensor
JP2008124229A (en) Solid-state imaging element
JP2011199781A (en) Solid-state imaging apparatus
Johansson et al. A 1/13-inch 30fps VGA SoC CMOS image sensor with shared reset and transfer-gate pixel control

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: HIMAX IMAGING LIMITED, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YIN, PING-HUNG;MITTRA, AMIT;WANG, JIA-SHYANG;AND OTHERS;SIGNING DATES FROM 20160104 TO 20160106;REEL/FRAME:037457/0584

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HIMAX IMAGING LIMITED;REEL/FRAME:065945/0204

Effective date: 20231213