US20150357341A1 - Multi-layer memory array and manufacturing method of the same - Google Patents
Multi-layer memory array and manufacturing method of the same Download PDFInfo
- Publication number
- US20150357341A1 US20150357341A1 US14/296,173 US201414296173A US2015357341A1 US 20150357341 A1 US20150357341 A1 US 20150357341A1 US 201414296173 A US201414296173 A US 201414296173A US 2015357341 A1 US2015357341 A1 US 2015357341A1
- Authority
- US
- United States
- Prior art keywords
- layer
- conductive
- holes
- hard mask
- ridge
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 35
- 238000000034 method Methods 0.000 claims description 47
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 18
- 229920005591 polysilicon Polymers 0.000 claims description 18
- 239000000758 substrate Substances 0.000 claims description 15
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 9
- 239000004065 semiconductor Substances 0.000 claims description 9
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 9
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 8
- 239000004020 conductor Substances 0.000 claims description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 6
- 229910052751 metal Inorganic materials 0.000 claims description 6
- 239000002184 metal Substances 0.000 claims description 6
- 229910021332 silicide Inorganic materials 0.000 claims description 6
- 229910052710 silicon Inorganic materials 0.000 claims description 6
- 239000010703 silicon Substances 0.000 claims description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 6
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 claims description 3
- 239000003989 dielectric material Substances 0.000 claims description 3
- 150000004767 nitrides Chemical class 0.000 claims description 3
- 150000002739 metals Chemical class 0.000 claims 4
- 238000010276 construction Methods 0.000 description 76
- 238000005530 etching Methods 0.000 description 17
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 8
- 230000000873 masking effect Effects 0.000 description 6
- 238000001020 plasma etching Methods 0.000 description 6
- 238000004140 cleaning Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 238000000206 photolithography Methods 0.000 description 5
- 230000006870 function Effects 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 229910052785 arsenic Inorganic materials 0.000 description 3
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 3
- 229910052796 boron Inorganic materials 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 229910019001 CoSi Inorganic materials 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 229910004491 TaAlN Inorganic materials 0.000 description 2
- 229910004166 TaN Inorganic materials 0.000 description 2
- -1 TiSi Chemical compound 0.000 description 2
- 229910008484 TiSi Inorganic materials 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/10—EEPROM devices comprising charge-trapping gate insulators characterised by the top-view layout
-
- H01L27/11582—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
- H01L29/4011—Multistep manufacturing processes for data storage electrodes
- H01L29/40117—Multistep manufacturing processes for data storage electrodes the electrodes comprising a charge-trapping insulator
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/518—Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
Definitions
- the present disclosure relates to a multi-layer memory array and a manufacturing method of the same, and more particularly, to a multi-layer memory array that includes a hard mask layer.
- a three-dimensional (3D) multi-layer memory array is constructed with a plurality of ridge-shaped multi-layer stacks parallel to each other.
- the density of the multi-layer stacks increases, and the aspect ratio (i.e., the ratio of height to width) of the multi-layer stacks increases.
- Manufacture of the ridge-shaped multi-layer stacks with increased aspect ratio presents various challenges.
- a method for manufacturing a memory array includes forming a multi-layer stack on a surface of a substrate, and forming a plurality of first through holes through the multi-layer stack along a vertical direction of the multi-layer stack from a top surface of the multi-layer stack to the surface of the substrate.
- the first through holes are arranged in equally spaced rows along a first direction along the surface of the substrate, and equally spaced columns along a second direction orthogonal to the first direction.
- the method also includes forming a plurality of sacrificial pillars to fill in the first through holes, and forming a hard mask layer over the multi-layer stack with the sacrificial pillars.
- the hard mask layer includes a plurality of hard mask through holes exposing regions of the multi-layer stack between neighboring sacrificial pillars in each column of sacrificial pillars.
- the method further includes forming a plurality of second through holes through the multi-layer stack along the vertical direction of the multi-layer stack from the top surface of the multi-layer stack to the surface of the substrate, and removing the sacrificial pillars filling in the first through holes.
- the second through holes are vertically aligned with the hard mask through holes.
- the second through holes are connected with the first through holes to form a plurality of trenches extending along the second direction.
- the trenches divide the multi-layer stack into a plurality of ridge-shaped stacks extending along the second direction.
- a memory array includes a plurality of ridge-shaped multi-layer stacks extending along a first direction, and a hard mask layer formed on top of the plurality of ridge-shaped multi-layer stacks.
- the hard mask layer includes a plurality of stripes vertically aligned with the plurality of ridge-shaped multi-layer stacks, respectively, a plurality of bridges connecting adjacent ones of the stripes along a second direction orthogonal to the first direction, and a plurality of hard mask through holes between the plurality of bridges and the plurality of stripes.
- the memory array also includes a memory layer disposed within trenches between the plurality of ridge-shaped multi-layer stacks, and covering sidewalls of the ridge-shaped multi-layer stacks, a plurality of conductive pillars disposed within the trenches, extending along a vertical direction of the ridge-shaped multi-layer stacks, and vertically aligned with the plurality of hard mask through holes, respectively, and a plurality of conductive stripes disposed on the hard mask layer and extending along the second direction, each conductive stripe being connected with a row of conductive pillars formed along the second direction.
- a memory array includes a plurality of ridge-shaped multi-layer stacks extending along a first direction, and a hard mask layer formed on top of the plurality of ridge-shaped multi-layer stacks.
- the hard mask layer includes a plurality of stripes vertically aligned with the plurality of ridge-shaped multi-layer stacks, respectively, and a plurality of bridges connecting adjacent ones of the stripes along a second direction orthogonal to the first direction.
- the memory array also includes a memory layer disposed within trenches between the plurality of ridge-shaped multi-layer stacks, and covering sidewalls of the ridge-shaped multi-layer stacks, a plurality of conductive pillars disposed within the trenches, extending along a vertical direction of the ridge-shaped multi-layer stacks, and a plurality of conductive stripes disposed on the hard mask layer and extending along the second direction.
- Each row of conductive pillars formed along the second direction is overlaid with and connected to more than one of the conductive stripes.
- FIG. 1 illustrates construction at a preliminary stage of a manufacturing process of a memory array, according to an illustrated embodiment of the disclosure.
- FIGS. 2A-2C illustrate construction at a manufacturing stage subsequent to that of FIG. 1 according to the illustrated embodiment.
- FIGS. 3A-3C illustrate construction at a manufacturing stage subsequent to that of FIGS. 2A-2C , according to the illustrated embodiment.
- FIGS. 4A-4C illustrate construction at a manufacturing stage subsequent to that of FIGS. 3A-3C , according to the illustrated embodiment.
- FIGS. 5A-5C illustrate construction at a manufacturing stage subsequent to that of FIGS. 4A-4C , according to the illustrated embodiment.
- FIGS. 6A-6C illustrate construction at a manufacturing stage subsequent to that of FIGS. 5A-5C , according to the illustrated embodiment.
- FIG. 6D illustrates a top view of construction at a manufacturing stage subsequent to that of FIGS. 5A-5C , according to another embodiment of the disclosure.
- FIGS. 7A-7C illustrate construction at a manufacturing stage subsequent to that of FIGS. 6A-6C , according to the illustrated embodiment.
- FIGS. 8A-8E illustrate construction at a manufacturing stage subsequent to that of FIGS. 7A-7C , according to the illustrated embodiment.
- FIGS. 9A-9D illustrate construction at a manufacturing stage subsequent to that of FIGS. 8A-8E , according to the illustrated embodiment.
- FIGS. 10A-10C illustrate construction at a manufacturing stage subsequent to that of FIGS. 9A-9D , according to the illustrated embodiment.
- FIGS. 11A-11D illustrate construction at a manufacturing stage subsequent to that of FIGS. 10A-10C , according to the illustrated embodiment.
- FIGS. 12A-12E illustrate construction at a final manufacturing stage subsequent to that of FIGS. 11A-11D , according to the illustrated embodiment.
- FIG. 13 illustrates construction at a final manufacturing stage of a manufacturing process of a memory array, according to another illustrated embodiment.
- FIG. 1 is a perspective view of a construction 1 at a preliminary stage of a manufacturing process of a memory array, according to an illustrated embodiment of the disclosure.
- a multi-layer stack 110 is formed on a semiconductor substrate 100 .
- Stack 110 includes a plurality of conductive layers 111 - 118 , and a plurality of insulating layers 121 - 128 alternately stacked with conductive layer 111 - 118 on substrate 100 along a Z-direction illustrated in FIG. 1 , with conductive layer 111 being located at the bottom of stack 110 , and insulating layer 128 being located at the top of stack 110 .
- Conductive layers 111 - 118 can be formed of a conductive semiconductor material, such as n-type polysilicon, or n-type epitaxial single crystal silicon, doped with phosphorus or arsenic at a doping concentration of about 10 17 to 10 20 atoms/cm 3 .
- conductive layers 111 - 118 can be formed of p-type polysilicon, or p-type epitaxial single crystal silicon, doped with boron at a doping concentration of about 10 17 to 10 20 atoms/cm 3 .
- conductive layers 111 - 118 can be formed of un-doped semiconductor material, such as un-doped polysilicon.
- a grain size of the un-doped polysilicon can be about 400 nm to 600 nm, and a sheet resistance of the un-doped polysilicon can be about 10 7 ohm/square to 10 11 ohm/square.
- the thickness of each one of conductive layers 111 - 118 can be about 30 nm to 40 nm.
- Insulating layers 121 - 128 can be formed of a dielectric material such as oxide, nitride, oxynitride, silicate, or others. The thickness of each one of insulating layers 121 - 128 can be about 20 nm to 40 nm.
- Conductive layers 111 - 118 and insulating layers 121 - 128 can be formed by, for example, a low pressure chemical vapor deposition (LPCVD) process.
- LPCVD low pressure chemical vapor deposition
- FIGS. 2A-2C illustrate a construction 2 at a manufacturing stage subsequent to that of FIG. 1 , according to the illustrated embodiment.
- FIG. 2A is a top view of construction 2 .
- FIG. 2B is a cross-sectional view of construction 2 taken along line B-B′ of FIG. 2A .
- FIG. 2C is a cross-sectional view of construction 2 taken along line C-C′ of FIG. 2A .
- a patterned hard mask layer 130 is formed over stack 110 , i.e., on a top surface of insulating layer 128 .
- Patterned hard mask layer 130 includes a plurality of through holes 130 a extending along the Z-direction.
- Through holes 130 are arranged in rows along an X-direction, and are arranged in columns along a Y-direction.
- Through holes 130 a are each formed in a square shape having the same size.
- the rows of through holes 130 a are equally spaced apart from each other by a distance d 1 .
- the columns of through holes 130 a are equally spaced apart from each other by a distance d 2 .
- Distance d 1 can be equal to distance d 2 .
- Hard mask layer 130 can include an advanced patterning film (APF), and can be formed by a chemical vapor deposition (CVD) process to deposit the APF over the entire top surface of stack 110 , a photolithography process that defines portions of the APF where through holes 130 a are to be formed, and an etching process that removes the defined portions.
- APF advanced patterning film
- CVD chemical vapor deposition
- FIGS. 3A-3C illustrate a construction 3 at a manufacturing stage subsequent to that of FIGS. 2A-2C , according to the illustrated embodiment.
- FIG. 3A is a top view of construction 3 .
- FIG. 3B is a cross-sectional view of construction 3 taken along line B-B′ of FIG. 3A .
- FIG. 3C is a cross-sectional view of construction 3 taken along line C-C′ of FIG. 3A .
- stack 110 is etched by using hard mask layer 130 as an etching mask, to form through holes 110 a extending along the Z-direction until regions of substrate 100 is exposed by through holes 110 a .
- FIG. 3A-3C illustrate a construction 3 at a manufacturing stage subsequent to that of FIGS. 2A-2C , according to the illustrated embodiment.
- FIG. 3A is a top view of construction 3 .
- FIG. 3B is a cross-sectional view of construction 3 taken along line B-B′ of FIG. 3A .
- FIG. 3C
- FIG. 3B unetched portions of stack 110 behind through holes 110 a are not shown, in order to more clearly show through holes 110 a .
- Each one of through holes 110 a is vertically aligned with respective one of through holes 130 a .
- Stack 110 can be etched by an anisotropic etching process such as, for example, a reactive ion etching (RIE) process. After the etching process, hard mask layer 130 is removed.
- RIE reactive ion etching
- FIGS. 4A-4C illustrate a construction 4 at a manufacturing stage subsequent to that of FIGS. 3A-3C , according to the illustrated embodiment.
- FIG. 4A is a top view of construction 4 .
- FIG. 4B is a cross-sectional view of construction 4 taken along line B-B′ of FIG. 4A .
- FIG. 4C is a cross-sectional view of construction 4 taken along line C-C′ of FIG. 4A .
- sacrificial pillars 140 are formed in corresponding through holes 110 a .
- Sacrificial pillars 140 can be formed of silicon nitride Si 3 N 4 .
- Sacrificial pillars 140 can be formed by a LPCVD process that deposits a silicon nitride layer covering the top surface of insulating layer 128 and filling in through holes 110 a , and an etching back process that removes a top portion of the silicon nitride layer that covers the top surface of insulating layer 128 until the top surface of insulating layer 128 is exposed.
- FIGS. 5A-5C illustrate a construction 5 at a manufacturing stage subsequent to that of FIGS. 4A-4C , according to the illustrated embodiment.
- FIG. 5A is a top view of construction 5 .
- FIG. 5B is a cross-sectional view of construction 5 taken along line B-B′ of FIG. 5A .
- FIG. 5C is a cross-sectional view of construction 5 taken along line C-C′ of FIG. 5A .
- a hard mask layer 150 is formed over the entire construction 4 of FIGS. 4A-4C .
- Hard mask layer 150 can be formed of silicon, silicon oxide, or silicon oxynitride, by a LPCVD process.
- FIGS. 6A-6C illustrate a construction 6 at a manufacturing stage subsequent to that of FIGS. 5A-5C , according to the illustrated embodiment.
- FIG. 6A is a top view of construction 6 .
- FIG. 6B is a cross-sectional view of construction 6 taken along line B-B′ of FIG. 6A .
- FIG. 6C is a cross-sectional view of construction 6 taken along line C-C′ of FIG. 6A .
- a masking layer 155 is formed over hard mask layer 150 .
- Masking layer 155 is then patterned to form a plurality of stripes 155 a , a plurality of bridges 155 b , and a plurality of through holes 155 c .
- the plurality of stripes 155 a extend along the Y-direction and overlay spaces between columns of sacrificial pillars 140 .
- the plurality of bridges 155 b connect neighboring stripes 155 a , extend along the X-direction, and overlay sacrificial pillars 140 .
- the plurality of through holes 155 c are formed between the plurality of bridges 155 b .
- Masking layer 155 is formed of photoresist or an APF layer. The patterning of masking layer 155 can be performed by a photolithography process that defines portions of masking layer 155 to be removed (i.e., to form through holes 155 c ), and an etching process that removes the defined portions.
- FIG. 6D illustrates a top view of a construction 6 ′ at a manufacturing stage subsequent to that of FIGS. 5A-5C , according to another embodiment of the disclosure.
- bridges 155 b ′ overlay only central portions of sacrificial pillars 140 .
- the upper and lower edges of sacrificial pillars 140 along the Y-direction are exposed by through holes 155 c′.
- FIGS. 7A-7C illustrate a construction 7 at a manufacturing stage subsequent to that of FIGS. 6A-6C , according to the illustrated embodiment.
- FIG. 7A is a top view of construction 7 .
- FIG. 7B is a cross-sectional view of construction 7 taken along line B-B′ of FIG. 7A .
- FIG. 7C is a cross-sectional view of construction 7 taken along line C-C′ of FIG. 7A .
- stack 110 is etched by using masking layer 155 as an etching mask, to form through holes 110 b extending along the Z-direction to expose substrate 100 .
- FIG. 7A-7C illustrate a construction 7 at a manufacturing stage subsequent to that of FIGS. 6A-6C , according to the illustrated embodiment.
- FIG. 7A is a top view of construction 7 .
- FIG. 7B is a cross-sectional view of construction 7 taken along line B-B′ of FIG. 7A .
- FIG. 7C is a cross-sectional view
- hard mask layer 150 includes a plurality of stripes 150 a extending along the Y-direction and covering spaces between columns of sacrificial pillars 140 , a plurality of bridges 150 b connecting neighboring stripes 150 a , extending along the X-direction, and covering top surfaces (i.e., the top surfaces in the Z-direction) of sacrificial pillars 140 , and a plurality of through holes 150 c between the plurality of bridges 150 b .
- Each one of through holes 110 b is vertically aligned with a respective one of through holes 150 c along the Z-direction.
- Stack 110 can be etched by an anisotropic etching process such as, for example, a reactive ion etching (RIE) process. Referring to FIG. 7C , portions of substrate 100 exposed by through holes 110 b are also etched to form structures 100 a.
- RIE reactive ion etching
- FIGS. 8A-8E illustrate a construction 8 at a manufacturing stage subsequent to that of FIGS. 7A-7C , according to the illustrated embodiment.
- FIG. 8A is a top view of construction 8 .
- FIG. 8B is a cross-sectional view of construction 8 taken along line B-B′ of FIG. 8A .
- FIG. 8C is a cross-sectional view of construction 8 taken along line C-C′ of FIG. 8A .
- FIG. 8D is a sectional view of construction 8 taken along line D-D′ of FIG. 8B .
- FIG. 8E is a perspective view of construction 8 . Referring to FIGS. 8A-8E , sacrificial pillars 140 are removed to leave through holes 110 a unfilled.
- Through holes 110 a are connected with adjacent through holes 110 b to form trenches 110 c that divide stack 110 to form a plurality of ridge-shaped stacks 110 ′ extending along the Y direction.
- unetched portions of hard mask layer 150 behind through holes 110 b are not shown, in order to more clearly show through holes 110 b .
- Ridge-shaped stacks 110 ′ are vertically aligned with respective ones of stripes 150 a of hard mask layer 150 .
- Sacrificial pillars 140 can be removed by a wet cleaning process. For example, construction 7 of FIGS.
- the 7A-7C can be immersed in a solution, such as hot phosphoric acid, so that the solution enters through holes 110 b to contact sacrificial pillars 140 , and to etch and remove sacrificial pillars 140 .
- a solution such as hot phosphoric acid
- the plurality of bridges 150 b are not removed. Instead, the plurality of bridges 150 b remain as supports between the adjacent ridge-shaped stacks 110 ′, such that the adjacent ridge-shaped stacks 110 ′ will not touch each other due to a capillary force caused by the solution used in the wet cleaning process.
- FIGS. 9A-9D illustrate a construction 9 at a manufacturing stage subsequent to that of FIGS. 8A-8E , according to the illustrated embodiment.
- FIG. 9A is a top view of construction 9 .
- FIG. 9B is a cross-sectional view of construction 9 taken along line B-B′ of FIG. 9A .
- FIG. 9C is a cross-sectional view of construction 9 taken along line C-C′ of FIG. 9A .
- FIG. 9D is a sectional view of construction 9 taken along line D-D′ of FIG. 9B .
- a memory layer 160 is formed to coat trenches 110 c between ridge-shaped stacks 110 ′.
- memory layer 160 is formed on the side walls of ridge-shaped stacks 110 ′, exposed portions of substrate 100 exposed by trenches 1100 , and exposed portions of hard mask layer 150 . As illustrated in FIG. 9A , memory layer 160 is also formed on the side walls of through holes 150 c of hard mask layer 150 .
- Memory layer 160 can be formed of a composite layer (i.e., an ONO layer) including a silicon oxide layer, a silicon nitride layer, and a silicon oxide layer, by a LPCVD process. After forming memory layer 160 , a conductive material is formed on the entire structure formed with memory layer 160 , filling in trenches 110 c and through holes 150 c coated with memory layer 160 .
- Conductive ridges 170 can be formed of an electrically conductive material, such as p+-type polysilicon doped with boron at a doping concentration of about 10 17 to 10 19 atoms/cm 3 , n+-type polysilicon doped with phosphorus or arsenic at a doping concentration of about 10 17 to 10 19 atoms/cm 3 , or un-doped polysilicon.
- conductive ridges 170 can be formed of a silicide such as TiSi, CoSi, or SiGe, an oxide semiconductor such as InZnO or InGaZnO, a metal such as Al, Cu, W, Ti, Co, Ni, TiN, TaN, or TaAlN, or a combination of two or more of these materials.
- Conductive ridges 170 can be formed by a LPCVD process.
- FIGS. 10A-10C illustrate a construction 10 at a manufacturing stage subsequent to that of FIGS. 9A-9D , according to the illustrated embodiment.
- FIG. 10A is a top view of construction 10 .
- FIG. 10B is a cross-sectional view of construction 10 taken along line B-B′ of FIG. 10A .
- FIG. 10C is a cross-sectional view of construction 10 taken along line C-C′ of FIG. 10A , Referring to FIGS. 10A-10C , a conductive layer 180 is formed over construction 9 of FIGS.
- Conductive layer 180 can be formed of an electrically conductive material, such as p+-type polysilicon doped with boron at a doping concentration of about 10 17 to 10 19 atoms/cm 3 , n+-type polysilicon doped with phosphorus or arsenic at a doping concentration of about 10 17 to 10 19 atoms/cm 3 , or un-doped polysilicon.
- an electrically conductive material such as p+-type polysilicon doped with boron at a doping concentration of about 10 17 to 10 19 atoms/cm 3
- n+-type polysilicon doped with phosphorus or arsenic at a doping concentration of about 10 17 to 10 19 atoms/cm 3
- un-doped polysilicon un-doped polysilicon.
- conductive layer 180 can be a silicide such as TiSi, CoSi, or SiGe, an oxide semiconductor such as InZnO or InGaZnO, a metal such as Al, Cu, W, Ti, Co, Ni, TiN, TaN, or TaAlN, or a combination of two or more of these materials.
- Conductive layer 180 can be formed of the same material as that of conductive ridges 170 .
- Conductive layer 180 can be formed by a LPCVD process.
- a patterned hard mask layer 190 is formed over conductive layer 180 .
- Patterned hard mask layer 190 includes a plurality of stripes 190 a extending along the Y-direction.
- Patterned hard mask layer 190 also includes a plurality of bridges 190 b between the plurality of stripes 190 a along the X-direction to be vertically aligned with portions of conductive ridges 170 that are exposed by through holes 150 c of hard mask layer 150 .
- Patterned hard mask layer 190 further includes a plurality of through holes 190 c between the plurality of bridges 190 b to expose regions of conductive layer 180 .
- Patterned hard mask layer 190 can be formed of an APE
- Patterned hard mask layer 190 can be formed by a LPCVD process that deposits an APF over the entire surface of conductive layer 180 , a photolithography process that defines portions of the APF to be removed, and an etching process to remove the defined portions.
- FIGS. 11A-11D illustrate a construction 11 at a manufacturing stage subsequent to that of FIGS. 10A-10C , according to the illustrated embodiment.
- FIG. 11A is a top view of construction 11 .
- FIG. 11B is a cross-sectional view of construction 11 taken along line B-B′ of FIG. 11A .
- FIG. 11C is a cross-sectional view of construction 11 taken along line C-C′ of FIG. 11A .
- FIG. 11D is a sectional view of construction 11 taken along line D-D′ of FIG. 11B . Referring to FIGS. 11A-11D , construction 10 of FIGS.
- FIG. 10A-10C is etched by using patterned hard mask layer 190 as an etching mask, to form through holes 200 extending along the Z-direction to expose substrate 100 .
- patterned hard mask layer 190 as an etching mask
- FIG. 11B unetched portions of conductive layer 180 , hard mask layer 150 , conductive ridges 170 , and memory layer 160 located behind through holes 200 are not shown, in order to more clearly show through holes 200 .
- Each one of through holes 200 is vertically aligned with a respective one of through holes 190 c of patterned hard mask layer 190 .
- Through holes 200 break each of conductive ridges 170 into a plurality of conductive pillars 170 a .
- Construction 10 can be etched by an anisotropic etching process such as, for example, a reactive ion etching (RIE) process. After the etching process, patterned hard mask layer 190 is removed by a wet etching process.
- RIE reactive ion
- FIGS. 12A-12E illustrate a construction 12 at a final manufacturing stage subsequent to that of FIGS. 11A-11D , according to the illustrated embodiment.
- FIG. 12A is a top view of construction 12 .
- FIG. 12B is a cross-sectional view of construction 12 taken along line B-B′ of FIG. 12A .
- FIG. 12C is a cross-sectional view of construction 12 taken along line C-C′ of FIG. 12A .
- FIG. 12D is a sectional view of construction 12 taken along line D-D′ of FIG. 12B .
- FIG. 12E is a perspective view of construction 12 . Referring to FIGS. 12A-12E , conductive layer 180 is patterned to form a plurality of stripes 180 a extending along the X-direction.
- Each stripe 180 a is vertically (in the Z-direction) aligned with and connects to a row of conductive pillars 170 a along the X-direction.
- the patterning of conductive layer 180 can be performed by a photolithography process that defines portions of conductive layer 180 to be removed, and an etching process that removes the defined portions.
- each conductive pillar 170 a functions as a gate.
- Each conductive stripe 180 a functions as a word line.
- Each ridge-shaped stack 110 ′ functions as a bit line.
- Each conductive layer 111 - 118 in each ridge-shaped stack ‘110’ functions as a channel.
- each ridge-shaped stack 110 ′ illustrated in FIGS. 12A-12E includes eight conductive layers and eight insulating layers, the number of conductive layers and insulating layers can be varied.
- construction 12 illustrated in FIGS. 12A-12E includes four ridge-shapes stacks 110 ′ and four stripes 180 a , the number of stackes and stripes can be varied.
- FIG. 13 is a top view of a construction 12 ′ at a final manufacturing stage of a manufacturing process of the memory array, according to another illustrated embodiment.
- the number of through holes 200 ′ is fewer than that of the embodiment illustrated in FIG. 12A , such that conductive pillars 170 a ′ extend longer along the Y direction than conductive pillars 170 a illustrated in FIG. 12A .
- more than one of conductive stripes 180 a ′ for example, three (3) conductive stripes 180 a ′, are formed to overlay and connect to each row of conductive pillars 170 a along the X direction.
- the plurality of bridges 150 b in hard mask layer 150 are removed before forming conductive stripes 180 a ′.
- the portions of memory layer 160 formed on the side walls of bridges 150 are also removed.
- the length of the gates (implemented by conductive pillars 170 a ) along the Y direction can be increased, and more than one word line (implemented by conductive stripes 180 a ′) can be connected to each gate.
- Construction 12 ′ illustrated in FIG. 13 represents an ideal construction when through holes 200 ′ are aligned with the underlying structure.
- through holes 200 ′ can slightly shift in the X-direction. In such case, part of memory layer 160 can remain on the sidewalls of ridge-shaped stacks 110 ′.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
- The present disclosure relates to a multi-layer memory array and a manufacturing method of the same, and more particularly, to a multi-layer memory array that includes a hard mask layer.
- A three-dimensional (3D) multi-layer memory array is constructed with a plurality of ridge-shaped multi-layer stacks parallel to each other. As dimensions of the 3D multi-layer memory array scale down, the density of the multi-layer stacks increases, and the aspect ratio (i.e., the ratio of height to width) of the multi-layer stacks increases. Manufacture of the ridge-shaped multi-layer stacks with increased aspect ratio presents various challenges.
- According to an embodiment of the disclosure, a method for manufacturing a memory array includes forming a multi-layer stack on a surface of a substrate, and forming a plurality of first through holes through the multi-layer stack along a vertical direction of the multi-layer stack from a top surface of the multi-layer stack to the surface of the substrate. The first through holes are arranged in equally spaced rows along a first direction along the surface of the substrate, and equally spaced columns along a second direction orthogonal to the first direction. The method also includes forming a plurality of sacrificial pillars to fill in the first through holes, and forming a hard mask layer over the multi-layer stack with the sacrificial pillars. The hard mask layer includes a plurality of hard mask through holes exposing regions of the multi-layer stack between neighboring sacrificial pillars in each column of sacrificial pillars. The method further includes forming a plurality of second through holes through the multi-layer stack along the vertical direction of the multi-layer stack from the top surface of the multi-layer stack to the surface of the substrate, and removing the sacrificial pillars filling in the first through holes. The second through holes are vertically aligned with the hard mask through holes. The second through holes are connected with the first through holes to form a plurality of trenches extending along the second direction. The trenches divide the multi-layer stack into a plurality of ridge-shaped stacks extending along the second direction.
- According to another embodiment of the disclosure, a memory array includes a plurality of ridge-shaped multi-layer stacks extending along a first direction, and a hard mask layer formed on top of the plurality of ridge-shaped multi-layer stacks. The hard mask layer includes a plurality of stripes vertically aligned with the plurality of ridge-shaped multi-layer stacks, respectively, a plurality of bridges connecting adjacent ones of the stripes along a second direction orthogonal to the first direction, and a plurality of hard mask through holes between the plurality of bridges and the plurality of stripes. The memory array also includes a memory layer disposed within trenches between the plurality of ridge-shaped multi-layer stacks, and covering sidewalls of the ridge-shaped multi-layer stacks, a plurality of conductive pillars disposed within the trenches, extending along a vertical direction of the ridge-shaped multi-layer stacks, and vertically aligned with the plurality of hard mask through holes, respectively, and a plurality of conductive stripes disposed on the hard mask layer and extending along the second direction, each conductive stripe being connected with a row of conductive pillars formed along the second direction.
- According to a further embodiment of the disclosure, a memory array includes a plurality of ridge-shaped multi-layer stacks extending along a first direction, and a hard mask layer formed on top of the plurality of ridge-shaped multi-layer stacks. The hard mask layer includes a plurality of stripes vertically aligned with the plurality of ridge-shaped multi-layer stacks, respectively, and a plurality of bridges connecting adjacent ones of the stripes along a second direction orthogonal to the first direction. The memory array also includes a memory layer disposed within trenches between the plurality of ridge-shaped multi-layer stacks, and covering sidewalls of the ridge-shaped multi-layer stacks, a plurality of conductive pillars disposed within the trenches, extending along a vertical direction of the ridge-shaped multi-layer stacks, and a plurality of conductive stripes disposed on the hard mask layer and extending along the second direction. Each row of conductive pillars formed along the second direction is overlaid with and connected to more than one of the conductive stripes.
-
FIG. 1 illustrates construction at a preliminary stage of a manufacturing process of a memory array, according to an illustrated embodiment of the disclosure. -
FIGS. 2A-2C illustrate construction at a manufacturing stage subsequent to that ofFIG. 1 according to the illustrated embodiment. -
FIGS. 3A-3C illustrate construction at a manufacturing stage subsequent to that ofFIGS. 2A-2C , according to the illustrated embodiment. -
FIGS. 4A-4C illustrate construction at a manufacturing stage subsequent to that ofFIGS. 3A-3C , according to the illustrated embodiment. -
FIGS. 5A-5C illustrate construction at a manufacturing stage subsequent to that ofFIGS. 4A-4C , according to the illustrated embodiment. -
FIGS. 6A-6C illustrate construction at a manufacturing stage subsequent to that ofFIGS. 5A-5C , according to the illustrated embodiment. -
FIG. 6D illustrates a top view of construction at a manufacturing stage subsequent to that ofFIGS. 5A-5C , according to another embodiment of the disclosure. -
FIGS. 7A-7C illustrate construction at a manufacturing stage subsequent to that ofFIGS. 6A-6C , according to the illustrated embodiment. -
FIGS. 8A-8E illustrate construction at a manufacturing stage subsequent to that ofFIGS. 7A-7C , according to the illustrated embodiment. -
FIGS. 9A-9D illustrate construction at a manufacturing stage subsequent to that ofFIGS. 8A-8E , according to the illustrated embodiment. -
FIGS. 10A-10C illustrate construction at a manufacturing stage subsequent to that ofFIGS. 9A-9D , according to the illustrated embodiment. -
FIGS. 11A-11D illustrate construction at a manufacturing stage subsequent to that ofFIGS. 10A-10C , according to the illustrated embodiment. -
FIGS. 12A-12E illustrate construction at a final manufacturing stage subsequent to that ofFIGS. 11A-11D , according to the illustrated embodiment. -
FIG. 13 illustrates construction at a final manufacturing stage of a manufacturing process of a memory array, according to another illustrated embodiment. - Reference will now be made in detail to the present embodiments, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
-
FIG. 1 is a perspective view of aconstruction 1 at a preliminary stage of a manufacturing process of a memory array, according to an illustrated embodiment of the disclosure. Referring toFIG. 1 , amulti-layer stack 110 is formed on asemiconductor substrate 100.Stack 110 includes a plurality of conductive layers 111-118, and a plurality of insulating layers 121-128 alternately stacked with conductive layer 111-118 onsubstrate 100 along a Z-direction illustrated inFIG. 1 , withconductive layer 111 being located at the bottom ofstack 110, and insulatinglayer 128 being located at the top ofstack 110. Conductive layers 111-118 can be formed of a conductive semiconductor material, such as n-type polysilicon, or n-type epitaxial single crystal silicon, doped with phosphorus or arsenic at a doping concentration of about 1017 to 1020 atoms/cm3. Alternatively, conductive layers 111-118 can be formed of p-type polysilicon, or p-type epitaxial single crystal silicon, doped with boron at a doping concentration of about 1017 to 1020 atoms/cm3. Still alternatively, conductive layers 111-118 can be formed of un-doped semiconductor material, such as un-doped polysilicon. When conductive layers 111-118 are formed of un-doped polysilicon, a grain size of the un-doped polysilicon can be about 400 nm to 600 nm, and a sheet resistance of the un-doped polysilicon can be about 107 ohm/square to 1011 ohm/square. The thickness of each one of conductive layers 111-118 can be about 30 nm to 40 nm. Insulating layers 121-128 can be formed of a dielectric material such as oxide, nitride, oxynitride, silicate, or others. The thickness of each one of insulating layers 121-128 can be about 20 nm to 40 nm. Conductive layers 111-118 and insulating layers 121-128 can be formed by, for example, a low pressure chemical vapor deposition (LPCVD) process. -
FIGS. 2A-2C illustrate aconstruction 2 at a manufacturing stage subsequent to that ofFIG. 1 , according to the illustrated embodiment.FIG. 2A is a top view ofconstruction 2.FIG. 2B is a cross-sectional view ofconstruction 2 taken along line B-B′ ofFIG. 2A .FIG. 2C is a cross-sectional view ofconstruction 2 taken along line C-C′ ofFIG. 2A . Referring toFIGS. 2A-2C , a patternedhard mask layer 130 is formed overstack 110, i.e., on a top surface of insulatinglayer 128. Patternedhard mask layer 130 includes a plurality of throughholes 130 a extending along the Z-direction. Throughholes 130 are arranged in rows along an X-direction, and are arranged in columns along a Y-direction. Throughholes 130 a are each formed in a square shape having the same size. The rows of throughholes 130 a are equally spaced apart from each other by a distance d1. The columns of throughholes 130 a are equally spaced apart from each other by a distance d2. Distance d1 can be equal to distance d2.Hard mask layer 130 can include an advanced patterning film (APF), and can be formed by a chemical vapor deposition (CVD) process to deposit the APF over the entire top surface ofstack 110, a photolithography process that defines portions of the APF where throughholes 130 a are to be formed, and an etching process that removes the defined portions. -
FIGS. 3A-3C illustrate aconstruction 3 at a manufacturing stage subsequent to that ofFIGS. 2A-2C , according to the illustrated embodiment.FIG. 3A is a top view ofconstruction 3.FIG. 3B is a cross-sectional view ofconstruction 3 taken along line B-B′ ofFIG. 3A .FIG. 3C is a cross-sectional view ofconstruction 3 taken along line C-C′ ofFIG. 3A . Referring toFIGS. 3A-3C ,stack 110 is etched by usinghard mask layer 130 as an etching mask, to form throughholes 110 a extending along the Z-direction until regions ofsubstrate 100 is exposed by throughholes 110 a. InFIG. 3B , unetched portions ofstack 110 behind throughholes 110 a are not shown, in order to more clearly show throughholes 110 a. Each one of throughholes 110 a is vertically aligned with respective one of throughholes 130 a.Stack 110 can be etched by an anisotropic etching process such as, for example, a reactive ion etching (RIE) process. After the etching process,hard mask layer 130 is removed. Although the top view inFIG. 3A shows that throughholes 110 a are square, those of ordinary skill in the art will now appreciate that, in reality, the top view of the throughholes 110 a could be circular due to rounding of sidewalls of throughholes 110 a during the anisotropic etching process for forming throughholes 110 a. -
FIGS. 4A-4C illustrate aconstruction 4 at a manufacturing stage subsequent to that ofFIGS. 3A-3C , according to the illustrated embodiment.FIG. 4A is a top view ofconstruction 4.FIG. 4B is a cross-sectional view ofconstruction 4 taken along line B-B′ ofFIG. 4A .FIG. 4C is a cross-sectional view ofconstruction 4 taken along line C-C′ ofFIG. 4A . Referring toFIGS. 4A-4C ,sacrificial pillars 140 are formed in corresponding throughholes 110 a.Sacrificial pillars 140 can be formed of silicon nitride Si3N4. This is because Si3N4 has good etching selectivity and strength to withstand a capillary force caused by a wet cleaning solution used in a subsequent wet cleaning process that described below.Sacrificial pillars 140 can be formed by a LPCVD process that deposits a silicon nitride layer covering the top surface of insulatinglayer 128 and filling in throughholes 110 a, and an etching back process that removes a top portion of the silicon nitride layer that covers the top surface of insulatinglayer 128 until the top surface of insulatinglayer 128 is exposed. -
FIGS. 5A-5C illustrate aconstruction 5 at a manufacturing stage subsequent to that ofFIGS. 4A-4C , according to the illustrated embodiment.FIG. 5A is a top view ofconstruction 5.FIG. 5B is a cross-sectional view ofconstruction 5 taken along line B-B′ ofFIG. 5A .FIG. 5C is a cross-sectional view ofconstruction 5 taken along line C-C′ ofFIG. 5A . Referring toFIGS. 5A-5C , ahard mask layer 150 is formed over theentire construction 4 ofFIGS. 4A-4C .Hard mask layer 150 can be formed of silicon, silicon oxide, or silicon oxynitride, by a LPCVD process. -
FIGS. 6A-6C illustrate aconstruction 6 at a manufacturing stage subsequent to that ofFIGS. 5A-5C , according to the illustrated embodiment.FIG. 6A is a top view ofconstruction 6.FIG. 6B is a cross-sectional view ofconstruction 6 taken along line B-B′ ofFIG. 6A .FIG. 6C is a cross-sectional view ofconstruction 6 taken along line C-C′ ofFIG. 6A . Referring toFIGS. 6A-6C , amasking layer 155 is formed overhard mask layer 150. Maskinglayer 155 is then patterned to form a plurality ofstripes 155 a, a plurality ofbridges 155 b, and a plurality of throughholes 155 c. The plurality ofstripes 155 a extend along the Y-direction and overlay spaces between columns ofsacrificial pillars 140. The plurality ofbridges 155 b connect neighboringstripes 155 a, extend along the X-direction, and overlaysacrificial pillars 140. The plurality of throughholes 155 c are formed between the plurality ofbridges 155 b. Maskinglayer 155 is formed of photoresist or an APF layer. The patterning ofmasking layer 155 can be performed by a photolithography process that defines portions of maskinglayer 155 to be removed (i.e., to form throughholes 155 c), and an etching process that removes the defined portions. -
FIG. 6D illustrates a top view of aconstruction 6′ at a manufacturing stage subsequent to that ofFIGS. 5A-5C , according to another embodiment of the disclosure. Referring toFIG. 6D , bridges 155 b′ overlay only central portions ofsacrificial pillars 140. As a result, the upper and lower edges ofsacrificial pillars 140 along the Y-direction are exposed by throughholes 155 c′. -
FIGS. 7A-7C illustrate aconstruction 7 at a manufacturing stage subsequent to that ofFIGS. 6A-6C , according to the illustrated embodiment.FIG. 7A is a top view ofconstruction 7.FIG. 7B is a cross-sectional view ofconstruction 7 taken along line B-B′ ofFIG. 7A .FIG. 7C is a cross-sectional view ofconstruction 7 taken along line C-C′ ofFIG. 7A . Referring toFIGS. 7A-7C ,stack 110 is etched by usingmasking layer 155 as an etching mask, to form throughholes 110 b extending along the Z-direction to exposesubstrate 100. InFIG. 7C ,sacrificial pillars 140 located behind respective throughholes 110 b are not shown, in order to more clearly show throughholes 110 b. As a result of the etching process,hard mask layer 150 includes a plurality ofstripes 150 a extending along the Y-direction and covering spaces between columns ofsacrificial pillars 140, a plurality ofbridges 150 b connecting neighboringstripes 150 a, extending along the X-direction, and covering top surfaces (i.e., the top surfaces in the Z-direction) ofsacrificial pillars 140, and a plurality of throughholes 150 c between the plurality ofbridges 150 b. Each one of throughholes 110 b is vertically aligned with a respective one of throughholes 150 c along the Z-direction.Stack 110 can be etched by an anisotropic etching process such as, for example, a reactive ion etching (RIE) process. Referring toFIG. 7C , portions ofsubstrate 100 exposed by throughholes 110 b are also etched to formstructures 100 a. -
FIGS. 8A-8E illustrate aconstruction 8 at a manufacturing stage subsequent to that ofFIGS. 7A-7C , according to the illustrated embodiment.FIG. 8A is a top view ofconstruction 8.FIG. 8B is a cross-sectional view ofconstruction 8 taken along line B-B′ ofFIG. 8A .FIG. 8C is a cross-sectional view ofconstruction 8 taken along line C-C′ ofFIG. 8A .FIG. 8D is a sectional view ofconstruction 8 taken along line D-D′ ofFIG. 8B .FIG. 8E is a perspective view ofconstruction 8. Referring toFIGS. 8A-8E ,sacrificial pillars 140 are removed to leave throughholes 110 a unfilled. Throughholes 110 a are connected with adjacent throughholes 110 b to formtrenches 110 c that dividestack 110 to form a plurality of ridge-shapedstacks 110′ extending along the Y direction. InFIG. 8C , unetched portions ofhard mask layer 150 behind throughholes 110 b are not shown, in order to more clearly show throughholes 110 b. Ridge-shapedstacks 110′ are vertically aligned with respective ones ofstripes 150 a ofhard mask layer 150.Sacrificial pillars 140 can be removed by a wet cleaning process. For example,construction 7 ofFIGS. 7A-7C can be immersed in a solution, such as hot phosphoric acid, so that the solution enters throughholes 110 b to contactsacrificial pillars 140, and to etch and removesacrificial pillars 140. During the wet cleaning process, the plurality ofbridges 150 b are not removed. Instead, the plurality ofbridges 150 b remain as supports between the adjacent ridge-shapedstacks 110′, such that the adjacent ridge-shapedstacks 110′ will not touch each other due to a capillary force caused by the solution used in the wet cleaning process. -
FIGS. 9A-9D illustrate aconstruction 9 at a manufacturing stage subsequent to that ofFIGS. 8A-8E , according to the illustrated embodiment.FIG. 9A is a top view ofconstruction 9.FIG. 9B is a cross-sectional view ofconstruction 9 taken along line B-B′ ofFIG. 9A .FIG. 9C is a cross-sectional view ofconstruction 9 taken along line C-C′ ofFIG. 9A .FIG. 9D is a sectional view ofconstruction 9 taken along line D-D′ ofFIG. 9B . Referring toFIGS. 9A-9D , amemory layer 160 is formed tocoat trenches 110 c between ridge-shapedstacks 110′. That is,memory layer 160 is formed on the side walls of ridge-shapedstacks 110′, exposed portions ofsubstrate 100 exposed bytrenches 1100, and exposed portions ofhard mask layer 150. As illustrated inFIG. 9A ,memory layer 160 is also formed on the side walls of throughholes 150 c ofhard mask layer 150.Memory layer 160 can be formed of a composite layer (i.e., an ONO layer) including a silicon oxide layer, a silicon nitride layer, and a silicon oxide layer, by a LPCVD process. After formingmemory layer 160, a conductive material is formed on the entire structure formed withmemory layer 160, filling intrenches 110 c and throughholes 150 c coated withmemory layer 160. Then, a top layer of the conductive material and a top layer ofmemory layer 160 are removed by etching, to exposehard mask layer 150. As a result, a plurality ofconductive ridges 170 extending along the Y-direction are formed.Conductive ridges 170 can be formed of an electrically conductive material, such as p+-type polysilicon doped with boron at a doping concentration of about 1017 to 1019 atoms/cm3, n+-type polysilicon doped with phosphorus or arsenic at a doping concentration of about 1017 to 1019 atoms/cm3, or un-doped polysilicon. Alternatively,conductive ridges 170 can be formed of a silicide such as TiSi, CoSi, or SiGe, an oxide semiconductor such as InZnO or InGaZnO, a metal such as Al, Cu, W, Ti, Co, Ni, TiN, TaN, or TaAlN, or a combination of two or more of these materials.Conductive ridges 170 can be formed by a LPCVD process. -
FIGS. 10A-10C illustrate aconstruction 10 at a manufacturing stage subsequent to that ofFIGS. 9A-9D , according to the illustrated embodiment.FIG. 10A is a top view ofconstruction 10.FIG. 10B is a cross-sectional view ofconstruction 10 taken along line B-B′ ofFIG. 10A .FIG. 10C is a cross-sectional view ofconstruction 10 taken along line C-C′ ofFIG. 10A , Referring toFIGS. 10A-10C , aconductive layer 180 is formed overconstruction 9 ofFIGS. 9A-9D ,Conductive layer 180 can be formed of an electrically conductive material, such as p+-type polysilicon doped with boron at a doping concentration of about 1017 to 1019 atoms/cm3, n+-type polysilicon doped with phosphorus or arsenic at a doping concentration of about 1017 to 1019 atoms/cm3, or un-doped polysilicon. Alternatively,conductive layer 180 can be a silicide such as TiSi, CoSi, or SiGe, an oxide semiconductor such as InZnO or InGaZnO, a metal such as Al, Cu, W, Ti, Co, Ni, TiN, TaN, or TaAlN, or a combination of two or more of these materials.Conductive layer 180 can be formed of the same material as that ofconductive ridges 170.Conductive layer 180 can be formed by a LPCVD process. Then, a patternedhard mask layer 190 is formed overconductive layer 180. Patternedhard mask layer 190 includes a plurality ofstripes 190 a extending along the Y-direction. The plurality ofstripes 190 a are vertically aligned (in the Z-direction) with the plurality of ridge-shapedstacks 110′. Patternedhard mask layer 190 also includes a plurality ofbridges 190 b between the plurality ofstripes 190 a along the X-direction to be vertically aligned with portions ofconductive ridges 170 that are exposed by throughholes 150 c ofhard mask layer 150. Patternedhard mask layer 190 further includes a plurality of throughholes 190 c between the plurality ofbridges 190 b to expose regions ofconductive layer 180. Patternedhard mask layer 190 can be formed of an APE Patternedhard mask layer 190 can be formed by a LPCVD process that deposits an APF over the entire surface ofconductive layer 180, a photolithography process that defines portions of the APF to be removed, and an etching process to remove the defined portions. -
FIGS. 11A-11D illustrate aconstruction 11 at a manufacturing stage subsequent to that ofFIGS. 10A-10C , according to the illustrated embodiment.FIG. 11A is a top view ofconstruction 11.FIG. 11B is a cross-sectional view ofconstruction 11 taken along line B-B′ ofFIG. 11A .FIG. 11C is a cross-sectional view ofconstruction 11 taken along line C-C′ ofFIG. 11A .FIG. 11D is a sectional view ofconstruction 11 taken along line D-D′ ofFIG. 11B . Referring toFIGS. 11A-11D ,construction 10 ofFIGS. 10A-10C is etched by using patternedhard mask layer 190 as an etching mask, to form throughholes 200 extending along the Z-direction to exposesubstrate 100. InFIG. 11B , unetched portions ofconductive layer 180,hard mask layer 150,conductive ridges 170, andmemory layer 160 located behind throughholes 200 are not shown, in order to more clearly show through holes 200. Each one of throughholes 200 is vertically aligned with a respective one of throughholes 190 c of patternedhard mask layer 190. Throughholes 200 break each ofconductive ridges 170 into a plurality ofconductive pillars 170 a.Construction 10 can be etched by an anisotropic etching process such as, for example, a reactive ion etching (RIE) process. After the etching process, patternedhard mask layer 190 is removed by a wet etching process. -
FIGS. 12A-12E illustrate aconstruction 12 at a final manufacturing stage subsequent to that ofFIGS. 11A-11D , according to the illustrated embodiment.FIG. 12A is a top view ofconstruction 12.FIG. 12B is a cross-sectional view ofconstruction 12 taken along line B-B′ ofFIG. 12A .FIG. 12C is a cross-sectional view ofconstruction 12 taken along line C-C′ ofFIG. 12A .FIG. 12D is a sectional view ofconstruction 12 taken along line D-D′ ofFIG. 12B .FIG. 12E is a perspective view ofconstruction 12. Referring toFIGS. 12A-12E ,conductive layer 180 is patterned to form a plurality ofstripes 180 a extending along the X-direction. Eachstripe 180 a is vertically (in the Z-direction) aligned with and connects to a row ofconductive pillars 170 a along the X-direction. The patterning ofconductive layer 180 can be performed by a photolithography process that defines portions ofconductive layer 180 to be removed, and an etching process that removes the defined portions. - In
construction 12, eachconductive pillar 170 a functions as a gate. Eachconductive stripe 180 a functions as a word line. Each ridge-shapedstack 110′ functions as a bit line. Each conductive layer 111-118 in each ridge-shaped stack ‘110’ functions as a channel. - While each ridge-shaped
stack 110′ illustrated inFIGS. 12A-12E includes eight conductive layers and eight insulating layers, the number of conductive layers and insulating layers can be varied. In addition, whileconstruction 12 illustrated inFIGS. 12A-12E includes four ridge-shapes stacks 110′ and fourstripes 180 a, the number of stackes and stripes can be varied. -
FIG. 13 is a top view of aconstruction 12′ at a final manufacturing stage of a manufacturing process of the memory array, according to another illustrated embodiment. Referring toFIG. 13 , the number of throughholes 200′ is fewer than that of the embodiment illustrated inFIG. 12A , such thatconductive pillars 170 a′ extend longer along the Y direction thanconductive pillars 170 a illustrated inFIG. 12A . Then, more than one ofconductive stripes 180 a′, for example, three (3)conductive stripes 180 a′, are formed to overlay and connect to each row ofconductive pillars 170 a along the X direction. In addition, the plurality ofbridges 150 b inhard mask layer 150 are removed before formingconductive stripes 180 a′. The portions ofmemory layer 160 formed on the side walls ofbridges 150 are also removed. As a result, the length of the gates (implemented byconductive pillars 170 a) along the Y direction can be increased, and more than one word line (implemented byconductive stripes 180 a′) can be connected to each gate. -
Construction 12′ illustrated inFIG. 13 represents an ideal construction when throughholes 200′ are aligned with the underlying structure. When throughholes 200′ are not aligned with the underlying structure due to, for example, misalignment in a photolithography process, throughholes 200′ can slightly shift in the X-direction. In such case, part ofmemory layer 160 can remain on the sidewalls of ridge-shapedstacks 110′. - Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/296,173 US9224750B1 (en) | 2014-06-04 | 2014-06-04 | Multi-layer memory array and manufacturing method of the same |
US14/948,482 US9461064B2 (en) | 2014-06-04 | 2015-11-23 | Multi-layer memory array and manufacturing method of the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/296,173 US9224750B1 (en) | 2014-06-04 | 2014-06-04 | Multi-layer memory array and manufacturing method of the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/948,482 Division US9461064B2 (en) | 2014-06-04 | 2015-11-23 | Multi-layer memory array and manufacturing method of the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150357341A1 true US20150357341A1 (en) | 2015-12-10 |
US9224750B1 US9224750B1 (en) | 2015-12-29 |
Family
ID=54770208
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/296,173 Active US9224750B1 (en) | 2014-06-04 | 2014-06-04 | Multi-layer memory array and manufacturing method of the same |
US14/948,482 Active US9461064B2 (en) | 2014-06-04 | 2015-11-23 | Multi-layer memory array and manufacturing method of the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/948,482 Active US9461064B2 (en) | 2014-06-04 | 2015-11-23 | Multi-layer memory array and manufacturing method of the same |
Country Status (1)
Country | Link |
---|---|
US (2) | US9224750B1 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9324789B1 (en) * | 2015-05-27 | 2016-04-26 | Macronix International Co., Ltd. | Memory device and method for fabricating the same |
CN110896673A (en) * | 2019-06-17 | 2020-03-20 | 长江存储科技有限责任公司 | Method for forming three-dimensional memory device using support structure and resulting three-dimensional memory device |
WO2020252891A1 (en) * | 2019-06-17 | 2020-12-24 | Yangtze Memory Technologies Co., Ltd. | Methods for forming three-dimensional memory device with support structure and resulting three-dimensional memory device |
US11094712B2 (en) | 2019-06-17 | 2021-08-17 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device with support structures in slit structures and method for forming the same |
US11114458B2 (en) | 2019-06-17 | 2021-09-07 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device with support structures in gate line slits and methods for forming the same |
US11251195B2 (en) | 2019-06-17 | 2022-02-15 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device without gate line slits and method for forming the same |
JP2022029546A (en) * | 2020-08-05 | 2022-02-18 | キオクシア株式会社 | Semiconductor storage device and method for manufacturing the same |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2016225614A (en) | 2015-05-26 | 2016-12-28 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US11850416B2 (en) * | 2018-06-22 | 2023-12-26 | The Regents Of The University Of Michigan | Method of manufacturing a probe array |
KR102666113B1 (en) * | 2018-10-08 | 2024-05-17 | 삼성전자주식회사 | Three dimension semiconductor memory device |
US11011521B2 (en) * | 2019-05-28 | 2021-05-18 | Micron Technology, Inc. | Semiconductor structure patterning |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7081377B2 (en) * | 2002-06-27 | 2006-07-25 | Sandisk 3D Llc | Three-dimensional memory |
JP4445398B2 (en) * | 2003-04-03 | 2010-04-07 | 株式会社東芝 | Phase change memory device |
KR20090079694A (en) * | 2008-01-18 | 2009-07-22 | 삼성전자주식회사 | Non-volatile memory device and method of fabricating the same |
FR2945891B1 (en) * | 2009-05-19 | 2011-07-15 | Commissariat Energie Atomique | SEMICONDUCTOR STRUCTURE AND METHOD FOR PRODUCING SEMICONDUCTOR STRUCTURE. |
-
2014
- 2014-06-04 US US14/296,173 patent/US9224750B1/en active Active
-
2015
- 2015-11-23 US US14/948,482 patent/US9461064B2/en active Active
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9324789B1 (en) * | 2015-05-27 | 2016-04-26 | Macronix International Co., Ltd. | Memory device and method for fabricating the same |
US11251195B2 (en) | 2019-06-17 | 2022-02-15 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device without gate line slits and method for forming the same |
WO2020252891A1 (en) * | 2019-06-17 | 2020-12-24 | Yangtze Memory Technologies Co., Ltd. | Methods for forming three-dimensional memory device with support structure and resulting three-dimensional memory device |
US11094712B2 (en) | 2019-06-17 | 2021-08-17 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device with support structures in slit structures and method for forming the same |
US11114458B2 (en) | 2019-06-17 | 2021-09-07 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device with support structures in gate line slits and methods for forming the same |
US11183512B2 (en) | 2019-06-17 | 2021-11-23 | Yangtze Memory Technologies Co., Ltd. | Methods for forming three-dimensional memory device with support structure and resulting three-dimensional memory device |
CN110896673A (en) * | 2019-06-17 | 2020-03-20 | 长江存储科技有限责任公司 | Method for forming three-dimensional memory device using support structure and resulting three-dimensional memory device |
JP2022537238A (en) * | 2019-06-17 | 2022-08-25 | 長江存儲科技有限責任公司 | Method for forming three-dimensional memory device with support structure and resulting three-dimensional memory device |
US11716850B2 (en) | 2019-06-17 | 2023-08-01 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device with support structures in gate line slits and methods for forming the same |
JP7325522B2 (en) | 2019-06-17 | 2023-08-14 | 長江存儲科技有限責任公司 | Method for forming three-dimensional memory device with support structure and resulting three-dimensional memory device |
US11765897B2 (en) | 2019-06-17 | 2023-09-19 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device without gate line slits and method for forming the same |
US11963356B2 (en) | 2019-06-17 | 2024-04-16 | Yangtze Memory Technologies Co., Ltd. | Three-dimensional memory device without gate line slits and method for forming the same |
JP2022029546A (en) * | 2020-08-05 | 2022-02-18 | キオクシア株式会社 | Semiconductor storage device and method for manufacturing the same |
JP7500332B2 (en) | 2020-08-05 | 2024-06-17 | キオクシア株式会社 | Semiconductor memory device and its manufacturing method |
Also Published As
Publication number | Publication date |
---|---|
US20160086971A1 (en) | 2016-03-24 |
US9224750B1 (en) | 2015-12-29 |
US9461064B2 (en) | 2016-10-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9461064B2 (en) | Multi-layer memory array and manufacturing method of the same | |
USRE50137E1 (en) | Vertical memory devices and methods of manufacturing the same | |
US10854632B2 (en) | Vertical memory devices and methods of manufacturing the same | |
US10453859B2 (en) | Methods of manufacturing vertical memory devices | |
KR102416028B1 (en) | Three-dimensional semiconductor memory device and method for fabricating the same | |
KR102007274B1 (en) | Vertical memory devices and methods of manufacturing the same | |
KR102411067B1 (en) | Method for fabricating three-dimensional semiconductor devices | |
US20150214242A1 (en) | Vertical non-volatile memory devices and methods of manufacturing the same | |
US10748924B2 (en) | Vertical memory devices | |
US10804363B2 (en) | Three-dimensional semiconductor memory device and method of fabricating the same | |
KR101993255B1 (en) | Method of forming contact holes | |
US20200127103A1 (en) | Semiconductor device | |
US9536991B1 (en) | Single diffusion break structure | |
JP2010219386A (en) | Semiconductor memory device and manufacturing method thereof | |
US11495542B2 (en) | Semiconductor memory device and method of fabricating the same | |
US9997525B2 (en) | Semiconductor devices and methods of fabricating the same | |
US20160086888A1 (en) | Semiconductor device and method for forming the same | |
KR20160109988A (en) | Semiconductor devices and methods of manufacturing the same | |
US11239247B2 (en) | Memory device and method for forming the same | |
US10868034B2 (en) | Vertical memory devices with three-dimensional channels | |
TWI583035B (en) | Multi-layer memory array and manufacturing method of the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YEH, TENG-HAO;HU, CHIH-WEI;SHIH, YEN-HAO;REEL/FRAME:033051/0177 Effective date: 20140521 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |