US20150279999A1 - Finfet devices with different fin heights in the channel and source/drain regions - Google Patents
Finfet devices with different fin heights in the channel and source/drain regions Download PDFInfo
- Publication number
- US20150279999A1 US20150279999A1 US14/732,938 US201514732938A US2015279999A1 US 20150279999 A1 US20150279999 A1 US 20150279999A1 US 201514732938 A US201514732938 A US 201514732938A US 2015279999 A1 US2015279999 A1 US 2015279999A1
- Authority
- US
- United States
- Prior art keywords
- gate structure
- layer
- sacrificial
- insulating material
- fin
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000011810 insulating material Substances 0.000 claims description 44
- 239000004065 semiconductor Substances 0.000 claims description 27
- 239000000758 substrate Substances 0.000 claims description 27
- 238000000034 method Methods 0.000 abstract description 93
- 239000000463 material Substances 0.000 abstract description 69
- 125000006850 spacer group Chemical group 0.000 abstract description 17
- 238000011112 process operation Methods 0.000 abstract description 9
- 239000010410 layer Substances 0.000 description 113
- 238000005530 etching Methods 0.000 description 22
- 238000009413 insulation Methods 0.000 description 21
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 14
- 238000004519 manufacturing process Methods 0.000 description 11
- 239000007772 electrode material Substances 0.000 description 10
- 229910052581 Si3N4 Inorganic materials 0.000 description 7
- 239000000377 silicon dioxide Substances 0.000 description 7
- 235000012239 silicon dioxide Nutrition 0.000 description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 6
- 229920005591 polysilicon Polymers 0.000 description 6
- 229910021417 amorphous silicon Inorganic materials 0.000 description 5
- 238000012545 processing Methods 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 229910000449 hafnium oxide Inorganic materials 0.000 description 3
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 230000004323 axial length Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 229910010041 TiAlC Inorganic materials 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000003466 anti-cipated effect Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- -1 for example Substances 0.000 description 1
- 125000001475 halogen functional group Chemical group 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 239000012774 insulation material Substances 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7856—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with an non-uniform gate, e.g. varying doping structure, shape or composition on different sides of the fin, or different gate insulator thickness or composition on opposing fin sides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0642—Isolation within the component, i.e. internal isolation
- H01L29/0649—Dielectric regions, e.g. SiO2 regions, air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7851—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with the body tied to the substrate
Definitions
- the present disclosure generally relates to the fabrication of integrated circuits, and, more particularly, to various methods of forming replacement gate structures for semiconductor devices, such as planar and 3D devices, and the resulting semiconductor devices.
- FETs field effect transistors
- MOS metal-oxide-semiconductor
- FETs field effect transistors
- MOS metal-oxide-semiconductor
- FETs field effect transistors
- a field effect transistor typically comprises doped source/drain regions that are formed in a semiconductor substrate that are separated by a channel region.
- a gate insulation layer is positioned above the channel region and a conductive gate electrode is positioned above the gate insulation layer.
- the gate insulation layer and the gate electrode may sometimes be referred to as the gate structure for the device.
- the gate structure is formed above a substantially planar upper surface of the substrate.
- one or more epitaxial growth processes are performed to form epi semiconductor material in recesses formed in the source/drain regions of the planar FET device.
- the epi material may be formed in the source/drain regions without forming any recesses in the substrate for a planar FET device.
- the gate structures for such planar FET devices may be manufactured using so-called “gate-first” or “replacement gate” (gate-last) manufacturing techniques.
- the channel length of FETs has been significantly decreased, which has resulted in improving the switching speed of FETs.
- decreasing the channel length of a FET also decreases the distance between the source region and the drain region. In some cases, this decrease in the separation between the source and the drain makes it difficult to efficiently inhibit the electrical potential of the source region and the channel from being adversely affected by the electrical potential of the drain. This is sometimes referred to as a so-called short channel effect, wherein the characteristic of the FET as an active switch is degraded.
- FIG. 1 is a perspective view of an illustrative prior art FinFET semiconductor device “A” that is formed above a semiconductor substrate B that will be referenced so as to explain, at a very high level, some basic features of a FinFET device.
- the FinFET device A includes three illustrative fins C, a gate structure D, sidewall spacers E and a gate cap F.
- the gate structure D is typically comprised of a layer of insulating material (not separately shown), e.g., a layer of high-k insulating material or silicon dioxide, and one or more conductive material layers (e.g., metal and/or polysilicon) that serve as the gate electrode for the device A.
- the fins C have a three-dimensional configuration: a height H, a width W and an axial length L.
- the axial length L corresponds to the direction of current travel in the device A when it is operational.
- the portions of the fins C covered by the gate structure D is the channel region of the FinFET device A. In a conventional process flow, the portions of the fins C that are positioned outside of the spacers
- E i.e., in the source/drain regions of the device A
- the process of increasing the size of or merging the fins C in the source/drain regions of the device A is performed to reduce the resistance of source/drain regions and/or make it easier to establish electrical contact to the source/drain regions. Even if an epi “merger” process is not performed, an epi growth process will typically be performed on the fins C to increase their physical size.
- the gate structure D may enclose both sides and the upper surface of all or a portion of the fins C to form a tri-gate structure so as to use a channel having a three-dimensional structure instead of a planar structure.
- an insulating cap layer (not shown), e.g., silicon nitride, is positioned at the top of the fins C and the FinFET device only has a dual-gate structure (sidewalls only).
- the gate structures D for such FinFET devices may be manufactured using so-called “gate-first” or “replacement gate” (gate-last) manufacturing techniques.
- a channel is formed perpendicular to a surface of the semiconducting substrate so as to reduce the physical size of the semiconductor device. Also, in a FinFET, the junction capacitance at the drain region of the device is greatly reduced, which tends to significantly reduce short channel effects.
- the surfaces (and the inner portion near the surface) of the fins C i.e., the vertically oriented sidewalls and the top upper surface of the fin, form a surface inversion layer or a volume inversion layer that contributes to current conduction.
- the “channel-width” is estimated to be about two times (2 ⁇ ) the vertical fin-height plus the width of the top surface of the fin, i.e., the fin width (for a tri-gate device).
- Multiple fins can be formed in the same foot-print as that of a planar transistor device. Accordingly, for a given plot space (or foot-print), FinFETs tend to be able to generate significantly higher drive current density than planar transistor devices.
- the leakage current of FinFET devices after the device is turned “OFF” is significantly reduced as compared to the leakage current of planar FETs, due to the superior gate electrostatic control of the “fin” channel on FinFET devices.
- the 3D structure of a FinFET device is a superior MOSFET structure as compared to that of a planar FET, especially in the 20 nm CMOS technology node and beyond.
- the sacrificial gate structure or “dummy gate” structure is formed by depositing (or growing) a layer of silicon dioxide (the sacrificial gate insulation material) on the substrate and depositing a layer of polysilicon or amorphous silicon (the sacrificial gate electrode material) on the layer of silicon dioxide.
- a layer of gate cap material e.g., silicon nitride
- a patterned etch mask e.g., photoresist, is then formed above the gate cap layer and the stack of materials are etched to define the sacrificial gate structure (the gate insulation layer and the gate electrode material layer) and the gate cap positioned thereabove.
- the sacrificial gate structure has a line-type configuration. Importantly, using such a processing sequence, the sacrificial gate structure tends to be outwardly tapered, i.e., it is wider at the bottom of the sacrificial gate structure (near the substrate) than it is at the top of the sacrificial gate structure. Sidewall spacers are then formed adjacent such an outwardly-tapered sacrificial gate structure. Ultimately, the sacrificial gate structure will be removed so as to define a replacement gate cavity between two spacers. Unfortunately, in such a process flow, the replacement gate cavity will also have this same outwardly-tapered configuration wherein the cavity is narrower at the top of the cavity than it is at the bottom of the replacement gate cavity.
- Such an outwardly-tapered replacement gate cavity makes it extremely difficult to fill the cavity with the various layers of material that are deposited in the replacement gate cavity to ultimately form the replacement gate structure. For example, problems such as “pinch off” may occur in the gate cavity wherein the materials effectively block off portions of the cavity such that the blocked portions cannot be filled with the desired materials. This problem is anticipated to become more of an issue as device shrinking continues, thereby requiring smaller and smaller gate cavities that need to be filled.
- Another problem as it relates to the formation of FinFETs is directed to the problem of adequately controlling the channel region of the device.
- the resulting height of the fins is substantially uniform in the source/drain regions and in the channel regions. Additional fin height can be achieved by uniformly etching the layer of insulating material after the fins are formed, but such an etching process will further damage the fins and the interlayer dielectric material so etched.
- the present disclosure is directed to various methods of forming replacement gate structures for semiconductor devices, such as planar and 3D devices, that may avoid, or at least reduce, the effects of one or more of the problems identified above.
- the present disclosure is directed to various methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor devices.
- One method disclosed includes, among other things, forming a stack of sacrificial material layers above a semiconductor substrate, forming at least a sacrificial gate structure trench in the stack of sacrificial material layers, forming a sacrificial gate structure within the trench, performing at least one process operation to remove at least portions of the stack of sacrificial material layers and thereby expose sidewalls of the sacrificial gate structure, forming a sidewall spacer adjacent at least the exposed sidewalls of the sacrificial gate structure, removing at least the sacrificial gate structure so as to define a replacement gate cavity between the spacers, forming a replacement gate structure in the replacement gate cavity, and forming a gate cap above the replacement gate structure within the replacement gate cavity.
- Another illustrative method disclosed herein for forming a FinFET device includes, among other things, forming a plurality of trenches in a semiconductor substrate to define at least one fin, forming a layer of insulating material in the trenches, wherein the layer of insulating material has an initial upper surface that exposes a first height of the fin, forming a plurality of sacrificial materials around the fin and above the layer of insulating material, performing at least one etching process on the plurality of sacrificial materials to define a sacrificial gate structure trench in the plurality of sacrificial materials in an area corresponding to a channel region of the device, the sacrificial gate structure trench exposing an upper surface of the layer of insulating material, and performing an etching process through the sacrificial gate structure trench to reduce a thickness of the exposed portion of the layer of insulating material such that, after performing the etching process, the exposed portion of the layer of insulating material has an etched upper
- One illustrative FinFET device disclosed herein includes, among other things, a fin defined by a plurality of trenches in a semiconductor substrate, a gate structure positioned around the fin, a layer of insulating material positioned in the trenches, wherein a first portion of the layer of insulating material positioned under the gate structure has a first thickness and a second portion of the layer of insulating material positioned below the source/drain regions has a second thickness, wherein the first thickness is less than the second thickness.
- FIG. 1 is a perspective view of an illustrative prior art FinFET semiconductor device
- FIGS. 2A-2P depict various illustrative methods disclosed herein for various methods of forming replacement gate structures for semiconductor devices, such as planar and 3D devices, and the resulting semiconductor devices.
- the present disclosure generally relates to various methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor devices. Moreover, as will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc., and the methods disclosed herein may be employed to form N-type or P-type semiconductor devices.
- the methods and devices disclosed herein may be employed in manufacturing products using a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and they may be employed in manufacturing a variety of different devices, e.g., memory devices, logic devices, ASICs, etc.
- various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
- the methods and structures disclosed herein may be used when forming either planar or 3D transistor devices.
- An illustrative device 100 in the form of a FinFET device will be depicted for purposes of disclosing the subject matter set forth herein.
- the methods and structures disclosed herein may be employed in fabricating planar or so-called 3D devices.
- the transistor devices that are depicted in the attached drawings may be either NMOS or PMOS devices.
- various doped regions e.g., source/drain regions, halo implant regions, well regions and the like, are also not depicted in the attached drawings.
- the illustrative integrated circuit product 100 depicted in the drawings is formed above an illustrative substrate 102 that may have a variety of configurations, such as the depicted bulk silicon configuration.
- the substrate 102 may be made of silicon or it may be made of materials other than silicon.
- the terms “substrate” or “semiconductor substrate” should be understood to cover all semiconducting materials and all forms of such materials.
- the drawings contain a plan view and various cross-sectional views that are taken where indicated in the plan view.
- the plan view in FIG. 2A depicts a product or device 100 comprised of two illustrative fins 106 , although the methods disclosed herein may be employed in manufacturing a FinFET device comprised of any number of fins.
- the view “X-X” is a cross-sectional view taken through what will become the source/drain (S/D) regions of the device 100 .
- the view “Y-Y” is a cross-sectional view that is taken through the long axis of the gate structures, i.e., a cross-sectional view through the gate structure in the gate-width direction of the transistor device.
- the view “Z-Z” is a cross-sectional view that is taken through the long axis of the fins 106 of the device.
- FIG. 2A depicts the device 100 at a point in fabrication wherein several process operations have been performed.
- a plurality of trenches 104 were formed in the substrate 102 to thereby define a plurality of fins 106 .
- the illustrative FinFET devices disclosed herein will be depicted as being comprised of two illustrative fins 106 . However, as will be recognized by those skilled in the art after a complete reading of the present application, the methods and devices disclosed herein may be employed when manufacturing FinFET devices having any number of fins.
- the trenches 104 were formed by performing an etching process through a patterned etch mask (not shown) e.g., a patterned hard mask layer, using known etching techniques.
- the patterned etch mask may be patterned using known sidewall image transfer techniques and/or photolithographic techniques, combined with performing known etching techniques. In some applications, a further etching process may be performed to reduce the width or to “thin” the fins 106 , although such a thinning process is not depicted in the attached drawings.
- the use of the terms “fin” or “fins” should be understood to refer to fins that have not been thinned as well as fins that have been subjected to such a thinning etch process.
- a layer of insulating material 108 was deposited on the substrate 102 so as to over-fill the trenches 104 .
- a recess etching process was performed on the layer of insulating material 108 such that the insulating material 108 only remains in the bottom of the trenches 104 so as to locally isolate the fins 106 from one another.
- This recess etching process exposes the fins 106 in the source/drain regions of the device 100 to their approximate desired final fin height.
- the overall size, shape and configuration of the trenches 104 and fins 106 may vary depending on the particular application.
- the depth and width of the trenches 104 may vary depending upon the particular application. In one illustrative embodiment, based on current day technology, the depth of the trenches 104 may range from approximately 40-200 nm and the width of the trenches 104 may be about 15-60 nm.
- the fins 106 may have a final width (at or near the bottom of the fin) within the range of about 5-20 nm. In the illustrative examples depicted in the attached figures, the trenches 104 and fins 106 are all of a uniform size and shape.
- the trenches 104 are formed by performing an anisotropic etching process that results in the trenches 104 having a schematically depicted, generally rectangular configuration.
- the sidewalls of the trenches 104 may be somewhat inwardly tapered, although that configuration is not depicted in the drawings.
- the trenches 104 may have a reentrant profile near the bottom of the trenches 104 .
- the trenches 104 may tend to have a more rounded configuration or non-linear configuration as compared to the generally rectangular configuration of the trenches 104 that are formed by performing an anisotropic etching process.
- the size and configuration of the trenches 104 and the fins 106 should not be considered a limitation of the present invention. For ease of disclosure, only the substantially rectangular trenches 104 and fins 106 will be depicted in subsequent drawings.
- FIG. 2B depicts the device 100 after one or more sacrificial materials 103 have been formed above the device 100 .
- the sacrificial materials 103 are comprised of first, second and third sacrificial material layers 110 , 112 and 114 .
- the sacrificial materials 103 may be formed of more or fewer layers of material.
- the first sacrificial material layer 110 may be an insulating material comprised of, for example, silicon dioxide, etc.
- the second sacrificial material layer 112 may also be made of a material such as polysilicon or amorphous silicon, etc.
- a first sacrificial cap layer 114 that may be comprised of a variety of materials, such as silicon nitride.
- the various layers of the sacrificial material structure 103 may be comprised of a variety of different materials, may have a variety of configurations, and may be formed using a variety of manufacturing techniques.
- the sacrificial material layer 110 , the sacrificial material layer 112 and the first sacrificial cap layer 114 may be formed by any of a variety of different known techniques, e.g., a chemical vapor deposition (CVD) process, an atomic layer deposition
- ALD ALD
- thermal growth process a thermal growth process
- spin-coating techniques etc.
- the thicknesses of these various layers of material may also vary depending upon the particular application.
- FIG. 2C depicts the product 100 after several process operations have been performed.
- a patterned etch mask layer 116 e.g., a patterned layer of photoresist, was formed above the sacrificial cap layer 114 .
- one or more etching processes were performed through the patterned etch mask layer 116 so as to etch the underlying layers 114 , 112 and 110 .
- This etching process sequence defines a sacrificial gate structure trench 118 that exposes an upper surface 106 S of the fins 106 .
- the patterned etch mask layer 116 may or may not be removed in some point in the etching sequence that is performed to form the sacrificial gate structure trench 118 that exposes the upper surface 106 S of the fins 106 .
- the sacrificial gate structure trench 118 has a generally tapered configuration, wherein the tapered sidewalls 118 A of the sacrificial gate structure trench 118 are formed at an angle 120 that falls within a range of about 1-5° relative to a line normal to the surface of the substrate 102 .
- an etching process is performed to recess the layer of insulating material 108 exposed by the sacrificial gate structure trench 118 . That is, within the sacrificial gate structure trench 118 , the layer of insulating material 108 has a recessed, etched surface 108 R that is lower than the initial surface of the layer of insulating material 108 by a distance 108 D.
- the distance 108 D may vary depending upon the particular application. In one illustrative embodiment, the distance 108 D may be about 5-15 nm.
- the thickness of the insulating material 108 locally under the sacrificial gate structure trench 118 i.e., the area that will become the channel region of the device, is less than the thickness of the insulating material 108 under what will become the source/drain regions of the device.
- the fin height 106 G within the channel region of the device is greater than the fin height 106 F in the source/drain regions of the device. This additional height of the fins 106 in the channel region enables better control of the channel region during operation of the device 100 .
- FIG. 2D depicts the device 100 after several process operations have been performed. First, if it has not previously been removed, the patterned etch mask layer 116 is removed. Then, in one illustrative embodiment, a sacrificial gate insulation layer 122 is deposited on the device and in the sacrificial gate structure cavity 118 .
- an illustrative sacrificial gate electrode material 122 is deposited on the sacrificial gate insulation layer 122 and in the sacrificial gate structure cavity 118 .
- the sacrificial gate insulation layer 122 may be comprised of a variety of different materials, such as, for example, silicon dioxide, etc.
- the sacrificial gate electrode material 124 may also be of a material such as polysilicon or amorphous silicon, etc.
- a planarization process such as a CMP process or an etch-back process was then performed using the sacrificial cap layer 114 as a polish-stop layer or an etch-stop layer to remove the portions of the sacrificial gate insulation layer 122 and the sacrificial gate electrode material 124 positioned above the sacrificial cap layer 114 outside of the sacrificial gate structure trench 118 .
- FIG. 2F depicts the device after one or more recessing etch-back processes were performed to recess the materials within the sacrificial gate structure trench 118 .
- the sacrificial gate insulation layer 122 and the sacrificial gate electrode material 124 depicted in FIG. 2F constitute the sacrificial gate structure 105 for the device that will ultimately be removed in subsequent processing operations, as described more fully below.
- the sacrificial gate structure 105 depicted in the drawings is intended to be representative in nature. That is, the sacrificial gate structure 105 may be comprised of a variety of different materials and it may have a variety of configurations.
- FIGS. 2G-2H depict a processing sequence wherein a gate cap 126 C is formed above the sacrificial gate structure 105 in the remaining unfilled portion of the sacrificial gate structure trench 118 .
- a gate cap layer of material 126 is deposited on the device and in the sacrificial gate structure cavity 118 .
- the gate cap layer of material 126 may be comprised of a material such as silicon nitride, and it may be formed by performing a chemical vapor deposition (CVD) process, etc.
- CVD chemical vapor deposition
- a planarization process such as a CMP process or an etch-back process, was then performed using the sacrificial material layer 112 as a polish-stop layer or an etch-stop layer.
- This process operation exposes an upper surface 112 S of the sacrificial material layer 112 and removes portions of the gate cap layer of material 126 and all of the first sacrificial cap layer 114 and results in the definition of the gate cap 126 C positioned above the sacrificial gate structure 105 within the sacrificial gate structure trench 118 .
- FIG. 2I depicts the device 100 after one or more etching processes have been performed to remove the sacrificial material layer 112 selectively relative to the first sacrificial material layer 110 , the sacrificial gate insulation layer 122 and the gate cap 126 C.
- FIG. 2J depicts the device 100 after several process operations have been performed.
- a sidewall spacer 128 is formed adjacent the sacrificial gate structure 105 .
- the sidewall spacer 128 may be formed by depositing a layer of spacer material, e.g., silicon nitride, and thereafter performing an anisotropic etching process on the layer of spacer material so as to result in the spacers 128 depicted in FIG. 2J .
- the base thickness or width of the spacers 128 may vary depending upon the particular application.
- the first sacrificial material layer 110 serves as an etch-mask to protect the surface of the fins 106 .
- an etching process may be performed to remove the exposed portions of the first sacrificial material layer 110 . This exposes the fins 106 in what will become the source/drain regions of the device 100 . See View X-X.
- epi semiconductor material 130 may be formed on the exposed portions of the fins 106 positioned laterally outside of the spacers 128 .
- the epi semiconductor material has a diamond-like configuration due to the nature of the epi deposition process and the crystallographic orientation of the fins 106 .
- FIG. 2J contains a dashed line 106 X that represents the original outline of the fins 106 .
- FIG. 2K depicts the device 100 after several process operations have been performed.
- a layer of insulating material 132 e.g., silicon dioxide, was blanket-deposited across the device 100 .
- a planarization process such as a CMP process or an etch-back process, was then performed using the sacrificial gate electrode material 124 as a polish-stop layer or an etch-stop layer. This process operation removes the gate cap 126 C and exposes the sacrificial gate structure 105 for removal.
- one or more etching processes are performed to remove the sacrificial gate structure 105 , i.e., the sacrificial gate electrode material 124 and the sacrificial gate insulation layer 122 , so as to define a replacement gate cavity 134 where a replacement gate structure will subsequently be formed.
- the sacrificial gate insulation layer 122 is removed as part of the replacement gate technique, as depicted herein, so as to expose the surface 106 S of the fins 106 within the replacement gate cavity 134 .
- the sacrificial gate insulation layer 122 may not be removed in all applications.
- the fin height 106 G within the channel region 136 of the device 100 is greater than the fin height 106 F in the source/drain regions of the device. This additional height of the fins 106 in the channel region enables better control of the channel region 136 during operation of the device 100 .
- a high-k (k value 10 or greater) gate insulation layer 138 such as hafnium oxide, may be deposited across the device and in the replacement gate cavity 134 by performing a conformal deposition process.
- FIG. 2N depicts the device 100 after a schematically depicted replacement gate electrode structure 140 and a gate cap 142 have been formed in the gate cavity 134 .
- the gate cap 142 and the gate electrode structure 140 constitute the replacement gate 141 for the device 100 .
- the replacement gate 141 may be formed using Several process flows. First, one or more layers of material (typically including one or more metal-containing layers) that are part of the gate electrode structure 140 for the replacement gate 141 for the device were deposited above the structure shown in FIG. 2M and in the replacement gate cavity 134 . After the materials of the replacement gate structure 141 were formed in the replacement gate cavity 134 , a CMP process was performed to remove the excess materials positioned outside of the replacement gate cavity 134 . Thereafter, one or more dry or wet etching processes may be performed to remove or recess portions of the materials of the replacement gate structure 141 and thereby define a recess within the upper portion of the replacement gate cavity 134 . The gate cap 142 may then be formed in the recess.
- one or more layers of material typically including one or more metal-containing layers
- a CMP process was performed to remove the excess materials positioned outside of the replacement gate cavity 134 .
- one or more dry or wet etching processes may be performed to remove or reces
- the gate cap 142 may be comprised of a variety of materials, e.g., silicon nitride, etc.
- the gate cap 142 may be formed by blanket-depositing a cap layer material, e.g., silicon nitride, on the device 100 so as to over-fill the recess in the replacement gate cavity 134 above the replacement gate structure 141 and thereafter performing a planarization process, e.g., CMP processes, to remove the portions of the cap layer material positioned above the surface of the layer of insulating material 132 and outside of the replacement gate cavity 134 .
- a planarization process e.g., CMP processes
- the replacement gate structure 141 is intended to be representative in nature of any type of gate structure that may be employed in manufacturing integrated circuit products using so-called gate-last (replacement gate) manufacturing techniques.
- a replacement gate structure typically comprises a high-k (k value greater than 10 ) gate insulation layer (not individually shown), such as hafnium oxide, one or more metal layers (not individually shown) (e.g., layers of titanium nitride or TiAlC, depending upon the type of transistor device being manufactured), and a bulk conductive material layer (not individually shown), such as tungsten or aluminum.
- the materials used for the replacement gate structures for NMOS and PMOS devices are typically different.
- FIG. 2O represents an optional process flow.
- FIG. 2D depicted a process flow in which the sacrificial gate insulation layer 122 was deposited on the device and in the sacrificial gate structure cavity 118 .
- the sacrificial gate insulation layer may be formed by performing a thermal growth process. Such a thermally grown sacrificial gate insulation layer has been labeled with the reference number 122 A in FIG. 2O .
- the thermally grown sacrificial gate insulation layer 122 A only forms on the exposed surface of the fins 106 and the sidewalls of the sacrificial material layer 112 (polysilicon or amorphous silicon) within the sacrificial gate structure trench 118 .
- FIG. 2P represents another optional process flow in which a different material for the sacrificial material layers 110 and 112 may be used.
- FIG. 2D depicted a process flow in which the sacrificial material layer 110 was comprised of silicon dioxide and the sacrificial material layer 112 was comprised of a silicon-based material that may be oxidized, such as polysilicon or amorphous silicon.
- the sacrificial material layer 110 may be comprised of a high-k material, e.g., hafnium oxide, while the sacrificial material layer 112 may be comprised of an insulating material, such as a flowable oxide material.
- Reference numbers 110 A and 112 A are used in FIG. 2P to depict these alternative materials.
- the thermally grown sacrificial gate insulation layer 122 A only forms on the exposed surface of the fins 106 within the sacrificial gate structure trench 118 .
- the sidewalls 118 A (see FIG. 2C ) have an inwardly-tapered configuration, i.e., the sacrificial gate structure trench 118 is wider at the top of the trench than it is at the bottom of the trench.
- the replacement gate cavity 134 (see FIG. 2L ) is formed with this same inwardly-tapered configuration wherein the cavity 134 is wider at the top of the cavity than it is at the bottom of the replacement gate cavity 134 .
- Such a tapered replacement gate cavity 134 makes it easier to fill the cavity with the various layers of material that are deposited in the replacement gate cavity 134 to ultimately form the replacement gate structure 141 (see FIG. 2N ). Additionally, with reference to FIG. 2C , after the sacrificial gate structure trench 118 was formed, the layer of insulating material 108 exposed by the sacrificial gate structure trench 118 is locally recessed so as to increase the exposed height of the fins 106 in the channel region of the device relative to the height of the fins 106 in the source/drain regions of the device 100 .
- the layer of insulating material 108 has a recessed, etched surface 108 R that is lower than the initial surface of the layer of insulating material 108 , i.e., the thickness of the insulating material 108 R locally under the sacrificial gate structure trench 118 , i.e., the channel region of the device, is less than the thickness of the insulating material 108 under what will become the source/drain regions of the device.
- the additional height of the fins 106 in the channel region enables better control of the channel region 136 during operation of the device 100 .
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
Abstract
One method disclosed includes, forming a sacrificial gate structure trench in a stack of sacrificial material layers, forming a sacrificial gate structure within the trench, performing at least one process operation to remove at least portions of the stack of sacrificial material layers and thereby expose sidewalls of the sacrificial gate structure, forming a sidewall spacer adjacent the exposed sidewalls of the sacrificial gate structure, removing the sacrificial gate structure so as to define a replacement gate cavity between the spacers, forming a replacement gate structure in the replacement gate cavity, and forming a gate cap above the replacement gate structure within the replacement gate cavity.
Description
- 1. Field of the Invention
- The present disclosure generally relates to the fabrication of integrated circuits, and, more particularly, to various methods of forming replacement gate structures for semiconductor devices, such as planar and 3D devices, and the resulting semiconductor devices.
- 2. Description of the Related Art
- In modern integrated circuits, such as microprocessors, storage devices and the like, a very large number of circuit elements, especially transistors, are provided and operated on a restricted chip area. In integrated circuits fabricated using metal-oxide-semiconductor (MOS) technology, field effect transistors (FETs) (both NMOS and PMOS transistors) are provided that are typically operated in a switching mode. That is, these transistor devices exhibit a highly conductive state (on-state) and a high impedance state (off-state). FETs may take a variety of forms and configurations. For example, among other configurations, FETs may be either so-called planar FET devices or three-dimensional (3D) devices, such as FinFET devices.
- A field effect transistor (FET), irrespective of whether an NMOS transistor or a PMOS transistor is considered, and irrespective of whether it is a planar or 3D FinFET device, typically comprises doped source/drain regions that are formed in a semiconductor substrate that are separated by a channel region. A gate insulation layer is positioned above the channel region and a conductive gate electrode is positioned above the gate insulation layer. The gate insulation layer and the gate electrode may sometimes be referred to as the gate structure for the device. By applying an appropriate voltage to the gate electrode, the channel region becomes conductive and current is allowed to flow from the source region to the drain region. In a planar FET device, the gate structure is formed above a substantially planar upper surface of the substrate. In some cases, one or more epitaxial growth processes are performed to form epi semiconductor material in recesses formed in the source/drain regions of the planar FET device. In some cases, the epi material may be formed in the source/drain regions without forming any recesses in the substrate for a planar FET device. The gate structures for such planar FET devices may be manufactured using so-called “gate-first” or “replacement gate” (gate-last) manufacturing techniques.
- To improve the operating speed of FETs, and to increase the density of FETs on an integrated circuit device, device designers have greatly reduced the physical size of FETs over the years. More specifically, the channel length of FETs has been significantly decreased, which has resulted in improving the switching speed of FETs. However, decreasing the channel length of a FET also decreases the distance between the source region and the drain region. In some cases, this decrease in the separation between the source and the drain makes it difficult to efficiently inhibit the electrical potential of the source region and the channel from being adversely affected by the electrical potential of the drain. This is sometimes referred to as a so-called short channel effect, wherein the characteristic of the FET as an active switch is degraded.
- In contrast to a FET, which has a planar structure, a so-called FinFET device has a three-dimensional (3D) structure.
FIG. 1 is a perspective view of an illustrative prior art FinFET semiconductor device “A” that is formed above a semiconductor substrate B that will be referenced so as to explain, at a very high level, some basic features of a FinFET device. In this example, the FinFET device A includes three illustrative fins C, a gate structure D, sidewall spacers E and a gate cap F. The gate structure D is typically comprised of a layer of insulating material (not separately shown), e.g., a layer of high-k insulating material or silicon dioxide, and one or more conductive material layers (e.g., metal and/or polysilicon) that serve as the gate electrode for the device A. The fins C have a three-dimensional configuration: a height H, a width W and an axial length L. The axial length L corresponds to the direction of current travel in the device A when it is operational. The portions of the fins C covered by the gate structure D is the channel region of the FinFET device A. In a conventional process flow, the portions of the fins C that are positioned outside of the spacers - E, i.e., in the source/drain regions of the device A, may be increased in size or even merged together (a situation not shown in
FIG. 1 ) by performing one or more epitaxial growth processes. The process of increasing the size of or merging the fins C in the source/drain regions of the device A is performed to reduce the resistance of source/drain regions and/or make it easier to establish electrical contact to the source/drain regions. Even if an epi “merger” process is not performed, an epi growth process will typically be performed on the fins C to increase their physical size. In the FinFET device A, the gate structure D may enclose both sides and the upper surface of all or a portion of the fins C to form a tri-gate structure so as to use a channel having a three-dimensional structure instead of a planar structure. In some cases, an insulating cap layer (not shown), e.g., silicon nitride, is positioned at the top of the fins C and the FinFET device only has a dual-gate structure (sidewalls only). The gate structures D for such FinFET devices may be manufactured using so-called “gate-first” or “replacement gate” (gate-last) manufacturing techniques. - Unlike a planar FET, in a FinFET device, a channel is formed perpendicular to a surface of the semiconducting substrate so as to reduce the physical size of the semiconductor device. Also, in a FinFET, the junction capacitance at the drain region of the device is greatly reduced, which tends to significantly reduce short channel effects. When an appropriate voltage is applied to the gate electrode of a FinFET device, the surfaces (and the inner portion near the surface) of the fins C, i.e., the vertically oriented sidewalls and the top upper surface of the fin, form a surface inversion layer or a volume inversion layer that contributes to current conduction. In a FinFET device, the “channel-width” is estimated to be about two times (2×) the vertical fin-height plus the width of the top surface of the fin, i.e., the fin width (for a tri-gate device). Multiple fins can be formed in the same foot-print as that of a planar transistor device. Accordingly, for a given plot space (or foot-print), FinFETs tend to be able to generate significantly higher drive current density than planar transistor devices. Additionally, the leakage current of FinFET devices after the device is turned “OFF” is significantly reduced as compared to the leakage current of planar FETs, due to the superior gate electrostatic control of the “fin” channel on FinFET devices. In short, the 3D structure of a FinFET device is a superior MOSFET structure as compared to that of a planar FET, especially in the 20 nm CMOS technology node and beyond.
- In a typical replacement gate process, the sacrificial gate structure or “dummy gate” structure is formed by depositing (or growing) a layer of silicon dioxide (the sacrificial gate insulation material) on the substrate and depositing a layer of polysilicon or amorphous silicon (the sacrificial gate electrode material) on the layer of silicon dioxide. A layer of gate cap material (e.g., silicon nitride) is then typically deposited above the layer of sacrificial gate electrode material. A patterned etch mask, e.g., photoresist, is then formed above the gate cap layer and the stack of materials are etched to define the sacrificial gate structure (the gate insulation layer and the gate electrode material layer) and the gate cap positioned thereabove. The sacrificial gate structure has a line-type configuration. Importantly, using such a processing sequence, the sacrificial gate structure tends to be outwardly tapered, i.e., it is wider at the bottom of the sacrificial gate structure (near the substrate) than it is at the top of the sacrificial gate structure. Sidewall spacers are then formed adjacent such an outwardly-tapered sacrificial gate structure. Ultimately, the sacrificial gate structure will be removed so as to define a replacement gate cavity between two spacers. Unfortunately, in such a process flow, the replacement gate cavity will also have this same outwardly-tapered configuration wherein the cavity is narrower at the top of the cavity than it is at the bottom of the replacement gate cavity. Such an outwardly-tapered replacement gate cavity makes it extremely difficult to fill the cavity with the various layers of material that are deposited in the replacement gate cavity to ultimately form the replacement gate structure. For example, problems such as “pinch off” may occur in the gate cavity wherein the materials effectively block off portions of the cavity such that the blocked portions cannot be filled with the desired materials. This problem is anticipated to become more of an issue as device shrinking continues, thereby requiring smaller and smaller gate cavities that need to be filled.
- Another problem as it relates to the formation of FinFETs is directed to the problem of adequately controlling the channel region of the device. In general, it would be desirable for the fin height in the channel region to be as tall as possible so that better control of the channel region may be obtained. However, since prior processes uniformly establish the fin height by recessing an insulating material, the resulting height of the fins is substantially uniform in the source/drain regions and in the channel regions. Additional fin height can be achieved by uniformly etching the layer of insulating material after the fins are formed, but such an etching process will further damage the fins and the interlayer dielectric material so etched.
- The present disclosure is directed to various methods of forming replacement gate structures for semiconductor devices, such as planar and 3D devices, that may avoid, or at least reduce, the effects of one or more of the problems identified above.
- The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
- Generally, the present disclosure is directed to various methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor devices. One method disclosed includes, among other things, forming a stack of sacrificial material layers above a semiconductor substrate, forming at least a sacrificial gate structure trench in the stack of sacrificial material layers, forming a sacrificial gate structure within the trench, performing at least one process operation to remove at least portions of the stack of sacrificial material layers and thereby expose sidewalls of the sacrificial gate structure, forming a sidewall spacer adjacent at least the exposed sidewalls of the sacrificial gate structure, removing at least the sacrificial gate structure so as to define a replacement gate cavity between the spacers, forming a replacement gate structure in the replacement gate cavity, and forming a gate cap above the replacement gate structure within the replacement gate cavity.
- Another illustrative method disclosed herein for forming a FinFET device includes, among other things, forming a plurality of trenches in a semiconductor substrate to define at least one fin, forming a layer of insulating material in the trenches, wherein the layer of insulating material has an initial upper surface that exposes a first height of the fin, forming a plurality of sacrificial materials around the fin and above the layer of insulating material, performing at least one etching process on the plurality of sacrificial materials to define a sacrificial gate structure trench in the plurality of sacrificial materials in an area corresponding to a channel region of the device, the sacrificial gate structure trench exposing an upper surface of the layer of insulating material, and performing an etching process through the sacrificial gate structure trench to reduce a thickness of the exposed portion of the layer of insulating material such that, after performing the etching process, the exposed portion of the layer of insulating material has an etched upper surface that is at a level that is below the initial upper surface and exposes a second height of the fin under the sacrificial gate structure trench, wherein the second height is greater than the first height.
- One illustrative FinFET device disclosed herein includes, among other things, a fin defined by a plurality of trenches in a semiconductor substrate, a gate structure positioned around the fin, a layer of insulating material positioned in the trenches, wherein a first portion of the layer of insulating material positioned under the gate structure has a first thickness and a second portion of the layer of insulating material positioned below the source/drain regions has a second thickness, wherein the first thickness is less than the second thickness.
- The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
-
FIG. 1 is a perspective view of an illustrative prior art FinFET semiconductor device; and -
FIGS. 2A-2P depict various illustrative methods disclosed herein for various methods of forming replacement gate structures for semiconductor devices, such as planar and 3D devices, and the resulting semiconductor devices. - While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
- The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
- The present disclosure generally relates to various methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor devices. Moreover, as will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc., and the methods disclosed herein may be employed to form N-type or P-type semiconductor devices. The methods and devices disclosed herein may be employed in manufacturing products using a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and they may be employed in manufacturing a variety of different devices, e.g., memory devices, logic devices, ASICs, etc. With reference to the attached figures, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
- As will be appreciated by those skilled in the art after a complete reading of the present application, the methods and structures disclosed herein may be used when forming either planar or 3D transistor devices. An
illustrative device 100 in the form of a FinFET device will be depicted for purposes of disclosing the subject matter set forth herein. However, as noted above, the methods and structures disclosed herein may be employed in fabricating planar or so-called 3D devices. Moreover, the transistor devices that are depicted in the attached drawings may be either NMOS or PMOS devices. Additionally, various doped regions, e.g., source/drain regions, halo implant regions, well regions and the like, are also not depicted in the attached drawings. The illustrativeintegrated circuit product 100 depicted in the drawings is formed above anillustrative substrate 102 that may have a variety of configurations, such as the depicted bulk silicon configuration. Thesubstrate 102 may be made of silicon or it may be made of materials other than silicon. Thus, the terms “substrate” or “semiconductor substrate” should be understood to cover all semiconducting materials and all forms of such materials. - In general, the drawings contain a plan view and various cross-sectional views that are taken where indicated in the plan view. The plan view in
FIG. 2A depicts a product ordevice 100 comprised of twoillustrative fins 106, although the methods disclosed herein may be employed in manufacturing a FinFET device comprised of any number of fins. The view “X-X” is a cross-sectional view taken through what will become the source/drain (S/D) regions of thedevice 100. The view “Y-Y” is a cross-sectional view that is taken through the long axis of the gate structures, i.e., a cross-sectional view through the gate structure in the gate-width direction of the transistor device. The view “Z-Z” is a cross-sectional view that is taken through the long axis of thefins 106 of the device. -
FIG. 2A depicts thedevice 100 at a point in fabrication wherein several process operations have been performed. First, a plurality oftrenches 104 were formed in thesubstrate 102 to thereby define a plurality offins 106. The illustrative FinFET devices disclosed herein will be depicted as being comprised of twoillustrative fins 106. However, as will be recognized by those skilled in the art after a complete reading of the present application, the methods and devices disclosed herein may be employed when manufacturing FinFET devices having any number of fins. In one embodiment, thetrenches 104 were formed by performing an etching process through a patterned etch mask (not shown) e.g., a patterned hard mask layer, using known etching techniques. The patterned etch mask may be patterned using known sidewall image transfer techniques and/or photolithographic techniques, combined with performing known etching techniques. In some applications, a further etching process may be performed to reduce the width or to “thin” thefins 106, although such a thinning process is not depicted in the attached drawings. For purposes of this disclosure and the claims, the use of the terms “fin” or “fins” should be understood to refer to fins that have not been thinned as well as fins that have been subjected to such a thinning etch process. Thereafter, a layer of insulatingmaterial 108 was deposited on thesubstrate 102 so as to over-fill thetrenches 104. Then, a recess etching process was performed on the layer of insulatingmaterial 108 such that the insulatingmaterial 108 only remains in the bottom of thetrenches 104 so as to locally isolate thefins 106 from one another. This recess etching process exposes thefins 106 in the source/drain regions of thedevice 100 to their approximate desired final fin height. - With continuing reference to
FIG. 2A , the overall size, shape and configuration of thetrenches 104 andfins 106 may vary depending on the particular application. The depth and width of thetrenches 104 may vary depending upon the particular application. In one illustrative embodiment, based on current day technology, the depth of thetrenches 104 may range from approximately 40-200 nm and the width of thetrenches 104 may be about 15-60 nm. In some embodiments, thefins 106 may have a final width (at or near the bottom of the fin) within the range of about 5-20 nm. In the illustrative examples depicted in the attached figures, thetrenches 104 andfins 106 are all of a uniform size and shape. However, such uniformity in the size and shape of thetrenches 104 and thefins 106 is not required to practice at least some aspects of the inventions disclosed herein. In the example depicted herein, thetrenches 104 are formed by performing an anisotropic etching process that results in thetrenches 104 having a schematically depicted, generally rectangular configuration. In an actual real-world device, the sidewalls of thetrenches 104 may be somewhat inwardly tapered, although that configuration is not depicted in the drawings. In some cases, thetrenches 104 may have a reentrant profile near the bottom of thetrenches 104. To the extent thetrenches 104 are formed by performing a wet etching process, thetrenches 104 may tend to have a more rounded configuration or non-linear configuration as compared to the generally rectangular configuration of thetrenches 104 that are formed by performing an anisotropic etching process. Thus, the size and configuration of thetrenches 104 and thefins 106, and the manner in which they are made, should not be considered a limitation of the present invention. For ease of disclosure, only the substantiallyrectangular trenches 104 andfins 106 will be depicted in subsequent drawings. - As noted previously, the final gate structures for the
illustrative FinFET device 100 disclosed herein may be formed using “gate-last” or replacement gate techniques.FIG. 2B depicts thedevice 100 after one or moresacrificial materials 103 have been formed above thedevice 100. In one illustrative embodiment, thesacrificial materials 103 are comprised of first, second and third sacrificial material layers 110, 112 and 114. Of course, depending upon the particular process flow and materials selected, thesacrificial materials 103 may be formed of more or fewer layers of material. As one example, the firstsacrificial material layer 110 may be an insulating material comprised of, for example, silicon dioxide, etc. Similarly, the secondsacrificial material layer 112 may also be made of a material such as polysilicon or amorphous silicon, etc. Also depicted is a firstsacrificial cap layer 114 that may be comprised of a variety of materials, such as silicon nitride. As will be recognized by those skilled in the art after a complete reading of the present application, the various layers of thesacrificial material structure 103 may be comprised of a variety of different materials, may have a variety of configurations, and may be formed using a variety of manufacturing techniques. That is, thesacrificial material layer 110, thesacrificial material layer 112 and the firstsacrificial cap layer 114 may be formed by any of a variety of different known techniques, e.g., a chemical vapor deposition (CVD) process, an atomic layer deposition - (ALD) process, a thermal growth process, spin-coating techniques, etc. The thicknesses of these various layers of material may also vary depending upon the particular application.
-
FIG. 2C depicts theproduct 100 after several process operations have been performed. First, a patternedetch mask layer 116, e.g., a patterned layer of photoresist, was formed above thesacrificial cap layer 114. Thereafter, one or more etching processes were performed through the patternedetch mask layer 116 so as to etch theunderlying layers gate structure trench 118 that exposes anupper surface 106S of thefins 106. The patternedetch mask layer 116 may or may not be removed in some point in the etching sequence that is performed to form the sacrificialgate structure trench 118 that exposes theupper surface 106S of thefins 106. The sacrificialgate structure trench 118 has a generally tapered configuration, wherein the taperedsidewalls 118A of the sacrificialgate structure trench 118 are formed at anangle 120 that falls within a range of about 1-5° relative to a line normal to the surface of thesubstrate 102. - With continuing reference to
FIG. 2C , after the sacrificialgate structure trench 118 was formed, an etching process is performed to recess the layer of insulatingmaterial 108 exposed by the sacrificialgate structure trench 118. That is, within the sacrificialgate structure trench 118, the layer of insulatingmaterial 108 has a recessed, etchedsurface 108R that is lower than the initial surface of the layer of insulatingmaterial 108 by adistance 108D. Thedistance 108D may vary depending upon the particular application. In one illustrative embodiment, thedistance 108D may be about 5-15 nm. Stated another way, the thickness of the insulatingmaterial 108 locally under the sacrificialgate structure trench 118, i.e., the area that will become the channel region of the device, is less than the thickness of the insulatingmaterial 108 under what will become the source/drain regions of the device. - Importantly, using the methods disclosed herein, the
fin height 106G within the channel region of the device is greater than thefin height 106F in the source/drain regions of the device. This additional height of thefins 106 in the channel region enables better control of the channel region during operation of thedevice 100. - The next several processing operations are directed to forming a sacrificial gate structure in the sacrificial
gate structure trench 118. Ultimately, the sacrificial gate structure will be removed and replaced with a final gate structure for thedevice 100. Accordingly,FIG. 2D depicts thedevice 100 after several process operations have been performed. First, if it has not previously been removed, the patternedetch mask layer 116 is removed. Then, in one illustrative embodiment, a sacrificialgate insulation layer 122 is deposited on the device and in the sacrificialgate structure cavity 118. Next, an illustrative sacrificialgate electrode material 122 is deposited on the sacrificialgate insulation layer 122 and in the sacrificialgate structure cavity 118. The sacrificialgate insulation layer 122 may be comprised of a variety of different materials, such as, for example, silicon dioxide, etc. Similarly, the sacrificialgate electrode material 124 may also be of a material such as polysilicon or amorphous silicon, etc. - With reference to
FIG. 2E , a planarization process, such as a CMP process or an etch-back process was then performed using thesacrificial cap layer 114 as a polish-stop layer or an etch-stop layer to remove the portions of the sacrificialgate insulation layer 122 and the sacrificialgate electrode material 124 positioned above thesacrificial cap layer 114 outside of the sacrificialgate structure trench 118. -
FIG. 2F depicts the device after one or more recessing etch-back processes were performed to recess the materials within the sacrificialgate structure trench 118. This results in the sacrificialgate electrode material 124 having a recessedsurface 124R that is below the level of thebottom surface 114B of thesacrificial cap layer 114. In one embodiment, the sacrificialgate insulation layer 122 and the sacrificialgate electrode material 124 depicted inFIG. 2F constitute thesacrificial gate structure 105 for the device that will ultimately be removed in subsequent processing operations, as described more fully below. As will be recognized by those skilled in the art after a complete reading of the present application, thesacrificial gate structure 105 depicted in the drawings is intended to be representative in nature. That is, thesacrificial gate structure 105 may be comprised of a variety of different materials and it may have a variety of configurations. -
FIGS. 2G-2H depict a processing sequence wherein agate cap 126C is formed above thesacrificial gate structure 105 in the remaining unfilled portion of the sacrificialgate structure trench 118. In one illustrative embodiment, a gate cap layer ofmaterial 126 is deposited on the device and in the sacrificialgate structure cavity 118. The gate cap layer ofmaterial 126 may be comprised of a material such as silicon nitride, and it may be formed by performing a chemical vapor deposition (CVD) process, etc. With reference toFIG. 2H , a planarization process, such as a CMP process or an etch-back process, was then performed using thesacrificial material layer 112 as a polish-stop layer or an etch-stop layer. This process operation exposes anupper surface 112S of thesacrificial material layer 112 and removes portions of the gate cap layer ofmaterial 126 and all of the firstsacrificial cap layer 114 and results in the definition of thegate cap 126C positioned above thesacrificial gate structure 105 within the sacrificialgate structure trench 118. -
FIG. 2I depicts thedevice 100 after one or more etching processes have been performed to remove thesacrificial material layer 112 selectively relative to the firstsacrificial material layer 110, the sacrificialgate insulation layer 122 and thegate cap 126C. -
FIG. 2J depicts thedevice 100 after several process operations have been performed. First, asidewall spacer 128 is formed adjacent thesacrificial gate structure 105. Thesidewall spacer 128 may be formed by depositing a layer of spacer material, e.g., silicon nitride, and thereafter performing an anisotropic etching process on the layer of spacer material so as to result in thespacers 128 depicted inFIG. 2J . The base thickness or width of thespacers 128 may vary depending upon the particular application. During the formation of thespacers 128, the firstsacrificial material layer 110 serves as an etch-mask to protect the surface of thefins 106. Next, after thespacers 128 are formed, an etching process may be performed to remove the exposed portions of the firstsacrificial material layer 110. This exposes thefins 106 in what will become the source/drain regions of thedevice 100. See View X-X. Next, if desired,epi semiconductor material 130 may be formed on the exposed portions of thefins 106 positioned laterally outside of thespacers 128. In the depicted example, the epi semiconductor material has a diamond-like configuration due to the nature of the epi deposition process and the crystallographic orientation of thefins 106. For reference purposes,FIG. 2J contains a dashedline 106X that represents the original outline of thefins 106. -
FIG. 2K depicts thedevice 100 after several process operations have been performed. First, a layer of insulatingmaterial 132, e.g., silicon dioxide, was blanket-deposited across thedevice 100. Next, a planarization process, such as a CMP process or an etch-back process, was then performed using the sacrificialgate electrode material 124 as a polish-stop layer or an etch-stop layer. This process operation removes thegate cap 126C and exposes thesacrificial gate structure 105 for removal. - As shown in
FIG. 2L , one or more etching processes are performed to remove thesacrificial gate structure 105, i.e., the sacrificialgate electrode material 124 and the sacrificialgate insulation layer 122, so as to define areplacement gate cavity 134 where a replacement gate structure will subsequently be formed. Typically, the sacrificialgate insulation layer 122 is removed as part of the replacement gate technique, as depicted herein, so as to expose thesurface 106S of thefins 106 within thereplacement gate cavity 134. However, the sacrificialgate insulation layer 122 may not be removed in all applications. Even in cases where the sacrificialgate insulation layer 122 is intentionally removed, there will typically be a very thin native oxide layer (not shown) that forms on the fins (for a FinFET device) or the substrate (for a planar device) within thereplacement gate cavity 134. Importantly, as noted above, due to the previous recessing of the layer of insulatingmaterial 108 locally in thechannel region 136 of the device (seeFIG. 2C ), thefin height 106G within thechannel region 136 of thedevice 100 is greater than thefin height 106F in the source/drain regions of the device. This additional height of thefins 106 in the channel region enables better control of thechannel region 136 during operation of thedevice 100. - The next several processing operations are directed to forming a final or replacement gate structure in the
replacement gate cavity 134. With reference toFIGS. 2M-N , a high-k (k value 10 or greater)gate insulation layer 138, such as hafnium oxide, may be deposited across the device and in thereplacement gate cavity 134 by performing a conformal deposition process.FIG. 2N depicts thedevice 100 after a schematically depicted replacementgate electrode structure 140 and agate cap 142 have been formed in thegate cavity 134. Thegate cap 142 and thegate electrode structure 140 constitute thereplacement gate 141 for thedevice 100. - Several process flows may be used to form the
replacement gate 141. First, one or more layers of material (typically including one or more metal-containing layers) that are part of thegate electrode structure 140 for thereplacement gate 141 for the device were deposited above the structure shown inFIG. 2M and in thereplacement gate cavity 134. After the materials of thereplacement gate structure 141 were formed in thereplacement gate cavity 134, a CMP process was performed to remove the excess materials positioned outside of thereplacement gate cavity 134. Thereafter, one or more dry or wet etching processes may be performed to remove or recess portions of the materials of thereplacement gate structure 141 and thereby define a recess within the upper portion of thereplacement gate cavity 134. Thegate cap 142 may then be formed in the recess. Thegate cap 142 may be comprised of a variety of materials, e.g., silicon nitride, etc. In one embodiment, thegate cap 142 may be formed by blanket-depositing a cap layer material, e.g., silicon nitride, on thedevice 100 so as to over-fill the recess in thereplacement gate cavity 134 above thereplacement gate structure 141 and thereafter performing a planarization process, e.g., CMP processes, to remove the portions of the cap layer material positioned above the surface of the layer of insulatingmaterial 132 and outside of thereplacement gate cavity 134. - As will be appreciated by those skilled in the art after a complete reading of the present application, the
replacement gate structure 141 is intended to be representative in nature of any type of gate structure that may be employed in manufacturing integrated circuit products using so-called gate-last (replacement gate) manufacturing techniques. Such a replacement gate structure typically comprises a high-k (k value greater than 10) gate insulation layer (not individually shown), such as hafnium oxide, one or more metal layers (not individually shown) (e.g., layers of titanium nitride or TiAlC, depending upon the type of transistor device being manufactured), and a bulk conductive material layer (not individually shown), such as tungsten or aluminum. The materials used for the replacement gate structures for NMOS and PMOS devices are typically different. -
FIG. 2O represents an optional process flow.FIG. 2D depicted a process flow in which the sacrificialgate insulation layer 122 was deposited on the device and in the sacrificialgate structure cavity 118. In the optional process flow depicted inFIG. 2O , the sacrificial gate insulation layer may be formed by performing a thermal growth process. Such a thermally grown sacrificial gate insulation layer has been labeled with thereference number 122A inFIG. 2O . As can be seen, using this process flow, the thermally grown sacrificialgate insulation layer 122A only forms on the exposed surface of thefins 106 and the sidewalls of the sacrificial material layer 112 (polysilicon or amorphous silicon) within the sacrificialgate structure trench 118. -
FIG. 2P represents another optional process flow in which a different material for the sacrificial material layers 110 and 112 may be used.FIG. 2D depicted a process flow in which thesacrificial material layer 110 was comprised of silicon dioxide and thesacrificial material layer 112 was comprised of a silicon-based material that may be oxidized, such as polysilicon or amorphous silicon. In the optional process flow depicted inFIG. 2P , thesacrificial material layer 110 may be comprised of a high-k material, e.g., hafnium oxide, while thesacrificial material layer 112 may be comprised of an insulating material, such as a flowable oxide material.Reference numbers FIG. 2P to depict these alternative materials. As can be seen, using this process flow, the thermally grown sacrificialgate insulation layer 122A only forms on the exposed surface of thefins 106 within the sacrificialgate structure trench 118. - As will be appreciated and understood by those skilled in the art after a complete reading of the present application, there are several novel methods and devices disclosed herein. For example, by forming the sacrificial
gate structure trench 118 using a trench-type etching process sequence, thesidewalls 118A (seeFIG. 2C ) have an inwardly-tapered configuration, i.e., the sacrificialgate structure trench 118 is wider at the top of the trench than it is at the bottom of the trench. Ultimately, the replacement gate cavity 134 (seeFIG. 2L ) is formed with this same inwardly-tapered configuration wherein thecavity 134 is wider at the top of the cavity than it is at the bottom of thereplacement gate cavity 134. Such a taperedreplacement gate cavity 134 makes it easier to fill the cavity with the various layers of material that are deposited in thereplacement gate cavity 134 to ultimately form the replacement gate structure 141 (seeFIG. 2N ). Additionally, with reference toFIG. 2C , after the sacrificialgate structure trench 118 was formed, the layer of insulatingmaterial 108 exposed by the sacrificialgate structure trench 118 is locally recessed so as to increase the exposed height of thefins 106 in the channel region of the device relative to the height of thefins 106 in the source/drain regions of thedevice 100. That is, within the area exposed by the sacrificialgate structure trench 118, the layer of insulatingmaterial 108 has a recessed, etchedsurface 108R that is lower than the initial surface of the layer of insulatingmaterial 108, i.e., the thickness of the insulatingmaterial 108R locally under the sacrificialgate structure trench 118, i.e., the channel region of the device, is less than the thickness of the insulatingmaterial 108 under what will become the source/drain regions of the device. The additional height of thefins 106 in the channel region enables better control of thechannel region 136 during operation of thedevice 100. - The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Note that the use of terms, such as “first,” “second,” “third” or “fourth” to describe various processes or structures in this specification and in the attached claims is only used as a shorthand reference to such steps/structures and does not necessarily imply that such steps/structures are performed/formed in that ordered sequence. Of course, depending upon the exact claim language, an ordered sequence of such processes may or may not be required. Accordingly, the protection sought herein is as set forth in the claims below.
Claims (13)
1-15. (canceled)
16. A FinFET transistor device comprising a channel region and a plurality of source/drain regions, comprising:
a fin defined by a plurality of trenches in a semiconductor substrate;
a gate structure positioned around said fin; and
a layer of insulating material positioned in said trenches, wherein a first portion of said layer of insulating material positioned under said gate structure has a first thickness and a second portion of said layer of insulating material positioned below said source/drain regions has a second thickness, said first thickness being less than said second thickness.
17. The device of claim 16 , wherein said fin has a first exposed height in said source/drain regions and a second exposed height under said gate structure, said second height being greater than said first height.
18. The device of claim 16 , wherein said gate structure has an inwardly tapered cross-sectional profile in a gate length direction of said device, said gate structure having an upper surface that is wider than a lower surface of said gate structure that is positioned proximate an upper surface of said substrate.
19. The device of claim 16 , wherein said gate structure has inwardly-tapered sidewalls that are tapered at an angle that falls within a range of 1-5° relative to a line normal to an upper surface of said substrate.
20. A FinFET transistor device comprising a channel region and a plurality of source/drain regions, comprising:
a fin defined by a plurality of trenches in a semiconductor substrate;
a gate structure positioned around said fin, wherein said fin has a first exposed height in said source/drain regions and a second exposed height under said gate structure, said second height being greater than said first height; and
a layer of insulating material positioned in said trenches, wherein a first portion of said layer of insulating material positioned under said gate structure has a first thickness and a second portion of said layer of insulating material positioned below said source/drain regions has a second thickness, said first thickness being less than said second thickness, wherein an upper surface of said first portion of said layer of insulating material defines said first exposed height of said fin and an upper surface of said second portion of said layer of insulating material defines said second exposed height of said fin.
21. The device of claim 20 , wherein said gate structure has an inwardly tapered cross-sectional profile in a gate length direction of said device, said gate structure having an upper surface that is wider than a lower surface of said gate structure that is positioned proximate an upper surface of said substrate.
22. The device of claim 21 , wherein said gate structure has inwardly-tapered sidewalls that are tapered at an angle that falls within a range of 1-5° relative to a line normal to an upper surface of said substrate.
23. A FinFET transistor device comprising a channel region and a plurality of source/drain regions, comprising:
a fin defined by a plurality of trenches in a semiconductor substrate;
a gate structure positioned around said fin, wherein said fin has a first exposed height in said source/drain regions and a second exposed height under said gate structure, said second height being greater than said first height; and
a layer of insulating material having a non-uniform thickness positioned in said trenches.
24. The device of claim 23 , wherein said gate structure has an inwardly tapered cross-sectional profile in a gate length direction of said device, said gate structure having an upper surface that is wider than a lower surface of said gate structure that is positioned proximate an upper surface of said substrate.
25. The device of claim 24 , wherein said gate structure has inwardly-tapered sidewalls that are tapered at an angle that falls within a range of 1-5° relative to a line normal to an upper surface of said substrate.
26. The device of claim 23 , wherein a first portion of said non-uniform thickness layer of insulating material positioned under said gate structure has an upper surface that defines said first exposed height of said fin and a second portion of said non-uniform thickness layer of insulating material positioned below said source/drain regions has an upper surface that defines said second exposed height of said fin.
27. The device of claim 26 , wherein said first portion of said non-uniform thickness layer of insulating material is thicker than said second portion of said non-uniform thickness layer of insulating material.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/732,938 US20150279999A1 (en) | 2013-12-16 | 2015-06-08 | Finfet devices with different fin heights in the channel and source/drain regions |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/107,279 US9117908B2 (en) | 2013-12-16 | 2013-12-16 | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
US14/732,938 US20150279999A1 (en) | 2013-12-16 | 2015-06-08 | Finfet devices with different fin heights in the channel and source/drain regions |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/107,279 Division US9117908B2 (en) | 2013-12-16 | 2013-12-16 | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
Publications (1)
Publication Number | Publication Date |
---|---|
US20150279999A1 true US20150279999A1 (en) | 2015-10-01 |
Family
ID=53369527
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/107,279 Active 2034-01-15 US9117908B2 (en) | 2013-12-16 | 2013-12-16 | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
US14/732,938 Abandoned US20150279999A1 (en) | 2013-12-16 | 2015-06-08 | Finfet devices with different fin heights in the channel and source/drain regions |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/107,279 Active 2034-01-15 US9117908B2 (en) | 2013-12-16 | 2013-12-16 | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
Country Status (1)
Country | Link |
---|---|
US (2) | US9117908B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160049488A1 (en) * | 2014-08-13 | 2016-02-18 | Globalfoundries Inc. | Semiconductor gate with wide top or bottom |
US10068902B1 (en) * | 2017-09-26 | 2018-09-04 | Globalfoundries Inc. | Integrated circuit structure incorporating non-planar field effect transistors with different channel region heights and method |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20150024584A1 (en) * | 2013-07-17 | 2015-01-22 | Global Foundries, Inc. | Methods for forming integrated circuits with reduced replacement metal gate height variability |
US9117908B2 (en) * | 2013-12-16 | 2015-08-25 | Globalfoundries Inc. | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
US20150214331A1 (en) * | 2014-01-30 | 2015-07-30 | Globalfoundries Inc. | Replacement metal gate including dielectric gate material |
WO2015125204A1 (en) * | 2014-02-18 | 2015-08-27 | ユニサンティス エレクトロニクス シンガポール プライベート リミテッド | Semiconductor device manufacturing method and semiconductor device |
US9406746B2 (en) * | 2014-02-19 | 2016-08-02 | International Business Machines Corporation | Work function metal fill for replacement gate fin field effect transistor process |
US9312364B2 (en) * | 2014-05-27 | 2016-04-12 | International Business Machines Corporation | finFET with dielectric isolation after gate module for improved source and drain region epitaxial growth |
US9570319B2 (en) * | 2014-05-30 | 2017-02-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a semiconductor device |
US20150372107A1 (en) * | 2014-06-18 | 2015-12-24 | Stmicroelectronics, Inc. | Semiconductor devices having fins, and methods of forming semiconductor devices having fins |
US9472628B2 (en) * | 2014-07-14 | 2016-10-18 | International Business Machines Corporation | Heterogeneous source drain region and extension region |
US9324656B1 (en) * | 2015-03-09 | 2016-04-26 | Globalfoundries Inc. | Methods of forming contacts on semiconductor devices and the resulting devices |
KR102365305B1 (en) | 2015-03-27 | 2022-02-22 | 삼성전자주식회사 | Semiconductor device |
US9799771B2 (en) * | 2015-04-20 | 2017-10-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET and method for manufacturing the same |
US10269651B2 (en) | 2015-07-02 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure and method for forming the same |
KR20170066914A (en) * | 2015-12-07 | 2017-06-15 | 삼성전자주식회사 | Semiconductor device and Method for fabricating the same |
KR102514041B1 (en) * | 2015-12-09 | 2023-03-24 | 삼성전자주식회사 | Method for fabricating semiconductor device |
US9773912B2 (en) * | 2016-01-28 | 2017-09-26 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device and manufacturing method thereof |
US9536989B1 (en) | 2016-02-15 | 2017-01-03 | Globalfoundries Inc. | Field-effect transistors with source/drain regions of reduced topography |
US9882013B2 (en) * | 2016-03-31 | 2018-01-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9842931B1 (en) * | 2016-06-09 | 2017-12-12 | International Business Machines Corporation | Self-aligned shallow trench isolation and doping for vertical fin transistors |
US9653583B1 (en) * | 2016-08-02 | 2017-05-16 | Globalfoundries Inc. | Methods of forming diffusion breaks on integrated circuit products comprised of finFET devices |
CN108807534A (en) * | 2017-05-03 | 2018-11-13 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
KR102365108B1 (en) * | 2017-08-01 | 2022-02-18 | 삼성전자주식회사 | Integrated Circuit devices |
US10361280B2 (en) * | 2017-08-30 | 2019-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure for semiconductor device |
US11075299B2 (en) | 2019-07-01 | 2021-07-27 | International Business Machines Corporation | Transistor gate having tapered segments positioned above the fin channel |
DE102020120899A1 (en) * | 2019-12-24 | 2021-06-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | DEPOSITION PROCESS FOR FORMING SEMICONDUCTOR DEVICES AND SYSTEM |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7180134B2 (en) * | 2004-01-30 | 2007-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and structures for planar and multiple-gate transistors formed on SOI |
US8921904B2 (en) * | 2011-10-25 | 2014-12-30 | GlobalFoundries, Inc. | Replacement gate fabrication methods |
US9064900B2 (en) * | 2013-07-08 | 2015-06-23 | Globalfoundries Inc. | FinFET method comprising high-K dielectric |
US9082698B1 (en) * | 2014-03-07 | 2015-07-14 | Globalfoundries Inc. | Methods to improve FinFet semiconductor device behavior using co-implantation under the channel region |
US9112032B1 (en) * | 2014-06-16 | 2015-08-18 | Globalfoundries Inc. | Methods of forming replacement gate structures on semiconductor devices |
US9117908B2 (en) * | 2013-12-16 | 2015-08-25 | Globalfoundries Inc. | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
US9184263B2 (en) * | 2013-12-30 | 2015-11-10 | Globalfoundries Inc. | Methods of forming gate structures for semiconductor devices using a replacement gate technique and the resulting devices |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100289739B1 (en) * | 1999-04-21 | 2001-05-15 | 윤종용 | Method for manufacturing self-aligned stack capacitor using electroplating method |
US6873048B2 (en) * | 2003-02-27 | 2005-03-29 | Sharp Laboratories Of America, Inc. | System and method for integrating multiple metal gates for CMOS applications |
US6967131B2 (en) * | 2003-10-29 | 2005-11-22 | International Business Machines Corp. | Field effect transistor with electroplated metal gate |
US8647937B2 (en) * | 2012-06-26 | 2014-02-11 | Globalfoundries Singapore Pte. Ltd. | Deep depleted channel MOSFET with minimized dopant fluctuation and diffusion levels |
-
2013
- 2013-12-16 US US14/107,279 patent/US9117908B2/en active Active
-
2015
- 2015-06-08 US US14/732,938 patent/US20150279999A1/en not_active Abandoned
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7180134B2 (en) * | 2004-01-30 | 2007-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and structures for planar and multiple-gate transistors formed on SOI |
US7851276B2 (en) * | 2004-01-30 | 2010-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and structures for planar and multiple-gate transistors formed on SOI |
US8921904B2 (en) * | 2011-10-25 | 2014-12-30 | GlobalFoundries, Inc. | Replacement gate fabrication methods |
US9064900B2 (en) * | 2013-07-08 | 2015-06-23 | Globalfoundries Inc. | FinFET method comprising high-K dielectric |
US9236482B2 (en) * | 2013-07-08 | 2016-01-12 | Globalfoundries Inc. | Semiconductor device with field-inducing structure |
US9117908B2 (en) * | 2013-12-16 | 2015-08-25 | Globalfoundries Inc. | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products |
US9184263B2 (en) * | 2013-12-30 | 2015-11-10 | Globalfoundries Inc. | Methods of forming gate structures for semiconductor devices using a replacement gate technique and the resulting devices |
US9082698B1 (en) * | 2014-03-07 | 2015-07-14 | Globalfoundries Inc. | Methods to improve FinFet semiconductor device behavior using co-implantation under the channel region |
US9112032B1 (en) * | 2014-06-16 | 2015-08-18 | Globalfoundries Inc. | Methods of forming replacement gate structures on semiconductor devices |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160049488A1 (en) * | 2014-08-13 | 2016-02-18 | Globalfoundries Inc. | Semiconductor gate with wide top or bottom |
US10068902B1 (en) * | 2017-09-26 | 2018-09-04 | Globalfoundries Inc. | Integrated circuit structure incorporating non-planar field effect transistors with different channel region heights and method |
Also Published As
Publication number | Publication date |
---|---|
US9117908B2 (en) | 2015-08-25 |
US20150171216A1 (en) | 2015-06-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9117908B2 (en) | Methods of forming replacement gate structures for semiconductor devices and the resulting semiconductor products | |
US9219153B2 (en) | Methods of forming gate structures for FinFET devices and the resulting semiconductor products | |
US9627535B2 (en) | Semiconductor devices with an etch stop layer on gate end-portions located above an isolation region | |
US9412822B2 (en) | Methods of forming stressed channel regions for a FinFET semiconductor device and the resulting device | |
US9318342B2 (en) | Methods of removing fins for finfet semiconductor devices | |
US8809178B2 (en) | Methods of forming bulk FinFET devices with replacement gates so as to reduce punch through leakage currents | |
US9236479B2 (en) | Methods of forming replacement gate structures and fins on FinFET devices and the resulting devices | |
US8846477B2 (en) | Methods of forming 3-D semiconductor devices using a replacement gate technique and a novel 3-D device | |
US8703557B1 (en) | Methods of removing dummy fin structures when forming finFET devices | |
US9064890B1 (en) | Methods of forming isolation material on FinFET semiconductor devices and the resulting devices | |
US9887094B1 (en) | Methods of forming EPI semiconductor material on the source/drain regions of a FinFET device | |
US20140315371A1 (en) | Methods of forming isolation regions for bulk finfet semiconductor devices | |
US8889500B1 (en) | Methods of forming stressed fin channel structures for FinFET semiconductor devices | |
US20150200128A1 (en) | Methods of forming isolated germanium-containing fins for a finfet semiconductor device | |
US20150349053A1 (en) | Semiconductor devices with a layer of material having a plurality of source/drain trenches | |
US9299781B2 (en) | Semiconductor devices with contact structures and a gate structure positioned in trenches formed in a layer of material | |
US9236258B2 (en) | Methods of forming gate structures for semiconductor devices using a replacement gate technique and the resulting devices | |
US9711503B2 (en) | Gate structures with protected end surfaces to eliminate or reduce unwanted EPI material growth | |
US9117930B2 (en) | Methods of forming stressed fin channel structures for FinFET semiconductor devices | |
US9412740B2 (en) | Integrated circuit product with a gate height registration structure | |
US9171922B1 (en) | Combination finFET/ultra-thin body transistor structure and methods of making such structures | |
US20160013291A1 (en) | Methods of forming isolated channel regions for a finfet semiconductor device and the resulting device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:XIE, RUILONG;CAI, XIUYU;WEI, ANDY C.;SIGNING DATES FROM 20131105 TO 20131107;REEL/FRAME:035801/0654 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |