US20150235906A1 - Methods for etching dielectric materials in the fabrication of integrated circuits - Google Patents

Methods for etching dielectric materials in the fabrication of integrated circuits Download PDF

Info

Publication number
US20150235906A1
US20150235906A1 US14/705,732 US201514705732A US2015235906A1 US 20150235906 A1 US20150235906 A1 US 20150235906A1 US 201514705732 A US201514705732 A US 201514705732A US 2015235906 A1 US2015235906 A1 US 2015235906A1
Authority
US
United States
Prior art keywords
layer
gate electrode
silicon nitride
electrode structure
dielectric material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/705,732
Inventor
Johannes von Kluge
Berthold Reimer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US14/705,732 priority Critical patent/US20150235906A1/en
Assigned to GlobalFoundries, Inc. reassignment GlobalFoundries, Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: REIMER, BERTHOLD, VON KLUGE, JOHANNES
Publication of US20150235906A1 publication Critical patent/US20150235906A1/en
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823857Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28035Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42364Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
    • H01L29/42368Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/511Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
    • H01L29/513Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/518Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/3115Doping the insulating layers
    • H01L21/31155Doping the insulating layers by ion implantation

Definitions

  • the present disclosure generally relates to methods for fabricating integrated circuits. More particularly, the present disclosure relates to methods for etching dielectric materials in the fabrication of integrated circuits.
  • MOSFET metal oxide semiconductor field effect transistors
  • An MOS transistor includes a gate electrode as a control electrode and spaced apart source and drain regions between which a current can flow. A control voltage applied to the gate electrode controls the flow of current through a channel between the source and drain electrodes.
  • Complementary MOS (CMOS) devices include a plurality of N-channel MOS (NMOS) transistors and a plurality of P-channel (PMOS) transistors.
  • processing operations are performed in a very detailed sequence, or process flow, to form such integrated circuit devices, e.g., deposition processes, etching processes, heating processes, masking operations, etc.
  • the formation of integrated circuit devices involves, among other things, the formation of various layers of material and patterning or removing portions of those layers of material to define a desired structure, such as a gate electrode, a sidewall spacer, etc.
  • Etching processes both wet and dry, are commonly employed to selectively etch one material relative to another material. Certain materials, especially dielectric materials, exhibit a relatively high etch selectivity relative to another material when both materials are exposed to the same etching process.
  • silicon nitride and silicon dioxide are two very common dielectric materials that may be selectively etched relative to one another using the appropriate etch chemistries, wherein the silicon nitride is removed and the silicon dioxide is only slightly etched, or vice versa.
  • silicon nitride may be selectively etched relative to silicon dioxide by performing a wet etching process using hot phosphoric acid as the etchant.
  • sidewall spacers are a common situation where silicon nitride is etched relative to an underlying layer of silicon dioxide, or vice versa.
  • a relatively thin silicon dioxide liner layer is formed over a gate electrode structure of a transistor and a silicon nitride layer is then formed on the silicon dioxide liner layer.
  • a method for fabricating an integrated circuit includes forming a layer of a first dielectric material over a gate electrode structure formed on a semiconductor substrate.
  • the gate electrode structure includes a horizontal top surface and sidewall vertical surfaces adjacent to the horizontal top surface.
  • the method further includes forming a layer of a second dielectric material over the layer of the first dielectric material.
  • the first dielectric material is different than the second dielectric material.
  • the method includes applying an etchant to the layer of the second material that fully removes the layer of the second material from the sidewall vertical surfaces of the gate electrode while only partially removing the layer of the second material from the horizontal top surface of the gate electrode structure and while substantially not removing any of the layer of the first dielectric material.
  • FIGS. 1-3 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with some embodiments of the present disclosure
  • FIGS. 4-5 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with other embodiments of the present disclosure.
  • FIGS. 6-7 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with further embodiments of the present disclosure.
  • the embodiments described herein provide methods for etching dielectric materials disposed over a gate electrode structure.
  • the methods remove a second dielectric material layer that overlies a first dielectric material layer from vertical sidewalls of the gate electrode structure, while leaving at least a portion of the second dielectric material in place overlying a horizontal top surface of the gate electrode structure, using a single etching process.
  • the methods substantially avoid removing any of the first dielectric material from the vertical sidewalls. In this manner, the need for separate masking and patterning steps, as is known in the art, is avoided, thus reducing the time and expense required for fabricating integrated circuits.
  • MOS device properly refers to a device having a metal gate electrode and an oxide gate insulator, that term will be used throughout to refer to any semiconductor device that includes a conductive gate electrode (whether metal or other conductive material) that is positioned over a gate insulator (whether oxide or other insulator) which, in turn, is positioned over a semiconductor substrate.
  • FIGS. 1-3 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with some embodiments of the present disclosure.
  • the fabrication of an integrated circuit in accordance with an embodiment begins with providing a semiconductor substrate 101 .
  • the semiconductor substrate 101 is preferably a silicon substrate having a ( 100 ) surface crystal orientation, with the term “silicon substrate” being used herein to encompass the relatively pure silicon materials conventionally used in the semiconductor industry as well as silicon admixed with other elements such as germanium, carbon, and the like.
  • the semiconductor substrate can be germanium, gallium arsenide, or other semiconductor material.
  • Silicon substrate 101 will hereinafter be referred to for convenience but without limitation as a silicon substrate although those of skill in the semiconductor art will appreciate that other semiconductor materials may be used.
  • Silicon substrate 101 may be a bulk silicon wafer (as illustrated), or it may be a thin layer of silicon on an insulating layer (commonly known as silicon-on-insulator or SOI) that, in turn, is supported by a carrier wafer.
  • SOI silicon-on-insulator
  • the silicon substrate 101 may be impurity doped with either N-type or P-type dopants.
  • isolation regions may be formed that extend through substrate 101 to electrically isolate a plurality of transistors from one another.
  • the isolation regions are preferably formed by well-known shallow trench isolation (STI) techniques in which trenches are etched into silicon substrate 101 , the trenches are filled with a dielectric material such as deposited silicon dioxide, and the excess silicon dioxide is removed by chemical mechanical planarization (CMP).
  • STI regions provide electrical isolation, as needed, between various devices of the integrated circuit that are to be formed.
  • STI regions are initially filled with a dielectric material such as silicon dioxide, especially for devices formed in very thin (less than 20 nm) silicon layers, much of that dielectric material may be removed as a consequence of the many etching steps that occur throughout the fabrication process.
  • a gate insulating layer 102 is formed on the surface of silicon substrate 101 .
  • the gate insulating layer 102 may be thermally grown silicon dioxide formed by heating the silicon substrate in an oxidizing ambient, or it may be a deposited insulator such as a silicon oxide, silicon nitride, a high dielectric constant insulator such as HfSiO, or the like.
  • Deposited insulators may be deposited in a known manner, for example, by chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), semi-atmospheric chemical vapor deposition (SACVD), or plasma enhanced chemical vapor deposition (PECVD).
  • the gate insulator material is typically about 1 nm to about 10 nm in thickness.
  • a layer of a gate electrode forming material for example polycrystalline silicon (referred to herein as “polysilicon”), is deposited onto the gate insulating layer 102 and the gate insulating layer 102 and the layer of gate electrode forming material are etched to form a gate electrode structure 103 .
  • the gate electrode structure includes vertically-oriented sidewalls 120 (that is, walls perpendicular to a surface 122 of the semiconductor substrate 101 ) and a horizontally-oriented top surface 121 (that is, a top surface 121 parallel to the surface 122 of the semiconductor substrate 101 ).
  • Other electrically conductive gate electrode forming materials such as metals and metal silicides may also be deposited.
  • the gate electrode forming material will hereinafter be referred to as polycrystalline silicon although those of skill in the art will recognize that other materials can also be employed. If the gate electrode material is polycrystalline silicon, that material is typically deposited to a thickness of about 50 nm to about 200 nm, for example to a thickness of about 100 nm by LPCVD using the hydrogen reduction of silane. The layer of polycrystalline silicon is deposited as un-doped polycrystalline silicon and may subsequently be impurity doped by ion implantation. As noted above, to form the gate electrode structure 103 as shown in FIG. 1 , the polycrystalline silicon gate electrode forming material and the gate insulating layer 102 is patterned and etched. Patterning and etching includes the steps of depositing a patterned photoresist layer and etching according to the pattern, as is known in the art.
  • dielectric material layers may be formed for spacing purposes, for masking purposes, and for alignment purposes, among others as are known in the art.
  • a layer of a first dielectric material 104 is formed over the gate electrode structure 103 and over the silicon substrate 101 .
  • the first dielectric material may generally include any material that has electrical insulating properties, such as silicon dioxide or silicon nitride. In the example shown in FIG. 1 , the first dielectric material is silicon dioxide.
  • the illustrated layer 104 is deposited conformally, although in other embodiments the layer may be formed non-conformally, such as through non-conformal blanket deposition techniques.
  • the layer of the first dielectric material 104 may be deposited in a known manner by, for example, atomic layer deposition (ALD), CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD.
  • ALD atomic layer deposition
  • CVD chemical vapor deposition
  • LPCVD LPCVD
  • SACVD semi-atmospheric chemical vapor deposition
  • PECVD PECVD.
  • the layer of dielectric spacer material is deposited to a thickness of about 5 nm to about 50 nm.
  • the second dielectric material may generally include any material that has electrical insulating properties, such as silicon dioxide or silicon nitride. In the example shown in FIG. 1 , the second dielectric material is silicon nitride.
  • the illustrated layer 105 is deposited conformally, although in other embodiments the layer may be formed non-conformally.
  • the layer of the second dielectric material 105 may be deposited in a known manner by, for example, atomic layer deposition (ALD), CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD.
  • the layer of dielectric spacer material is deposited to a thickness, indicated by double-headed arrow 150 , of about 5 nm to about 100 nm.
  • the exemplary method continues with exposing the integrated circuit, and in particular the layer of the first dielectric material 105 , to a dopant ion implantation process.
  • the layer 105 is exposed to an ionizing environment with an ionic dopant species (indicated by arrows 106 ) that is directed downward towards the integrated circuit.
  • ionic dopant species may include the various ions of boron (B), aluminum (Al), indium (In), phosphorus (P), arsenic (As), antimony (Sb), or a combination thereof.
  • the implanted ionic species is As + .
  • the ion implantation is performed wherein the ionizing source is directed at the integrated circuit at an angle 115 of approximately a ninety degree angle relative to the silicon substrate 101 such that horizontal surfaces of layer 105 , such as those along the semiconductor substrate and those above the gate electrode structure 103 , are implanted with the ionic dopant preferentially over vertical surfaces, such as those along sidewalls 120 of the gate electrode structure.
  • areas 107 of layer 105 become doped with the ionic species, changing their chemical composition and reactivity.
  • an etchant such as a wet etchant, is applied to the layer of the second dielectric material 105 . Because of the differing chemical compositions of the horizontal portions of layer 105 that were preferentially implanted with the ionic species and the vertical portions of layer 105 that substantially avoided such implantation (due to the approximately ninety degree orientation (angle 115 ) of the ionic implantation process with respect to the silicon substrate 101 ), it has been discovered that the etchant will react at different rates with each respective portion. For example, it has been observed that the doped portions 107 of layer 105 are etched at a rate that is substantially slower as compared to non-doped portions of the same layer.
  • the application of a wet etchant causes the layer 105 to be substantially removed from regions 108 along the vertical sidewalls 120 of the gate electrode structure 103 , while the doped portions 107 are only partially removed due to the slower etching rate.
  • a thickness, indicated by arrows 151 which is less than the original thickness 150 of layer 105 , remains in portions 107 of layer 105 .
  • the etchant may be provided so as to be selective to one of the dielectric materials over the other. In the example shown in FIG. 3 , the etchant is provided so as to be selective to silicon nitride (layer 105 ) over silicon dioxide (layer 104 ).
  • a suitable wet etchant for such selective etching is hot, dilute hydrogen fluoride (HF) solution.
  • HF hydrogen fluoride
  • the term “hot” refers to a temperature from about 40° C. to about 100° C., such as from about 60° C. to about 80° C.
  • dilute refers to an HF solution having a molar concentration from about 0.005 to about 0.01, such as from about 0.007 to about 0.008.
  • the exemplary method is capable of completely etching the vertically-oriented portions of the layer of the second dielectric material 105 while only partially etching the horizontally-oriented portions thereof, while substantially avoiding etching of the underlying layer of the first dielectric material 104 , for example leaving the first dielectric material layer 104 substantially intact (as used herein, the term “substantially intact” refers to removing minimal if any material from the first dielectric material).
  • the exemplary method does not require any masking or patterning steps to protect the horizontal portions prior to etching, and thus represents a substantial improvement in terms of fabrication time and expense over methods for performing the same etch known in the prior art.
  • FIGS. 4-5 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with other embodiments of the present disclosure.
  • a partially-formed integrated circuit is provided including the silicon substrate 101 , the gate insulating layer 102 , the gate electrode structure 103 , and the silicon dioxide first dielectric material layer 104 , substantially as described above with regard to FIG. 1 .
  • the layer of the second dielectric material 105 for example the silicon nitride layer, is not deposited conformally, but is deposited using non-conformal techniques, such as non-conformal blanket deposition.
  • the non-conformal layer of the second dielectric material 105 may be deposited in a known manner by, for example, CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD.
  • the layer 105 generally includes two thickness regions: a first thickness region 105 A, deposited along horizontally-oriented surfaces of the silicon substrate 101 and the top surface 121 of the gate electrode structure 103 , having the thickness 150 as described above (a thickness of about 5 nm to about 100 nm); and a second thickness region 105 B, deposited along vertically-oriented surfaces of the gate electrode structure 103 (i.e., the sidewalls 120 ), having a thickness 152 that is less than the thickness 150 , such as about 0.8 times the thickness 150 or less, or about 0.6 times the thickness 150 or less.
  • the etchant is applied to the layer of the second dielectric material 105 in the manner noted above with regard to FIG. 3 .
  • the etch rate is substantially the same all across the layer 105 .
  • portions 105 B are thinner than portions 105 A, the portions 105 B are completely etched away, resulting in removed regions 108 along the vertical sidewalls 120 of the gate electrode structure 103 (as in FIG. 3 ), while at least a portion of the layer 105 in regions 105 A (having the reduced thickness 151 , show in FIG. 3 ) remains in place.
  • the etchant may be provided so as to be selective to one of the dielectric materials over the other.
  • the etchant is provided so as to be selective to silicon nitride (layer 105 ) over silicon dioxide (layer 104 ).
  • a suitable wet etchant for such selective etching is hot, dilute hydrogen fluoride (HF) solution.
  • a suitable wet etchant for such selective etching is hot phosphoric acid (H 3 PO 4 ), which may be in solution.
  • the term “hot” refers to a temperature from about 40° C. to about 100° C., such as from about 60° C.
  • the term “dilute” refers to an HF solution having a molar concentration from about 0.005 to about 0.01, such as from about 0.007 to about 0.008.
  • the term “hot” refers to a temperature from about 100° C. to about 185° C. When in solution, the H 3 PO 4 may have a molar concentration from about 50 to about 100.
  • the exemplary method is capable of completely etching the vertically-oriented portions of the layer of the second dielectric material 105 while only partially etching the horizontally-oriented portions thereof, while substantially avoiding etching of the underlying layer of the first dielectric material 104 , leaving material layer substantially intact.
  • the exemplary method does not require any masking or patterning steps to protect the horizontal portions prior to etching, and thus represents a substantial improvement in terms of fabrication time and expense over methods for performing the same etch known in the prior art.
  • FIGS. 6-7 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with further embodiments of the present disclosure.
  • a partially-formed integrated circuit is provided including the silicon substrate 101 , the gate insulating layer 102 , and the gate electrode structure 103 .
  • a layer of a first dielectric material 204 may include silicon nitride, as opposed to silicon dioxide layer 104 in the previous embodiments
  • a layer of a second dielectric material 205 may include silicon dioxide, as opposed to silicon nitride layer 105 in the previous embodiments.
  • Layers 204 and 205 may be formed in any conventional manner, such as through atomic layer deposition (ALD), CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD. Layers 204 and 205 may be deposited in a conformal or a non-conformal manner, although in the embodiment illustrated in FIG. 6 , both layers 204 and 205 are deposited conformally.
  • ALD atomic layer deposition
  • CVD chemical vapor deposition
  • SACVD semi-atmospheric chemical vapor deposition
  • PECVD PECVD
  • a silicon dioxide layer such as second dielectric material layer 205
  • a so-called “shadowing” effect occurs wherein vertically-oriented portions of the layer that are disposed underneath horizontally-oriented portions of a layer (i.e., so-called “shadow” regions, such as those disposed along gate electrode sidewalls 120 ) are deposited having a lower density than the horizontally oriented portions. Shadowing is generally regarded in the art as undesirable, and thus efforts are commonly made to avoid such effects. As shown in FIG.
  • the shadowing effect is employed to deposit the silicon dioxide layer 205 so as to include two density regions: a first density region 205 A, deposited along horizontally-oriented surfaces of the silicon substrate 101 and the top surface 121 of the gate electrode structure 103 , having a first density; and a second density region 205 B, deposited along vertically-oriented surfaces of the gate electrode structure 103 (i.e., the sidewalls 120 ), having a second density that is less than the first density, such as from about 0.5 to about 0.75 times the density of region 205 A.
  • the etchant is applied to the layer of the second dielectric material 205 in the manner noted above with regard to layer 105 in FIG. 3 .
  • the etch rate is the same all across the layer 105 .
  • portions 205 B are less dense than portions 205 A, the portions 205 B are completely etched away, resulting in removed regions 208 along the vertical sidewalls 120 of the gate electrode structure 103 (as in FIG. 3 ), while at least a portion of the layer 205 in regions 205 A (having a reduced thickness 251 , as compared to the initial thickness thereof 250 (shown in FIG. 6 )) remains in place.
  • the etchant may be provided so as to be selective to one of the dielectric materials over the other.
  • the etchant is provided so as to be selective to silicon dioxide (layer 205 ) over silicon nitride (layer 204 ).
  • a suitable wet etchant for such selective etching is hydrogen fluoride (HF) solution.
  • HF hydrogen fluoride
  • HF depending on temperature and concentration, is capable of providing different etching rates as applied to silicon nitride and silicon dioxide: if the concentration is relatively high, then it etches oxide selectively to nitride, as is commonly used in the semiconductor processing industry.
  • the concentration is relatively low, HF etches nitride selectively to oxide and is additionally selective against dopant implants, such as As + as described above in the previous embodiment.
  • the temperature is from about 20° C. to about 30° C., such as about 25° C.
  • the solution of HF has a molar concentration from about 0.1 to about 5, such as about 2 to about 3.
  • the exemplary method is capable of completely etching the vertically-oriented portions of the layer of the second dielectric material 205 while only partially etching the horizontally-oriented portions thereof, while substantially avoiding etching of the underlying layer of the first dielectric material 204 .
  • the exemplary method does not require any masking or patterning steps to protect the horizontal portions prior to etching, and thus represents a substantial improvement in terms of fabrication time and expense over methods for performing the same etch known in the prior art.
  • the partially-formed integrated circuit is completed in a conventional manner by, for example, implanting source/drain regions and providing electrical contacts to the source and drain regions and to the gate electrodes.
  • This conventional processing may further include, for example, depositing interlayer dielectrics, etching contact vias, filling the contact vias with conductive plugs, and the like as are well known to those of skill in the art of fabricating integrated circuits.
  • Additional post-processing may include the formation of one or more metal layers (M1, M2, etc.) and interlayer dielectric layers therebetween to complete the various electrical connections in the integrated circuit.
  • M1, M2, etc. metal layers

Abstract

Methods for etching dielectric materials in the fabrication of integrated circuits are disclosed herein. In one exemplary embodiment, a method for fabricating an integrated circuit includes forming a layer of a first dielectric material over a gate electrode structure formed on a semiconductor substrate. The gate electrode structure includes a horizontal top surface and sidewall vertical surfaces adjacent to the horizontal top surface. The method further includes forming a layer of a second dielectric material over the layer of the first dielectric material. The first dielectric material is different than the second dielectric material. Still further, the method includes applying an etchant to the second material that fully removes the second material from the sidewall vertical surfaces while only partially removing the second material from the horizontal top surface and while substantially not removing any of the layer of the first dielectric material.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a division of U.S. patent application Ser. No. 13/945,144, filed on Jul. 18, 2013, the contents of which are herein incorporated by reference in their entirety.
  • TECHNICAL FIELD
  • The present disclosure generally relates to methods for fabricating integrated circuits. More particularly, the present disclosure relates to methods for etching dielectric materials in the fabrication of integrated circuits.
  • BACKGROUND
  • The majority of present day integrated circuits (ICs) are implemented by using a plurality of interconnected field effect transistors (FETs), also called metal oxide semiconductor field effect transistors (MOSFETs), or simply MOS transistors. An MOS transistor includes a gate electrode as a control electrode and spaced apart source and drain regions between which a current can flow. A control voltage applied to the gate electrode controls the flow of current through a channel between the source and drain electrodes. Complementary MOS (CMOS) devices include a plurality of N-channel MOS (NMOS) transistors and a plurality of P-channel (PMOS) transistors. The fabrication of advanced integrated circuits, such as CPUs, storage devices, ASICs (application specific integrated circuits) and the like, requires the formation of a large number of circuit elements in a given chip area according to a specified circuit layout, wherein field effect transistors (NMOS and PMOS transistors) represent one common type of circuit element used in manufacturing such integrated circuit devices.
  • Numerous processing operations are performed in a very detailed sequence, or process flow, to form such integrated circuit devices, e.g., deposition processes, etching processes, heating processes, masking operations, etc. In general, the formation of integrated circuit devices involves, among other things, the formation of various layers of material and patterning or removing portions of those layers of material to define a desired structure, such as a gate electrode, a sidewall spacer, etc. Etching processes, both wet and dry, are commonly employed to selectively etch one material relative to another material. Certain materials, especially dielectric materials, exhibit a relatively high etch selectivity relative to another material when both materials are exposed to the same etching process. For example, silicon nitride and silicon dioxide are two very common dielectric materials that may be selectively etched relative to one another using the appropriate etch chemistries, wherein the silicon nitride is removed and the silicon dioxide is only slightly etched, or vice versa. For example, silicon nitride may be selectively etched relative to silicon dioxide by performing a wet etching process using hot phosphoric acid as the etchant.
  • The formation and/or removal of sidewall spacers is a common situation where silicon nitride is etched relative to an underlying layer of silicon dioxide, or vice versa. In one example, a relatively thin silicon dioxide liner layer is formed over a gate electrode structure of a transistor and a silicon nitride layer is then formed on the silicon dioxide liner layer. In some process flows, it is desirable to remove the silicon nitride from top portions of the gate electrode structure to form a silicon nitride spacer structure. In other process flows, it is desirable to remove the silicon nitride from the sidewalls of the gate electrode structure while leaving the silicon nitride layer in place along horizontal surfaces of the gate electrode structure and the substrate. Regarding the former, many etching technologies are well-known in the art that allow for horizontal surfaces of the silicon nitride to be etched relative to the vertical surfaces, thereby forming the sidewall spacers. Regarding the latter, however, in order to etch the silicon nitride from the vertical sidewalls only, additional steps of depositing and patterning a masking layer over the horizontal surfaces must be used in order to prevent the silicon nitride from being etched form the horizontal surfaces at the same time as the sidewalls. These additional depositing/patterning steps require additional time, equipment, and expense to complete, thus increasing the overall cost of fabricating the integrated circuit.
  • Accordingly, it is desirable to provide improved methods for etching dielectric materials in the fabrication of integrated circuits. Furthermore, it is desirable to provide methods for etching one dielectric material selective to another dielectric material along vertical sidewalls of a gate electrode structure that do not require additional masking/patterning steps. Still further, other desirable features and characteristics of the present disclosure will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and the foregoing technical field and background.
  • BRIEF SUMMARY
  • Methods for etching dielectric materials in the fabrication of integrated circuits are disclosed herein. In one exemplary embodiment, a method for fabricating an integrated circuit includes forming a layer of a first dielectric material over a gate electrode structure formed on a semiconductor substrate. The gate electrode structure includes a horizontal top surface and sidewall vertical surfaces adjacent to the horizontal top surface. The method further includes forming a layer of a second dielectric material over the layer of the first dielectric material. The first dielectric material is different than the second dielectric material. Still further, the method includes applying an etchant to the layer of the second material that fully removes the layer of the second material from the sidewall vertical surfaces of the gate electrode while only partially removing the layer of the second material from the horizontal top surface of the gate electrode structure and while substantially not removing any of the layer of the first dielectric material.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present disclosure will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein:
  • FIGS. 1-3 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with some embodiments of the present disclosure;
  • FIGS. 4-5 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with other embodiments of the present disclosure; and
  • FIGS. 6-7 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with further embodiments of the present disclosure.
  • DETAILED DESCRIPTION
  • The following detailed description is merely illustrative in nature and is not intended to limit the embodiments of the subject matter or the application and uses of such embodiments. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, brief summary or the following detailed description.
  • The embodiments described herein provide methods for etching dielectric materials disposed over a gate electrode structure. The methods remove a second dielectric material layer that overlies a first dielectric material layer from vertical sidewalls of the gate electrode structure, while leaving at least a portion of the second dielectric material in place overlying a horizontal top surface of the gate electrode structure, using a single etching process. The methods substantially avoid removing any of the first dielectric material from the vertical sidewalls. In this manner, the need for separate masking and patterning steps, as is known in the art, is avoided, thus reducing the time and expense required for fabricating integrated circuits.
  • Integrated circuits as provided herein may include a plurality of NMOS and/or PMOS transistors with or without conventional MOS transistors coupled together to implement a desired integrated circuit. Various steps in the manufacture of MOS transistors are well known and so, in the interest of brevity, many conventional steps will only be mentioned briefly herein or will be omitted entirely without providing the well-known process details. Although the term “MOS device” properly refers to a device having a metal gate electrode and an oxide gate insulator, that term will be used throughout to refer to any semiconductor device that includes a conductive gate electrode (whether metal or other conductive material) that is positioned over a gate insulator (whether oxide or other insulator) which, in turn, is positioned over a semiconductor substrate.
  • FIGS. 1-3 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with some embodiments of the present disclosure. With particular reference to FIG. 1, the fabrication of an integrated circuit in accordance with an embodiment begins with providing a semiconductor substrate 101. The semiconductor substrate 101 is preferably a silicon substrate having a (100) surface crystal orientation, with the term “silicon substrate” being used herein to encompass the relatively pure silicon materials conventionally used in the semiconductor industry as well as silicon admixed with other elements such as germanium, carbon, and the like. Alternatively, the semiconductor substrate can be germanium, gallium arsenide, or other semiconductor material. Semiconductor substrate 101 will hereinafter be referred to for convenience but without limitation as a silicon substrate although those of skill in the semiconductor art will appreciate that other semiconductor materials may be used. Silicon substrate 101 may be a bulk silicon wafer (as illustrated), or it may be a thin layer of silicon on an insulating layer (commonly known as silicon-on-insulator or SOI) that, in turn, is supported by a carrier wafer. The silicon substrate 101 may be impurity doped with either N-type or P-type dopants.
  • Although FIG. 1 shows only one transistor in the process of fabrication, in some embodiments, isolation regions may be formed that extend through substrate 101 to electrically isolate a plurality of transistors from one another. The isolation regions are preferably formed by well-known shallow trench isolation (STI) techniques in which trenches are etched into silicon substrate 101, the trenches are filled with a dielectric material such as deposited silicon dioxide, and the excess silicon dioxide is removed by chemical mechanical planarization (CMP). STI regions provide electrical isolation, as needed, between various devices of the integrated circuit that are to be formed. Although STI regions are initially filled with a dielectric material such as silicon dioxide, especially for devices formed in very thin (less than 20 nm) silicon layers, much of that dielectric material may be removed as a consequence of the many etching steps that occur throughout the fabrication process.
  • As further shown in FIG. 1, a gate insulating layer 102 is formed on the surface of silicon substrate 101. The gate insulating layer 102 may be thermally grown silicon dioxide formed by heating the silicon substrate in an oxidizing ambient, or it may be a deposited insulator such as a silicon oxide, silicon nitride, a high dielectric constant insulator such as HfSiO, or the like. Deposited insulators may be deposited in a known manner, for example, by chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), semi-atmospheric chemical vapor deposition (SACVD), or plasma enhanced chemical vapor deposition (PECVD). The gate insulator material is typically about 1 nm to about 10 nm in thickness.
  • A layer of a gate electrode forming material, for example polycrystalline silicon (referred to herein as “polysilicon”), is deposited onto the gate insulating layer 102 and the gate insulating layer 102 and the layer of gate electrode forming material are etched to form a gate electrode structure 103. The gate electrode structure includes vertically-oriented sidewalls 120 (that is, walls perpendicular to a surface 122 of the semiconductor substrate 101) and a horizontally-oriented top surface 121 (that is, a top surface 121 parallel to the surface 122 of the semiconductor substrate 101). Other electrically conductive gate electrode forming materials such as metals and metal silicides may also be deposited. The gate electrode forming material will hereinafter be referred to as polycrystalline silicon although those of skill in the art will recognize that other materials can also be employed. If the gate electrode material is polycrystalline silicon, that material is typically deposited to a thickness of about 50 nm to about 200 nm, for example to a thickness of about 100 nm by LPCVD using the hydrogen reduction of silane. The layer of polycrystalline silicon is deposited as un-doped polycrystalline silicon and may subsequently be impurity doped by ion implantation. As noted above, to form the gate electrode structure 103 as shown in FIG. 1, the polycrystalline silicon gate electrode forming material and the gate insulating layer 102 is patterned and etched. Patterning and etching includes the steps of depositing a patterned photoresist layer and etching according to the pattern, as is known in the art.
  • The fabrication method continues with the formation of one or more dielectric material layers. As was noted previously, dielectric material layers may be formed for spacing purposes, for masking purposes, and for alignment purposes, among others as are known in the art. As further shown in FIG. 1, a layer of a first dielectric material 104 is formed over the gate electrode structure 103 and over the silicon substrate 101. The first dielectric material may generally include any material that has electrical insulating properties, such as silicon dioxide or silicon nitride. In the example shown in FIG. 1, the first dielectric material is silicon dioxide. The illustrated layer 104 is deposited conformally, although in other embodiments the layer may be formed non-conformally, such as through non-conformal blanket deposition techniques. The layer of the first dielectric material 104 may be deposited in a known manner by, for example, atomic layer deposition (ALD), CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD. In some embodiments, the layer of dielectric spacer material is deposited to a thickness of about 5 nm to about 50 nm.
  • Thereafter, a layer of a second dielectric material 105 is formed over the layer of the first dielectric material 104. The second dielectric material may generally include any material that has electrical insulating properties, such as silicon dioxide or silicon nitride. In the example shown in FIG. 1, the second dielectric material is silicon nitride. The illustrated layer 105 is deposited conformally, although in other embodiments the layer may be formed non-conformally. The layer of the second dielectric material 105 may be deposited in a known manner by, for example, atomic layer deposition (ALD), CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD. In some embodiments, the layer of dielectric spacer material is deposited to a thickness, indicated by double-headed arrow 150, of about 5 nm to about 100 nm.
  • With reference now to FIG. 2, the exemplary method continues with exposing the integrated circuit, and in particular the layer of the first dielectric material 105, to a dopant ion implantation process. The layer 105 is exposed to an ionizing environment with an ionic dopant species (indicated by arrows 106) that is directed downward towards the integrated circuit. Suitable dopants for this process may include the various ions of boron (B), aluminum (Al), indium (In), phosphorus (P), arsenic (As), antimony (Sb), or a combination thereof. In one embodiment, the implanted ionic species is As+. The ion implantation is performed wherein the ionizing source is directed at the integrated circuit at an angle 115 of approximately a ninety degree angle relative to the silicon substrate 101 such that horizontal surfaces of layer 105, such as those along the semiconductor substrate and those above the gate electrode structure 103, are implanted with the ionic dopant preferentially over vertical surfaces, such as those along sidewalls 120 of the gate electrode structure. Thus, areas 107 of layer 105 become doped with the ionic species, changing their chemical composition and reactivity.
  • Continuing the discussion of the exemplary method with regard to FIG. 3, an etchant, such as a wet etchant, is applied to the layer of the second dielectric material 105. Because of the differing chemical compositions of the horizontal portions of layer 105 that were preferentially implanted with the ionic species and the vertical portions of layer 105 that substantially avoided such implantation (due to the approximately ninety degree orientation (angle 115) of the ionic implantation process with respect to the silicon substrate 101), it has been discovered that the etchant will react at different rates with each respective portion. For example, it has been observed that the doped portions 107 of layer 105 are etched at a rate that is substantially slower as compared to non-doped portions of the same layer. Thus, as shown in FIG. 3, the application of a wet etchant causes the layer 105 to be substantially removed from regions 108 along the vertical sidewalls 120 of the gate electrode structure 103, while the doped portions 107 are only partially removed due to the slower etching rate. For example, a thickness, indicated by arrows 151, which is less than the original thickness 150 of layer 105, remains in portions 107 of layer 105. Further, as initially noted in the present application, the etchant may be provided so as to be selective to one of the dielectric materials over the other. In the example shown in FIG. 3, the etchant is provided so as to be selective to silicon nitride (layer 105) over silicon dioxide (layer 104). In one embodiment, a suitable wet etchant for such selective etching is hot, dilute hydrogen fluoride (HF) solution. As used herein with respect to the HF solution in this embodiment, the term “hot” refers to a temperature from about 40° C. to about 100° C., such as from about 60° C. to about 80° C. As further used herein with respect to the HF solution in this embodiment, the term “dilute” refers to an HF solution having a molar concentration from about 0.005 to about 0.01, such as from about 0.007 to about 0.008.
  • Thus, as shown in FIG. 3, the exemplary method is capable of completely etching the vertically-oriented portions of the layer of the second dielectric material 105 while only partially etching the horizontally-oriented portions thereof, while substantially avoiding etching of the underlying layer of the first dielectric material 104, for example leaving the first dielectric material layer 104 substantially intact (as used herein, the term “substantially intact” refers to removing minimal if any material from the first dielectric material). The exemplary method does not require any masking or patterning steps to protect the horizontal portions prior to etching, and thus represents a substantial improvement in terms of fabrication time and expense over methods for performing the same etch known in the prior art.
  • FIGS. 4-5 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with other embodiments of the present disclosure. With particular reference to FIG. 4, a partially-formed integrated circuit is provided including the silicon substrate 101, the gate insulating layer 102, the gate electrode structure 103, and the silicon dioxide first dielectric material layer 104, substantially as described above with regard to FIG. 1. In this embodiment, however, the layer of the second dielectric material 105, for example the silicon nitride layer, is not deposited conformally, but is deposited using non-conformal techniques, such as non-conformal blanket deposition. The non-conformal layer of the second dielectric material 105 may be deposited in a known manner by, for example, CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD. Through non-conformal deposition, the layer 105 generally includes two thickness regions: a first thickness region 105A, deposited along horizontally-oriented surfaces of the silicon substrate 101 and the top surface 121 of the gate electrode structure 103, having the thickness 150 as described above (a thickness of about 5 nm to about 100 nm); and a second thickness region 105B, deposited along vertically-oriented surfaces of the gate electrode structure 103 (i.e., the sidewalls 120), having a thickness 152 that is less than the thickness 150, such as about 0.8 times the thickness 150 or less, or about 0.6 times the thickness 150 or less.
  • Thereafter, with reference to FIG. 5, the etchant is applied to the layer of the second dielectric material 105 in the manner noted above with regard to FIG. 3. In this embodiment, however, there is no difference in chemical composition among the portions of layer 105, and as such the etch rate is substantially the same all across the layer 105. But, because portions 105B are thinner than portions 105A, the portions 105B are completely etched away, resulting in removed regions 108 along the vertical sidewalls 120 of the gate electrode structure 103 (as in FIG. 3), while at least a portion of the layer 105 in regions 105A (having the reduced thickness 151, show in FIG. 3) remains in place.
  • As in the previous embodiment, the etchant may be provided so as to be selective to one of the dielectric materials over the other. In the example shown in FIG. 5, the etchant is provided so as to be selective to silicon nitride (layer 105) over silicon dioxide (layer 104). In one embodiment, a suitable wet etchant for such selective etching is hot, dilute hydrogen fluoride (HF) solution. In another embodiment, a suitable wet etchant for such selective etching is hot phosphoric acid (H3PO4), which may be in solution. As used herein with respect to the HF solution in this embodiment, the term “hot” refers to a temperature from about 40° C. to about 100° C., such as from about 60° C. to about 80° C. As further used herein with respect to the HF solution in this embodiment, the term “dilute” refers to an HF solution having a molar concentration from about 0.005 to about 0.01, such as from about 0.007 to about 0.008. As used herein with respect to the H3PO4 etchant in this embodiment, the term “hot” refers to a temperature from about 100° C. to about 185° C. When in solution, the H3PO4 may have a molar concentration from about 50 to about 100.
  • Thus, as shown in FIG. 5, the exemplary method is capable of completely etching the vertically-oriented portions of the layer of the second dielectric material 105 while only partially etching the horizontally-oriented portions thereof, while substantially avoiding etching of the underlying layer of the first dielectric material 104, leaving material layer substantially intact. The exemplary method does not require any masking or patterning steps to protect the horizontal portions prior to etching, and thus represents a substantial improvement in terms of fabrication time and expense over methods for performing the same etch known in the prior art.
  • FIGS. 6-7 illustrate, in cross section, integrated circuit structures and methods for fabricating integrated circuit structures in accordance with further embodiments of the present disclosure. With particular reference to FIG. 6, a partially-formed integrated circuit is provided including the silicon substrate 101, the gate insulating layer 102, and the gate electrode structure 103. In this embodiment, however, a layer of a first dielectric material 204 may include silicon nitride, as opposed to silicon dioxide layer 104 in the previous embodiments, and a layer of a second dielectric material 205 may include silicon dioxide, as opposed to silicon nitride layer 105 in the previous embodiments. Layers 204 and 205 may be formed in any conventional manner, such as through atomic layer deposition (ALD), CVD, LPCVD, semi-atmospheric chemical vapor deposition (SACVD), or PECVD. Layers 204 and 205 may be deposited in a conformal or a non-conformal manner, although in the embodiment illustrated in FIG. 6, both layers 204 and 205 are deposited conformally.
  • As is known in the art, a silicon dioxide layer, such as second dielectric material layer 205, may be deposited such that various portions of the layer have different densities. In one example, under a variety of process conditions, when silicon oxide is deposited over a non-uniform surface using CVD, a so-called “shadowing” effect occurs wherein vertically-oriented portions of the layer that are disposed underneath horizontally-oriented portions of a layer (i.e., so-called “shadow” regions, such as those disposed along gate electrode sidewalls 120) are deposited having a lower density than the horizontally oriented portions. Shadowing is generally regarded in the art as undesirable, and thus efforts are commonly made to avoid such effects. As shown in FIG. 6, however, the shadowing effect is employed to deposit the silicon dioxide layer 205 so as to include two density regions: a first density region 205A, deposited along horizontally-oriented surfaces of the silicon substrate 101 and the top surface 121 of the gate electrode structure 103, having a first density; and a second density region 205B, deposited along vertically-oriented surfaces of the gate electrode structure 103 (i.e., the sidewalls 120), having a second density that is less than the first density, such as from about 0.5 to about 0.75 times the density of region 205A.
  • Thereafter, with reference to FIG. 7, the etchant is applied to the layer of the second dielectric material 205 in the manner noted above with regard to layer 105 in FIG. 3. In this embodiment, however, there is no difference in chemical composition among the portions of layer 105 (and there is no difference in thickness as in FIG. 5), and as such the etch rate is the same all across the layer 105. But, because portions 205B are less dense than portions 205A, the portions 205B are completely etched away, resulting in removed regions 208 along the vertical sidewalls 120 of the gate electrode structure 103 (as in FIG. 3), while at least a portion of the layer 205 in regions 205A (having a reduced thickness 251, as compared to the initial thickness thereof 250 (shown in FIG. 6)) remains in place.
  • As in the previous embodiments, the etchant may be provided so as to be selective to one of the dielectric materials over the other. In the example shown in FIG. 7, the etchant is provided so as to be selective to silicon dioxide (layer 205) over silicon nitride (layer 204). In one embodiment, a suitable wet etchant for such selective etching is hydrogen fluoride (HF) solution. As will be appreciated by those skilled in the art, HF, depending on temperature and concentration, is capable of providing different etching rates as applied to silicon nitride and silicon dioxide: if the concentration is relatively high, then it etches oxide selectively to nitride, as is commonly used in the semiconductor processing industry. If, however, the concentration is relatively low, HF etches nitride selectively to oxide and is additionally selective against dopant implants, such as As+ as described above in the previous embodiment. With respect to the HF solution in this embodiment, the temperature is from about 20° C. to about 30° C., such as about 25° C. Further, in this embodiment, the solution of HF has a molar concentration from about 0.1 to about 5, such as about 2 to about 3.
  • Thus, as shown in FIG. 7, the exemplary method is capable of completely etching the vertically-oriented portions of the layer of the second dielectric material 205 while only partially etching the horizontally-oriented portions thereof, while substantially avoiding etching of the underlying layer of the first dielectric material 204. The exemplary method does not require any masking or patterning steps to protect the horizontal portions prior to etching, and thus represents a substantial improvement in terms of fabrication time and expense over methods for performing the same etch known in the prior art.
  • Although not illustrated, with regard to any of the embodiments described above, the partially-formed integrated circuit is completed in a conventional manner by, for example, implanting source/drain regions and providing electrical contacts to the source and drain regions and to the gate electrodes. This conventional processing may further include, for example, depositing interlayer dielectrics, etching contact vias, filling the contact vias with conductive plugs, and the like as are well known to those of skill in the art of fabricating integrated circuits. Additional post-processing may include the formation of one or more metal layers (M1, M2, etc.) and interlayer dielectric layers therebetween to complete the various electrical connections in the integrated circuit. The present disclosure is not intended to exclude such further processing steps as are necessary to complete the fabrication of a functional integrated circuit, as are known in the art.
  • While at least one exemplary embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing the exemplary embodiment or exemplary embodiments. It should be understood that various changes can be made in the function and arrangement of elements without departing from the scope of the invention as set forth in the appended claims and the legal equivalents thereof.

Claims (20)

What is claimed is:
1. A method for fabricating an integrated circuit comprising:
forming a layer of a first dielectric material over a gate electrode structure formed on a semiconductor substrate, the gate electrode structure comprising a horizontal top surface and sidewall vertical surfaces adjacent to the horizontal top surface;
forming a layer of a second dielectric material over the layer of the first dielectric material, wherein the first dielectric material is different in composition than the second dielectric material; and
applying an etchant to the layer of the second material that fully removes the layer of the second material from the sidewall vertical surfaces of the gate electrode while only partially removing the layer of the second material from the horizontal top surface of the gate electrode structure and while leaving the layer of the first dielectric material substantially intact.
2. The method of claim 1, wherein forming the layer of the first material comprises depositing the layer of the first material using chemical vapor deposition.
3. The method of claim 1, wherein forming the layer of the second material comprises depositing the layer of the second material using chemical vapor deposition.
4. The method of claim 1, wherein applying the etchant comprises applying a wet etchant.
5. The method of claim 1, wherein applying the etchant further comprises partially removing the layer of the second dielectric material from horizontal surfaces of the semiconductor substrate adjacent to the gate electrode structure.
6. The method of claim 1, wherein forming the layer of the first dielectric material comprises forming a layer of a silicon oxide material.
7. The method of claim 6, wherein forming the layer of the second dielectric material comprises forming a layer of a silicon nitride material.
8. The method of claim 7, wherein forming the layer of the silicon nitride material comprises depositing a silicon nitride material using non-conformal deposition techniques so that a thickness of the silicon nitride material on the horizontal top surface of the gate electrode structure is thicker than a thickness of the silicon nitride material on the sidewall vertical surfaces of the gate electrode structure.
9. The method of claim 8, wherein applying the etchant comprises applying a solution of dilute hydrogen fluoride.
10. The method of claim 8, wherein applying the etchant comprises applying a solution of phosphoric acid.
11. The method of claim 1, wherein forming the layer of the first dielectric material comprises forming a layer of a silicon nitride material.
12. The method of claim 11, wherein forming the layer of the second dielectric material comprises forming a layer of a silicon oxide material.
13. The method of claim 12, wherein forming the layer of the silicon oxide material comprises forming the layer of silicon oxide with a first density along the sidewall vertical surfaces of the gate electrode structure and with a second density that is greater than the first density along the horizontal top surface of the gate electrode structure.
14. The method of claim 13, wherein applying the etchant comprises applying a solution of hydrogen fluoride.
15. A method for fabricating an integrated circuit comprising:
conformally depositing a layer of a silicon dioxide over a gate electrode structure formed on a semiconductor substrate, the gate electrode structure comprising a horizontal top surface and sidewall vertical surfaces adjacent to the horizontal top surface;
non-conformally depositing a layer of silicon nitride over the layer of silicon dioxide in a manner such that a thickness of the silicon nitride material on the horizontal top surface of the gate electrode structure is thicker than a thickness of the silicon nitride material on the sidewall vertical surfaces of the gate electrode structure; and
applying a hydrogen fluoride etchant at a temperature of about 40° C. to about 100° C. or phosphoric acid etchant at a temperature of about 100° C. to about 185° C. to the layer of the silicon nitride to remove all of the silicon nitride from the sidewall vertical surfaces but only some of the silicon nitride from the horizontal top surface.
16. The method of claim 15, wherein non-conformally depositing the layer of the silicon nitride comprises blanket depositing the layer of the silicon nitride using chemical vapor deposition.
17. The method of claim 15, wherein conformally depositing the layer of the silicon dioxide comprises depositing the layer of the silicon dioxide using chemical vapor deposition.
18. A method for fabricating an integrated circuit comprising:
conformally depositing a layer of a silicon nitride over a gate electrode structure formed on a semiconductor substrate, the gate electrode structure comprising a horizontal top surface and sidewall vertical surfaces adjacent to the horizontal top surface;
conformally depositing a layer of silicon dioxide over the layer of silicon nitride in a manner such that a density of portions of the silicon dioxide layer deposited along the sidewall vertical surfaces has a density that is about 0.5 to about 0.75 as dense as a density of the silicon dioxide deposited along the horizontal top surface; and
applying a HF etchant to the layer of the silicon dioxide, the etchant having a temperature from about 20° C. to about 30° C. and a molar concentration of about 0.1 to about 5, the HF etchant being selective to the silicon dioxide layer over the silicon nitride layer, to remove all of the silicon dioxide from the sidewall vertical surfaces but only some of the silicon dioxide from the horizontal top surface.
19. The method of claim 18, wherein conformally depositing the layer of the silicon nitride comprises depositing the layer of the silicon nitride using chemical vapor deposition.
20. The method of claim 18, wherein conformally depositing the layer of the silicon dioxide comprises depositing the layer of the silicon dioxide using chemical vapor deposition.
US14/705,732 2013-07-18 2015-05-06 Methods for etching dielectric materials in the fabrication of integrated circuits Abandoned US20150235906A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/705,732 US20150235906A1 (en) 2013-07-18 2015-05-06 Methods for etching dielectric materials in the fabrication of integrated circuits

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/945,144 US9054041B2 (en) 2013-07-18 2013-07-18 Methods for etching dielectric materials in the fabrication of integrated circuits
US14/705,732 US20150235906A1 (en) 2013-07-18 2015-05-06 Methods for etching dielectric materials in the fabrication of integrated circuits

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/945,144 Division US9054041B2 (en) 2013-07-18 2013-07-18 Methods for etching dielectric materials in the fabrication of integrated circuits

Publications (1)

Publication Number Publication Date
US20150235906A1 true US20150235906A1 (en) 2015-08-20

Family

ID=52343910

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/945,144 Expired - Fee Related US9054041B2 (en) 2013-07-18 2013-07-18 Methods for etching dielectric materials in the fabrication of integrated circuits
US14/705,732 Abandoned US20150235906A1 (en) 2013-07-18 2015-05-06 Methods for etching dielectric materials in the fabrication of integrated circuits

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/945,144 Expired - Fee Related US9054041B2 (en) 2013-07-18 2013-07-18 Methods for etching dielectric materials in the fabrication of integrated circuits

Country Status (1)

Country Link
US (2) US9054041B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180261610A1 (en) * 2017-03-07 2018-09-13 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and fabrication method thereof

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9620381B2 (en) * 2013-10-10 2017-04-11 Globalfoundries Inc. Facilitating etch processing of a thin film via partial implantation thereof
KR20150105077A (en) * 2014-03-07 2015-09-16 삼성전자주식회사 method for manufacturing semiconductor device
US10032906B2 (en) * 2016-04-29 2018-07-24 Samsung Electronics Co., Ltd. Vertical field effect transistor and method of fabricating the same

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL8301262A (en) * 1983-04-11 1984-11-01 Philips Nv METHOD FOR MANUFACTURING A SEMICONDUCTOR DEVICE APPLYING PATTERNS IN A LOW SILICON NITRIDE USING AN ION IMPLANTATION
US6139647A (en) * 1995-12-21 2000-10-31 International Business Machines Corporation Selective removal of vertical portions of a film
US6100172A (en) * 1998-10-29 2000-08-08 International Business Machines Corporation Method for forming a horizontal surface spacer and devices formed thereby
US6410384B1 (en) * 2000-09-18 2002-06-25 Vanguard International Semiconductor Corporation Method of making an electric conductive strip
JP4342429B2 (en) * 2004-02-09 2009-10-14 株式会社東芝 Manufacturing method of semiconductor device
CN101641770B (en) * 2007-03-28 2012-03-07 富士通半导体股份有限公司 Semiconductor device, and its manufacturing method
US8174055B2 (en) * 2010-02-17 2012-05-08 Globalfoundries Inc. Formation of FinFET gate spacer

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180261610A1 (en) * 2017-03-07 2018-09-13 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and fabrication method thereof
CN108574005A (en) * 2017-03-07 2018-09-25 中芯国际集成电路制造(上海)有限公司 Semiconductor devices and forming method thereof
US10658489B2 (en) * 2017-03-07 2020-05-19 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and fabrication method thereof
CN108574005B (en) * 2017-03-07 2021-08-06 中芯国际集成电路制造(上海)有限公司 Semiconductor device and method of forming the same

Also Published As

Publication number Publication date
US9054041B2 (en) 2015-06-09
US20150024578A1 (en) 2015-01-22

Similar Documents

Publication Publication Date Title
US10361201B2 (en) Semiconductor structure and device formed using selective epitaxial process
US9087870B2 (en) Integrated circuits including FINFET devices with shallow trench isolation that includes a thermal oxide layer and methods for making the same
US8828839B2 (en) Methods for fabricating electrically-isolated finFET semiconductor devices
US20140131735A1 (en) Source and drain doping using doped raised source and drain regions
US9373548B2 (en) CMOS circuit having a tensile stress layer overlying an NMOS transistor and overlapping a portion of compressive stress layer
US7439120B2 (en) Method for fabricating stress enhanced MOS circuits
US10396078B2 (en) Integrated circuit structure including laterally recessed source/drain epitaxial region and method of forming same
US9184162B2 (en) FinFET integrated circuits and methods for their fabrication
US7749829B2 (en) Step height reduction between SOI and EPI for DSO and BOS integration
US8936979B2 (en) Semiconductor devices having improved gate height uniformity and methods for fabricating same
US10347657B1 (en) Semiconductor circuit including nanosheets and fins on the same wafer
US8710549B2 (en) MOS device for eliminating floating body effects and self-heating effects
KR20120023968A (en) Methods of forming transistors, methods of forming cmos transistors and methods of manufacturing semiconductor devices using the same
US8652890B2 (en) Methods for fabricating integrated circuits with narrow, metal filled openings
US20150235906A1 (en) Methods for etching dielectric materials in the fabrication of integrated circuits
US10461196B2 (en) Control of length in gate region during processing of VFET structures
US20150270284A1 (en) Junction butting in soi transistor with embedded source/drain
JP6158132B2 (en) Method of providing a gate metal layer of a transistor device and associated transistor
US8420519B1 (en) Methods for fabricating integrated circuits with controlled P-channel threshold voltage
EP3291291B1 (en) Semiconductor device and fabrication method thereof
US20150093889A1 (en) Methods for removing a native oxide layer from germanium susbtrates in the fabrication of integrated circuits
US9123827B2 (en) Methods for fabricating integrated circuits with fully silicided gate electrode structures
US11094834B2 (en) Junction field effect transistor (JFET) structure and methods to form same
US20220231023A1 (en) Finfet device and method
US9337296B2 (en) Integrated circuits having a metal gate structure and methods for fabricating the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: GLOBALFOUNDRIES, INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VON KLUGE, JOHANNES;REIMER, BERTHOLD;REEL/FRAME:035609/0135

Effective date: 20130717

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117