US20150097708A1 - Device and method for converting data rate - Google Patents
Device and method for converting data rate Download PDFInfo
- Publication number
- US20150097708A1 US20150097708A1 US14/206,522 US201414206522A US2015097708A1 US 20150097708 A1 US20150097708 A1 US 20150097708A1 US 201414206522 A US201414206522 A US 201414206522A US 2015097708 A1 US2015097708 A1 US 2015097708A1
- Authority
- US
- United States
- Prior art keywords
- enable signal
- data
- output
- rate
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 27
- 238000006243 chemical reaction Methods 0.000 claims abstract description 39
- 230000001934 delay Effects 0.000 claims description 15
- 230000001186 cumulative effect Effects 0.000 claims description 8
- 230000003111 delayed effect Effects 0.000 claims description 8
- 238000010586 diagram Methods 0.000 description 24
- 238000005070 sampling Methods 0.000 description 6
- 230000006870 function Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 238000004364 calculation method Methods 0.000 description 2
- 238000010295 mobile communication Methods 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 1
- 230000007717 exclusion Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H17/00—Networks using digital techniques
- H03H17/02—Frequency selective networks
- H03H17/06—Non-recursive filters
- H03H17/0621—Non-recursive filters with input-sampling frequency and output-delivery frequency which differ, e.g. extrapolation; Anti-aliasing
- H03H17/0628—Non-recursive filters with input-sampling frequency and output-delivery frequency which differ, e.g. extrapolation; Anti-aliasing the input and output signals being derived from two separate clocks, i.e. asynchronous sample rate conversion
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/20—Repeater circuits; Relay circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M7/00—Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Theoretical Computer Science (AREA)
- Pulse Circuits (AREA)
Abstract
Description
- This application claims priority to and the benefit of Korean Patent Application No. 10-2013-0118713 filed in the Korean Intellectual Property Office on Oct. 4, 2013, the entire contents of which are incorporated herein by reference.
- (a) Field of the Invention
- The present invention relates to a method and device for converting a data rate of a mobile communication transmitting/receiving system.
- (b) Description of the Related Art
- A presently existing mobile communication transmitting/receiving system may be used with synchronization or asynchronization of a clock of a baseband modem and a clock of a radio frequency (RF) transmitting/receiving terminal. A system in which a clock of a baseband modem and a clock of an RF transmitting/receiving terminal are operated with asynchronization requests a data rate conversion device that converts from a clock rate of the baseband modem to a clock rate of the RF transmitting/receiving terminal while minimizing noise.
- A general rate conversion method includes a method of converting to a rational number rate, which is M/L. In order to convert to a rational number rate, which is M/L, a method of performing down-sampling of L times, passing through a low pass filter, and performing up-sampling of M times is used. In this case, when values of M and L are embodied with a large prime number, the low pass filter should be formed with hundreds of tabs and coefficients. Accordingly, another method is a method of using a Farrow filter. In a data rate conversion device of a Farrow filter structure, when embodying hardware, hardware complexity is low, but a metastability problem occurring when using an asynchronous clock and a phase offset problem occurring due to a phase error between asynchronous clocks exist, compared with the foregoing method. Further, a problem in that a clock frequency rate error that is generated in a measurement environment should be corrected exists.
- The present invention has been made in an effort to provide a method and device for converting a data rate having advantages of being capable of solving a metastability problem occurring when using an asynchronous clock and minimizing an output error due to a phase error or a clock frequency rate error between asynchronous clocks.
- An exemplary embodiment of the present invention provides a device that converts a rate of input data. The data rate conversion device includes a rate counter, a phase accumulator, an asynchronous data sampler, a filter coefficient operation unit, and a phase operation unit. The rate counter calculates a rate representing a ratio of frequencies of an input clock and an output clock. The phase accumulator generates a first parameter representing a memory address position to sample using the rate, and a second parameter representing a phase value of an estimation time point. The asynchronous data sampler records data that is input based on an input clock, and outputs continued data using the first parameter based on an output clock. The filter coefficient operation unit calculates a plurality of first operation values using the continued data and a plurality of filter coefficients. The phase operation unit generates and outputs final data using the plurality of first operation values and the second parameter.
- The rate counter may include an output clock counter, a counter enable generator, and an input clock counter. The output clock counter may perform a counting operation based on the output clock according to a first enable signal. The counter enable generator may generate a second enable signal using a counting value of the output clock counter, and generate a third enable signal by delaying a second enable signal based on the input clock. The input clock counter may generate the rate by performing a counting operation based on the input clock according to the first enable signal and the second enable signal.
- The phase accumulator may include a rate enable generator, a rate accumulator, and a bit selection unit. The rate enable generator may generate a fifth enable signal based on the output clock using a fourth enable signal. The rate accumulator may accumulate the rate based on the output clock according to the fourth enable signal and the fifth enable signal. The bit selection unit may use some bits of a cumulative value of the rate as the first parameter and use some other bits of a cumulative value of the rate as the second parameter.
- The asynchronous data sampler may include a shift register, a write address generator, an enable controller, a read address generator, and a memory. The shift register may delay and output the input data based on the input clock according to the third enable signal. The write address generator may generate a write address according to the third enable signal. The enable controller may generate the fourth enable signal and a sixth enable signal by delaying the third enable signal based on the input clock and the output clock. The read address generator may generate a plurality of read addresses for reading the continued data based on the output clock using the first parameter. The memory may record data that is output from the shift register according to the write address.
- The asynchronous data sampler may further include a D flip-flop that delays the continued data that is output from the memory according to the plurality of read addresses based on the output clock, and outputs the delayed data to the filter coefficient operation unit, according to the sixth enable signal.
- The enable controller may include a plurality of D flip-flops that are coupled in series, some D flip-flops that are positioned at the front of the plurality of D flip-flops may operate based on the input clock, the remaining D flip-flops of the plurality of D flip-flops may operate based on the output clock, and a sixth enable signal may be generated from an output value of a final D flip-flop of the plurality of D flip-flops.
- The fourth enable signal may be generated from an output value of an immediately preceding D flip-flop of the final D flip-flop of the plurality of D flip-flops.
- The read address generator may generate a first read address based on the output clock using the first parameter and generate the remaining read addresses by adding respective values from 1 to a value corresponding to a degree to obtain to the first read address based on the first read address.
- The write address generator may include a multiplexer and a D flip-flop. The multiplexer may select and output a value that accumulates 1 to an immediately preceding write address according to the third enable signal. The D flip-flop may generate the write address by delaying an output value of the multiplexer based on the input clock.
- The shift register may include a plurality of sub-delay units that are sequentially connected. The plurality of sub-delay units each may include: a multiplexer that selects and outputs the input data according to the third enable signal; and a D flip-flop that delays and outputs an output of the multiplexer based on the input clock, wherein an output of a D flip-flop of one sub-delay unit may be input to a multiplexer of a sub-delay unit that is positioned after the one sub-delay unit.
- The filter coefficient operation unit may include a plurality of sub-operation units that calculate each of the plurality of first operation values, respectively, the plurality of sub-operation units may multiply a plurality of filter coefficients, respectively, by the continued data, and calculate the first operation value by adding multiplied values, and the number of sub-operation units may be determined according to a degree of the data rate conversion device.
- The phase operation unit may include: a plurality of multipliers; and a plurality of adders that add and output a plurality of first operation values to an output value of the plurality of multipliers, respectively, wherein each of the plurality of multipliers may multiply and output an output value of a corresponding adder of the plurality of adders and the second parameter, and final data may be generated from an output value of one adder of the plurality of adders.
- Another embodiment of the present invention provides a method in which a data rate conversion device converts a rate of input data. The method includes: calculating a rate representing a ratio of frequencies of an input clock and an output clock; generating a first parameter representing a memory address position to sample according to the rate and a second parameter representing a phase value of an estimation time point; recording input data based on the input clock at a memory; outputting continued data from the memory using the first parameter based on the output clock; and outputting final data using the continued data, a plurality of filter coefficients, and the second parameter.
- The calculating of a rate may include counting based on the output clock according to a first enable signal; generating a second enable signal using the counting value; generating a third enable signal by delaying the second enable signal based on the input clock; and calculating the rate by counting based on the input clock according to the first enable signal and the second enable signal.
- The recording of input data may include generating a write address by accumulating 1 to an immediately preceding write address based on the input clock according to a third enable signal, and the bit number of the write address may be determined according to an address length of the memory.
- The method may further include: before the recording of input data, counting based on the output clock according to the first enable signal; generating a second enable signal according to a comparison result of the counting value and a threshold value; and generating a third enable signal by delaying the second enable signal based on the input clock.
- The outputting of continued data may include generating a sixth enable signal by delaying the third enable signal based on the input clock and the output clock; and generating a plurality of read addresses for reading the continued data based on the first parameter and the output clock according to the sixth enable signal.
- The generating of a first parameter may include: generating a fourth enable signal by delaying the third enable signal based on the input clock and the output clock; generating a fifth enable signal based on the output clock; accumulating the rate based on the output clock according to the fourth enable signal and the fifth enable signal; and setting some bits of a cumulative value of the rate to the first parameter and setting some other bits of a cumulative value of the rate to the second parameter.
- The outputting of continued data may include determining a read time point of the continued data according to a sixth enable signal that delays the fourth enable signal based on the output clock.
- The outputting of final data may include calculating a plurality of first operation values using the continued data and a plurality of filter coefficients, and generating the final data by applying the second parameter to each of the plurality of first operation values.
-
FIG. 1 is a diagram illustrating a data rate conversion device according to an exemplary embodiment of the present invention. -
FIG. 2 is a diagram illustrating a rate counter ofFIG. 1 . -
FIG. 3 is a diagram illustrating a phase accumulator ofFIG. 1 . -
FIG. 4 is a diagram illustrating an asynchronous data sampler ofFIG. 1 . -
FIG. 5 is a diagram illustrating a shift register ofFIG. 4 . -
FIG. 6 is a diagram illustrating a write address generator ofFIG. 4 . -
FIG. 7 is a diagram illustrating an enable controller ofFIG. 4 . -
FIG. 8 is a diagram illustrating a read address generator ofFIG. 4 . -
FIG. 9 is a diagram illustrating a subordinate operation unit of a filter coefficient operation unit ofFIG. 1 . -
FIG. 10 is a diagram illustrating a phase operation unit ofFIG. 1 . -
FIG. 11 is a diagram illustrating an example of a timing diagram of a data rate conversion device according to an exemplary embodiment of the present invention. -
FIGS. 12 and 13 are graphs simulating a measurement result of a data rate conversion device according to an exemplary embodiment of the present invention. - In the following detailed description, only certain exemplary embodiments of the present invention have been shown and described, simply by way of illustration. As those skilled in the art would realize, the described embodiments may be modified in various different ways, all without departing from the spirit or scope of the present invention. Accordingly, the drawings and description are to be regarded as illustrative in nature and not restrictive. Like reference numerals designate like elements throughout the specification.
- In addition, in the specification and claims, unless explicitly described to the contrary, the word “comprise” and variations such as “comprises” or “comprising” will be understood to imply the inclusion of stated elements but not the exclusion of any other elements.
- Hereinafter, a method and device for converting a data rate according to an exemplary embodiment of the present invention will be described in detail with reference to the drawings.
-
FIG. 1 is a diagram illustrating a data rate conversion device according to an exemplary embodiment of the present invention. - Referring to
FIG. 1 , the data rate conversion device includes an input flip-flop 100, arate counter 200, aphase accumulator 300, anasynchronous data sampler 400, a filtercoefficient operation unit 500, and aphase operation unit 600. - The input flip-
flop 100 generates data dataIN by synchronizing input data IN with an input clock clkIN, and outputs the data dataIN that is synchronized with the input clock clkIN to theasynchronous data sampler 400. A D flip-flop may be used as the input flip-flop 100. - The
rate counter 200 measures frequencies of an actually operating input clock clkIN and output clock clkOUT, calculates a rate r1 corresponding to a ratio of frequencies of the input clock clkIN and the output clock clkOUT, and outputs the calculated rate r1 to thephase accumulator 300. The rate r1 may be calculated by a frequency of the input clock clkIN/a frequency of the output clock clkOUT. - The
phase accumulator 300 estimates a first parameter βint representing a memory address to sample based on the rate r1 that is calculated in therate counter 200 and a second parameter βfrac representing an estimated phase position of the output clock clkOUT, outputs the first parameter βint to theasynchronous data sampler 400, and outputs the second parameter βfrac to thephase operation unit 600. The second parameter βfrac is a value representing a phase position of the estimated output clock clkOUT based on a phase of the input clock clkIN. - The
asynchronous data sampler 400 records the data dataIN at a memory based on the input clock clkIN, generates a read address of data for reading continued data that is stored at the memory based on the first parameter βint, reads continued data from the memory according to the read address, and outputs the read continued data to the filtercoefficient operation unit 500. In this case, the number of continued data corresponds to a degree that is used in the data rate conversion device. Here, the degree represents a degree of a polynomial expression using for converting a data rate in the data rate conversion device. For example, when a degree that is used in the data rate conversion device is 3, four continued data rcOUT0, rcOUT1, rcOUT2, and rcOUT3 are required, and inFIG. 1 , it is assumed that a degree of the data rate conversion device is 3. - The filter
coefficient operation unit 500 includes a plurality of subordinate operation units. Each subordinate operation unit operates and outputs continued data that is output from theasynchronous data sampler 400 and a filter coefficient corresponding thereto. The number of the subordinate operation units or the number of the filter coefficients is determined according to a degree that is used in the data rate conversion device. - For example, when a degree of the data rate conversion device is 3, the filter
coefficient operation unit 500 includes foursubordinate operation units subordinate operation units asynchronous data sampler 400 and four filter coefficients, respectively, calculate the sum H0-H3 of multiplied values, and output the calculated sum to thephase operation unit 600. The filter coefficient may be changed according to an interpolation method used. - The
phase operation unit 600 generates and outputs final output data Y using output values H0-H3 of the filtercoefficient operation unit 500 and the second parameter βfrac. -
FIG. 2 is a diagram illustrating the rate counter ofFIG. 1 . - Referring to
FIG. 2 , therate counter 200 includes anoutput clock counter 210, a counter enablegenerator 220, and aninput clock counter 230. - The
output clock counter 210 includes anadder 211, amultiplexer 212, and a D flip-flop 213. Theadder 211 adds 1 and an output value clkOUT_cnt of the D flip-flop 213 and outputs the added value to themultiplexer 212. Themultiplexer 212 selects one of 0 and the output value of theadder 211 according to an enable signal EN_START_IN and outputs the selected one to the D flip-flop 213. Particularly, when the enable signal EN_START_IN becomes 1, themultiplexer 212 selects the output value of theadder 211, and when the enable signal EN_START_IN become 0, themultiplexer 212outputs 0. That is, when the enable signal EN_START_IN becomes 1, therate counter 200 starts operation. InFIG. 2 , 0 and 1 within themultiplexer 212 represent data that is selected when the enable signal EN_START_IN is 0 and 1, respectively. Similarly, 0 and 1 withinmultiplexers - The D flip-
flop 213 outputs an output value of themultiplexer 212 by delaying a clock based on the output clock clkOUT, and an output value clkOUT_cnt of the D flip-flop 213 is input to theadder 211 and the counter enablegenerator 220. The output clock counter 210 starts counting when the enable signal EN_START_IN becomes 1 based on the output clock clkOUT. - The counter enable
generator 220 includes acomparator 221, themultiplexer 222, and D flip-flops comparator 221 compares the output value clkOUT_cnt of theoutput clock counter 210 and a threshold value period1, and if the output value clkOUT_cnt of theoutput clock counter 210 is larger than the threshold value period1, thecomparator 221outputs 1, while if the output value clkOUT_cnt of theoutput clock counter 210 is not larger than the threshold value period1, thecomparator 221outputs 0. The threshold value period1 is determined according to the bit number to change the rate r1 to a fixed value. For example, when the rate r1 is changed to a value of 10 bits, the threshold value period1 may become 1024. - The
multiplexer 222 selects one of 1 and an output value of the D flip-flop 223 according to an output value of thecomparator 221, and outputs the selected one to the D flip-flop 223. Particularly, if the output value of thecomparator 221 is 1, themultiplexer 222outputs 1, and if the output value of thecomparator 221 is 0, themultiplexer 222 outputs the output value of the D flip-flop 223. The D flip-flop 223 outputs the output value of themultiplexer 222 by delaying a clock based on the output clock clkOUT, and the output value of the D flip-flop 223 is an enable signal EN_clkOUT_cnt and is input to themultiplexer 222 and theinput clock counter 230. That is, if the output value clkOUT_cnt of theoutput clock counter 210 is larger than the threshold value period1, the enable signal EN_clkOUT_cnt becomes 1. As the enable signal EN_clkOUT_cnt is delayed by two clocks based on the input clock clkIN by the D flip-flops - The
input clock counter 230 includes an ANDgate 231, anadder 232, themultiplexer 233, and D flip-flops gate 231 performs and outputs an AND operation of a signal in which an enable signal EN_START_IN and an enable signal EN_clkOUT_cnt are inverted. When both inverted signals of the enable signal EN_START_IN and the enable signal EN_clkOUT_cnt are 1, the ANDgate 231outputs 1, and when both inverted signals of the enable signal EN_START_IN and the enable signal EN_clkOUT_cnt are not 1, the ANDgate 231outputs 0. Theadder 232 adds 1 and an output value clkIN_cnt of the D flip-flop 234, and outputs the added value to themultiplexer 233. Themultiplexer 233 selects one of an output value of theadder 232 and an output value clkIN_cnt of the D flip-flop 234 according to signals in which the enable signal EN_START_IN and the enable signal EN_clkOUT_cnt are inverted, and outputs the selected one to the D flip-flop 234. When an output value of the ANDgate 231 is 1, themultiplexer 233 selects an output value of theadder 232, and when an output value of the ANDgate 231 is 0, themultiplexer 233 selects the output value clkIN_cnt of the D flip-flop 234. The D flip-flop 234 outputs an output value of themultiplexer 233 by delaying a clock based on the input clock clkIN. The D flip-flop 235 delays the output value clkIN_cnt of the D flip-flop 234 by a clock based on the output clock clkOUT, generates a rate r1, and outputs the rate r1 to thephase accumulator 300. In operation of theinput clock counter 230, only at a segment in which the enable signal EN_START_IN is 1 and the enable signal EN_clkOUT_cnt is 0 based on the input clock clkIN does theinput clock counter 230 perform a counting operation, and at other segments, theinput clock counter 230 performs a function of maintaining a previous value and generates the rate r1. Resultantly, theinput clock counter 230 performs the operation of obtaining the rate r1, which is a ratio of a frequency of the output clock clkOUT and a frequency of the input clock clkIN that are generated during a specific time [=Period1* a cycle of the output clock clkOUT]. -
FIG. 3 is a diagram illustrating the phase accumulator ofFIG. 1 . - Referring to
FIG. 3 , thephase accumulator 300 includes a rate enablegenerator 310, arate accumulator 320, and abit selection unit 330. - The rate enable
generator 310 includes anadder 311,multiplexers flop 314, and acomparator 315. Theadder 311 adds 1 and an output value of the D flip-flop 314 and outputs the added value to themultiplexer 312. Themultiplexer 312 selects one of 0 and an output value of theadder 311 according to an enable signal EN_ra, which is an output value of thecomparator 315, and outputs the selected one to themultiplexer 313. When the enable signal EN_ra is 1, themultiplexer 312 selects 0, and when the enable signal EN_ra is 0, themultiplexer 312 selects the output value of theadder 311. Themultiplexer 313 selects one of 0 and the output value of themultiplexer 312 according to an enable signal EN_pa_start, and outputs the selected one to the D flip-flop 314. When the enable signal EN_pa_start is 1, themultiplexer 313 selects the output value of themultiplexer 312, and when the enable signal EN_pa_start is 0, themultiplexer 313 selects 0. The D flip-flop 314 outputs the output value of themultiplexer 313 to thecomparator 315 by delaying a clock based on the output clock clkOUT. Thecomparator 315 compares a threshold value period2 and the output value of the D flip-flop 314, and if the output value of the D flip-flop 314 corresponds with the threshold value period2, thecomparator 315outputs 1, while if the output value of the D flip-flop 314 does not correspond with the threshold value period2, thecomparator 315outputs 0 and generates an enable signal EN_ra. That is, when the enable signal EN_pa_start is 0, the rate enablegenerator 310 generates an enable signal EN_ra of 0, and when the enable signal EN_pa_start is 1 and until an output value of the D flip-flop 314 becomes a threshold value period2, the rate enablegenerator 310 generates an enable signal EN_ra of 0, while when the output value of the D flip-flop 314 becomes a threshold value period2, the rate enablegenerator 310 generates an enable signal EN_ra of 1. When the enable signal EN_ra is 1, a value of therate accumulator 320 is initialized. That is, the enable signal EN_ra performs an operation that initializes therate accumulator 320. - The
rate accumulator 320 includes amultiplexer 321, anadder 322, amultiplexer 323, and a D flip-flop 324. Themultiplexer 321 selects one of 0 and an output value ra_out of the D flip-flop 324 according to the enable signal EN_ra, and outputs the selected one to theadder 322. When the enable signal EN_ra is 1, themultiplexer 321 selects 0, and when the enable signal EN_ra is 0, themultiplexer 321 selects an output value ra_out of the D flip-flop 324. Theadder 322 adds the output value of themultiplexer 321 and a rate r1, and outputs the added value to themultiplexer 323. Themultiplexer 323 selects one of 0 and an output value of theadder 322 according to the enable signal EN_pa_start, and outputs the selected one to the D flip-flop 324. When the enable signal EN_pa_start is 0, themultiplexer 323 selects 0, and when the enable signal EN_pa_start is 1, themultiplexer 323 selects an output value of theadder 322. The D flip-flop 324 delays and outputs the output value of themultiplexer 323 by a clock based on the output clock clkOUT. The output value ra_out of the D flip-flop 324 is input to themultiplexer 321 and thebit selection unit 330. In operation of therate accumulator 320, when the enable signal EN_pa_start is 0 based on the enable signal EN_pa_start and the enable signal EN_ra, the output value ra_out of the D flip-flop 324 becomes 0, and when the enable signal EN_pa_start is 1 and the enable signal EN_ra is 0, the output value ra_out of the D flip-flop 324 becomes a sum of a value of the input rate r1 and an immediately preceding output value ra_out. When the enable signal EN_pa_start is 1 and the enable signal EN_ra is 1, the output value ra_out of the D flip-flop 324 becomes a sum of a value of the input rate r1 and 0. - Next, the
bit selection unit 330 includessub-bit selection units inverter 333, and a D flip-flop 334. Thesub-bit selection unit 331 selects and outputs the high-order bit number of the output value ra_out of therate accumulator 320 according to an input parameter sel_int_bits value. The output value of thesub-bit selection unit 331 becomes a first parameter βint. Thesub-bit selection unit 332 selects and outputs the next high-order bit number from the output value ra_out of therate accumulator 320, except for high-order bits that are selected by thesub-bit selection unit 331 among entire bits according to an input parameter sel_frac_bits value. For example, when the bit number of the output value ra_out of therate accumulator 320 is 32 bits, the input parameter sel_int_bits is 3, and the input parameter sel_frac_bits is 20, thesub-bit selection unit 331 selects and outputs high-order 3 bits ra_out [31:29] of the output value ra_out, and thesub-bit selection unit 332 selects and outputs high-order 20 bits ra_out [28:6], except for high-order 3 bits ra_out [31:29] of the output value ra_out that is selected by thesub-bit selection unit 331. Theinverter 333 inverts and outputs the output value of thesub-bit selection unit 332, and the D flip-flop 334 delays and outputs the output value of theinverter 333 by a clock based on the output clock clkOUT. The output value of the D flip-flop 334 becomes a second parameter βfrac. - The first parameter βint is an address for reading data that is written at a memory, and the input parameter sel_int_bits is the bit number that is used for generating an address for reading data that is written at the memory and is determined according to a size of the memory. For example, when a memory having 8 addresses is used, in order to represent 8 addresses, a minimum of three bits (23=8) are required, and thus an input parameter sel_int_bits may be 3.
- The second parameter βfrac is a value representing a phase position of an estimated output clock clkOUT based on a phase of the input clock clkIN, is a phase value of the output clock clkOUT for estimating a value between sampled data based on sampled data (e.g., rcOUT0 to rcOUT3), and is used by the
phase operation unit 600. The input parameter sel_frac_bits determines a resolution of the second parameter βfrac, and, may be determined according to a signal to noise ratio that is requested in a system. -
FIG. 4 is a diagram illustrating the asynchronous data sampler ofFIG. 1 . - Referring to
FIG. 4 , theasynchronous data sampler 400 includes ashift register 410, awrite address generator 420, an enablecontroller 430, aread address generator 440, amemory 450, and a D flip-flop 460. - The
shift register 410 delays and outputs input data dataIN by synchronizing with the input clock clkIN according to the enable signal EN_RS. - The
write address generator 420 generates a write address addwr representing a position to store output data Shift_dataIN of theshift register 410 at thememory 450 according to the enable signal EN_RS. - The enable
controller 430 generates enable signals EN_pa_start and EN_rd_start representing the operation start of thephase accumulator 300 and a read time point of thememory 450 according to the enable signal EN_RS. - The
read address generator 440 receives an input of the first parameter βint from thephase accumulator 300, and generates read addresses addrd0˜addrd3 for reading continued data that is stored at thememory 450 based on the first parameter βint. - The
memory 450 records the output data shift_dataIN of theshift register 410 according to the write address addwr, reads data dataOUT0, dataOUT1, dataOUT2, and dataOUT3 that are stored at thememory 450 according to read addresses addrd0-addrd3, and outputs the data dataOUT0, the dataOUT1, dataOUT2, and the dataOUT3 to the D flip-flop 460. Such amemory 450 may be a ring-type memory. - The D flip-
flop 460 outputs data dataOUT0, dataOUT1, dataOUT2, and dataOUT3 that are output from thememory 450 based on the output clock clkOUT and the enable signal EN_rd_start to the filtercoefficient operation unit 500. -
FIG. 5 is a diagram illustrating the shift register ofFIG. 4 . - Referring to
FIG. 5 , theshift register 410 includes a plurality of sub-delay units sub_SR1, sub_SR2, . . . , sub_SRn. n is determined according to a degree of a data rate conversion device. Theshift register 410 includes amultiplexer 411 and a D flip-flop 412. The data dataIN is input to themultiplexer 411 of the sub-delay unit sub_SR1. The D flip-flop 412 of the sub-delay unit sub_SR1 inputs an output value of themultiplexer 411 of the sub-delay unit sub_SR1 to themultiplexer 411 of the sub-delay unit sub_SR2 by delaying a clock based on the input clock clkIN. The D flip-flop 412 of the sub-delay unit sub_SR2 inputs an output value of themultiplexer 411 of the sub-delay unit sub_SR2 to themultiplexer 411 of the sub-delay unit sub_SR3 by delaying a clock based on the input clock clkIN. In such a way, the sub-delay units sub_SR1, sub_SR2, . . . , sub_SRn are coupled in series. An output value of the D flip-flop 412 of the final sub-delay unit sub_SRn becomes output data shift_dataIN of theshift register 410. Themultiplexer 411 of the sub-delay units sub_SR1, sub_SR2, . . . , sub_SRn selects and outputs one of 0 and input data (dataIN or an output value of a D flip-flop 412 of an immediately preceding sub-delay unit) according to the enable signal EN_RS. In this case, when the enable signal EN_RS is 1, data (dataIN or an output value of the D flip-flop 412 of an immediately preceding sub-delay unit) is selected, and when the enable signal EN_RS is 0, 0 is selected. Finally, when the enable signal EN_RS is 0, output data shift_dataIN of theshift register 410 becomes 0 and thus theshift register 410 enters a state in which it does not operate, and when the enable signal EN_RS is 1, the output data shift_dataIN of theshift register 410 becomes a value in which data dataIN is delayed by a degree of the data rate conversion device based on the input clock clkIN. -
FIG. 6 is a diagram illustrating the write address generator ofFIG. 4 . - Referring to
FIG. 6 , thewrite address generator 420 includes anadder 421, amultiplexer 422, and a D flip-flop 423. Theadder 421 adds 1 and an output value addwr of the D flip-flop 423 and outputs the added value to themultiplexer 422. Themultiplexer 422 selects one of 0 and an output value addwr of theadder 421 according to an enable signal EN_RS and outputs the selected one to the D flip-flop 423. When the enable signal EN_RS is 0, themultiplexer 422 selects 0, and when the enable signal EN_RS is 1, themultiplexer 422 outputs an output value of theadder 421, i.e., a value in which 1 is added to a previous write address addwr. The D flip-flop 423 generates a write address addwr by delaying an output value of themultiplexer 422 by a clock based on the input clock clkIN and outputs a write address addwr. - That is, when the enable signal EN_RS is 0, the
write address generator 420 outputs a write address addwr of 0, and when the enable signal EN_RS is 1, thewrite address generator 420 outputs a write address addwr in which 1 is accumulated at a previous write address addwr. In this case, the bit number of the write address addwr is changed according to an address length of thememory 450. For example, when an address length of thememory 450 is 8, the bit number of the write address addwr is set to 3 bits. Finally, when the enable signal EN_RS is 1, thewrite address generator 420 has a write address addwr that is repeated from 0-7 based on the input clock clkIN. Therefore, input output data shift_dataIN of theshift register 410 is stored at [0] number address of thememory 450 based on the moment in which the enable signal EN_RS is changed from 0 to 1, and next data shift_dataIN is stored at [1] number address of thememory 450. -
FIG. 7 is a diagram illustrating the enable controller ofFIG. 4 . - Referring to
FIG. 7 , the enablecontroller 430 includes a plurality of D flip-flops that are coupled in series. - A
first delay unit 431 includes some D flip-flops that are positioned at the front of the plurality of D flip-flops. The plurality of D flip-flops of thefirst delay unit 431 delay and output an enable signal EN_RS that is input by synchronizing with the input clock clkIN. - A
second delay unit 432 includes the remaining D flip-flops, except for a final D flip-flop and some D flip-flops that are positioned at the front of the plurality of D flip-flops. The plurality of D flip-flops of thesecond delay unit 432 delay and output the enable signal EN_RS that is input by synchronizing with the output clock clkOUT. In this case, an output signal of a final D flip-flop of the plurality of D flip-flops becomes an enable signal EN_rd_start, and an output signal of a D flip-flop that is positioned immediately before a final D flip-flop of the plurality of D flip-flops becomes an enable signal EN_pa_start. - The enable signals EN_pa_start and EN_rd_start are enable signals representing the operation start of the
phase accumulator 300 and a time point that reads data that is written at thememory 450, and a read time point may be changed according to a degree that is used in the data rate conversion device and an address length of thememory 450. - For example, when an address length of the
memory 450 is 8, and a degree of a data rate conversion device is 3, the number num_ENdelay1 of D flip-flops of thefirst delay unit 431 may be 4, and the number num_ENdelay2 of D flip-flops of thesecond delay unit 432 may be 3. That is, a memory address position to sample data is selected as a time point that may sample entire data from data of [3] number address to data of [2] number address, [1] number address, and [0] number address of thememory 450 based on a time point at which the enable signal EN_RS is changed from 0 to 1, and in this case, a time point at which a change of data is minimized is selected. A memory address position to sample data can solve a metastability problem occurring when being operated with an asynchronous clock. - Because an address length of the
memory 450 should not exceed 8, the number num_ENdelay1 of D flip-flops of thefirst delay unit 431 and the number num_ENdelay2 of D flip-flops of thesecond delay unit 432 may be selected from num_ENdelay1<8 and num_ENdelay2<8. - Because the
phase accumulator 300 operates based on the enable signal EN_pa_start, write addresses addrd0-addrd3 based on an output value μint thephase accumulator 300 are delayed by a clock based on the output clock clkOUT. Therefore, because a position to sample data in thememory 450 should be set based on a time point that is delayed by a clock, an enable signal EN_rd_start is generated by delaying by a clock. This delay value may be changed according to a hardware structure. -
FIG. 8 is a diagram illustrating the read address generator ofFIG. 4 . - Referring to
FIG. 8 , theread address generator 440 receives an input of a first parameter βint from thephase accumulator 300, and generates read addresses addrd0-addrd3 for reading continued data that is stored at thememory 450 based on the first parameter βint. Theread address generator 440 includes D flip-flops adders flop 441, and the D flip-flop 441 delays the first parameter βint by a clock based on an output clock clkOUT and generates a read address addrd3. Theadder 445 adds the first parameter βint and 1 and outputs the added value (=βint+1) to the D flip-flop 442. The D flip-flop 442 delays the added value (=βint+1) of theadder 445 by a clock based on the output clock clkOUT and generates a read address addrd2. Theadder 446 adds the first parameter βint and 2 and outputs an added value (=βint+2) to the D flip-flop 443. The D flip-flop 443 delays the added value (=βint+2) of theadder 446 by a clock based on the output clock clkOUT and generates a read address addrd1. Theadder 447 adds the first parameter βint and 3 and outputs an added value (=βint+3) to the D flip-flop 444. The D flip-flop 444 delays the added value (=βint+3) of theadder 447 by a clock based on the output clock clkOUT and generates a read address addrd0. - Finally, the
read address generator 440 generates read addresses addrd0-addrd3 for reading continued data that is stored at thememory 450 by delaying a clock based on the output clock clkOUT using the first parameter βint representing a memory address to sample as a time point. - In this illustration, because a degree of the data rate conversion device is 3, in order for the
memory 450 to read data, four read addresses are required. A reference value for generating four read addresses is a read address addrd3, and by adding a value of 1-3 corresponding to a degree to obtain to the reference value, read addresses addrd0-addrd2 are generated. -
FIG. 9 is a diagram illustrating a subordinate operation unit of the filter coefficient operation unit ofFIG. 1 , andFIG. 9 illustrates only onesubordinate operation unit 510 for convenience, butsubordinate operation units subordinate operation unit 510. - Referring to
FIG. 9 , thesubordinate operation unit 510 includesmultipliers adders multiplier 511 multiplies data rcOUT0 and a filter coefficient coeff_N0 and outputs a multiplied value to theadder 517. Themultiplier 512 multiplies data rcOUT1 and a filter coefficient coeff_N1 and outputs a multiplied value to theadder 516. Themultiplier 513 multiplies data rcOUT2 and a filter coefficient coeff_N2 and outputs a multiplied value to theadder 515. Themultiplier 514 multiplies data rcOUT3 and a filter coefficient coeff_N3 and outputs a multiplied value to theadder 515. Theadder 515 adds output values of themultipliers adder 516. Theadder 516 adds an output value of themultiplier 512 and an output value of theadder 515 and outputs an added value to theadder 517. Theadder 517 adds an output value of themultiplier 511 and an output value of theadder 516 and generates an output value H0 of thesubordinate operation unit 510. The filter coefficients coeff_N0, coeff_N1, coeff_N2, and coeff_N3 may be changed according to an interpolation method in use. -
FIG. 10 is a diagram illustrating the phase operation unit ofFIG. 1 . - Referring to
FIG. 10 , thephase operation unit 600 includes a plurality ofadders multipliers adder 610 outputs an output value H3 of thesubordinate operation unit 540 to themultiplier 620, and themultiplier 620 multiplies the output value of theadder 610, i.e., the output value H3 of thesubordinate operation unit 540, and the second parameter βfrac, and outputs the multiplied value to theadder 630. Theadder 630 adds an output value H2 of thesubordinate operation unit 530 and an output value of themultiplier 620, and outputs the added value to themultiplier 640. Themultiplier 640 multiplies an output value of theadder 630 and the second parameter βfrac, and outputs the multiplied value to theadder 650. Theadder 650 adds an output value H1 of thesubordinate operation unit 520 and an output value of themultiplier 640, and outputs the added value to themultiplier 660. Themultiplier 660 multiplies an output value of theadder 650 and the second parameter βfrac, and outputs the multiplied value to theadder 670. Theadder 670 adds an output value H0 of thesubordinate operation unit 510 and an output value of themultiplier 660, and generates output data Y of the data rate conversion device. - An object of a data rate conversion device according to an exemplary embodiment of the present invention is to output data in which a data rate is converted based on data that is sampled with an input clock clkIN.
- In a situation that is operated with an asynchronous clock, the most important element to perform such an object is to perform a function of the
phase operation unit 600 by synchronizing the second parameter βfrac that is generated in thephase accumulator 300 and the output values H0-H3 of the filtercoefficient operation unit 500, which is sampled data. In order to minimize an error that is generated while using an asynchronous clock, an accurate operation of thephase operation unit 600 is required, and an accurate operation of thephase operation unit 600 can be solved using the previously describedrate counter 200,phase accumulator 300,asynchronous data sampler 400, and filtercoefficient operation unit 500. -
FIG. 11 is a diagram illustrating an example of a timing diagram of a data rate conversion device according to an exemplary embodiment of the present invention, and inFIG. 11 , it is assumed that a rate r1 that is obtained in therate counter 200 is 0.75, andFIG. 11 illustrates a converting process of a data rate conversion device from a time point at which the enable signal EN_RS is changed from 0 to 1. - Referring to
FIG. 11 , when the enable signal EN_RS changes from 0 to 1, theshift register 410 outputs data shift_dataIN by delaying data dataIN that is synchronized with the input clock clkIN by 3 clocks (degree=3) based on an input clock clkIN. In this case, a write address addwr of thememory 450 for writing data in thememory 450 in which an address length is 8 has a value of 0-7 based on the input clock clkIN from a time point at which the enable signal EN_RS becomes 1, and this process is repeated. In thememory 450, the data shift_dataIN is written according to the write address addwr. For example, when the write address addwr is 3, at an address [3] of thememory 450, the data shift_dataIN ×1 is written based on the input clock clkIN. When the address addwr is 4, at an address [4] of thememory 450, the data shift_dataIN ×2 is written based on the input clock clkIN. - In this way, because the write address addwr of the
memory 450 is counted from 0-7, a time of holding input data per each write address is increased to 8 times. In an asynchronous clock system, at a rise or drop edge segment of an operated clock, when input data is changed, a metastability problem in which an error occurs in an output value thereof occurs. Such a metastability problem can be solved by increasing a time of holding data of thememory 450. - Next, when it is set to a value of num_ENdelay1=4 and num_ENdelay2=2, after an enable signal EN_RS is delayed by 4 clocks based on the input clock clkIN, when the output clock clkOUT is delayed by 2 clocks, an enable signal EN_pa_start may be generated. The enable signal EN_rd_start is a signal that is set to sample a [3]rd address of the
memory 450 after about 3 clocks based on the output clock clkOUT. - From a time point at which the enable signal EN_pa_start becomes 1, the
phase accumulator 300 accumulates a value of a rate (r1 ofFIG. 3 ) and a previous output value (ra_out ofFIG. 3 ) every output clock clkOUT, and generates an output value ra_out. The value ra_out that is generated in thephase accumulator 300 is formed with a value of an integer portion and a value of a decimal portion, and in this case, the value of the integer portion becomes βint and the value of the decimal portion becomes βfrac. βint is a value that determines a time point at which data is read in thememory 450, read addresses addrd0-addrd3 are generated based on βint, and data dataOUT0-dataOUT3 are output based on such read addresses addrd0-addrd3. By performing multiplication and addition operations by corresponding calculation time points of βfrac and H0-H3, final output data Y of the data rate conversion device is generated. Because such a calculation method is used, in the data rate conversion device based on an asynchronous clock, an influence of a phase error between input/output clocks can be minimized. -
FIGS. 12 and 13 are graphs simulating a measurement result of a data rate conversion device according to an exemplary embodiment of the present invention. InFIGS. 12 and 13 , an input data sampling rate is 61.44 MHz, an output data sampling rate is 79.79 MHz, a value at which a rate is about 0.77 is set, and an I channel data signal ofLTE 5 MHz is measured. -
FIG. 12 is a graph illustrating an output of a data rate conversion device according to an exemplary embodiment of the present invention, and illustrates an amplitude value of an I channel data signal ofLTE 5 MHz according to a time change. - In
FIG. 12 , an input data sampling rate of a data rate conversion device is 61.44 MHz, butFIG. 12 shows a result in which an output data sampling rate in which a rate r1 is 0.77 times was converted to 79.79 MHz. -
FIG. 13 is a graph illustrating a signal that is shown inFIG. 12 as a power value according to a frequency axis, and when viewing the spectrum that is shown inFIG. 13 , it can be determined that a gap between a signal component and a noise component was converted to an output rate while maintaining performance of about 60 dB or more. - In this way, a data rate conversion device according to an exemplary embodiment of the present invention can perform data rate conversion with excellent performance while using a simple structure.
- According to an exemplary embodiment of the present invention, by increasing a holding time of data using a memory, a metastability problem occurring when using an asynchronous clock can be solved.
- By measuring a ratio of a frequency of an input clock and a frequency of an output clock in an actual hardware environment, a data rate conversion device is operated and thus an output error of the data rate conversion device can be minimized, and because a position of a memory to sample is estimated through an accumulation value of a rate that is calculated in a read process of the memory, an output error due to a phase error between clocks occurring by using an asynchronous clock can be minimized.
- Further, entire rate conversion corresponding to integer times and rational number times is available, and both functions of an interpolation filter and a decimation filter can be performed.
- An exemplary embodiment of the present invention may not only be embodied through the above-described apparatus and/or method, but may also be embodied through a program that executes a function corresponding to a configuration of the exemplary embodiment of the present invention or through a recording medium on which the program is recorded, and can be easily embodied by a person of ordinary skill in the art from a description of the foregoing exemplary embodiment.
- While this invention has been described in connection with what is presently considered to be practical exemplary embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2013-0118713 | 2013-10-04 | ||
KR1020130118713A KR102064232B1 (en) | 2013-10-04 | 2013-10-04 | Apparatus and method for coverting data rate |
Publications (2)
Publication Number | Publication Date |
---|---|
US9000958B1 US9000958B1 (en) | 2015-04-07 |
US20150097708A1 true US20150097708A1 (en) | 2015-04-09 |
Family
ID=52745134
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/206,522 Expired - Fee Related US9000958B1 (en) | 2013-10-04 | 2014-03-12 | Device and method for converting data rate |
Country Status (2)
Country | Link |
---|---|
US (1) | US9000958B1 (en) |
KR (1) | KR102064232B1 (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9602107B2 (en) * | 2014-12-23 | 2017-03-21 | Texas Instruments Incorporated | Reset selection cell to mitigate initialization time |
WO2020047148A1 (en) * | 2018-08-31 | 2020-03-05 | Commscope Technologies Llc | Efficient implementation of fixed-rate farrow-based resampling filter |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5666299A (en) * | 1992-09-30 | 1997-09-09 | Analog Devices, Inc. | Asynchronous digital sample rate converter |
US7408485B1 (en) * | 2007-03-22 | 2008-08-05 | Texas Instruments Incorporated | Asynchronous sampling rate converter and method for audio DAC |
US7415493B2 (en) * | 2002-03-22 | 2008-08-19 | Freescale Semiconductor, Inc. | Asynchronous sampling rate conversion |
US8405532B1 (en) * | 2009-05-28 | 2013-03-26 | Audience, Inc. | Asynchronous sample rate converter |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09261687A (en) * | 1996-03-27 | 1997-10-03 | Hitachi Ltd | Video signal sampling rate conversion device |
KR100599200B1 (en) | 2003-12-26 | 2006-07-12 | 한국전자통신연구원 | Digital intermediate frequency transmitter capable of reconfiguring and transmitter using the same |
US7342518B2 (en) | 2004-01-20 | 2008-03-11 | Freescale Semiconductor, Inc. | Digital rate converter |
CN102742157B (en) | 2010-01-15 | 2015-10-21 | 意法爱立信有限公司 | The data flow control mechanism of sampling rate converter |
-
2013
- 2013-10-04 KR KR1020130118713A patent/KR102064232B1/en active IP Right Grant
-
2014
- 2014-03-12 US US14/206,522 patent/US9000958B1/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5666299A (en) * | 1992-09-30 | 1997-09-09 | Analog Devices, Inc. | Asynchronous digital sample rate converter |
US7415493B2 (en) * | 2002-03-22 | 2008-08-19 | Freescale Semiconductor, Inc. | Asynchronous sampling rate conversion |
US7408485B1 (en) * | 2007-03-22 | 2008-08-05 | Texas Instruments Incorporated | Asynchronous sampling rate converter and method for audio DAC |
US8405532B1 (en) * | 2009-05-28 | 2013-03-26 | Audience, Inc. | Asynchronous sample rate converter |
Also Published As
Publication number | Publication date |
---|---|
KR102064232B1 (en) | 2020-02-11 |
KR20150040111A (en) | 2015-04-14 |
US9000958B1 (en) | 2015-04-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR102309359B1 (en) | Time-to-digital converter with increased range and sensitivity | |
TWI450499B (en) | Method and apparatus for computing interpolation factors in sample rate conversion systems | |
JP5142342B2 (en) | AD converter circuit | |
US7619546B2 (en) | Asynchronous sample rate conversion using a digital simulation of an analog filter | |
CN111337890B (en) | LFMCW radar target echo signal simulation method | |
US8854238B2 (en) | Asynchronous sampling frequency conversion device, method, and computer program product | |
US20160087787A1 (en) | Sample rate converter and method of converting sample rate | |
US8787513B2 (en) | Digital re-sampling apparatus using fractional delay generator | |
KR101733660B1 (en) | 10gbaset method and apparatus for data aided timing recovery in 10gbaset system | |
US9000958B1 (en) | Device and method for converting data rate | |
CN109976660B (en) | Random signal sampling rate reconstruction method based on linear interpolation and data sampling system | |
CN103067016A (en) | Assembly line hour converter and method thereof | |
JP6433955B2 (en) | High resolution time-to-digital converter | |
US7664166B2 (en) | Pleisiochronous repeater system and components thereof | |
US7609181B2 (en) | Sampling frequency conversion apparatus | |
US8242829B1 (en) | Multichannel interpolator | |
JP5560778B2 (en) | Clock transfer circuit and clock transfer method | |
TW202211632A (en) | Circuit for converting a signal between digital and analog | |
TWI606697B (en) | High-accurate sample rate calculation circuit and audio re-sampling circuit using the same | |
KR20210059014A (en) | Time-to-digital converter with increased range and sensitivity | |
US10873441B2 (en) | Method for synchronizing digital data sent in series | |
US9729361B2 (en) | Fractional delay estimation for digital vector processing using vector transforms | |
US11894966B2 (en) | Method and apparatus for estimating frequency offset, electronic device and computer-readable medium | |
EP3867652B1 (en) | Architecture of time sampling digital signal processing device based on an application of the frequency multiplying device | |
Lijun et al. | Signal generation techniques based on arbitrary sample rate conversion |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTIT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PARK, MI JEONG;EO, IK SOO;KIM, SANG-KYUN;REEL/FRAME:032418/0158 Effective date: 20140203 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230407 |