US20150042404A1 - High slew rate operational amplifier and operating method thereof - Google Patents
High slew rate operational amplifier and operating method thereof Download PDFInfo
- Publication number
- US20150042404A1 US20150042404A1 US14/329,737 US201414329737A US2015042404A1 US 20150042404 A1 US20150042404 A1 US 20150042404A1 US 201414329737 A US201414329737 A US 201414329737A US 2015042404 A1 US2015042404 A1 US 2015042404A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- operational amplifier
- slew rate
- stage
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45179—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
-
- H03F2003/45008—
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45248—Indexing scheme relating to differential amplifiers the dif amp being designed for improving the slew rate
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45366—Indexing scheme relating to differential amplifiers the AAC comprising multiple transistors parallel coupled at their gates only, e.g. in a cascode dif amp, only those forming the composite common source transistor
Definitions
- This invention relates to an operational amplifier, especially to a high slew rate operational amplifier used for analog data transmission in a LCD panel and operating method thereof.
- a slew rate of an operational amplifier used for analog data transmission in the LCD panel should be also enhanced, so that the user will not see different data transmission rates in different pixels on the LCD panel.
- the definition of the so-called “slew rate” is the increased amplitude of voltage in 1 microsecond (ms). Its unit can be V/s, V/ms, or V/ ⁇ s.
- the slew rate is an important parameter to measure the speed of the operational amplifier.
- the slew rate of the operational amplifier means a capability of the operational amplifier to follow or respond burst signals or pulse signals, namely a transient response capability. If the slew rate of the operational amplifier is slow, a condition of transient inter-modulation distortion will become more serious.
- the first type is to directly increase the current source of the operational amplifier, but the static power consumption of entire circuit will be also increased; another type is to use a slew rate enhancement (SRE) circuit.
- SRE slew rate enhancement
- FIG. 1 and FIG. 2 illustrate different types of SRE circuits used in conventional operational amplifier circuits respectively.
- the conventional operational amplifiers use a first SRE circuit SRE 1 of FIG. 1 and a second SRE circuit SRE 2 of FIG. 2 to sense input terminals INP and output terminals OUT of the operational amplifier circuits to provide appropriate slew rate compensation to the operational amplifier circuits.
- the first SRE circuit SRE 1 and the second SRE circuit SRE 2 use the threshold voltage of transistor to determine whether to provide slew rate compensation or not, only when the voltage difference between the input terminal INP and output terminal OUT is larger than the threshold voltage of transistor, the first SRE circuit SRE 1 and the second SRE circuit SRE 2 will be triggered to provide appropriate slew rate compensation to the operational amplifier circuits. This will make the threshold voltages of the first SRE circuit SRE 1 and the second SRE circuit SRE 2 less flexible to be adjusted. When the change of the data in the operational amplifier circuits is small, the first SRE circuit SRE 1 and the second SRE circuit SRE 2 would be triggered and then shut down immediately, so that the slew rate of the operational amplifier circuit can be effectively increased.
- the conventional operational amplifier circuit if a bulk electrode (a body electrode) and a source electrode of the transistor M 1 or M 1 ′ comparing the voltages of the input terminal INP and the output terminal OUT fail to be connected, the transistor M 1 or M 1 ′ will generate a body effect. Therefore, the threshold voltage of the transistor M 1 or M 1 ′ will be varied with the voltage change of the source electrode, and the threshold voltage used to trigger the SRE circuit will be also changed. Because the threshold voltage used to trigger the SRE circuit is changed, it is hard to provide appropriate slew rate compensation to the operational amplifier circuit. And, the conventional first SRE circuit SRE 1 and second SRE circuit SRE 2 only use one stage slew rate enhancement to drive the operational amplifier circuit, its slew rate compensation speed is too slow to meet nowadays requirements.
- the invention provides a high slew rate operational amplifier used for analog data transmission in a LCD panel and operating method thereof to solve the above-mentioned problems occurred in the prior arts.
- a scope of the invention is to provide a high slew rate operational amplifier.
- the high slew rate operational amplifier not only the threshold voltage used to trigger the slew rate enhancement circuit can be flexibly adjusted to enhance the activation speed of the slew rate enhancement circuit, but also two stage slew rate enhancement is used to drive the high slew rate operational amplifier to provide faster and larger driving capability to increase the slew rate of the high slew rate operational amplifier.
- An embodiment of the invention is a high slew rate operational amplifier.
- the high slew rate operational amplifier includes an input terminal, an output terminal, and at least one slew-rate enhancing circuit.
- Each slew-rate enhancing circuit includes a first stage enhancing unit and a second stage enhancing unit.
- the first stage enhancing unit is coupled between the input terminal and the output terminal.
- the first stage enhancing unit and the second stage enhancing unit are coupled.
- the slew-rate enhancing circuit has a threshold voltage and the threshold voltage is related to the size of the first stage enhancing unit. When the threshold voltage is driven, the slew-rate enhancing circuit will rapidly start the second stage enhancing unit to perform a slew rate compensation on the high slew rate operational amplifier.
- the first stage enhancing unit includes a first transistor and a second transistor.
- the first transistor and the second transistor are coupled to the input terminal and the output terminal respectively.
- the second stage enhancing unit includes a third transistor coupled to the first transistor.
- the first stage enhancing unit further includes a fourth transistor, a fifth transistor, and a sixth transistor.
- the fourth transistor and the fifth transistor are coupled.
- the fourth transistor is coupled to the first transistor and the third transistor.
- the fifth transistor is coupled to the second transistor.
- the sixth transistor is coupled to the first transistor, the second transistor, and a ground terminal.
- the first transistor, the second transistor, and the sixth transistor are N-type MOSFETs and the third transistor, the fourth transistor, and the fifth transistor are P-type MOSFETs.
- the first transistor, the second transistor, and the sixth transistor are P-type MOSFETs and the third transistor, the fourth transistor, and the fifth transistor are N-type MOSFETs.
- the threshold voltage is related to sizes of the first transistor and the second transistor of the first stage enhancing unit.
- Another scope of the invention is to provide a high slew rate operational amplifier operating method.
- Another embodiment of the invention is a high slew rate operational amplifier operating method.
- the high slew rate operational amplifier operating method is used to operate a high slew rate operational amplifier.
- the high slew rate operational amplifier includes an input terminal, an output terminal, and at least one slew-rate enhancing circuit.
- a slew-rate enhancing circuit of the at least one slew-rate enhancing circuit includes a first stage enhancing unit and a second stage enhancing unit.
- the slew-rate enhancing circuit has a threshold voltage and the threshold voltage is related to a size of the first stage enhancing unit.
- the high slew rate operational amplifier operating method includes steps of: (a) coupling the first stage enhancing unit between the input terminal and the output terminal and coupling the second stage enhancing unit to the first stage enhancing unit; and (b) when the slew-rate enhancing circuit is driven by the threshold voltage, the slew-rate enhancing circuit rapidly activating the second stage enhancing unit to perform a slew rate compensation on the high slew rate operational amplifier.
- the high slew rate operational amplifier and operating method thereof in the invention are used for analog data transmission in a LCD panel and have features of flexibly adjusting the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit and using two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- FIG. 1 illustrates a first slew rate enhancement circuit of the conventional operational amplifier circuit.
- FIG. 2 illustrates a second slew rate enhancement circuit of the conventional operational amplifier circuit.
- FIG. 3 illustrates an operational amplifier circuit in an embodiment of the invention.
- FIG. 4 illustrates an embodiment of the first slew rate enhancement circuit in the operational amplifier circuit shown in FIG. 3 .
- FIG. 5 illustrates an embodiment of the second slew rate enhancement circuit in the operational amplifier circuit shown in FIG. 3 .
- FIG. 6 illustrates a slew rates comparison between the operational amplifier circuits of prior art and the invention.
- FIG. 7 illustrates a flow chart of the high slew rate operational amplifier operating method in another embodiment of the invention.
- a preferred embodiment of the invention is a high slew rate operational amplifier.
- the high slew rate operational amplifier can not only flexibly adjust the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit, but also use two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- FIG. 3 illustrates the operational amplifier circuit in this embodiment.
- the high slew rate operational amplifier includes input terminals INP and INN, an output terminal OUT, current sources 11 and 12 , P-type transistors MP 1 and MP 2 , N-type transistors MN 1 and MN 2 , an output stage OS, and slew rate enhancement circuits SRE 1 and SRE 2 .
- two terminals of the P-type transistor MP 1 are coupled to a node CMP and the output stage OS respectively; two terminals of the P-type transistor MP 2 are coupled to the node CMP and the output stage OS respectively; two terminals of the N-type transistor MN 1 are coupled to a node CMN and the output stage OS respectively; two terminals of the N-type transistor MN 2 are coupled to the node CMN and the output stage OS respectively; the current source 11 is coupled to the node CMP; the current source 12 is coupled between the node CMN and the ground terminal; the slew rate enhancement circuit SRE 1 is coupled to the input terminal INP, the output terminal OUT, and the node CMP; the slew rate enhancement circuit SRE 2 is coupled to the input terminal INP, the output terminal OUT, and the node CMN; the N-type transistor MN 1 and the P-type transistor MP 1 are coupled to the input terminal INN; the N-type transistor MN 2 and the P-type transistor MP 2 are coupled to
- FIG. 4 illustrates an embodiment of the first slew rate enhancement circuit SRE 1 in the operational amplifier circuit shown in FIG. 3 . It should be noticed that the circuit structure of FIG. 4 is only one possible embodiment of the first slew rate enhancement circuit SRE 1 , not limited to this. As shown in FIG. 4 , the first slew rate enhancement circuit SRE 1 includes a first stage enhancing unit GS 1 and a second stage enhancing unit GS 2 .
- the first stage enhancing unit GS 1 includes transistors M 1 , M 2 , M 4 , M 5 , and M 6 , and the transistors M 1 , M 2 , and M 6 are N-type transistors and the transistors M 4 and M 5 are P-type transistors;
- the second stage enhancing unit GS 2 includes a transistor M 3 , and the transistor M 3 is P-type transistor.
- the first stage enhancing unit GS 1 and the second stage enhancing unit GS 2 are coupled.
- the P-type transistors can be P-type MOSFETs;
- the N-type transistors can be N-type MOSFETs.
- the transistor M 1 is coupled between the transistor M 4 and the transistor M 6 and the gate terminal of the transistor M 1 is coupled to the input terminal INP; the transistor M 2 is coupled between the transistor M 5 and the transistor M 6 and the gate terminal of the transistor M 2 is coupled to the output terminal OUT; one terminal of the transistor M 3 is coupled to one terminal of the transistors M 4 and M 5 and another terminal of the transistor M 3 is coupled to the node CMP, and the gate terminal of the transistor M 3 is coupled between the transistors M 1 and M 4 ; the gate terminal of the transistor M 4 is coupled to the gate of the transistor M 5 and to the node between the transistors M 5 and M 2 ; the transistor M 6 is coupled to the transistors M 1 and M 2 and the ground terminal.
- the first slew rate enhancement circuit SRE 1 has a threshold voltage related to the size of the first stage enhancing unit GS 1 .
- the threshold voltage of the first slew rate enhancement circuit SRE 1 relates to the sizes of the transistors M 1 and M 2 in the first stage enhancing unit GS 1 . Therefore, the threshold voltage of the first slew rate enhancement circuit SRE 1 can be adjusted based on practical needs by changing the sizes of the transistors M 1 and M 2 in the first stage enhancing unit GS 1 , and the first slew rate enhancement circuit SRE 1 can be driven even the data change amount is not large enough.
- the body effect acted on the first slew rate enhancement circuit SRE 1 can be reduced, so that the threshold voltage will be not changed due to different input voltages of the input terminal INP.
- the first slew rate enhancement circuit SRE 1 When the first slew rate enhancement circuit SRE 1 is driven by the threshold voltage, the first slew rate enhancement circuit SRE 1 will rapidly activate the second stage enhancing unit GS 2 to provide appropriate slew rate compensation to the operational amplifier.
- FIG. 5 illustrates an embodiment of the second slew rate enhancement circuit SRE 2 in the operational amplifier circuit shown in FIG. 3 . It should be noticed that the circuit structure of FIG. 5 is only one possible embodiment of the second slew rate enhancement circuit SRE 2 , but not limited to this. As shown in FIG. 5 , the second slew rate enhancement circuit SRE 2 includes a first stage enhancing unit GS 1 ′ and a second stage enhancing unit GS 2 ′.
- the first stage enhancing unit GS 1 ′ includes transistors M 1 ′, M 2 ′, M 4 ′, M 5 ′, and M 6 ′, and the transistors M 1 ′, M 2 ′, and M 6 ′ are P-type transistors and the transistors M 4 ′ and M 5 ′ are N-type transistors;
- the second stage enhancing unit GS 2 ′ includes a transistor M 3 ′, and the transistor M 3 ′ is N-type transistor.
- the first stage enhancing unit GS 1 ′ and the second stage enhancing unit GS 2 ′ are coupled.
- the P-type transistors can be P-type MOSFETs;
- the N-type transistors can be N-type MOSFETs.
- the transistor M 1 ′ is coupled between the transistor M 4 ′ and the transistor M 6 ′ and the gate terminal of the transistor M 1 ′ is coupled to the input terminal INP; the transistor M 2 ′ is coupled between the transistor M 5 ′ and the transistor M 6 ′ and the gate terminal of the transistor M 2 ′ is coupled to the output terminal OUT; one terminal of the transistor M 3 ′ is coupled to one terminal of the transistors M 4 ′ and M 5 ′ and another terminal of the transistor M 3 ′ is coupled to the node CMN, and the gate terminal of the transistor M 3 ′ is coupled between the transistors M 1 ′ and M 4 ′; the gate terminal of the transistor M 4 ′ is coupled to the gate of the transistor M 5 ′ and to the node between the transistors M 5 ′ and M 2 ′; the transistor M 6 ′ is coupled to the transistors M 1 ′ and M 2 ′.
- the second slew rate enhancement circuit SRE 2 also has a threshold voltage related to the size of the first stage enhancing unit GS 1 ′.
- the threshold voltage of the second slew rate enhancement circuit SRE 2 relates to the sizes of the transistors M 1 ′ and M 2 ′ in the first stage enhancing unit GS 1 ′. Therefore, the threshold voltage of the second slew rate enhancement circuit SRE 2 can be adjusted based on practical needs by changing the sizes of the transistors M 1 ′ and M 2 ′ in the first stage enhancing unit GS 1 ′, and the second slew rate enhancement circuit SRE 2 can be driven even the data change amount is not large enough.
- the body effect acted on the second slew rate enhancement circuit SRE 2 can be reduced, so that the threshold voltage will be not changed due to different input voltages of the input terminal INP.
- the second slew rate enhancement circuit SRE 2 will rapidly activate the second stage enhancing unit GS 2 ′ to provide appropriate slew rate compensation to the operational amplifier.
- FIG. 6 illustrates a slew rates comparison between the operational amplifier circuits of prior art and the invention.
- K 1 represents a first slew rate curve obtained by the operational amplifier circuit of the invention using the slew rate enhancement circuits SRE 1 and SRE 2 shown in FIG. 4 and FIG. 5 ;
- K 2 represents a second slew rate curve obtained by the operational amplifier circuit of the prior art using the slew rate enhancement circuits shown in FIG. 1 and FIG. 2 .
- the high slew rate operational amplifier operating method is used to operate a high slew rate operational amplifier.
- the high slew rate operational amplifier includes an input terminal, an output terminal, and at least one slew-rate enhancing circuit.
- a slew-rate enhancing circuit of the at least one slew-rate enhancing circuit includes a first stage enhancing unit and a second stage enhancing unit.
- the slew-rate enhancing circuit has a threshold voltage and the threshold voltage is related to a size of the first stage enhancing unit.
- the operational amplifier circuit of the invention can flexibly adjust the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit and use two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- FIG. 7 illustrates a flow chart of the high slew rate operational amplifier operating method in another embodiment of the invention.
- the method couples the first stage enhancing unit between the input terminal and the output terminal.
- the method couples the second stage enhancing unit to the first stage enhancing unit.
- the slew-rate enhancing circuit when the slew-rate enhancing circuit is driven by the threshold voltage, the slew-rate enhancing circuit rapidly activates the second stage enhancing unit to perform a slew rate compensation on the high slew rate operational amplifier.
- the method can also perform the step S 16 to adjust the threshold voltage of the slew-rate enhancing circuit by changing the size of the first stage enhancing unit.
- the details of the operations and structures of the first stage enhancing unit and the second stage enhancing unit please refer to the above-mentioned embodiments.
- the high slew rate operational amplifier and operating method thereof in the invention are used for analog data transmission in a LCD panel and have features of flexibly adjusting the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit and using two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
Abstract
Description
- 1. Field of the Invention
- This invention relates to an operational amplifier, especially to a high slew rate operational amplifier used for analog data transmission in a LCD panel and operating method thereof.
- 2. Description of the Related Art
- With the progress of liquid crystal display technology, panel size and pixel number of the LCD panel are also increased. In order to meet the requirement of the large-size and high-resolution LCD apparatus, a slew rate of an operational amplifier used for analog data transmission in the LCD panel should be also enhanced, so that the user will not see different data transmission rates in different pixels on the LCD panel.
- The definition of the so-called “slew rate” is the increased amplitude of voltage in 1 microsecond (ms). Its unit can be V/s, V/ms, or V/μs. As to the operational amplifier, the slew rate is an important parameter to measure the speed of the operational amplifier. The slew rate of the operational amplifier means a capability of the operational amplifier to follow or respond burst signals or pulse signals, namely a transient response capability. If the slew rate of the operational amplifier is slow, a condition of transient inter-modulation distortion will become more serious.
- In general, there are two types of conventional high slew rate operational amplifiers: the first type is to directly increase the current source of the operational amplifier, but the static power consumption of entire circuit will be also increased; another type is to use a slew rate enhancement (SRE) circuit.
- Please refer to
FIG. 1 andFIG. 2 .FIG. 1 andFIG. 2 illustrate different types of SRE circuits used in conventional operational amplifier circuits respectively. The conventional operational amplifiers use a first SRE circuit SRE1 ofFIG. 1 and a second SRE circuit SRE2 ofFIG. 2 to sense input terminals INP and output terminals OUT of the operational amplifier circuits to provide appropriate slew rate compensation to the operational amplifier circuits. - However, since the first SRE circuit SRE1 and the second SRE circuit SRE2 use the threshold voltage of transistor to determine whether to provide slew rate compensation or not, only when the voltage difference between the input terminal INP and output terminal OUT is larger than the threshold voltage of transistor, the first SRE circuit SRE1 and the second SRE circuit SRE2 will be triggered to provide appropriate slew rate compensation to the operational amplifier circuits. This will make the threshold voltages of the first SRE circuit SRE1 and the second SRE circuit SRE2 less flexible to be adjusted. When the change of the data in the operational amplifier circuits is small, the first SRE circuit SRE1 and the second SRE circuit SRE2 would be triggered and then shut down immediately, so that the slew rate of the operational amplifier circuit can be effectively increased.
- In addition, there is another drawback of the conventional operational amplifier circuit: if a bulk electrode (a body electrode) and a source electrode of the transistor M1 or M1′ comparing the voltages of the input terminal INP and the output terminal OUT fail to be connected, the transistor M1 or M1′ will generate a body effect. Therefore, the threshold voltage of the transistor M1 or M1′ will be varied with the voltage change of the source electrode, and the threshold voltage used to trigger the SRE circuit will be also changed. Because the threshold voltage used to trigger the SRE circuit is changed, it is hard to provide appropriate slew rate compensation to the operational amplifier circuit. And, the conventional first SRE circuit SRE1 and second SRE circuit SRE2 only use one stage slew rate enhancement to drive the operational amplifier circuit, its slew rate compensation speed is too slow to meet nowadays requirements.
- Therefore, the invention provides a high slew rate operational amplifier used for analog data transmission in a LCD panel and operating method thereof to solve the above-mentioned problems occurred in the prior arts.
- A scope of the invention is to provide a high slew rate operational amplifier. In the high slew rate operational amplifier, not only the threshold voltage used to trigger the slew rate enhancement circuit can be flexibly adjusted to enhance the activation speed of the slew rate enhancement circuit, but also two stage slew rate enhancement is used to drive the high slew rate operational amplifier to provide faster and larger driving capability to increase the slew rate of the high slew rate operational amplifier.
- An embodiment of the invention is a high slew rate operational amplifier. In this embodiment, the high slew rate operational amplifier includes an input terminal, an output terminal, and at least one slew-rate enhancing circuit. Each slew-rate enhancing circuit includes a first stage enhancing unit and a second stage enhancing unit. The first stage enhancing unit is coupled between the input terminal and the output terminal. The first stage enhancing unit and the second stage enhancing unit are coupled. The slew-rate enhancing circuit has a threshold voltage and the threshold voltage is related to the size of the first stage enhancing unit. When the threshold voltage is driven, the slew-rate enhancing circuit will rapidly start the second stage enhancing unit to perform a slew rate compensation on the high slew rate operational amplifier.
- In an embodiment, the first stage enhancing unit includes a first transistor and a second transistor. The first transistor and the second transistor are coupled to the input terminal and the output terminal respectively. The second stage enhancing unit includes a third transistor coupled to the first transistor.
- In an embodiment, the first stage enhancing unit further includes a fourth transistor, a fifth transistor, and a sixth transistor. The fourth transistor and the fifth transistor are coupled. The fourth transistor is coupled to the first transistor and the third transistor. The fifth transistor is coupled to the second transistor. The sixth transistor is coupled to the first transistor, the second transistor, and a ground terminal.
- In an embodiment, the first transistor, the second transistor, and the sixth transistor are N-type MOSFETs and the third transistor, the fourth transistor, and the fifth transistor are P-type MOSFETs.
- In an embodiment, the first transistor, the second transistor, and the sixth transistor are P-type MOSFETs and the third transistor, the fourth transistor, and the fifth transistor are N-type MOSFETs.
- In an embodiment, the threshold voltage is related to sizes of the first transistor and the second transistor of the first stage enhancing unit.
- Another scope of the invention is to provide a high slew rate operational amplifier operating method. Another embodiment of the invention is a high slew rate operational amplifier operating method. In this embodiment, the high slew rate operational amplifier operating method is used to operate a high slew rate operational amplifier. The high slew rate operational amplifier includes an input terminal, an output terminal, and at least one slew-rate enhancing circuit. A slew-rate enhancing circuit of the at least one slew-rate enhancing circuit includes a first stage enhancing unit and a second stage enhancing unit. The slew-rate enhancing circuit has a threshold voltage and the threshold voltage is related to a size of the first stage enhancing unit. The high slew rate operational amplifier operating method includes steps of: (a) coupling the first stage enhancing unit between the input terminal and the output terminal and coupling the second stage enhancing unit to the first stage enhancing unit; and (b) when the slew-rate enhancing circuit is driven by the threshold voltage, the slew-rate enhancing circuit rapidly activating the second stage enhancing unit to perform a slew rate compensation on the high slew rate operational amplifier.
- Compared to the prior art, the high slew rate operational amplifier and operating method thereof in the invention are used for analog data transmission in a LCD panel and have features of flexibly adjusting the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit and using two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- The advantage and spirit of the invention may be understood by the following detailed descriptions together with the appended drawings.
- So that the manner in which the above recited features of the present invention can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.
-
FIG. 1 illustrates a first slew rate enhancement circuit of the conventional operational amplifier circuit. -
FIG. 2 illustrates a second slew rate enhancement circuit of the conventional operational amplifier circuit. -
FIG. 3 illustrates an operational amplifier circuit in an embodiment of the invention. -
FIG. 4 illustrates an embodiment of the first slew rate enhancement circuit in the operational amplifier circuit shown inFIG. 3 . -
FIG. 5 illustrates an embodiment of the second slew rate enhancement circuit in the operational amplifier circuit shown inFIG. 3 . -
FIG. 6 illustrates a slew rates comparison between the operational amplifier circuits of prior art and the invention. -
FIG. 7 illustrates a flow chart of the high slew rate operational amplifier operating method in another embodiment of the invention. - A preferred embodiment of the invention is a high slew rate operational amplifier. In this embodiment, the high slew rate operational amplifier can not only flexibly adjust the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit, but also use two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- Please refer to
FIG. 3 .FIG. 3 illustrates the operational amplifier circuit in this embodiment. As shown inFIG. 3 , the high slew rate operational amplifier includes input terminals INP and INN, an output terminal OUT,current sources current source 11 is coupled to the node CMP; thecurrent source 12 is coupled between the node CMN and the ground terminal; the slew rate enhancement circuit SRE1 is coupled to the input terminal INP, the output terminal OUT, and the node CMP; the slew rate enhancement circuit SRE2 is coupled to the input terminal INP, the output terminal OUT, and the node CMN; the N-type transistor MN1 and the P-type transistor MP1 are coupled to the input terminal INN; the N-type transistor MN2 and the P-type transistor MP2 are coupled to the input terminal INP; the output stage OS is coupled to the output terminal OUT. - Please refer to
FIG. 4 .FIG. 4 illustrates an embodiment of the first slew rate enhancement circuit SRE1 in the operational amplifier circuit shown inFIG. 3 . It should be noticed that the circuit structure ofFIG. 4 is only one possible embodiment of the first slew rate enhancement circuit SRE1, not limited to this. As shown inFIG. 4 , the first slew rate enhancement circuit SRE1 includes a first stage enhancing unit GS1 and a second stage enhancing unit GS2. Wherein, the first stage enhancing unit GS1 includes transistors M1, M2, M4, M5, and M6, and the transistors M1, M2, and M6 are N-type transistors and the transistors M4 and M5 are P-type transistors; the second stage enhancing unit GS2 includes a transistor M3, and the transistor M3 is P-type transistor. The first stage enhancing unit GS1 and the second stage enhancing unit GS2 are coupled. In fact, the P-type transistors can be P-type MOSFETs; the N-type transistors can be N-type MOSFETs. - The transistor M1 is coupled between the transistor M4 and the transistor M6 and the gate terminal of the transistor M1 is coupled to the input terminal INP; the transistor M2 is coupled between the transistor M5 and the transistor M6 and the gate terminal of the transistor M2 is coupled to the output terminal OUT; one terminal of the transistor M3 is coupled to one terminal of the transistors M4 and M5 and another terminal of the transistor M3 is coupled to the node CMP, and the gate terminal of the transistor M3 is coupled between the transistors M1 and M4; the gate terminal of the transistor M4 is coupled to the gate of the transistor M5 and to the node between the transistors M5 and M2; the transistor M6 is coupled to the transistors M1 and M2 and the ground terminal.
- It should be noticed that the first slew rate enhancement circuit SRE1 has a threshold voltage related to the size of the first stage enhancing unit GS1. In detail, the threshold voltage of the first slew rate enhancement circuit SRE1 relates to the sizes of the transistors M1 and M2 in the first stage enhancing unit GS1. Therefore, the threshold voltage of the first slew rate enhancement circuit SRE1 can be adjusted based on practical needs by changing the sizes of the transistors M1 and M2 in the first stage enhancing unit GS1, and the first slew rate enhancement circuit SRE1 can be driven even the data change amount is not large enough. In addition, the body effect acted on the first slew rate enhancement circuit SRE1 can be reduced, so that the threshold voltage will be not changed due to different input voltages of the input terminal INP. When the first slew rate enhancement circuit SRE1 is driven by the threshold voltage, the first slew rate enhancement circuit SRE1 will rapidly activate the second stage enhancing unit GS2 to provide appropriate slew rate compensation to the operational amplifier.
- Please refer to
FIG. 5 .FIG. 5 illustrates an embodiment of the second slew rate enhancement circuit SRE2 in the operational amplifier circuit shown inFIG. 3 . It should be noticed that the circuit structure ofFIG. 5 is only one possible embodiment of the second slew rate enhancement circuit SRE2, but not limited to this. As shown inFIG. 5 , the second slew rate enhancement circuit SRE2 includes a first stage enhancing unit GS1′ and a second stage enhancing unit GS2′. Wherein, the first stage enhancing unit GS1′ includes transistors M1′, M2′, M4′, M5′, and M6′, and the transistors M1′, M2′, and M6′ are P-type transistors and the transistors M4′ and M5′ are N-type transistors; the second stage enhancing unit GS2′ includes a transistor M3′, and the transistor M3′ is N-type transistor. The first stage enhancing unit GS1′ and the second stage enhancing unit GS2′ are coupled. In fact, the P-type transistors can be P-type MOSFETs; the N-type transistors can be N-type MOSFETs. - The transistor M1′ is coupled between the transistor M4′ and the transistor M6′ and the gate terminal of the transistor M1′ is coupled to the input terminal INP; the transistor M2′ is coupled between the transistor M5′ and the transistor M6′ and the gate terminal of the transistor M2′ is coupled to the output terminal OUT; one terminal of the transistor M3′ is coupled to one terminal of the transistors M4′ and M5′ and another terminal of the transistor M3′ is coupled to the node CMN, and the gate terminal of the transistor M3′ is coupled between the transistors M1′ and M4′; the gate terminal of the transistor M4′ is coupled to the gate of the transistor M5′ and to the node between the transistors M5′ and M2′; the transistor M6′ is coupled to the transistors M1′ and M2′.
- It should be noticed that the second slew rate enhancement circuit SRE2 also has a threshold voltage related to the size of the first stage enhancing unit GS1′. In detail, the threshold voltage of the second slew rate enhancement circuit SRE2 relates to the sizes of the transistors M1′ and M2′ in the first stage enhancing unit GS1′. Therefore, the threshold voltage of the second slew rate enhancement circuit SRE2 can be adjusted based on practical needs by changing the sizes of the transistors M1′ and M2′ in the first stage enhancing unit GS1′, and the second slew rate enhancement circuit SRE2 can be driven even the data change amount is not large enough. In addition, the body effect acted on the second slew rate enhancement circuit SRE2 can be reduced, so that the threshold voltage will be not changed due to different input voltages of the input terminal INP. When the second slew rate enhancement circuit SRE2 is driven by the threshold voltage, the second slew rate enhancement circuit SRE2 will rapidly activate the second stage enhancing unit GS2′ to provide appropriate slew rate compensation to the operational amplifier.
- Please refer to
FIG. 6 .FIG. 6 illustrates a slew rates comparison between the operational amplifier circuits of prior art and the invention. As shown inFIG. 6 , K1 represents a first slew rate curve obtained by the operational amplifier circuit of the invention using the slew rate enhancement circuits SRE1 and SRE2 shown inFIG. 4 andFIG. 5 ; K2 represents a second slew rate curve obtained by the operational amplifier circuit of the prior art using the slew rate enhancement circuits shown inFIG. 1 andFIG. 2 . Since the slope of the first slew rate curve K1 is steeper than that of the second slew rate curve K2, it is believed that the slew rate of the operational amplifier circuit of the invention is larger than that of the operational amplifier circuit of the prior art. - Another embodiment of the invention is a high slew rate operational amplifier operating method. In this embodiment, the high slew rate operational amplifier operating method is used to operate a high slew rate operational amplifier. The high slew rate operational amplifier includes an input terminal, an output terminal, and at least one slew-rate enhancing circuit. A slew-rate enhancing circuit of the at least one slew-rate enhancing circuit includes a first stage enhancing unit and a second stage enhancing unit. The slew-rate enhancing circuit has a threshold voltage and the threshold voltage is related to a size of the first stage enhancing unit. This is because that the operational amplifier circuit of the invention can flexibly adjust the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit and use two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- Please refer to
FIG. 7 .FIG. 7 illustrates a flow chart of the high slew rate operational amplifier operating method in another embodiment of the invention. As shown inFIG. 7 , in the step S10, the method couples the first stage enhancing unit between the input terminal and the output terminal. In the step S12, the method couples the second stage enhancing unit to the first stage enhancing unit. In the step S14, when the slew-rate enhancing circuit is driven by the threshold voltage, the slew-rate enhancing circuit rapidly activates the second stage enhancing unit to perform a slew rate compensation on the high slew rate operational amplifier. In fact, the method can also perform the step S16 to adjust the threshold voltage of the slew-rate enhancing circuit by changing the size of the first stage enhancing unit. As to the details of the operations and structures of the first stage enhancing unit and the second stage enhancing unit, please refer to the above-mentioned embodiments. - Compared to the prior art, the high slew rate operational amplifier and operating method thereof in the invention are used for analog data transmission in a LCD panel and have features of flexibly adjusting the threshold voltage used to trigger the slew rate enhancement circuit to enhance the activation speed of the slew rate enhancement circuit and using two stage slew rate enhancement to drive the high slew rate operational amplifier, so that faster and larger driving capability can be provided to increase the slew rate of the high slew rate operational amplifier.
- With the example and explanations above, the features and spirits of the invention will be hopefully well described. Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teaching of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (12)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW102128131A TWI530087B (en) | 2013-08-06 | 2013-08-06 | High slew rate operational amplifier and operating method thereof |
TW102128131 | 2013-08-06 | ||
TW102128131A | 2013-08-06 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150042404A1 true US20150042404A1 (en) | 2015-02-12 |
US9287838B2 US9287838B2 (en) | 2016-03-15 |
Family
ID=52448121
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/329,737 Active US9287838B2 (en) | 2013-08-06 | 2014-07-11 | High slew rate operational amplifier and operating method thereof |
Country Status (3)
Country | Link |
---|---|
US (1) | US9287838B2 (en) |
CN (1) | CN104348433B (en) |
TW (1) | TWI530087B (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101846378B1 (en) * | 2017-05-18 | 2018-04-09 | 주식회사 에이코닉 | Slew rate enhancement Circuit and Buffer using the same |
TWI616860B (en) * | 2017-06-27 | 2018-03-01 | 友達光電股份有限公司 | Gate driving circuit and operating method thereof |
CN108259007B (en) * | 2017-12-29 | 2021-06-04 | 思瑞浦微电子科技(苏州)股份有限公司 | Enhancement circuit applied to operational amplifier conversion rate |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7863982B2 (en) * | 2008-07-18 | 2011-01-04 | Novatek Microelectronics Corp. | Driving circuit capable of enhancing response speed and related method |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5343164A (en) * | 1993-03-25 | 1994-08-30 | John Fluke Mfg. Co., Inc. | Operational amplifier circuit with slew rate enhancement |
CN101005273B (en) * | 2006-01-20 | 2010-06-23 | 深圳赛意法微电子有限公司 | Differential amplifier with improved conversion speed |
JP2007288348A (en) * | 2006-04-13 | 2007-11-01 | Magnachip Semiconductor Ltd | Operational amplifier circuit |
CN101309070B (en) * | 2007-05-14 | 2011-12-07 | 联詠科技股份有限公司 | Operational amplifier and dynamic current supply circuit |
CN102331807B (en) * | 2011-09-30 | 2013-06-12 | 电子科技大学 | Low-dropout (LDO) linear regulator of integrated slew rate enhancing circuit |
CN102820861B (en) * | 2012-08-22 | 2015-04-29 | 旭曜科技股份有限公司 | Power-saving enhanced slew rate system of operational amplifier output stage |
-
2013
- 2013-08-06 TW TW102128131A patent/TWI530087B/en not_active IP Right Cessation
- 2013-10-14 CN CN201310478239.5A patent/CN104348433B/en not_active Expired - Fee Related
-
2014
- 2014-07-11 US US14/329,737 patent/US9287838B2/en active Active
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7863982B2 (en) * | 2008-07-18 | 2011-01-04 | Novatek Microelectronics Corp. | Driving circuit capable of enhancing response speed and related method |
Also Published As
Publication number | Publication date |
---|---|
CN104348433B (en) | 2018-07-13 |
TW201507347A (en) | 2015-02-16 |
US9287838B2 (en) | 2016-03-15 |
TWI530087B (en) | 2016-04-11 |
CN104348433A (en) | 2015-02-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101944641B1 (en) | Gate electrode drive circuit based on igzo process | |
US9570026B2 (en) | Scan driving circuit and LCD device | |
US9437324B2 (en) | Shift register unit, driving method thereof, shift register and display device | |
US9595234B2 (en) | Scan driving circuit having pull-up control assembly and LCD device | |
US10204583B2 (en) | Gate driver on array driving circuit and LCD device | |
CN107516503B (en) | Liquid crystal panel driving circuit and liquid crystal panel driving method | |
US20160268004A1 (en) | Shift register unit and gate driving circuit | |
US20180182339A1 (en) | Goa driver circuit and liquid crystal display | |
KR101989721B1 (en) | Liquid crystal display device and gate driver thereof | |
KR20190013828A (en) | The overcurrent protection circuit of the display panel and its gate driver on array (GOA) circuit | |
US8604844B2 (en) | Output circuit | |
US8736373B2 (en) | Output buffer of source driver | |
US20210335176A1 (en) | Shift register circuit, method for driving the same, and display device | |
US20170031517A1 (en) | Driving circuit and driving method for touch device, touch device, and display device | |
CN102881267A (en) | Amplifier, liquid crystal displaying driving circuit and liquid crystal display apparatus | |
US9287838B2 (en) | High slew rate operational amplifier and operating method thereof | |
US20180336857A1 (en) | Goa circuit and liquid crystal display device | |
US8890787B2 (en) | Panel driving device having a source driving circuit, and liquid crystal display apparatus having the same | |
TWI486943B (en) | Voltage level shifter | |
US9495933B2 (en) | Analog data transmitter applied in LCD apparatus and operating method thereof | |
WO2019061730A1 (en) | Display device and drive method therefor | |
TWI417864B (en) | Output amplifier of source driver | |
US8232842B1 (en) | Output buffer | |
WO2019061731A1 (en) | Display device and drive method therefor | |
US8212762B2 (en) | Output amplifier of a source driver with an amplifier circuit having an inverted and non-inverted output |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: RAYDIUM SEMICONDUCTOR CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, PO-CHENG;REEL/FRAME:033338/0862 Effective date: 20140707 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |