US20140368371A1 - Amplifier using multi input differential pair, and comparator and analog-to-digital converting apparatus using the same - Google Patents

Amplifier using multi input differential pair, and comparator and analog-to-digital converting apparatus using the same Download PDF

Info

Publication number
US20140368371A1
US20140368371A1 US14/052,262 US201314052262A US2014368371A1 US 20140368371 A1 US20140368371 A1 US 20140368371A1 US 201314052262 A US201314052262 A US 201314052262A US 2014368371 A1 US2014368371 A1 US 2014368371A1
Authority
US
United States
Prior art keywords
signal
coarse
output
fine
ramping
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/052,262
Other versions
US8922413B1 (en
Inventor
Si-Wook YOO
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
SK Hynix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by SK Hynix Inc filed Critical SK Hynix Inc
Assigned to SK Hynix Inc. reassignment SK Hynix Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YOO, SI-WOOK
Publication of US20140368371A1 publication Critical patent/US20140368371A1/en
Application granted granted Critical
Publication of US8922413B1 publication Critical patent/US8922413B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45179Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
    • H03F3/45183Long tailed pairs
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/14Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • H03F3/211Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only using a combination of several amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0017Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45536Indexing scheme relating to differential amplifiers the FBC comprising a switch and being coupled between the LC and the IC
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45618Indexing scheme relating to differential amplifiers the IC comprising only one switch
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45674Indexing scheme relating to differential amplifiers the LC comprising one current mirror
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0017Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier
    • H03G1/0023Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal the device being at least one of the amplifying solid state elements of the amplifier in emitter-coupled or cascode amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/14Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
    • H03M1/144Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit the steps being performed sequentially in a single stage, i.e. recirculation type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/50Analogue/digital converters with intermediate conversion to time interval
    • H03M1/56Input signal compared with linear ramp

Definitions

  • Exemplary embodiments of the present invention relate to an image sensor (IS), and more particularly, to a amplifier, which includes a multi input differential stage by employing an additional input differential pair, a comparator, and an analog-to-digital converting apparatus using the same.
  • IS image sensor
  • amplifier which includes a multi input differential stage by employing an additional input differential pair, a comparator, and an analog-to-digital converting apparatus using the same.
  • a two-step single-slope analog-to-digital converter (ADC) will be illustrated, for the illustrative purpose.
  • ADC analog-to-digital converter
  • the present invention may be applied to a multi-step multi-slope ADC as well as a mufti-step single-slope ADC, and may also be applied to a system requiring a high-speed multi-step single-slope ADC or multi-step multi-slope ADC.
  • the present invention is not limited to the two-step single-slope ADC.
  • the devices according to the related arts store a coarse ramping voltage for most significant bit (MSB) conversion in a top plate of a capacitor, connect an input stage for fine ramping to a bottom plate of the corresponding capacitor during fine ramping for least significant bit (LSB) conversion, and use the principle that the voltage having been stored in a floating state in the top plate of the capacitor changes according to a fine ramping voltage.
  • MSB most significant bit
  • LSB least significant bit
  • the devices according to the related arts fundamentally may have a concern in that the slopes of the coarse ramping voltage and the fine ramping voltage which are inputted to a comparator during the coarse ramping and the fine ramping may differ depending on a conversion process.
  • the fine ramping voltage may be directly stored in the capacitor and simultaneously transmitted to an input stage of the comparator without a loss
  • the fine ramping voltage is coupled in series to parasitic capacitance of the input stage of the comparator through the capacitor
  • the fine ramping voltage may be transmitted with a loss.
  • the devices according to the related arts do not have a linear output characteristic with respect to an input full range during AID conversion. That is, a code shift may occur.
  • Various exemplary embodiments are directed to a amplifier including a multi input differential pair, that is, a multi input differential stage, and a comparator and an analog-digital converting apparatus using the same.
  • various exemplary embodiments are directed to a amplifier which includes an additional input differential pair, that is, an input differential stage to increase the number of steps, and a comparator and an analog-to-digital converting apparatus using the same.
  • an amplifier includes a common load suitable for outputting and output signal, a coarse input differential stage, coupled to the common load, suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal, when the coarse ramping signal is lower than the input signal, and a fine input differential stage, coupled to the common load, suitable for amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as the output signal, when a zero crossing occurs by the compensated first output signal.
  • a comparator includes an amplifier suitable for amplifying a difference between an input signal and a coarse ramping signal as a first output signal when the coarse ramping voltage is lower than the input signal, amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as an output signal when a zero crossing occurs by the compensated first output signal, a signal processing unit suitable for generating a coarse control signal according to the coarse conversion signal from the amplifier, and outputting a comparison signal based on the coarse conversion signal and the fine conversion signal from the amplifier, and a coarse ramping voltage blocking unit suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit.
  • an analog-digital converting apparatus includes an amplifier suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal when the coarse ramping signal is lower than the input signal, amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as an output signal when a zero crossing occurs by the compensated first output signal, a signal processing unit suitable for generating a coarse control signal according to the coarse conversion signal from the amplifier, and outputting a comparison signal based on the coarse conversion signal and the fine conversion signal from the amplifier a coarse ramping signal blocking unit suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit, and a code decision unit suitable for deciding a coarse digital code and a fine digital code according to the comparison signal from the signal processing unit and outputting digital pixel data.
  • FIG. 1 is a block diagram of a comparator in accordance with an exemplary embodiment of the present invention.
  • FIG. 2 is a detailed circuit diagram of a amplifier shown in FIG. 1 .
  • FIG. 3 is a block diagram of an analog-to-digital converting apparatus in accordance with an exemplary embodiment of the present invention.
  • FIG. 4 is a timing diagram of the amplifier, the comparator, and the analog-to-digital converting apparatus in accordance with the exemplary embodiment of the present invention.
  • a amplifier in accordance with an exemplary embodiment of the present invention includes a multi input differential pair. That is, the amplifier in accordance with the exemplary embodiment of the present invention includes an additional input differential pair, that an input differential stage to increase the number of steps.
  • ramping voltages for step phases may be accurately reflected into an input of a comparator without a loss caused by a capacitive dividing effect. That is, as a coarse ramping voltage and a fine ramping voltage are directly applied to the input stage of the comparator, it may be possible to prevent a loss which may occur when a sampling capacitor and parasitic capacitance of the comparator input stage are coupled in series. Thus, it may be possible to obtain high-level linearity during A/D conversion,
  • the amplifier employs the additional input differential pair, it may be possible to compensate for the imperfection of an existing multi-step single-slope analog-digital converting apparatus in terms of linearity.
  • FIG. 1 is a block diagram of a comparator in accordance with an exemplary embodiment of the present invention.
  • the comparator in accordance with the exemplary embodiment of the present invention includes a amplifier 110 , a signal processing unit 120 , and a coarse ramping voltage blocking unit 130 .
  • the amplifier 110 is configured to amplify a difference between an input voltage VIN and a coarse ramping voltage COARSE VRAMP and output a coarse conversion result, when the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN.
  • the amplifier 110 serves to amplify a difference between a fine ramping voltage FINE VRAMPFINE VRAMP and a bias voltage VBIAS, compensate for an output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result when zero crossing occurs.
  • the signal processing unit 120 generates a coarse control signal according to the coarse conversion result from the amplifier 110 , and outputs a comparison signal based on the coarse conversion result and the fine conversion result from the amplifier 110 , to a counter or a line memory.
  • the coarse ramping voltage blocking unit 130 blocks the coarse ramping voltage COARSE VRAMP according to the coarse control signal from the signal processing unit 120 .
  • the coarse ramping voltage blocking unit 130 includes a switch 131 and a capacitor 132 .
  • the switch 131 blocks the coarse ramping voltage COARSE VRAMP according to the coarse control signal from the signal processing unit 120 , and the capacitor 132 stores the coarse ramping voltage COARSE VRAMP at the time point at which the switch 131 blocks the coarse ramping voltage COARSE VRAMP.
  • the comparator may further include a switch 140 for resetting the amplifier 100 according to a control signal. That is, the switch 140 turns on/off the output voltage of the amplifier 110 , which is fed back to an input terminal to receive the input voltage VIN according to a control signal from an external controller (not illustrated), thereby resetting the amplifier 110 .
  • the comparator may further include a capacitor 150 configured to decouple the input voltage VIN, which is to be A/D converted, from the output voltage fed back from the amplifier 100 .
  • FIG. 2 is a detailed circuit diagram of the amplifier 110 of FIG. 1 .
  • the amplifier in accordance with the exemplary embodiment of the present invention includes a common active load 230 , a coarse input differential pair 210 , and a fine input differential pair 220 .
  • the common active load 230 serves as an output stage to output a coarse conversion result and a fine conversion result.
  • the coarse input differential pair 210 is configured to amplify a difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP and output a coarse conversion result through the output stage, when the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN,
  • the fine input differential pair 220 serves to amplify a difference between the fine ramp voltage FINE VRAMPFINE VRAMP and the bias voltage VBIAS, compensate for the output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result through the output stage when a zero crossing occurs.
  • the input differential pair that is, the input differential stage is divided into multi-steps for coarse conversion and fine conversion. That is, first and second transistors MN 1 and MN 2 form the fine input differential pair 220 for the fine conversion, and third and fourth transistors MN 3 and MN 4 form the coarse input differential pair 210 for the coarse conversion.
  • the coarse input differential pair 210 directly receives the input voltage VIN and the coarse ramping voltage COARSE VRAMP and compares the received voltages. Then, as soon as the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN, the coarse conversion result obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP is outputted to an output terminal VOLT of the common active load 230 , and transmitted to the signal processing unit 120 .
  • the coarse input differential pair 210 may be referred to as a coarse input differential stage.
  • the fourth transistor MN 4 of the coarse input differential p 210 has a gate terminal to receive the input voltage VIN which is to be A/D converted, and the third transistor MN 3 has a gate terminal to directly receive the coarse ramping voltage COARSE VRAMP.
  • the fine input differential pair 220 amplifies a difference between the fine ramp voltage FINE VRAMPFINE VRAMP and the bias voltage VBIAS, compensates for the output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result to the signal processing unit 120 through the output terminal VOUT of the common active load 230 when a zero crossing occurs.
  • the same voltage as a starting level of the fine ramping voltage FINE VRAMPFINE VRAMP is used as the bias voltage VBIAS.
  • the fine input differential pair 220 may be referred to as a fine input differential stage.
  • the first transistor MN 1 of the fine input differential pair 220 has a gate terminal to directly receive the fine ramping voltage FINE VRAMPFINE VRAMP, and the second transistor MN 2 has a gate terminal to directly receive the bias voltage VBIAS having the same level as the starting level of the fine ramping voltage FINE VRAMPFINE VRAMP.
  • the differential amplification operations of the fine differential input pair 220 including the first and second transistors MN 1 and MN 2 and the coarse differential input pair 210 including the third and fourth transistors MN 3 and MN 4 are well-known to those skilled in the art. Thus, the detailed descriptions thereof are omitted herein.
  • the common active load 230 including two transistors MP 1 and MP 2 serves as an output stage. Since the configuration and operation of the command active load 230 are well-known to those skilled in the art, the detailed descriptions thereof are omitted herein.
  • FIG. 3 is a block diagram of an analog-digital converting apparatus in accordance with an exemplary embodiment: of the present invention.
  • the analog-digital converting apparatus in accordance with the exemplary embodiment of the present invention includes the comparator of FIG. 1 and a code decision unit 310 .
  • the analog-digital converting apparatus in accordance with the embodiment of the present invention includes the amplifier 110 , the signal processing unit 120 , the coarse ramping voltage blocking unit 130 , and the code decision unit 310 .
  • the amplifier 110 is configured to amplify a difference between an input voltage VIN and a coarse ramping voltage COARSE VRAMP and output a coarse conversion result, when the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN.
  • the amplifier 110 is configured to amplify a difference between a fine ramping voltage FINE VRAMPFINE VRAMP and a bias voltage VBIAS, compensate for an output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result when zero crossing occurs.
  • the signal processing unit 120 is configured to generate a coarse control signal according to the coarse conversion result from the amplifier 110 , and output a comparison signal based on the coarse conversion result and the fine conversion result from the amplifier 110 .
  • the coarse ramping voltage blocking unit 130 serves to block the coarse ramping voltage COARSE VRAMP according to the coarse control signal from the signal processing unit 120 .
  • the code decision unit 310 is configured to decide a coarse digital code and a fine digital code according to the comparison signal from the signal processing unit 120 , and output digital pixel data DOUT.
  • the code decision unit 310 may include a counter, for example, an up/down counter, or a line memory to receive a counting value.
  • the other components are configured as described with reference to FIGS. 1 and 2 , and specific operations thereof will be described in detail with reference to FIG. 4 .
  • FIG. 4 is a timing diagram of the amplifier, the comparator, and the analog-digital converting apparatus in accordance with the exemplary embodiment of the present invention.
  • the coarse input differential pair 210 compares the input voltage VIN and the coarse ramping voltage COARSE VRAMP.
  • the coarse ramping voltage COARSE VRAMP is lower than the input voltage VIN, a difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP is amplified and outputted to the output terminal VOUT of the amplifier 110 , that is, the output terminal VOUT of the common active load 230 , and then transmitted to the signal processing unit 120 .
  • the signal processing unit 120 According to the output voltage at this time, the signal processing unit 120 generates the coarse control signal to turn off the switch 131 through which the coarse ramping voltage COARSE VRAMP passes. Then, the coarse ramping voltage COARSE VRAMP at this time is stored in the capacitor 132 serving as the input stage of the comparator. Simultaneously, the signal processing unit 120 transmits the comparison signal to a counter positioned in a column or a line memory receiving a counting value so as to decide a coarse digital code.
  • the fine ramping voltage FINE VRAMPFINE VRAMP As the fine ramping voltage FINE VRAMPFINE VRAMP is changed, the absolute value of the voltage outputted by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP gradually decreases, and a zero crossing occurs. At this time, the output voltage is transmitted to the signal processing unit 120 through the output terminal VOUT of the amplifier 110 , that is, the output terminal VOUT of the common active load 230 . Then, the signal processing unit 120 transmits the comparison signal to a counter positioned in a column or a line memory receiving a counting value so as to decide a fine digital code.
  • the fine input differential pair 220 amplifies a difference between the fine ramping voltage and the bias voltage having the same level as the starting level of the fine ramping voltage, and compensates for the output voltage amplified at the coarse conversion phase, thereby causing a zero crossing.
  • the full range of the fine conversion precisely coincides with the LSB of the coarse conversion.
  • linearity may be maintained with respect to the input full range.
  • the multi-step single-slope AID conversion may be realized.
  • the amplifier employs the additional input differential pair, it may be possible to solve the concern that the ramp slopes of voltages inputted to the comparator during coarse ramping and fine ramping may differ depending on the step phase.
  • the coarse ramping voltage and the fine ramping voltage are directly applied to the input stage of the amplifier, it may be possible to prevent a loss which may occur when the sampling capacitor and the parasitic capacitance of the amplifier input stage are coupled in series.
  • CMOS image sensor CIS
  • CIS high framer rate CMOS image sensor
  • a variety of techniques may be used to implement the high frame rate CMOS image sensor.
  • the embodiments of the present invention may be used to implement a multi-step single-slope analog-digital converting apparatus or multi-step multi-slope analog-digital converting apparatus.
  • embodiments of the present invention may be applied to a system requiring a high-speed multi-step single-slope analog-digital converting apparatus or a multi-step multi-slope analog-digital converting apparatus or similar application systems, in addition to the CIS field.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Amplifiers (AREA)

Abstract

An amplifier includes a common load suitable for outputting an output signal, a coarse input differential stage, coupled to the common load, suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal, when the coarse ramping signal is lower than the input signal, and a fine input differential stage, coupled to the common load, suitable for amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as the output signal, when a zero crossing occurs by the compensated first output signal.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application claims priority of Korean Patent Application No. 10-2013-0068427, filed on Jun. 14, 2013, which is incorporated herein by reference in its entirety.
  • BACKGROUND
  • 1. Field
  • Exemplary embodiments of the present invention relate to an image sensor (IS), and more particularly, to a amplifier, which includes a multi input differential stage by employing an additional input differential pair, a comparator, and an analog-to-digital converting apparatus using the same.
  • In the following embodiments, a two-step single-slope analog-to-digital converter (ADC) will be illustrated, for the illustrative purpose. However, the present invention may be applied to a multi-step multi-slope ADC as well as a mufti-step single-slope ADC, and may also be applied to a system requiring a high-speed multi-step single-slope ADC or multi-step multi-slope ADC. Thus, the present invention is not limited to the two-step single-slope ADC.
  • 2. Description of the Related Art
  • A method for two (multi)-step single-slope A/D conversion were disclosed in related art documents such as U.S. Pat. No. 6,570,904 issued to Alexey Yakovlev on Dec. 30, 2003, entitled as ‘Double-Ramp ADC For CMOS Sensors,’ and an article by Seunghyun Lim, ‘A High-Speed CMOS Image Sensor With Column-Parallel Two-Step Single-Slope ADCs’, IEEE Trans. Electron Devices, vol. 56, no. 3, pp. 393-398, March, 2009.
  • The devices according to the related arts store a coarse ramping voltage for most significant bit (MSB) conversion in a top plate of a capacitor, connect an input stage for fine ramping to a bottom plate of the corresponding capacitor during fine ramping for least significant bit (LSB) conversion, and use the principle that the voltage having been stored in a floating state in the top plate of the capacitor changes according to a fine ramping voltage.
  • The devices according to the related arts fundamentally may have a concern in that the slopes of the coarse ramping voltage and the fine ramping voltage which are inputted to a comparator during the coarse ramping and the fine ramping may differ depending on a conversion process.
  • That is, while the coarse ramping voltage may be directly stored in the capacitor and simultaneously transmitted to an input stage of the comparator without a loss, the fine ramping voltage is coupled in series to parasitic capacitance of the input stage of the comparator through the capacitor Thus, the fine ramping voltage may be transmitted with a loss.
  • Therefore, the devices according to the related arts do not have a linear output characteristic with respect to an input full range during AID conversion. That is, a code shift may occur.
  • SUMMARY
  • Various exemplary embodiments are directed to a amplifier including a multi input differential pair, that is, a multi input differential stage, and a comparator and an analog-digital converting apparatus using the same.
  • Also, various exemplary embodiments are directed to a amplifier which includes an additional input differential pair, that is, an input differential stage to increase the number of steps, and a comparator and an analog-to-digital converting apparatus using the same.
  • In accordance with an exemplary embodiment of the present invention, an amplifier includes a common load suitable for outputting and output signal, a coarse input differential stage, coupled to the common load, suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal, when the coarse ramping signal is lower than the input signal, and a fine input differential stage, coupled to the common load, suitable for amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as the output signal, when a zero crossing occurs by the compensated first output signal.
  • In accordance with an exemplary embodiment of the present invention, a comparator includes an amplifier suitable for amplifying a difference between an input signal and a coarse ramping signal as a first output signal when the coarse ramping voltage is lower than the input signal, amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as an output signal when a zero crossing occurs by the compensated first output signal, a signal processing unit suitable for generating a coarse control signal according to the coarse conversion signal from the amplifier, and outputting a comparison signal based on the coarse conversion signal and the fine conversion signal from the amplifier, and a coarse ramping voltage blocking unit suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit.
  • In accordance with an exemplary embodiment of the present invention, an analog-digital converting apparatus includes an amplifier suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal when the coarse ramping signal is lower than the input signal, amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as an output signal when a zero crossing occurs by the compensated first output signal, a signal processing unit suitable for generating a coarse control signal according to the coarse conversion signal from the amplifier, and outputting a comparison signal based on the coarse conversion signal and the fine conversion signal from the amplifier a coarse ramping signal blocking unit suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit, and a code decision unit suitable for deciding a coarse digital code and a fine digital code according to the comparison signal from the signal processing unit and outputting digital pixel data.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram of a comparator in accordance with an exemplary embodiment of the present invention.
  • FIG. 2 is a detailed circuit diagram of a amplifier shown in FIG. 1.
  • FIG. 3 is a block diagram of an analog-to-digital converting apparatus in accordance with an exemplary embodiment of the present invention.
  • FIG. 4 is a timing diagram of the amplifier, the comparator, and the analog-to-digital converting apparatus in accordance with the exemplary embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Various exemplary embodiments will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Throughout the disclosure, reference numerals correspond directly to the like numbered parts in the various figures and embodiments of the present invention.
  • In this disclosure, when one part is referred to as being ‘connected’ to another part, it should be understood that the former can be ‘directly connected’ to the latter, or ‘electrically connected’ to the latter via an intervening part. Furthermore, when it is described that one comprises (or includes or has) some elements it should be understood that it may comprise (or include or has) only those elements, or it may comprise (or include or have) other elements as well as those elements if there is no specific limitation. The terms of a singular form may include plural forms unless referred to the contrary.
  • In order to promote understanding for the embodiments of the present invention, the technical idea of the present invention will be briefly described as follows,
  • A amplifier in accordance with an exemplary embodiment of the present invention includes a multi input differential pair. That is, the amplifier in accordance with the exemplary embodiment of the present invention includes an additional input differential pair, that an input differential stage to increase the number of steps.
  • In accordance with the exemplary embodiment of the present invention, ramping voltages for step phases may be accurately reflected into an input of a comparator without a loss caused by a capacitive dividing effect. That is, as a coarse ramping voltage and a fine ramping voltage are directly applied to the input stage of the comparator, it may be possible to prevent a loss which may occur when a sampling capacitor and parasitic capacitance of the comparator input stage are coupled in series. Thus, it may be possible to obtain high-level linearity during A/D conversion,
  • That is as the amplifier employs the additional input differential pair, it may be possible to compensate for the imperfection of an existing multi-step single-slope analog-digital converting apparatus in terms of linearity.
  • FIG. 1 is a block diagram of a comparator in accordance with an exemplary embodiment of the present invention.
  • Referring to FIG. 1, the comparator in accordance with the exemplary embodiment of the present invention includes a amplifier 110, a signal processing unit 120, and a coarse ramping voltage blocking unit 130. The amplifier 110 is configured to amplify a difference between an input voltage VIN and a coarse ramping voltage COARSE VRAMP and output a coarse conversion result, when the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN. Furthermore, the amplifier 110 serves to amplify a difference between a fine ramping voltage FINE VRAMPFINE VRAMP and a bias voltage VBIAS, compensate for an output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result when zero crossing occurs. The signal processing unit 120 generates a coarse control signal according to the coarse conversion result from the amplifier 110, and outputs a comparison signal based on the coarse conversion result and the fine conversion result from the amplifier 110, to a counter or a line memory. The coarse ramping voltage blocking unit 130 blocks the coarse ramping voltage COARSE VRAMP according to the coarse control signal from the signal processing unit 120.
  • At this time, the coarse ramping voltage blocking unit 130 includes a switch 131 and a capacitor 132. The switch 131 blocks the coarse ramping voltage COARSE VRAMP according to the coarse control signal from the signal processing unit 120, and the capacitor 132 stores the coarse ramping voltage COARSE VRAMP at the time point at which the switch 131 blocks the coarse ramping voltage COARSE VRAMP.
  • The comparator may further include a switch 140 for resetting the amplifier 100 according to a control signal. That is, the switch 140 turns on/off the output voltage of the amplifier 110, which is fed back to an input terminal to receive the input voltage VIN according to a control signal from an external controller (not illustrated), thereby resetting the amplifier 110.
  • The comparator may further include a capacitor 150 configured to decouple the input voltage VIN, which is to be A/D converted, from the output voltage fed back from the amplifier 100.
  • The detailed configuration and operation of the comparator will be described with reference to FIGS. 2 to 4.
  • FIG. 2 is a detailed circuit diagram of the amplifier 110 of FIG. 1.
  • Referring to FIG. 2, the amplifier in accordance with the exemplary embodiment of the present invention includes a common active load 230, a coarse input differential pair 210, and a fine input differential pair 220. The common active load 230 serves as an output stage to output a coarse conversion result and a fine conversion result. The coarse input differential pair 210 is configured to amplify a difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP and output a coarse conversion result through the output stage, when the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN, The fine input differential pair 220 serves to amplify a difference between the fine ramp voltage FINE VRAMPFINE VRAMP and the bias voltage VBIAS, compensate for the output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result through the output stage when a zero crossing occurs.
  • Referring to FIG. 2, the configuration and operation of the amplifier 110 will be described in detail as follows.
  • The input differential pair, that is, the input differential stage is divided into multi-steps for coarse conversion and fine conversion. That is, first and second transistors MN1 and MN2 form the fine input differential pair 220 for the fine conversion, and third and fourth transistors MN3 and MN4 form the coarse input differential pair 210 for the coarse conversion.
  • At this time, the coarse input differential pair 210 directly receives the input voltage VIN and the coarse ramping voltage COARSE VRAMP and compares the received voltages. Then, as soon as the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN, the coarse conversion result obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP is outputted to an output terminal VOLT of the common active load 230, and transmitted to the signal processing unit 120. The coarse input differential pair 210 may be referred to as a coarse input differential stage.
  • The fourth transistor MN4 of the coarse input differential p 210 has a gate terminal to receive the input voltage VIN which is to be A/D converted, and the third transistor MN3 has a gate terminal to directly receive the coarse ramping voltage COARSE VRAMP.
  • The fine input differential pair 220 amplifies a difference between the fine ramp voltage FINE VRAMPFINE VRAMP and the bias voltage VBIAS, compensates for the output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result to the signal processing unit 120 through the output terminal VOUT of the common active load 230 when a zero crossing occurs. At this time, the same voltage as a starting level of the fine ramping voltage FINE VRAMPFINE VRAMP is used as the bias voltage VBIAS. The fine input differential pair 220 may be referred to as a fine input differential stage.
  • The first transistor MN1 of the fine input differential pair 220 has a gate terminal to directly receive the fine ramping voltage FINE VRAMPFINE VRAMP, and the second transistor MN 2 has a gate terminal to directly receive the bias voltage VBIAS having the same level as the starting level of the fine ramping voltage FINE VRAMPFINE VRAMP.
  • The differential amplification operations of the fine differential input pair 220 including the first and second transistors MN1 and MN2 and the coarse differential input pair 210 including the third and fourth transistors MN3 and MN4 are well-known to those skilled in the art. Thus, the detailed descriptions thereof are omitted herein. Furthermore, the common active load 230 including two transistors MP1 and MP2 serves as an output stage. Since the configuration and operation of the command active load 230 are well-known to those skilled in the art, the detailed descriptions thereof are omitted herein.
  • FIG. 3 is a block diagram of an analog-digital converting apparatus in accordance with an exemplary embodiment: of the present invention.
  • Referring to FIG. 3, the analog-digital converting apparatus in accordance with the exemplary embodiment of the present invention includes the comparator of FIG. 1 and a code decision unit 310.
  • That is, the analog-digital converting apparatus in accordance with the embodiment of the present invention includes the amplifier 110, the signal processing unit 120, the coarse ramping voltage blocking unit 130, and the code decision unit 310. The amplifier 110 is configured to amplify a difference between an input voltage VIN and a coarse ramping voltage COARSE VRAMP and output a coarse conversion result, when the coarse ramping voltage COARSE VRAMP becomes lower than the input voltage VIN. Furthermore, the amplifier 110 is configured to amplify a difference between a fine ramping voltage FINE VRAMPFINE VRAMP and a bias voltage VBIAS, compensate for an output voltage obtained by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP, and output a fine conversion result when zero crossing occurs. The signal processing unit 120 is configured to generate a coarse control signal according to the coarse conversion result from the amplifier 110, and output a comparison signal based on the coarse conversion result and the fine conversion result from the amplifier 110. The coarse ramping voltage blocking unit 130 serves to block the coarse ramping voltage COARSE VRAMP according to the coarse control signal from the signal processing unit 120. The code decision unit 310 is configured to decide a coarse digital code and a fine digital code according to the comparison signal from the signal processing unit 120, and output digital pixel data DOUT.
  • The code decision unit 310 may include a counter, for example, an up/down counter, or a line memory to receive a counting value. The other components are configured as described with reference to FIGS. 1 and 2, and specific operations thereof will be described in detail with reference to FIG. 4.
  • FIG. 4 is a timing diagram of the amplifier, the comparator, and the analog-digital converting apparatus in accordance with the exemplary embodiment of the present invention.
  • At a first step, the coarse input differential pair 210 compares the input voltage VIN and the coarse ramping voltage COARSE VRAMP. When the coarse ramping voltage COARSE VRAMP is lower than the input voltage VIN, a difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP is amplified and outputted to the output terminal VOUT of the amplifier 110, that is, the output terminal VOUT of the common active load 230, and then transmitted to the signal processing unit 120.
  • According to the output voltage at this time, the signal processing unit 120 generates the coarse control signal to turn off the switch 131 through which the coarse ramping voltage COARSE VRAMP passes. Then, the coarse ramping voltage COARSE VRAMP at this time is stored in the capacitor 132 serving as the input stage of the comparator. Simultaneously, the signal processing unit 120 transmits the comparison signal to a counter positioned in a column or a line memory receiving a counting value so as to decide a coarse digital code.
  • At a second step, as the fine ramping voltage FINE VRAMPFINE VRAMP is changed, the absolute value of the voltage outputted by amplifying the difference between the input voltage VIN and the coarse ramping voltage COARSE VRAMP gradually decreases, and a zero crossing occurs. At this time, the output voltage is transmitted to the signal processing unit 120 through the output terminal VOUT of the amplifier 110, that is, the output terminal VOUT of the common active load 230. Then, the signal processing unit 120 transmits the comparison signal to a counter positioned in a column or a line memory receiving a counting value so as to decide a fine digital code.
  • That is, the fine input differential pair 220 amplifies a difference between the fine ramping voltage and the bias voltage having the same level as the starting level of the fine ramping voltage, and compensates for the output voltage amplified at the coarse conversion phase, thereby causing a zero crossing.
  • In accordance with the exemplary embodiment of the present invention, the full range of the fine conversion precisely coincides with the LSB of the coarse conversion. Thus, linearity may be maintained with respect to the input full range.
  • As the above-described steps are performed multiple times, the multi-step single-slope AID conversion may be realized.
  • In accordance with the exemplary embodiment of the present invention, as the amplifier employs the additional input differential pair, it may be possible to solve the concern that the ramp slopes of voltages inputted to the comparator during coarse ramping and fine ramping may differ depending on the step phase.
  • That is, as the coarse ramping voltage and the fine ramping voltage are directly applied to the input stage of the amplifier, it may be possible to prevent a loss which may occur when the sampling capacitor and the parasitic capacitance of the amplifier input stage are coupled in series.
  • The above-described embodiments of the present invention may be used as a core technique for implementing a high framer rate CMOS image sensor (CIS). That is, a variety of techniques may be used to implement the high frame rate CMOS image sensor. In particular, the embodiments of the present invention may be used to implement a multi-step single-slope analog-digital converting apparatus or multi-step multi-slope analog-digital converting apparatus.
  • Furthermore the embodiments of the present invention may be applied to a system requiring a high-speed multi-step single-slope analog-digital converting apparatus or a multi-step multi-slope analog-digital converting apparatus or similar application systems, in addition to the CIS field.
  • Although various embodiments have been described for illustrative purposes, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.

Claims (10)

What is claimed is:
1. An amplifier comprising:
a common load suitable for outputting an output signal;
a coarse input differential stage, coupled to the common load, suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal, when the coarse ramping signal is lower than the input signal; and
a fine input differential stage, coupled to the common load, suitable for amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as the output signal, when a zero crossing occurs by the compensated first output signal.
2. The amplifier of claim wherein the fine input differential stage comprises;
a first transistor having a gate terminal suitable for directly receiving the fine ramping signal and
a second transistor having a gate terminal suitable for directly receiving the bias signal having the same level as a starting level of the fine ramping signal.
3. The amplifier of claim 2, wherein the coarse input differential stage comprises:
a third transistor having a gate terminal suitable for directly receiving the coarse ramping signal; and
a fourth transistor having a gate terminal suitable for directly receiving the input signal which is to be analog-to-digital (AID) converted.
4. A comparator comprising:
an amplifier suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal when the coarse ramping signal is lower than the input signal, amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as an output signal when a zero crossing occurs by the compensated first output signal;
a signal processing unit suitable for a coarse control signal according to the coarse conversion signal from the amplifier, and outputting a comparison signal based on the coarse conversion signal and the fine conversion signal from the amplifier; and
a coarse ramping signal blocking unit suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit.
5. The comparator of claim wherein the amplifier comprises:
a common load suitable for outputting the output signal to the signal processing unit;
a coarse input differential stage, coupled to the common load, suitable for amplifying a difference between the input signal and the coarse ramping signal to output the coarse conversion signal as the first output signal, when the coarse ramping signal is smaller than the input signal; and
a fine input differential stage, coupled to the common load, suitable for amplifying a difference between the fine ramping signal and the bias signal and compensating the first output signal to output the fine conversion signal as the output signal, when a zero crossing occurs by the compensated first output signal.
6. The comparator of claim 4, wherein the coarse ramping signal blocking unit comprise
a switch suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit; and
a capacitor suitable for storing the coarse ramping signal at the time point at which the switch blocks the coarse ramping signal.
7. The comparator of claim 4, wherein the comparator further comprises a switch suitable for resetting the amplifier according to a control signal.
8. The comparator of claim 4, wherein the comparator further comprises a capacitor suitable for decoupling an input signal, which is to be AID converted, from the output signal fed back from the amplifier.
9. An analog-digital converting apparatus comprising:
an amplifier by suitable for amplifying a difference between an input signal and a coarse ramping signal to output a coarse conversion signal as a first output signal when the coarse ramping signal is lower than the input signal, amplifying a difference between a fine ramping signal and a bias signal and compensating the first output signal to output a fine conversion signal as an output signal when a zero crossing occurs by the compensated first output signal;
a signal processing unit suitable for generating a coarse control signal according to the coarse conversion signal from the amplifier, and outputting a comparison signal based on the coarse conversion signal and the fine conversion signal from the amplifier;
a coarse ramping signal blocking unit suitable for blocking the coarse ramping signal according to the coarse control signal from the signal processing unit; and
a code decision unit suitable for deciding a coarse digital code and a fine digital code according to the comparison signal from the signal processing unit and outputting digital pixel data.
10. The analog-digital converting apparatus of claim wherein the amplifier comprises:
a common load suitable for outputting the output signal to the signal processing unit;
a coarse input differential stage, coupled to the common load, suitable for amplifying a difference between the input signal and the coarse ramping signal to output the coarse conversion signal as the first output signal, when the coarse ramping signal is smaller than the input signal; and
a fine input differential stage, coupled to the common load, suitable for amplifying a difference between the fine ramping signal and the bias signal and compensating the first output signal to output the fine conversion signal as the output signal, when a zero crossing occurs by the compensated first output signal.
US14/052,262 2013-06-14 2013-10-11 Amplifier using multi input differential pair, and comparator and analog-to-digital converting apparatus using the same Active US8922413B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2013-0068427 2013-06-14
KR20130068427A KR20140145809A (en) 2013-06-14 2013-06-14 Preamplifier using multi input differential pair, and comparator and analog-digital converting apparatus using that

Publications (2)

Publication Number Publication Date
US20140368371A1 true US20140368371A1 (en) 2014-12-18
US8922413B1 US8922413B1 (en) 2014-12-30

Family

ID=52018772

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/052,262 Active US8922413B1 (en) 2013-06-14 2013-10-11 Amplifier using multi input differential pair, and comparator and analog-to-digital converting apparatus using the same

Country Status (2)

Country Link
US (1) US8922413B1 (en)
KR (1) KR20140145809A (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140152879A1 (en) * 2011-12-08 2014-06-05 Renesas Electronics Corporation Ad converter and solid-state imaging apparatus using the same
US9438258B1 (en) * 2015-03-09 2016-09-06 SK Hynix Inc. Preamplifier, comparator and analog-to-digital converting apparatus including the same
CN105959009A (en) * 2015-03-09 2016-09-21 爱思开海力士有限公司 Comparator, analog-to-digital converting apparatus including the same, and analog-to-digital converting method
US20170195607A1 (en) * 2015-12-30 2017-07-06 Omnivision Technologies, Inc. Method and system for reducing noise in an image sensor using a parallel multi-ramps merged comparator analog-to-digital converter
TWI726822B (en) * 2019-10-08 2021-05-01 創未來科技股份有限公司 Signal converting apparatus
CN116318161A (en) * 2023-03-23 2023-06-23 华中科技大学 Multi-step type monoclinic analog-to-digital conversion circuit for image sensor and control method

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030076172A1 (en) * 2001-09-27 2003-04-24 Powerq Technologies, Inc. Amplifier circuits and methods
US20110200070A1 (en) * 2010-02-04 2011-08-18 Nxp B.V. Adc, a temperature sensor, a non-contact transponder, and a method of converting analog signals to digital signals

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6670904B1 (en) 2002-08-22 2003-12-30 Micron Technology, Inc. Double-ramp ADC for CMOS sensors
KR101063872B1 (en) 2009-05-07 2011-09-15 포항공과대학교 산학협력단 A low power low kick-back noise comparator for analog to digital converters

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030076172A1 (en) * 2001-09-27 2003-04-24 Powerq Technologies, Inc. Amplifier circuits and methods
US20110200070A1 (en) * 2010-02-04 2011-08-18 Nxp B.V. Adc, a temperature sensor, a non-contact transponder, and a method of converting analog signals to digital signals

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140152879A1 (en) * 2011-12-08 2014-06-05 Renesas Electronics Corporation Ad converter and solid-state imaging apparatus using the same
US9143714B2 (en) * 2011-12-08 2015-09-22 Renesas Electronics Corporation Ad converter and solid-state imaging apparatus using the same
US9438258B1 (en) * 2015-03-09 2016-09-06 SK Hynix Inc. Preamplifier, comparator and analog-to-digital converting apparatus including the same
CN105959009A (en) * 2015-03-09 2016-09-21 爱思开海力士有限公司 Comparator, analog-to-digital converting apparatus including the same, and analog-to-digital converting method
CN105959008A (en) * 2015-03-09 2016-09-21 爱思开海力士有限公司 Preamplifier, and comparator and analog-to-digital converting apparatus including the same
US9473125B2 (en) * 2015-03-09 2016-10-18 SK Hynix Inc. Comparator, analog-to-digital converting apparatus including the same, and analog-to-digital converting method
US20170195607A1 (en) * 2015-12-30 2017-07-06 Omnivision Technologies, Inc. Method and system for reducing noise in an image sensor using a parallel multi-ramps merged comparator analog-to-digital converter
US10015429B2 (en) * 2015-12-30 2018-07-03 Omnivision Technologies, Inc. Method and system for reducing noise in an image sensor using a parallel multi-ramps merged comparator analog-to-digital converter
TWI726822B (en) * 2019-10-08 2021-05-01 創未來科技股份有限公司 Signal converting apparatus
TWI777464B (en) * 2019-10-08 2022-09-11 創未來科技股份有限公司 Signal converting apparatus and signal converting method
CN116318161A (en) * 2023-03-23 2023-06-23 华中科技大学 Multi-step type monoclinic analog-to-digital conversion circuit for image sensor and control method

Also Published As

Publication number Publication date
KR20140145809A (en) 2014-12-24
US8922413B1 (en) 2014-12-30

Similar Documents

Publication Publication Date Title
US9438258B1 (en) Preamplifier, comparator and analog-to-digital converting apparatus including the same
US8922413B1 (en) Amplifier using multi input differential pair, and comparator and analog-to-digital converting apparatus using the same
JP5922997B2 (en) Solid-state imaging device
KR101931349B1 (en) A continuous ramp generator design and its calibration for cmos image sensors using single-ramp adcs
US7791524B2 (en) Solid-state imaging device, semiconductor integrated circuit, and signal processing method
US9143119B2 (en) Comparator and analog-to-digital converter using the same
US10224355B2 (en) Comparator for low-banding noise and CMOS image sensor including the same
US10411724B2 (en) Two-step single-slope comparator with high linearity and CMOS image sensor including the same
US11330214B2 (en) Comparator and image sensing device including the same
US8344930B2 (en) Successive approximation register analog-to-digital converter
US8040268B2 (en) Data readout system having non-uniform ADC resolution and method thereof
US9473125B2 (en) Comparator, analog-to-digital converting apparatus including the same, and analog-to-digital converting method
US8344927B2 (en) Analog digital converting device and reference voltage controlling method thereof
CN112243099B (en) Column amplifier reset circuit with comparator
US8581769B2 (en) Multiplying digital-to-analog converter configured to maintain impedance balancing
US9848154B2 (en) Comparator with correlated double sampling scheme and operating method thereof
EP3334049B1 (en) A method of digital-to-analog converter mismatch calibration in a successive approximation register analog-to-digital converter and a successive approximation register analog-to-digital converter
US8400343B1 (en) Pipeline analog to digital converter with split-path level shifting technique
US11611336B2 (en) Comparator for low-banding noise and CMOS image sensor including the same
CN111565043A (en) Aperture deflection calibration circuit and method of pipeline ADC
US7042383B2 (en) High speed gain amplifier and method in ADCs
US8427354B2 (en) Analog to digital converter and signal processing system
US8502713B1 (en) Pipelined analog to digital converter and method for correcting a voltage offset influence thereof
US20150155879A1 (en) Semiconductor integrated circuit and image sensor circuit
KR101248485B1 (en) ADC using Variable Gain Amplifier

Legal Events

Date Code Title Description
AS Assignment

Owner name: SK HYNIX INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YOO, SI-WOOK;REEL/FRAME:031391/0314

Effective date: 20130930

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8