US20140368248A1 - Flip-flop circuit and duty ratio correction circuit using the same - Google Patents

Flip-flop circuit and duty ratio correction circuit using the same Download PDF

Info

Publication number
US20140368248A1
US20140368248A1 US14/472,045 US201414472045A US2014368248A1 US 20140368248 A1 US20140368248 A1 US 20140368248A1 US 201414472045 A US201414472045 A US 201414472045A US 2014368248 A1 US2014368248 A1 US 2014368248A1
Authority
US
United States
Prior art keywords
clock signal
reference clock
response
output node
duty ratio
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/472,045
Inventor
Dae-Kun Yoon
Taek-Sang Song
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
SK Hynix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from KR1020080089271A external-priority patent/KR100968415B1/en
Application filed by SK Hynix Inc filed Critical SK Hynix Inc
Priority to US14/472,045 priority Critical patent/US20140368248A1/en
Assigned to SK Hynix Inc. reassignment SK Hynix Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SONG, TAEK-SANG, YOON, DAE-KUN
Publication of US20140368248A1 publication Critical patent/US20140368248A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/01Details
    • H03K3/017Adjustment of width or dutycycle of pulses
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/353Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
    • H03K3/356Bistable circuits
    • H03K3/356104Bistable circuits using complementary field-effect transistors

Definitions

  • the subject matter relates to a semiconductor design technology, and more particularly, to a flip-flop circuit, which is used to generate an output signal synchronized with an input clock signal, and a duty ratio correction circuit, which is used to correct a duty ratio of the input clock signal to 50:50 by using the flip-flop circuit.
  • DDR SDRAM double data rate synchronous DRAM
  • DDR SDRAM double data rate synchronous DRAM
  • a frequency of an external clock signal is increased, and a semiconductor memory device is designed to operate at high speed by generating an internal clock signal in synchronization with the external clock signal.
  • DDR double data rate
  • a single data rate (SDR) scheme outputs one data, in synchronization with a rising edge of a clock signal, in one cycle of the clock signal
  • a DDR scheme outputs two data, in synchronization with rising and falling edges of a clock signal, in one cycle of the clock signal. Therefore, when the same external clock signal is input, the DDR scheme has double the data processing ability of the SDRAM scheme.
  • the DDR scheme seeks to ensure the duty ratio of the clock signal is 50:50 because it outputs the data at the rising and falling edges of the clock signal. If the duty ratio is not 50:50 due to jitter components of the clock signal or other factors, the data output timing becomes distorted and thus the semiconductor memory device cannot ensure a stable data output operation. Therefore, a duty ratio correction circuit is provided inside the semiconductor memory device.
  • FIG. 1 is a circuit diagram of a conventional duty ratio correction circuit.
  • the duty ratio correction circuit includes a first weighting unit 110 , a second weighting unit 130 , and a clock output unit 150 .
  • the first weighting unit 110 gives a weight to a rising clock signal RCLK, and includes a plurality of inverters respectively configured to be enabled in response to first to fourth weight control signals CTR 0 and /CTR 0 , CTR 1 and /CTR 1 , CTR 2 and /CTR 2 , CTR 3 and /CTR 3 .
  • the second weighting unit 130 gives a weight to a falling clock signal FCLK, an includes a plurality of inverters respectively configured to be enabled in response to first to fourth weight control signals CTR 0 and /CTR 0 , CTR 1 and /CTR 1 , CTR 2 and /CTR 2 , CTR 3 and /CTR 3 .
  • the clock output unit 150 receives an output signal generated at a common node SUM to output an internal clock signal CLK_INN.
  • the operation of the inverters included in the first weighting unit 110 is opposite to the operation of the inverters included in the second weighting unit 130 .
  • the operation of the inverters included in the first weighting unit 110 is opposite to the operation of the inverters included in the second weighting unit 130 .
  • three inverters of the first weighting unit 110 are enabled, one inverter of the second weighting unit 130 is enabled. If one inverter of the first weighting unit 110 is enabled, three inverters of the second weighting unit 130 are enabled.
  • the first weighting unit 110 gives a weight to the rising clock signal RCLK and outputs the weighted rising clock signal to the common node SUM
  • the second weighting unit 130 gives a weight to the falling clock signal FCLK and outputs the weighted falling clock signal to the common node SUM.
  • the weighted signals output from the first and second weighting units 110 and 130 collide with each other at the common node SUM to generate an internal clock signal CLK_INN with a corrected duty ratio.
  • the structure of the conventional duty ratio correction circuit corrects the duty ratio by using the plurality of inverters.
  • the inverters occupy a relatively large area and consume a relatively large amount of current. This frustrates the development of the semiconductor memory device toward low power consumption and miniaturization.
  • the conventional duty ratio correction circuit has problems due to process, voltage and temperature (PVT) variations, as discussed below.
  • FIG. 2 is a waveform diagram for explaining waveforms of the signals related to the duty ratio correction circuit of FIG. 1 .
  • the rising clock signal RCLK and the falling clock signal FCLK may be distorted according to the PVT variations, as shown by the waveforms of FIG. 2 .
  • a logic high period of the rising clock signal RCLK may be much shorter than a logic high period of the falling clock signal FCLK.
  • a very accurate control is required when weighting the rising clock signal RCLK and the falling clock signal FCLK. If the weight control is inaccurate, a step waveform may be generated at the common node SUM as illustrated in FIG. 2 .
  • the duty ratio of the internal clock signal CLK_INN finally output from the duty ratio correction circuit is slightly corrected compared to the initial rising and falling clock signals RCLK and FCLK, but the duty ratio of 50:50 is not ensured.
  • Embodiments of the present invention are directed to providing a duty ratio correction circuit which is capable of correcting a duty ratio by using an activation edge of an incoming external clock signal.
  • Embodiments of the present invention are directed to providing a flip-flop circuit which is capable of performing a synchronization operation by making an output node precharged by a power supply voltage in response to a clock signal and a reset signal.
  • a flip-flop circuit comprising a first unit configured to receive a reference clock signal and a reset signal, and a second unit configured to change an output node to a first level in response to the reference clock signal and change the output node to a second level by precharging the output node in response to a signal output from the first unit according to the reset signal.
  • a duty ratio correction circuit comprising a duty ratio controlling unit configured to generate an internal clock signal having a duty ratio defined according to a first reference clock signal and a reset signal, and a reset signal generating unit configured to generate the reset signal in response to a second reference clock signal and the internal clock signal fed back thereto.
  • the flip-flop circuit can ensure a more stable flip-flop operation by precharging the output node in response to the clock signal and the reset signal.
  • the duty ratio correction circuit including the flip-flop circuit can generate the internal clock signal having a desired duty ratio by using the first reference clock signal and the second reference clock signal having a phase difference corresponding to the half period of the first reference clock signal.
  • the duty ratio correction circuit reduce the number of required inverters, the area of the semiconductor memory device can be reduced and the power consumption can also be reduced.
  • FIG. 1 is a circuit diagram of a conventional duty ratio correction circuit.
  • FIG. 2 is a waveform diagram for explaining waveforms of the signals related to the duty ratio correction circuit of FIG. 1 .
  • FIG. 3 is a block diagram illustrating a duty ratio correction circuit in accordance with an embodiment of the present invention.
  • FIG. 4 is a circuit diagram illustrating a first duty ratio controlling unit of FIG. 3 .
  • FIG. 5 is a timing diagram illustrating the operation timing of a first duty ratio controlling unit of FIG. 4 .
  • FIG. 6 is a timing diagram illustrating the operation timing of the duty ratio correction circuit of FIG. 3 .
  • FIG. 3 is a block diagram illustrating a duty ratio correction circuit in accordance with an embodiment of the present invention.
  • the duty ratio correction circuit includes a first internal clock generator 310 and a second internal clock generator 330 .
  • the first internal clock generator 310 receives an external power supply voltage VDD and it is responsive to a positive reference clock signal CLK and a negative reference clock signal /CLK to generate a positive internal clock signal CLK_INN corresponding to the positive reference clock signal CLK.
  • the first internal clock generator 310 includes a first duty ratio controlling unit 312 and a first reset signal generating unit 314 .
  • the first duty ratio controlling unit 312 generates the positive internal clock signal CLK_INN having a duty ratio determined according to an activation edge of the positive reference clock signal CLK and an activation edge of a first reset signal RST 1 .
  • a detailed circuit configuration illustrating the first duty ratio controlling unit 312 will be described later with reference to FIG. 4 .
  • the first reset signal generating unit 314 generates the first reset signal RST 1 in response to the positive internal clock signal CLK_INN and the negative reference clock signal /CLK fed back thereto.
  • the first reset signal generating unit 314 includes a first AND gate AND 1 configured to receive the positive internal clock signal CLK_INN and the negative reference clock signal /CLK to output the first reset signal RST 1 .
  • the first AND gate AND 1 outputs a first logic reset signal RST 1 which is activated to a logic high level when both the positive internal clock signal CLK_INN and the negative reference clock signal /CLK are activated to a logic high level.
  • the negative reference clock signal /CLK has a phase difference corresponding to the half period of the positive reference clock signal CLK.
  • the half period means 1 ⁇ 2 tCK of the positive clock signal CLK.
  • FIG. 4 is a circuit diagram illustrating the first duty ratio controlling unit 312 .
  • the first duty ratio controlling unit 312 includes a first unit 410 , a second unit 430 , and a latching unit 450 .
  • the first unit 410 is configured to receive the first positive reference clock signal CLK and the first reset signal RST.
  • the first unit 410 includes a first input unit 412 configured to receive the positive reference clock signal CLK, and a second input unit 414 configured to output a control signal CTR for enabling a second driving unit 434 in response to the first reset signal RST 1 .
  • the first unit 410 includes: a first PMOS transistor PM 1 having a source connected to the external power supply voltage (VDD) terminal, and a gate receiving the positive reference clock signal CLK; a second PMOS transistor PM 2 having a source connected to a drain of the first PMOS transistor PM 1 , and a gate receiving the first reset signal RST 1 ; and a first NMOS transistor NM 1 having a drain connected to a drain of the second PMOS transistor PM 2 , a source connected to the ground voltage (VSS) terminal, and a gate receiving the first reset signal RST 1 .
  • the control signal CTR is output through a common node of the drains of the second PMOS transistor PM 2 and the first NMOS transistor NM 1 .
  • the second unit 430 changes an output node A to a first level in response to the positive reference clock signal CLK, and changes the output node A to a second level by precharging the external power supply voltage VDD in response to the control signal CTR corresponding to the first reset signal RST.
  • the second unit 430 includes a first driving unit 432 configured to drive the output node A to the ground voltage VSS in response to the positive reference clock signal CLK, and a second driving unit 434 configured to precharge the output node A to the external power supply voltage VDD in response to the control signal CTR.
  • the second unit 430 further includes an enabling unit 436 configured to enable the first driving unit 432 in response to the control signal CTR.
  • the second unit 430 includes: a third PMOS transistor PM 3 having a source connected to the external power supply voltage (VDD) terminal, a drain connected to the common node A, and a gate receiving the control signal CTR; a second NMOS transistor NM 2 having a drain connected to the output node A, a gate receiving the positive reference clock signal CLK; and a third NMOS transistor NM 3 having a drain connected to a source of the second NMOS transistor NM 2 , a source connected to the ground voltage (VSS) terminal, and a gate receiving the control signal CTR.
  • VDD external power supply voltage
  • CLK positive reference clock signal
  • the latching unit 450 is configured to latch a signal of the output node A to output the positive internal clock signal CLK_INN synchronized with the positive reference clock signal CLK.
  • the latching unit 450 may include a first inverter INV 1 configured to invert the signal of the output node A, a second inverter INV 2 configured to invert an output signal of the first inverter INV 1 to output the inverted signal to the output node A, and a third inverter INV 3 configured to output the signal of the output node A as the positive internal clock signal CLK_INN.
  • a data signal passes through a plurality of gates so that an unwanted delay time is reflected to data.
  • the delay time can be controlled. That is, the high-speed flip-flop operation can be achieved.
  • FIG. 5 is a timing diagram illustrating the operation timing of the first duty ratio controlling unit 312 of FIG. 4 .
  • the positive reference clock signal CLK, the first reset signal RST 1 , and the positive internal clock signal CLK_INN are illustrated.
  • the second NMOS transistor NM 2 when the positive reference clock signal CLK changes from a logic low level to a logic high level in a state that the first reset signal RST 1 is in a logic low state, the second NMOS transistor NM 2 is turned on so that the output node A is driven to the ground voltage VSS, that is, a logic low level, and the positive internal clock signal CLK_INN becomes a logic high level. Since the third NMOS transistor NM 3 serving as the activating unit 436 has been turned on before the positive reference clock signal CLK changes to a logic high level, the second NMOS transistor NM 2 serving as the first driving unit 432 can be activated.
  • the control signal CTR becomes a logic low level and thus the third PMOS transistor PM 3 of the second driving unit 434 is turned on. Therefore, the output node A is precharged to the external power supply voltage VDD and the positive internal clock signal CLK_INN becomes a logic low level.
  • the period where the output node A is maintained at a logic low level may be limited in response to an activation edge of the first reset signal RST 1 . That is, the output node A can change from a logic low level to a logic high level in response to the first reset signal RST 1 .
  • the period where the output node A becomes a logic high level may be limited in response to an activation edge of the positive reference clock signal CLK. That is, the output node A can change from a logic high level to a logic low level in response to the positive reference clock signal CLK.
  • the second internal clock generating unit 330 is configured to receive the external power supply voltage VDD to generate the negative internal clock signal /CLK_INN corresponding to the negative reference clock signal /CLK in response to an activation edge of the negative reference clock signal /CLK and an activation edge of the positive reference clock signal CLK.
  • the second internal clock generating unit 330 includes a second duty ratio controlling unit 332 and a second reset signal generating unit 334 .
  • the second duty ratio controlling unit 332 generates the negative internal clock signal /CLK_INN having the duty ratio defined according to the activation edge of the negative reference clock signal /CLK and the activation edge of the second reset signal RST 2 . Since the circuit configuration and operation of the second duty ratio controlling unit 332 are similar to those of the first duty ratio controlling unit 312 described with reference to FIGS. 4 and 5 , their detailed description will be omitted. However, the second duty ratio controlling unit 332 receives the negative reference clock signal /CLK instead of the positive reference clock signal CLK, and the second reset signal RST 2 instead of the first reset signal RST 1 . In addition, the second duty ratio controlling unit 332 outputs the negative internal clock signal /CLK_INN having a phase opposite to that of the positive internal clock signal CLK_INN. A detailed waveform will be described below with reference to FIG. 6 .
  • FIG. 6 is a timing diagram illustrating the operation timing of the duty ratio correction circuit of FIG. 3 , showing the positive reference clock signal CLK, the negative reference clock signal /CLK, the first reset signal RST 1 , the positive internal clock signal CLK_INN, the second reset signal RST 2 , and the negative internal clock signal /CLK_INN.
  • the positive internal clock signal CLK_INN is activated in response to a rising edge of the positive reference clock signal CLK, and is deactivated in response to a rising edge of the first reset signal RST 1 .
  • the first reset signal RST 1 is a signal that is activated in response to a rising edge of the negative reference clock signal /CLK and deactivated in response to a falling edge of the positive internal clock signal CLK_INN.
  • the positive internal clock signal CLK_INN may change to a logic high level in response to the positive reference clock signal CLK and change to a logic low level in response to the negative reference clock signal /CLK.
  • the negative internal clock signal /CLK_INN is activated in response to a rising edge of the negative reference clock signal /CLK, and is deactivated in response to a rising edge of the first reset signal RST 1 .
  • the second reset signal RST 2 is a signal that is activated in response to a rising edge of the positive reference clock signal CLK and deactivated in response to a falling edge of the negative internal clock signal /CLK_INN.
  • the negative internal clock signal /CLK_INN may change to a logic high level in response to the negative reference clock signal /CLK and change to a logic low level in response to the positive reference clock signal CLK.
  • the positive internal clock signal CLK_INN can be corrected to the duty ratio to 50:50 in correspondence with the positive reference clock signal CLK
  • the negative internal clock signal /CLK_INN can be corrected to the duty ratio to 50:50 in correspondence with the negative reference clock signal /CLK.
  • the positive internal clock signal CLK_INN and the negative internal clock signal /CLK_INN have opposite phases.
  • the conventional duty ratio correction circuit causes various problems because the duty ratio of the internal clock signal is corrected by giving weights to the plurality of inverters.
  • the duty ratio correction circuit in accordance with the embodiment of the present invention adopts a new structure instead of the plurality of inverters, and thus generates the internal clock signal having a desired duty ratio without weight control. Therefore, the duty ratio correction circuit in accordance with the above embodiment of the present invention can solve the problems caused by the inverters and the weight control.
  • the duty ratio correction circuit in accordance with the above embodiment of the present invention can operate fast and generate the internal clock signal having a desired duty ratio by using the flip-flop circuit, thereby increasing the operating speed of the semiconductor memory device.
  • the reliability of data output can be increased because the data output from the semiconductor memory device is properly synchronized with the rising and falling edges of the external clock signal.
  • the area of the semiconductor memory device can be reduced and the power consumption can be reduced.
  • the semiconductor memory device can be operated insensitively to the PVT variations.
  • cost can be reduced because it is unnecessary to perform the mask revision operation after the wafer fab-out in order to correct the duty ratio correction.

Abstract

A flip-flop circuit includes a first unit configured to receive a reference clock signal and a reset signal, and a second unit configured to change an output node to a first level in response to the reference clock signal and change the output node to a second level by precharging the output node in response to a signal output from the first unit according to the reset signal.

Description

    CROSS-REFERENCES TO RELATED APPLICATION
  • This application claims priority of Korean patent application numbers 10-2007-0098225 and 10-2008-0089271, filed on Sep. 28, 2007 and Sep. 10, 2008, respectively, which are incorporated by reference in their entireties.
  • BACKGROUND OF THE INVENTION
  • The subject matter relates to a semiconductor design technology, and more particularly, to a flip-flop circuit, which is used to generate an output signal synchronized with an input clock signal, and a duty ratio correction circuit, which is used to correct a duty ratio of the input clock signal to 50:50 by using the flip-flop circuit.
  • Generally, semiconductor devices, including double data rate synchronous DRAM (DDR SDRAM), are under development toward high capacity, high-speed operation, miniaturization, and low power consumption. In an effort to achieve the high-speed operation, a frequency of an external clock signal is increased, and a semiconductor memory device is designed to operate at high speed by generating an internal clock signal in synchronization with the external clock signal. However, there are limitations to increasing the frequency of the external clock signal. To overcome such limitations, methods for increasing the utilization of an external clock signal have been used, with one of them being a double data rate (DDR) scheme.
  • While a single data rate (SDR) scheme outputs one data, in synchronization with a rising edge of a clock signal, in one cycle of the clock signal, a DDR scheme outputs two data, in synchronization with rising and falling edges of a clock signal, in one cycle of the clock signal. Therefore, when the same external clock signal is input, the DDR scheme has double the data processing ability of the SDRAM scheme.
  • The DDR scheme seeks to ensure the duty ratio of the clock signal is 50:50 because it outputs the data at the rising and falling edges of the clock signal. If the duty ratio is not 50:50 due to jitter components of the clock signal or other factors, the data output timing becomes distorted and thus the semiconductor memory device cannot ensure a stable data output operation. Therefore, a duty ratio correction circuit is provided inside the semiconductor memory device.
  • FIG. 1 is a circuit diagram of a conventional duty ratio correction circuit.
  • Referring to FIG. 1, the duty ratio correction circuit includes a first weighting unit 110, a second weighting unit 130, and a clock output unit 150.
  • The first weighting unit 110 gives a weight to a rising clock signal RCLK, and includes a plurality of inverters respectively configured to be enabled in response to first to fourth weight control signals CTR0 and /CTR0, CTR1 and /CTR1, CTR2 and /CTR2, CTR3 and /CTR3.
  • The second weighting unit 130 gives a weight to a falling clock signal FCLK, an includes a plurality of inverters respectively configured to be enabled in response to first to fourth weight control signals CTR0 and /CTR0, CTR1 and /CTR1, CTR2 and /CTR2, CTR3 and /CTR3.
  • The clock output unit 150 receives an output signal generated at a common node SUM to output an internal clock signal CLK_INN.
  • An operation of the conventional duty ratio correction circuit will be described briefly.
  • First, the operation of the inverters included in the first weighting unit 110 is opposite to the operation of the inverters included in the second weighting unit 130. In other words, if three inverters of the first weighting unit 110 are enabled, one inverter of the second weighting unit 130 is enabled. If one inverter of the first weighting unit 110 is enabled, three inverters of the second weighting unit 130 are enabled.
  • The first weighting unit 110 gives a weight to the rising clock signal RCLK and outputs the weighted rising clock signal to the common node SUM, and the second weighting unit 130 gives a weight to the falling clock signal FCLK and outputs the weighted falling clock signal to the common node SUM. The weighted signals output from the first and second weighting units 110 and 130 collide with each other at the common node SUM to generate an internal clock signal CLK_INN with a corrected duty ratio.
  • As described above, the structure of the conventional duty ratio correction circuit corrects the duty ratio by using the plurality of inverters. The inverters occupy a relatively large area and consume a relatively large amount of current. This frustrates the development of the semiconductor memory device toward low power consumption and miniaturization. In addition, the conventional duty ratio correction circuit has problems due to process, voltage and temperature (PVT) variations, as discussed below.
  • FIG. 2 is a waveform diagram for explaining waveforms of the signals related to the duty ratio correction circuit of FIG. 1. The rising clock signal RCLK and the falling clock signal FCLK may be distorted according to the PVT variations, as shown by the waveforms of FIG. 2. As shown in FIG. 2, a logic high period of the rising clock signal RCLK may be much shorter than a logic high period of the falling clock signal FCLK.
  • Generally, a very accurate control is required when weighting the rising clock signal RCLK and the falling clock signal FCLK. If the weight control is inaccurate, a step waveform may be generated at the common node SUM as illustrated in FIG. 2. In this case, the duty ratio of the internal clock signal CLK_INN finally output from the duty ratio correction circuit is slightly corrected compared to the initial rising and falling clock signals RCLK and FCLK, but the duty ratio of 50:50 is not ensured.
  • Meanwhile, correction of the weight control is achieved by a mask revision after a wafer fab-out. However, the process of mask revision is expensive, and thus the production cost of the semiconductor memory device is raised.
  • SUMMARY OF THE INVENTION
  • Embodiments of the present invention are directed to providing a duty ratio correction circuit which is capable of correcting a duty ratio by using an activation edge of an incoming external clock signal.
  • Embodiments of the present invention are directed to providing a flip-flop circuit which is capable of performing a synchronization operation by making an output node precharged by a power supply voltage in response to a clock signal and a reset signal.
  • In accordance with an aspect of the present invention, there is provided a flip-flop circuit, comprising a first unit configured to receive a reference clock signal and a reset signal, and a second unit configured to change an output node to a first level in response to the reference clock signal and change the output node to a second level by precharging the output node in response to a signal output from the first unit according to the reset signal.
  • In accordance with another aspect of the present invention, there is provided a duty ratio correction circuit, comprising a duty ratio controlling unit configured to generate an internal clock signal having a duty ratio defined according to a first reference clock signal and a reset signal, and a reset signal generating unit configured to generate the reset signal in response to a second reference clock signal and the internal clock signal fed back thereto.
  • In accordance with the embodiments of the present invention, the flip-flop circuit can ensure a more stable flip-flop operation by precharging the output node in response to the clock signal and the reset signal. In addition, the duty ratio correction circuit including the flip-flop circuit can generate the internal clock signal having a desired duty ratio by using the first reference clock signal and the second reference clock signal having a phase difference corresponding to the half period of the first reference clock signal. In particular, since the duty ratio correction circuit reduce the number of required inverters, the area of the semiconductor memory device can be reduced and the power consumption can also be reduced.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a circuit diagram of a conventional duty ratio correction circuit.
  • FIG. 2 is a waveform diagram for explaining waveforms of the signals related to the duty ratio correction circuit of FIG. 1.
  • FIG. 3 is a block diagram illustrating a duty ratio correction circuit in accordance with an embodiment of the present invention.
  • FIG. 4 is a circuit diagram illustrating a first duty ratio controlling unit of FIG. 3.
  • FIG. 5 is a timing diagram illustrating the operation timing of a first duty ratio controlling unit of FIG. 4.
  • FIG. 6 is a timing diagram illustrating the operation timing of the duty ratio correction circuit of FIG. 3.
  • DETAILED DESCRIPTION
  • Hereinafter, an embodiment of the present invention will be described in detail with reference to the accompanying drawings.
  • FIG. 3 is a block diagram illustrating a duty ratio correction circuit in accordance with an embodiment of the present invention.
  • Referring to FIG. 3, the duty ratio correction circuit includes a first internal clock generator 310 and a second internal clock generator 330.
  • The first internal clock generator 310 receives an external power supply voltage VDD and it is responsive to a positive reference clock signal CLK and a negative reference clock signal /CLK to generate a positive internal clock signal CLK_INN corresponding to the positive reference clock signal CLK. The first internal clock generator 310 includes a first duty ratio controlling unit 312 and a first reset signal generating unit 314.
  • The first duty ratio controlling unit 312 generates the positive internal clock signal CLK_INN having a duty ratio determined according to an activation edge of the positive reference clock signal CLK and an activation edge of a first reset signal RST1. A detailed circuit configuration illustrating the first duty ratio controlling unit 312 will be described later with reference to FIG. 4.
  • The first reset signal generating unit 314 generates the first reset signal RST1 in response to the positive internal clock signal CLK_INN and the negative reference clock signal /CLK fed back thereto. The first reset signal generating unit 314 includes a first AND gate AND1 configured to receive the positive internal clock signal CLK_INN and the negative reference clock signal /CLK to output the first reset signal RST1. The first AND gate AND1 outputs a first logic reset signal RST1 which is activated to a logic high level when both the positive internal clock signal CLK_INN and the negative reference clock signal /CLK are activated to a logic high level.
  • The negative reference clock signal /CLK has a phase difference corresponding to the half period of the positive reference clock signal CLK. The half period means ½ tCK of the positive clock signal CLK.
  • FIG. 4 is a circuit diagram illustrating the first duty ratio controlling unit 312.
  • Referring to FIG. 4, the first duty ratio controlling unit 312 includes a first unit 410, a second unit 430, and a latching unit 450.
  • The first unit 410 is configured to receive the first positive reference clock signal CLK and the first reset signal RST. The first unit 410 includes a first input unit 412 configured to receive the positive reference clock signal CLK, and a second input unit 414 configured to output a control signal CTR for enabling a second driving unit 434 in response to the first reset signal RST1.
  • More specifically, the first unit 410 includes: a first PMOS transistor PM1 having a source connected to the external power supply voltage (VDD) terminal, and a gate receiving the positive reference clock signal CLK; a second PMOS transistor PM2 having a source connected to a drain of the first PMOS transistor PM1, and a gate receiving the first reset signal RST1; and a first NMOS transistor NM1 having a drain connected to a drain of the second PMOS transistor PM2, a source connected to the ground voltage (VSS) terminal, and a gate receiving the first reset signal RST1. The control signal CTR is output through a common node of the drains of the second PMOS transistor PM2 and the first NMOS transistor NM1.
  • The second unit 430 changes an output node A to a first level in response to the positive reference clock signal CLK, and changes the output node A to a second level by precharging the external power supply voltage VDD in response to the control signal CTR corresponding to the first reset signal RST. The second unit 430 includes a first driving unit 432 configured to drive the output node A to the ground voltage VSS in response to the positive reference clock signal CLK, and a second driving unit 434 configured to precharge the output node A to the external power supply voltage VDD in response to the control signal CTR. Also, the second unit 430 further includes an enabling unit 436 configured to enable the first driving unit 432 in response to the control signal CTR.
  • More specifically, the second unit 430 includes: a third PMOS transistor PM3 having a source connected to the external power supply voltage (VDD) terminal, a drain connected to the common node A, and a gate receiving the control signal CTR; a second NMOS transistor NM2 having a drain connected to the output node A, a gate receiving the positive reference clock signal CLK; and a third NMOS transistor NM3 having a drain connected to a source of the second NMOS transistor NM2, a source connected to the ground voltage (VSS) terminal, and a gate receiving the control signal CTR.
  • The latching unit 450 is configured to latch a signal of the output node A to output the positive internal clock signal CLK_INN synchronized with the positive reference clock signal CLK. The latching unit 450 may include a first inverter INV1 configured to invert the signal of the output node A, a second inverter INV2 configured to invert an output signal of the first inverter INV1 to output the inverted signal to the output node A, and a third inverter INV3 configured to output the signal of the output node A as the positive internal clock signal CLK_INN.
  • In the case of a typical flip-flop, a data signal passes through a plurality of gates so that an unwanted delay time is reflected to data. However, since the structure of FIG. 4 uses the power supply voltage, the delay time can be controlled. That is, the high-speed flip-flop operation can be achieved.
  • FIG. 5 is a timing diagram illustrating the operation timing of the first duty ratio controlling unit 312 of FIG. 4. In FIG. 5, the positive reference clock signal CLK, the first reset signal RST1, and the positive internal clock signal CLK_INN are illustrated.
  • Referring to FIGS. 4 and 5, when the positive reference clock signal CLK changes from a logic low level to a logic high level in a state that the first reset signal RST1 is in a logic low state, the second NMOS transistor NM2 is turned on so that the output node A is driven to the ground voltage VSS, that is, a logic low level, and the positive internal clock signal CLK_INN becomes a logic high level. Since the third NMOS transistor NM3 serving as the activating unit 436 has been turned on before the positive reference clock signal CLK changes to a logic high level, the second NMOS transistor NM2 serving as the first driving unit 432 can be activated.
  • Thereafter, when the first reset signal RST1 changes from a logic low level to a logic high level in response to the negative reference clock signal /CLK, the control signal CTR becomes a logic low level and thus the third PMOS transistor PM3 of the second driving unit 434 is turned on. Therefore, the output node A is precharged to the external power supply voltage VDD and the positive internal clock signal CLK_INN becomes a logic low level.
  • Consequently, the period where the output node A is maintained at a logic low level may be limited in response to an activation edge of the first reset signal RST1. That is, the output node A can change from a logic low level to a logic high level in response to the first reset signal RST1. The period where the output node A becomes a logic high level may be limited in response to an activation edge of the positive reference clock signal CLK. That is, the output node A can change from a logic high level to a logic low level in response to the positive reference clock signal CLK.
  • Referring again to FIG. 3, the second internal clock generating unit 330 is configured to receive the external power supply voltage VDD to generate the negative internal clock signal /CLK_INN corresponding to the negative reference clock signal /CLK in response to an activation edge of the negative reference clock signal /CLK and an activation edge of the positive reference clock signal CLK. The second internal clock generating unit 330 includes a second duty ratio controlling unit 332 and a second reset signal generating unit 334.
  • The second duty ratio controlling unit 332 generates the negative internal clock signal /CLK_INN having the duty ratio defined according to the activation edge of the negative reference clock signal /CLK and the activation edge of the second reset signal RST2. Since the circuit configuration and operation of the second duty ratio controlling unit 332 are similar to those of the first duty ratio controlling unit 312 described with reference to FIGS. 4 and 5, their detailed description will be omitted. However, the second duty ratio controlling unit 332 receives the negative reference clock signal /CLK instead of the positive reference clock signal CLK, and the second reset signal RST2 instead of the first reset signal RST1. In addition, the second duty ratio controlling unit 332 outputs the negative internal clock signal /CLK_INN having a phase opposite to that of the positive internal clock signal CLK_INN. A detailed waveform will be described below with reference to FIG. 6.
  • FIG. 6 is a timing diagram illustrating the operation timing of the duty ratio correction circuit of FIG. 3, showing the positive reference clock signal CLK, the negative reference clock signal /CLK, the first reset signal RST1, the positive internal clock signal CLK_INN, the second reset signal RST2, and the negative internal clock signal /CLK_INN.
  • As can be seen from FIGS. 3 and 6, the positive internal clock signal CLK_INN is activated in response to a rising edge of the positive reference clock signal CLK, and is deactivated in response to a rising edge of the first reset signal RST1. The first reset signal RST1 is a signal that is activated in response to a rising edge of the negative reference clock signal /CLK and deactivated in response to a falling edge of the positive internal clock signal CLK_INN. In other words, the positive internal clock signal CLK_INN may change to a logic high level in response to the positive reference clock signal CLK and change to a logic low level in response to the negative reference clock signal /CLK.
  • The negative internal clock signal /CLK_INN is activated in response to a rising edge of the negative reference clock signal /CLK, and is deactivated in response to a rising edge of the first reset signal RST1. The second reset signal RST2 is a signal that is activated in response to a rising edge of the positive reference clock signal CLK and deactivated in response to a falling edge of the negative internal clock signal /CLK_INN. In other words, the negative internal clock signal /CLK_INN may change to a logic high level in response to the negative reference clock signal /CLK and change to a logic low level in response to the positive reference clock signal CLK.
  • Consequently, the positive internal clock signal CLK_INN can be corrected to the duty ratio to 50:50 in correspondence with the positive reference clock signal CLK, and the negative internal clock signal /CLK_INN can be corrected to the duty ratio to 50:50 in correspondence with the negative reference clock signal /CLK. As can be seen from FIG. 6, the positive internal clock signal CLK_INN and the negative internal clock signal /CLK_INN have opposite phases.
  • The conventional duty ratio correction circuit causes various problems because the duty ratio of the internal clock signal is corrected by giving weights to the plurality of inverters. However, the duty ratio correction circuit in accordance with the embodiment of the present invention adopts a new structure instead of the plurality of inverters, and thus generates the internal clock signal having a desired duty ratio without weight control. Therefore, the duty ratio correction circuit in accordance with the above embodiment of the present invention can solve the problems caused by the inverters and the weight control.
  • As described above, the duty ratio correction circuit in accordance with the above embodiment of the present invention can operate fast and generate the internal clock signal having a desired duty ratio by using the flip-flop circuit, thereby increasing the operating speed of the semiconductor memory device. The reliability of data output can be increased because the data output from the semiconductor memory device is properly synchronized with the rising and falling edges of the external clock signal. In addition, since the number of inverters used in the conventional duty ratio correction circuit is reduced, the area of the semiconductor memory device can be reduced and the power consumption can be reduced. Furthermore, the semiconductor memory device can be operated insensitively to the PVT variations. Moreover, cost can be reduced because it is unnecessary to perform the mask revision operation after the wafer fab-out in order to correct the duty ratio correction.
  • While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as recited in the following claims.

Claims (9)

1. A flip-flop circuit, comprising:
a first unit configured to receive a reference clock signal and a reset signal; and a second unit configured to change an output node to a first level in response to the reference clock signal and change the output node to a second level by precharging the output node in response to a signal output from the first unit according to the reset signal.
2. The flip-flop circuit as recited in claim 1, further comprising a latching unit configured to latch a signal of the output node to output a signal synchronized with the reference clock signal.
3. The flip-flop circuit as recited in claim 1, wherein a period where the output node is maintained at the first level is limited in response to an activation edge of the reset signal, and a period where the output node is precharged to the second level is limited in response to an activation edge of the reference clock signal.
4. The flip-flop circuit as recited in claim 1, wherein the second level corresponds to a power supply voltage, and the first level corresponds to a ground voltage.
5. The flip-flop circuit as recited in claim 1, wherein the second unit comprises:
a first driving unit configured to drive the output node to the first level in response to the reference clock signal; and
a second driving unit configured to precharge the output node to the second level in response to the reset signal.
6. The flip-flop circuit as recited in claim 5, wherein the first unit comprises:
a first input unit configured to receive the reference clock signal; and
a second input unit configured to receive the reset signal to output a control signal for controlling the second driving unit.
7. The flip-flop circuit as recited in claim 6, wherein the second unit further comprises an enabling unit configured to enable the first driving unit in response to the control signal.
8. The flip-flop circuit as recited in claim 1, wherein the first unit comprises:
a first MOS transistor having a source connected to a first voltage terminal, and a gate receiving the reference clock signal;
a second MOS transistor having a source connected to a drain of the first MOS transistor, and a gate receiving the reset signal; and
a third MOS transistor having a drain connected to the drain of the second MOS transistor, a source connected to a second voltage terminal, and a gate receiving the reset signal, and
the second unit comprises:
a fourth MOS transistor having a source connected to the first voltage terminal, a drain connected to the output node, and a gate connected to a common node of the second MOS transistor and the third MOS transistor;
a fifth MOS transistor having a drain connected to the output node, and a gate receiving the reference clock signal; and
a sixth MOS transistor having a drain connected to a source of the fifth MOS transistor, a source connected to the second voltage terminal, and a gate connected to the common node.
9-20. (canceled)
US14/472,045 2007-09-28 2014-08-28 Flip-flop circuit and duty ratio correction circuit using the same Abandoned US20140368248A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/472,045 US20140368248A1 (en) 2007-09-28 2014-08-28 Flip-flop circuit and duty ratio correction circuit using the same

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
KR10-2007-0098225 2007-09-28
KR20070098225 2007-09-28
KR10-2008-0089271 2008-09-10
KR1020080089271A KR100968415B1 (en) 2007-09-28 2008-09-10 Flip flop circuit and duty rate correction circuit using the same
US12/240,166 US8836397B2 (en) 2007-09-28 2008-09-29 Duty cycle ratio correction circuit
US14/472,045 US20140368248A1 (en) 2007-09-28 2014-08-28 Flip-flop circuit and duty ratio correction circuit using the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/240,166 Division US8836397B2 (en) 2007-09-28 2008-09-29 Duty cycle ratio correction circuit

Publications (1)

Publication Number Publication Date
US20140368248A1 true US20140368248A1 (en) 2014-12-18

Family

ID=40507498

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/240,166 Active US8836397B2 (en) 2007-09-28 2008-09-29 Duty cycle ratio correction circuit
US14/472,045 Abandoned US20140368248A1 (en) 2007-09-28 2014-08-28 Flip-flop circuit and duty ratio correction circuit using the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/240,166 Active US8836397B2 (en) 2007-09-28 2008-09-29 Duty cycle ratio correction circuit

Country Status (2)

Country Link
US (2) US8836397B2 (en)
JP (1) JP2009089391A (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20120130355A (en) * 2011-05-23 2012-12-03 삼성전자주식회사 Timing controller and display device including the same
US10110214B2 (en) * 2017-01-11 2018-10-23 Stmicroelectronics (Research & Development) Limited Voltage comparator circuit including a plurality of voltage controlled delay lines

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050184784A1 (en) * 2004-01-28 2005-08-25 Hajime Washio Flip-flops, shift registers, and active-matrix display devices
US20070008012A1 (en) * 2005-06-30 2007-01-11 Masleid Robert P Scannable dynamic circuit latch

Family Cites Families (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02198216A (en) * 1989-01-26 1990-08-06 Matsushita Electric Works Ltd Flip-flop circuit
JPH0314316A (en) 1989-06-13 1991-01-23 Fujitsu Ltd Duty correcting circuit
JPH0888545A (en) 1994-09-19 1996-04-02 Fujitsu Ltd Method and device for correcting duty ratio
KR100243755B1 (en) 1996-10-01 2000-02-01 서평원 Cluck pail detecting apparatus
DE19749521C2 (en) * 1997-11-08 1999-09-02 Temic Semiconductor Gmbh Bistable flip-flop
KR100246194B1 (en) * 1997-11-19 2000-03-15 김영환 D-flip flop
US5973895A (en) * 1998-04-07 1999-10-26 Vanguard International Semiconductor Corp. Method and circuit for disabling a two-phase charge pump
JP4589496B2 (en) * 2000-08-07 2010-12-01 株式会社ハイニックスセミコンダクター Conditional capture flip-flop for power saving
KR100348358B1 (en) 2000-08-21 2002-08-09 웰링크 주식회사 Digital PLL Circuit Having Good Frequency Stability
KR100424180B1 (en) 2001-12-21 2004-03-24 주식회사 하이닉스반도체 A delay locked loop circuit with duty cycle correction function
KR100477808B1 (en) * 2002-05-21 2005-03-21 주식회사 하이닉스반도체 Digital dll apparatus for correcting duty cycle and method thereof
US7078699B2 (en) * 2002-10-04 2006-07-18 Varian Medical Systems Technologies, Inc. Imaging apparatus and method with event sensitive photon detection
KR100486268B1 (en) 2002-10-05 2005-05-03 삼성전자주식회사 Delay locked loop circuit for correcting duty cycle internally and duty cycle correction method thereof
KR100490655B1 (en) 2002-10-30 2005-05-24 주식회사 하이닉스반도체 Duty cycle correction circuit and delay locked loop having the same
KR100510522B1 (en) 2003-03-13 2005-08-26 삼성전자주식회사 Duty cycle correction circuit of delay locked loop and the delay locked loop having the duty cycle correction circuit
KR100629374B1 (en) * 2003-12-23 2006-09-29 삼성전자주식회사 Duty cycle correcting circuit and method
JP4205628B2 (en) * 2004-04-30 2009-01-07 富士通株式会社 High-speed flip-flop circuit
US7005904B2 (en) * 2004-04-30 2006-02-28 Infineon Technologies Ag Duty cycle correction
KR100668360B1 (en) 2004-11-09 2007-01-16 한국전자통신연구원 Phase frequency detector
US7667513B2 (en) * 2004-11-12 2010-02-23 International Business Machines Corporation Digital duty cycle corrector
US7230465B2 (en) * 2005-01-10 2007-06-12 Infineon Technologies Ag Duty cycle corrector
KR100713082B1 (en) 2005-03-02 2007-05-02 주식회사 하이닉스반도체 Delay locked loop for controlling duty rate of clock
US7350095B2 (en) * 2005-03-17 2008-03-25 International Business Machines Corporation Digital circuit to measure and/or correct duty cycles
KR100810070B1 (en) 2005-09-29 2008-03-06 주식회사 하이닉스반도체 Delay locked loop
US7605618B2 (en) * 2006-01-12 2009-10-20 Qualcomm, Incorporated Digital output driver and input buffer using thin-oxide field effect transistors
KR100954117B1 (en) 2006-02-22 2010-04-23 주식회사 하이닉스반도체 Delay Locked Loop Apparatus
KR100738965B1 (en) * 2006-03-07 2007-07-12 주식회사 하이닉스반도체 Circuit and method for detecting synchronous mode in semiconductor memory apparatus
US7298193B2 (en) * 2006-03-16 2007-11-20 International Business Machines Corporation Methods and arrangements to adjust a duty cycle
KR100881715B1 (en) * 2007-11-02 2009-02-06 주식회사 하이닉스반도체 Delay locked loop and operation method of the same

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050184784A1 (en) * 2004-01-28 2005-08-25 Hajime Washio Flip-flops, shift registers, and active-matrix display devices
US20070008012A1 (en) * 2005-06-30 2007-01-11 Masleid Robert P Scannable dynamic circuit latch

Also Published As

Publication number Publication date
JP2009089391A (en) 2009-04-23
US8836397B2 (en) 2014-09-16
US20090085624A1 (en) 2009-04-02

Similar Documents

Publication Publication Date Title
US10218342B2 (en) System and method for duty cycle correction
US7830189B2 (en) DLL circuit and control method therefor
US8384448B2 (en) DLL circuit and method of controlling the same
KR100701423B1 (en) Duty correction device
US8487671B2 (en) Internal-clock adjusting circuit
US8451037B2 (en) Duty cycle correction circuit
JP2011060385A (en) Semiconductor device, control method thereof, and data processing system
US10795401B2 (en) Semiconductor device
US8149036B2 (en) Semiconductor device
US8963606B2 (en) Clock control device
JP2000040364A (en) Synchronous semiconductor memory and reference signal generating circuit therefor
US20140368248A1 (en) Flip-flop circuit and duty ratio correction circuit using the same
KR100776740B1 (en) Data Output Apparatus and Method of Semiconductor Memory
US7557632B2 (en) Internal clock generator and method of generating internal clock
KR101215954B1 (en) duty cycle correction circuit
JPH117768A (en) Semiconductor device and detection circuit for signal input state
US8471613B2 (en) Internal clock signal generator and operating method thereof
KR100933799B1 (en) Duty cycle correction circuit and its driving method
US7995416B2 (en) Semiconductor memory device and operation method thereof
US8164963B2 (en) Semiconductor memory device
KR100968415B1 (en) Flip flop circuit and duty rate correction circuit using the same
KR100269569B1 (en) Semiconductor device using complementary clock and signal input state dtection circuit used for the same
KR20070115056A (en) Semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SK HYNIX INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOON, DAE-KUN;SONG, TAEK-SANG;REEL/FRAME:033633/0797

Effective date: 20140826

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION