US20140354361A1 - Sense amplifiers including bias circuits - Google Patents

Sense amplifiers including bias circuits Download PDF

Info

Publication number
US20140354361A1
US20140354361A1 US14/462,340 US201414462340A US2014354361A1 US 20140354361 A1 US20140354361 A1 US 20140354361A1 US 201414462340 A US201414462340 A US 201414462340A US 2014354361 A1 US2014354361 A1 US 2014354361A1
Authority
US
United States
Prior art keywords
bias
transistor
coupled
transistors
amplifier stage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/462,340
Inventor
Seong-Hoon Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US14/462,340 priority Critical patent/US20140354361A1/en
Publication of US20140354361A1 publication Critical patent/US20140354361A1/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/30Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
    • H03F1/301Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in MOSFET amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/062Differential amplifiers of non-latching type, e.g. comparators, long-tailed pairs
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/065Differential amplifiers of latching type
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45179Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/06Sense amplifier related aspects
    • G11C2207/063Current sense amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/453Controlling being realised by adding a replica circuit or by using one among multiple identical circuits as a replica circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/462Indexing scheme relating to amplifiers the current being sensed
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/91Indexing scheme relating to amplifiers the amplifier has a current mode topology
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45154Indexing scheme relating to differential amplifiers the bias at the input of the amplifying transistors being controlled
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45176A cross coupling circuit, e.g. consisting of two cross coupled transistors, being added in the load circuit of the amplifying transistors of a differential amplifier

Definitions

  • Embodiments of the invention relate generally to integrated circuits, and more particularly, in one or more of the illustrated embodiments, to integrated circuit sense amplifiers.
  • CSAs Current mode sense amplifiers
  • the CSAs are often used to sense and amplify input currents resulting from reading memory cell data and being provided over relatively long signal lines.
  • the input currents may be very weak and low in magnitude.
  • control of the CSA's loop gain may be important because it affects the operating characteristics of the CSA.
  • controlling loop gain may be desirable in order to control the behavior of the CSA.
  • FIG. 1A illustrates a conventional current mode sense amplifier (CSA) 100 .
  • the CSA 100 includes a pair of cross coupled n-type field effect transistors (n-FETs) 102 , 104 (e.g. n-channel metal-oxide semiconductor transistors (NMOS)) and diode coupled n-FET transistors 108 , 110 .
  • n-FET bias transistors 112 , 114 are coupled to the n-FET transistors 102 , 104 and biased by a bias voltage V bias .
  • the loop gain of the CSA 100 is g m R, where gm is the transconductance of n-FET transistors 102 , 104 and R is the load provided by the n-FET transistors 108 , 110 .
  • the load for the diode coupled n-FET transistors 108 , 110 is 1/g m .
  • the loop gain for the CSA 100 is approximately 1, and the loop gain remains substantially constant despite variations in factors affecting gm, such as process, voltage, and temperature (PVT).
  • a supply voltage Vcc for the CSA 100 should be greater than the sum of the threshold voltages of the transistors 102 (or 104 ) and transistors 108 (or 110 ), and a voltage margin for operation. In low voltage, low power systems, however, providing a supply voltage of this level is not desirable.
  • FIG. 18 illustrates another conventional CSA 150 .
  • the CSA 150 includes cross coupled n-FET transistors 102 , 104 and bias transistors 112 , 114 , as in the CSA 100 .
  • the diode coupled n-FET transistors 108 , 110 of the CSA 100 have been replaced by p-type field effect transistors (p-FETs) 158 , 160 to provide load R.
  • p-FETs p-type field effect transistors
  • An advantage of the CSA 150 over the CSA 100 may be that a Vcc can be less than that for CSA 100 .
  • the Vcc only needs to be greater than the threshold voltage of the transistors 102 (or 104 ) plus a voltage margin, which is one transistor threshold voltage less than for the CSA 100 .
  • the loop gain of the CSA 150 is g m R.
  • the load provided by the p-FET transistors 158 , 160 are not correlated with g m .
  • the loop gain for the CSA 150 may vary more than the loop gain for the GSA 100 of FIG. 1 would vary with variations in PVT.
  • a greater variance of loop gain may cause the CSA's operating characteristics to vary greater with PVT as well, which is typically an undesirable situation.
  • FIG. 1A is an example of a conventional current mode sense amplifier.
  • FIG. 1B is another example of a conventional current mode sense amplifier.
  • FIG. 2 is a schematic illustration of a sense amplifier.
  • FIG. 3 is a schematic illustration of a sense amplifier including, an example bias circuit and amplifier stage.
  • FIG. 4 is a schematic illustration of a sense amplifier in accordance with an embodiment of the present invention.
  • FIG. 5 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention.
  • FIG. 6 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention.
  • FIG. 7 is a schematic illustration of a circuit for calibrating a width of a transistor according to an embodiment of the present invention.
  • FIG. 8 is a block diagram of a memory including a current amplifier according to an embodiment of the invention.
  • FIG. 2 is a schematic illustration of a sense amplifier 200 .
  • the sense amplifier includes a bias circuit 202 and an amplifier stage 204 .
  • a bias voltage Vbias provided by the bias circuit 202 may adjust to accommodate a constant loop gain.
  • the bias circuit 202 may provide the Vbias voltage to the amplifier stage 204 , which is configured to sense input current and amplify the same at the input/output of the amplifier stage 204 (e.g. nodes IO and IOb). Recall the IO, IOb nodes may be coupled to relatively long interconnects.
  • the loop gain of the amplifier stage 204 may be controlled at least in part by the Vbias voltage from the bias circuit 202 , for example, to control the loop gain so that it is generally independent of process, voltage, and/or temperature variations. Additionally, operation of the amplifier stage 204 can be affected by changes to loop gain. For example, when the loop gain of the amplifier stage is approximately 1 , the amplifier stage is sensitive to a current differential at the input/output. As the loop gain of the amplifier stage increases from 1, the behavior of the amplifier stage may change, having less sensitivity to an input current differential and behaving more as a latch circuit.
  • FIG. 3 is a schematic illustration of a sense amplifier including an example bias circuit and amplifier stage.
  • a bias circuit. 210 may be used for the bias circuit 202 of the amplifier 200 of FIG. 2 .
  • One example of a bias circuit 210 is a beta multiplier reference (BMR) circuit.
  • the bias circuit 210 includes a pair of transistors 220 , 222 , such as p-FET transistors, having, gates coupled together and sources coupled to receive reference voltage Vcc.
  • the transistor 222 is coupled so that the gate is coupled to its drain.
  • the bias circuit 210 further includes a pair of transistors 230 , 232 , such as n-FET transistors having the respective gates coupled to each other.
  • One of the transistors 230 has a gate coupled to its drain and a source coupled to a reference voltage, such as ground.
  • a resistance 240 having a magnitude R BMR is coupled to the source of the transistor 230 and the reference node.
  • a bias voltage Vbias is provided from a node 246 .
  • the loop gain for the bias circuit 210 (e.g., gm 230 ⁇ R 240 ), where gm 230 is the transconductance of transistor 230 , may be given as:
  • the bias circuit 210 has a loop gain that is 1, and is substantially constant despite variations in process, voltage, and/or temperature.
  • the resistance of the resistance 240 is lower due to variation in the fabrication process, the gm increases due to an increased current Ibmr resulting from the lower resistance, and likewise, the Vbias also related to Ibmr changes as well.
  • the product of gin and R that is, the loop gain for the bias circuit 210 , is kept substantially constant despite the variation in R.
  • An example amplifier stage 250 is also illustrated in FIG. 4 .
  • the amplifier stage may be used for the amplifier stage 204 of the amplifier 200 of FIG. 2 .
  • the amplifier stage 250 includes transistors 260 , 262 , such as n-FET transistors, having gates cross coupled to the drains of the other transistor.
  • Transistors 270 , 272 are coupled to sources of the transistors 260 , 262 , respectively, and have sources coupled to a reference voltage, such as ground. Gates of the transistors 270 , 272 are coupled to receive a Vbias voltage from the bias circuit 202 .
  • Resistances 280 , 282 having magnitudes R are coupled to drains of the transistors 260 . 282 , respectively, and receive Vcc.
  • the amplifier stage 250 senses and amplifies current at input-output ( 10 ) nodes IO, IOb, 290 , 292 .
  • the loop gain for the amplifier stage 250 for matched transistors 260 , 262 and matched resistances 280 , 282 is:
  • one or more transistor dimensions of the transistors 260 , 262 , 272 of the amplifier stage 250 are matched to one or more transistor dimensions of transistor 230 of the bias circuit.
  • the (W/L) ratio of transistors 260 , 262 , 270 , 272 can be matched to that of transistor 230 .
  • the resistances 280 , 282 of the amplifier stage are the same magnitude as resistance 240 of the bias circuit.
  • the loop gain of the amplifier stage and the bias circuit are matched.
  • the (W/L) of transistor 232 is equal to four times the (W/L) of transistor 230
  • the loop gain of the amplifier stage 250 will be 1 as well.
  • the loop gain of the amplifier stage 250 will be generally independent of process, voltage, and/or temperature variations.
  • the resistance of the resistances 280 , 282 would also be lower since they were subjected to the same variation in the fabrication process.
  • the Vbias provided by the bias circuit 210 changes as a result of the change in Ibmr due to the lower resistance of the resistance 240 .
  • the Vbias voltage from the bias circuit 210 sets the transistors 270 , 272 (which are matched to transistor 230 of the bias circuit 210 ) to the same bias condition of transistor 230 .
  • This in turn adjusts the bias current of the amplifier stage 250 in the same manner Hum of the bias circuit 210 was altered by the lower resistance of the resistance 240 .
  • the gm of the amplifier stage 250 may increase (as it did for the bias circuit 210 ) due to the increased bias current to compensate for the decreased R of resistances 280 , 282 and the loop gain of the amplifier stage 250 may remain substantially constant despite the variation in R.
  • the Vbias voltage can be used to change the bias current of the amplifier stage, which in turn changes the gm of the amplifier stage.
  • the loop gain e.g., gm ⁇ R
  • the bias circuit may be configured to provide a bias voltage having a magnitude that is configured to maintain a substantially constant loop gain.
  • the transistors 260 , 262 , 270 , 272 and resistances 280 , 282 are not matched to transistors 230 , 232 and resistance 240 , as previously described.
  • transistors 260 , 262 and transistors 270 , 272 may be designed (e.g., scaled) to provide transconductances k times the transconductance of transistor 230 of the bias circuit 210 , and the magnitude of the resistances 280 , 282 are (l/k) times the magnitude of resistance 240 of the bias circuit 210 .
  • the amplifier stage 250 has a loop gain substantially equal to the loop gain of the bias circuit, that is, 1.
  • the transistors 260 , 262 , 270 , 272 and resistances 280 , 282 are designed to provide a amplifier stage having a loop gain other than 1. For example, where the loop gain of the amplifier stage 250 is greater than 1, the amplifier stage exhibits a latch circuit behavior.
  • the input/output of the amplifier stage 250 may be biased to a particular non-Zero analog voltage level for proper operation.
  • a particular analog voltage may be needed at nodes IO and IOb such that the current through transistors 270 , 272 is substantially equal to I BMR through the transistor 220 for constant loop gain as generally described above.
  • the input/output of the amplifier stage 250 may be coupled to relatively long lines for sensing one or more memory cells, there may be capacitive loading at the input/output. Accordingly, placing the input/output at a particular analog voltage level may require a significant amount of time to charge the nodes to the appropriate voltage and/or an analog level generator may be required in some embodiments.
  • FIG. 4 is a schematic illustration of a sense amplifier in accordance with an embodiment of the present invention.
  • the sense amplifier 400 includes a bias circuit 402 and an amplifier stage 404 .
  • the bias circuit 402 includes two p-FET transistors 405 . 406 having their gates coupled together and coupled to a reference voltage, e.g. V cc .
  • the reference voltage may be a supply voltage generated by a voltage supply.
  • the transistor 405 has its gate and drain coupled together.
  • the bias circuit 402 also includes n-FET transistors 410 , 411 .
  • the drain of the transistor 410 is coupled to the drain of the transistor 405 .
  • the drain of the transistor 411 is coupled to the drain of the transistor 405 .
  • the transistors 410 and 411 are coupled at their gates.
  • the transistor 411 has its gate coupled to its drain.
  • a resistance R BMR 412 is coupled between the transistor 410 and a reference voltage, e.g. ground.
  • the resistance 412 is shown as a resistor, but any resistive element may be used.
  • a current I BMR may accordingly be provided, in the transistors 405 and 410 and mirrored to the transistors 406 and 411 .
  • the bias circuit may be configured to provide a substantially constant loop gain.
  • a bias voltage biasp may be provided to the amplifier stage 404 from the gates of the p-FET transistors 405 , 406 . This may be in contrast to the circuit described above with reference to FIG. 3 , where a bias voltage Vbias was provided by the n-FET transistors of the bias circuit 210 .
  • the transistor 410 may have an adjustable width which may be manually or dynamically adjustable, as shown, and as will be described further below.
  • a bias voltage biasp may be provided, to the amplifier stage 404 .
  • the amplifier stage 404 may include p-FET transistors 425 , 426 .
  • the bias transistors 425 and 426 have their gates coupled together and are coupled to as reference voltage, e.g. V CC .
  • one p-FET transistor may be used in place of the two bias transistors 425 , 426 .
  • Resistances 430 , 411 are coupled to the drains of bias transistors 425 , 426 , respectively.
  • Cross-coupled n-FET transistors 435 , 436 are coupled to the resistances 430 , 431 .
  • the gate of the transistor 436 is coupled to the resistance 430 , while the gate of the transistor 435 is coupled to the resistance 431 .
  • the drain of the transistor 435 is coupled to the resistance 430 .
  • the drain of the transistor 436 is coupled to the resistance 431 .
  • the source of the transistor 435 is coupled to an input/output of the sense amplifier 404 (node 450 ).
  • the source of the transistor 436 is coupled to another input/output of the sense amplifier 404 (node 451 ).
  • the input/outputs may be coupled to relatively long lines Gio/Giob 452 , 453 .
  • the nodes 450 , 451 are coupled to a reference voltage, e.g. ground.
  • the nodes 450 , 451 are coupled to the reference voltage through n-FFT transistors 460 , 461 are coupled to the nodes 450 , 451 .
  • the amplifier stage 404 may also be configured to provide a substantially constant loop gain.
  • the bias circuit may be configured to provide a bias voltage having a magnitude that is configured to maintain a substantially constant loop gain.
  • the resistances 430 and 431 may be equal to the resistance 412 .
  • Transistor dimensions of the transistors 435 and 436 may be equal to transistor dimensions of the transistor 411 .
  • the widths of transistors 435 and 436 may be equal to the width of the transistor 411 .
  • the widths of bias transistors 425 and 426 may be equal to the widths of the transistors 405 and 406 .
  • the width of the transistor 410 may be adjustable.
  • the width of the transistor 410 may be an integer multiple, K, of the width of the transistor 411 .
  • the current I BMR is generated such that g of transistor 411 multiplied by R BMR may be given as
  • the loop gain of the bias circuit may depend on K, and not on process, voltage, or temperature variation.
  • the biasp voltage is provided to the amplifier stage 404 such that a current based on I BMR is also provided in the legs of the amplifier stage 404 and the loop gain of the amplifier stage (e.g. g m of the transistor 435 or 436 multiplied by the resistance 430 or 431 ) is also
  • the current in the legs of the amplifier stage 404 should also be I BMR due to current mirroring.
  • the g m of 435 or 436 multiplied by the resistance of 430 or 431 may accordingly also be substantially constant, 1 in some embodiments.
  • different multiples may be used.
  • the transistor 425 may have a width 2 times that of the transistor 411 , while the resistances 430 , 431 may be 1 ⁇ 2 R BMR .
  • the g, of 435 or 436 (e.g. 2/R BMR ) multiplied, by the resistance of 430 or 431 (e.g. 1 ⁇ 2R BMR ) may still be substantially constant.
  • Other multiples may be used, generally where the width of transistors 425 and 426 are N times a width of the transistor 411 , the resistances 430 and 431 are 1/N the resistance of the resistance 412 (R BMR ).
  • the bias transistors 425 and 426 may also have their drains connected together. Connecting the drains, such as by including the short 470 may ensure that the load provided to the transistors 435 , 436 is simply the resistance of the resistor 430 , 431 , respectively. If the short 470 is not included, the load resistance would include the resistance of the bias transistors 425 , 426 , which may be too large for desirable operation. Accordingly, the drains of the bias transistors 425 , 426 may be coupled together. In some embodiments, a single transistor may be used in place of the bias transistors 425 . 426 . The single transistor may be twice as wide as one of the bias transistors 425 , 426 in some embodiments.
  • connection between the drains of the bias transistors 425 , 426 may be controlled, e.g. with switches.
  • switches may be provided to implement the short 470 responsive to one or more control signals, an embodiment of which will be described further below.
  • FIG. 5 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention.
  • the sense amplifier 500 includes a bias circuit 502 and an amplifier stage 504 .
  • the sense amplifier 500 is analogous to the sense amplifier 400 of FIG. 4 , except the sense amplifier 500 is a complementary version using n-FET transistors 525 and 526 to receive a bias voltage from the bias circuit 502 and p-FET cross-coupled transistors 535 and 536 to precharge input/outputs 550 , 551 to a reference voltage. e.g. V CC .
  • the bias circuit 502 includes a resistance 512 R BMR .
  • the transistor 510 may have an adjustable width, and may be K times a width of the transistor 505 .
  • the transistors 506 and 511 provide a bias, biasn, at the gates of the transistors 506 and 511 to the amplifier stage 504 .
  • n-FET bias transistors 525 , 526 which may have a same width as the transistors 506 , 511 , receive the biasn signal and provide currents in the respective legs of the amplifier stage 504 .
  • drains of the bias transistors 525 , 526 may be shorted together using a short 570 to reduce a resistance seen by the cross-coupled transistors 535 , 536 .
  • a single wider transistor may be used in place of the two bias transistors 525 , 526 .
  • the resistances 530 , 531 may each equal the resistance R BMR in some embodiments.
  • a g m R BMR product may be substantially constant over process, voltage, and temperature variation,
  • the input/outputs 550 , 551 may accordingly be precharged to a reference voltage, Vcc.
  • the input/outputs 550 , 551 may be coupled to relatively long conductive lines 552 , 553 . It may be advantageous to charge the relatively long conductive lines 552 , 553 to a reference voltage, e.g. V CC rather than an intermediate analog, voltage.
  • FIG. 6 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention.
  • the sense amplifier 600 includes the same elements shown in the sense amplifier 500 of FIG. 5 , which will not be described further here, however, the bias transistors 525 and 526 are connected at their drains by a pair of switches 580 , 581 .
  • the switches 580 , 581 may be closed responsive to respective complementary control signals short and shortb. In this manner, the connection between the drains of the bias transistors 525 and 526 may be controlled by, e.g. a memory controller that may provide the control signals short and shortb.
  • the short When closed, the short may reduce the resistance seen by the cross-coupled transistors 535 , 536 , and the amplifier stage 504 may operate with a substantially constant g m R as described above.
  • the resistance seen by the cross-coupled transistors 535 , 536 When open, the resistance seen by the cross-coupled transistors 535 , 536 may be increased by the resistance provided by the bias transistors 525 , 526 . The increased resistance may allow the amplifier stage 504 to operate as a flip-flop circuit.
  • any structure or method may be used to provide the adjustable width transistors described above with reference to FIGS. 4-6 .
  • a number of transistors may be provided along with switches to couple to the transistors in parallel. By controlling the switches, a number of transistors may be coupled in parallel to make up the effective adjustable width transistor, such as the transistor 410 or 510 described above.
  • the switches may be set dynamically or statically.
  • the switches may be implemented as fuses or other one-time connections.
  • the switches may be logic gates that may be operated in accordance with control signals.
  • the width of the effective transistor e.g. transistor 410 or 510
  • the width of adjustable transistors e.g. ‘K’
  • the width of adjustable transistors e.g. ‘K’, may be changed at manufacture or may be changed dynamically.
  • embodiments of sense amplifiers described herein may have substantially constant g m R products, which may be unity in some embodiments.
  • the g m R product associated with a sense amplifier may vary as a reference voltage, e.g. V CC varies, due to circuit non-idealities such as, but not limited to, channel length modulation or short channel effect.
  • V CC a reference voltage
  • the g m R product may increase with increasing V CC .
  • one K value may be used at a lower V CC value and a different K value used at a higher V CC value. That is, when Vcc is at or below a threshold, a lower K may be used than when V CC is above a threshold.
  • the threshold may be IV.
  • FIG. 7 is a schematic illustration of a circuit for calibrating a width of a transistor according to an embodiment of the present invention.
  • the circuit 700 includes a dummy amplifier stage 701 , a dummy signal driver 703 , a comparator 705 , and logic 708 .
  • the circuit 700 may provide a control signal to a bias circuit 710 to adjust the width (e.g. ‘K’) of a transistor.
  • the bias circuits described above, e.g. bias circuit 402 or 502 may be used as the bias circuit 710 of FIG. 7 .
  • Components of the dummy amplifier stage 701 may be selected to match the components of an amplifier stage to be used in a sense amplifier, such as the amplifier stages 404 or 504 of FIGS. 4 and 5 .
  • the dummy amplifier stage 702 includes cross-coupled p-FET transistors 715 , 716 and resistances 720 , 721 .
  • n-FET transistors 725 , 726 are coupled to the resistances 720 , 721 , respectively, and receive a bias signal, biasn, from the bias circuit 710 .
  • the drains of the n-FET transistors 725 , 726 may be shorted together, as also described above.
  • the dummy signal driver 703 is coupled to the transistors 715 , 716 .
  • the dummy signal driver 703 may provide a differential current to the transistors 715 , 716 .
  • a differential voltage may be generated at nodes 730 , 731 .
  • the differential voltage may be provided, to the comparator 705 that may provide an output signal indicative of the differential voltage to the logic 708 .
  • the logic 708 may provide a control signal to the bias circuit 710 to change a width of an adjustable transistor in the bias circuit 710 .
  • the control signal may be provided to change the width of the adjustable transistor to reduce the voltage difference generated at the nodes 730 and 731 responsive to the input current difference.
  • the control signal provided by the logic 708 may include, for example, a control signal to open a particular number of switches to connect a number of transistors in parallel to provide an effective transistor of a particular width.
  • no voltage difference may ultimately be generated responsive to an input differential current, corresponding to an effective 0 input resistance to the dummy amplifier stage 702 .
  • the bias voltage e.g. biasn, may be provided to other amplifier stages for use by sense amplifiers, e.g. the amplifier stages 404 or 504 of FIG. 4 or 5 . In this manner, the low or 0 input resistance condition may be replicated at the other amplifier stages.
  • FIG. 8 is a schematic illustration of a portion of a memory 800 according to an embodiment of the present invention.
  • the memory 800 includes an array 802 of memory cells, which may be, for example, DRAM memory cells, SRAM memory cells, flash memory cells, or some other types of memory cells.
  • the memory 800 includes a command decoder 806 that receives memory commands through a command bus 808 and generates corresponding control signals within the memory 800 to carry out various operations.
  • the command decoder 806 responds to memory commands applied to the command bus 808 to perform various operations on the memory array 802 .
  • the command decoder 806 is used to generate internal control signals to read data from and write data to the memory array 802 .
  • Row and column address signals are applied to the memory 800 through an address bus 820 and provided to an address latch 810 .
  • the address latch then outputs a separate column address and a separate row address.
  • the row and column addresses are provided by the address latch 810 to a row address decoder 822 and a column address decoder 828 , respectively.
  • the column address decoder 828 selects bit lines extending through the array 802 corresponding to respective column addresses.
  • the row address decoder 822 is connected to word line driver 824 that activates respective rows of memory cells in the array 802 corresponding to received row addresses.
  • the selected data line e.g. a bit line or bit lines
  • a received column address are coupled to a read/write circuitry 830 to provide read data to a data output buffer 834 via an input-output data bus 840 .
  • Write data are applied to the memory array 802 through a data input buffer 844 and the memory array read/write circuitry 830 .
  • the read/write circuitry 830 includes at least one sense amplifier 832 according to an embodiment of the invention.
  • Read data and write data provided to the read/write circuitry 830 is transmitted over input-output lines and are amplified by the sense amplifier 832 to be provided to the output buffer 834 and before being written to the memory array 802 .
  • the sense amplifier 832 may be implemented by any of the embodiments of sense amplifiers described herein.
  • the portion of the memory device shown in FIG. 8 may be implemented in any of a variety of products employing processors and memory including for example cameras, phones, wireless devices, displays, chip sets, set top boxes, gaming systems, vehicles, and appliances. Resulting devices employing the memory system may benefit from the embodiments of sense amplifiers described herein to perform their ultimate user function.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)

Abstract

Sense amplifiers including bias circuits axe described. Examples include bias circuits having an adjustable width transistor. A loop gain of the bias circuit may be determined in part by the adjustable width of the transistor. Examples of sense amplifiers including amplifier stages configured to bias an input/output node to a reference voltage.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This application is a continuation of U.S. patent application Ser. No. 13/191,263, filed Jul. 26, 2011. This application is incorporated herein by reference, in its entirety, for any purpose.
  • TECHNICAL FIELD
  • Embodiments of the invention relate generally to integrated circuits, and more particularly, in one or more of the illustrated embodiments, to integrated circuit sense amplifiers.
  • BACKGROUND
  • Current mode sense amplifiers (CSAs) have been used in integrated circuits to sense and amplify differential input currents. For example, in applications in semiconductor memory, the CSAs are often used to sense and amplify input currents resulting from reading memory cell data and being provided over relatively long signal lines. As a result, the input currents may be very weak and low in magnitude. In applications such as these, control of the CSA's loop gain may be important because it affects the operating characteristics of the CSA. That is, where the loop gain of a CSA is approximately equal to 1, the dominant mode of operation for the CSA is sensing differential input currents, in contrast, as the loop gain of a CSA increases to be greater than 1, the dominant mode of operation for the CSA transitions from current sensing to behaving as a latch circuit. Thus, controlling loop gain may be desirable in order to control the behavior of the CSA.
  • FIG. 1A illustrates a conventional current mode sense amplifier (CSA) 100. The CSA 100 includes a pair of cross coupled n-type field effect transistors (n-FETs) 102, 104 (e.g. n-channel metal-oxide semiconductor transistors (NMOS)) and diode coupled n- FET transistors 108, 110. n- FET bias transistors 112, 114 are coupled to the n- FET transistors 102, 104 and biased by a bias voltage Vbias. Differential input currents are applied to the input-output nodes IO, IOb to be sensed and amplified by the CSA 100 As known, the loop gain of the CSA 100 is gmR, where gm is the transconductance of n- FET transistors 102, 104 and R is the load provided by the n- FET transistors 108, 110. As also known, the load for the diode coupled n- FET transistors 108, 110 is 1/gm. As a result, the loop gain for the CSA 100 is approximately 1, and the loop gain remains substantially constant despite variations in factors affecting gm, such as process, voltage, and temperature (PVT). Although the CSA 100 may have the benefit of a being able to maintain a substantially constant loop gain for changes in PVT, for operation a supply voltage Vcc for the CSA 100 should be greater than the sum of the threshold voltages of the transistors 102 (or 104) and transistors 108 (or 110), and a voltage margin for operation. In low voltage, low power systems, however, providing a supply voltage of this level is not desirable.
  • FIG. 18 illustrates another conventional CSA 150. The CSA 150 includes cross coupled n- FET transistors 102, 104 and bias transistors 112, 114, as in the CSA 100. However, the diode coupled n- FET transistors 108, 110 of the CSA 100 have been replaced by p-type field effect transistors (p-FETs) 158, 160 to provide load R. An advantage of the CSA 150 over the CSA 100 may be that a Vcc can be less than that for CSA 100. The Vcc only needs to be greater than the threshold voltage of the transistors 102 (or 104) plus a voltage margin, which is one transistor threshold voltage less than for the CSA 100. As with CSA 100, the loop gain of the CSA 150 is gmR. In contrast to the diode coupled n- FET transistors 108, 110, the load provided by the p-FET transistors 158, 160 are not correlated with gm. As a result, the loop gain for the CSA 150 may vary more than the loop gain for the GSA 100 of FIG. 1 would vary with variations in PVT. As previously discussed, a greater variance of loop gain may cause the CSA's operating characteristics to vary greater with PVT as well, which is typically an undesirable situation.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is an example of a conventional current mode sense amplifier.
  • FIG. 1B is another example of a conventional current mode sense amplifier.
  • FIG. 2 is a schematic illustration of a sense amplifier.
  • FIG. 3 is a schematic illustration of a sense amplifier including, an example bias circuit and amplifier stage.
  • FIG. 4 is a schematic illustration of a sense amplifier in accordance with an embodiment of the present invention.
  • FIG. 5 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention.
  • FIG. 6 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention.
  • FIG. 7 is a schematic illustration of a circuit for calibrating a width of a transistor according to an embodiment of the present invention.
  • FIG. 8 is a block diagram of a memory including a current amplifier according to an embodiment of the invention.
  • DETAILED DESCRIPTION
  • Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments, in other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
  • Examples of sense amplifiers have been described in co-pending application U.S. Ser. No. 12/694,136, filed Jan. 26, 2010 entitled “Sense amplifier having loop gain control.” FIG. 2 is a schematic illustration of a sense amplifier 200. The sense amplifier includes a bias circuit 202 and an amplifier stage 204. A bias voltage Vbias provided by the bias circuit 202 may adjust to accommodate a constant loop gain. The bias circuit 202 may provide the Vbias voltage to the amplifier stage 204, which is configured to sense input current and amplify the same at the input/output of the amplifier stage 204 (e.g. nodes IO and IOb). Recall the IO, IOb nodes may be coupled to relatively long interconnects. The loop gain of the amplifier stage 204 may be controlled at least in part by the Vbias voltage from the bias circuit 202, for example, to control the loop gain so that it is generally independent of process, voltage, and/or temperature variations. Additionally, operation of the amplifier stage 204 can be affected by changes to loop gain. For example, when the loop gain of the amplifier stage is approximately 1, the amplifier stage is sensitive to a current differential at the input/output. As the loop gain of the amplifier stage increases from 1, the behavior of the amplifier stage may change, having less sensitivity to an input current differential and behaving more as a latch circuit.
  • FIG. 3 is a schematic illustration of a sense amplifier including an example bias circuit and amplifier stage. A bias circuit. 210 may be used for the bias circuit 202 of the amplifier 200 of FIG. 2. One example of a bias circuit 210 is a beta multiplier reference (BMR) circuit. The bias circuit 210 includes a pair of transistors 220, 222, such as p-FET transistors, having, gates coupled together and sources coupled to receive reference voltage Vcc. The transistor 222 is coupled so that the gate is coupled to its drain. The bias circuit 210 further includes a pair of transistors 230, 232, such as n-FET transistors having the respective gates coupled to each other. One of the transistors 230 has a gate coupled to its drain and a source coupled to a reference voltage, such as ground. A resistance 240 having a magnitude RBMR is coupled to the source of the transistor 230 and the reference node. A bias voltage Vbias is provided from a node 246.
  • The loop gain for the bias circuit 210 (e.g., gm230·R240), where gm230 is the transconductance of transistor 230, may be given as:
  • gm 230 · R 240 = 2 · ( 1 - ( W / L ) 230 ( W / L ) 232 )
  • As a result, the loop gain for the bias circuit 210 may be constant (e.g., gm230·R240=1) for

  • (W/L)232=4·(W/L)230
  • With transistor dimensions of the transistors 230, 232 scaled accordingly, for example, ratio for transistor 230 is four times the (W/L) ratio for transistor 232, the bias circuit 210 has a loop gain that is 1, and is substantially constant despite variations in process, voltage, and/or temperature. For example, where the resistance of the resistance 240 is lower due to variation in the fabrication process, the gm increases due to an increased current Ibmr resulting from the lower resistance, and likewise, the Vbias also related to Ibmr changes as well. As a result, the product of gin and R, that is, the loop gain for the bias circuit 210, is kept substantially constant despite the variation in R.
  • An example amplifier stage 250 is also illustrated in FIG. 4. The amplifier stage may be used for the amplifier stage 204 of the amplifier 200 of FIG. 2.
  • The amplifier stage 250 includes transistors 260, 262, such as n-FET transistors, having gates cross coupled to the drains of the other transistor. Transistors 270, 272 are coupled to sources of the transistors 260, 262, respectively, and have sources coupled to a reference voltage, such as ground. Gates of the transistors 270, 272 are coupled to receive a Vbias voltage from the bias circuit 202. Resistances 280, 282 having magnitudes R are coupled to drains of the transistors 260. 282, respectively, and receive Vcc. The amplifier stage 250 senses and amplifies current at input-output (10) nodes IO, IOb, 290, 292. As known, the loop gain for the amplifier stage 250 for matched transistors 260, 262 and matched resistances 280, 282 is:

  • gm 260 ·R 280 =gm 262 ·R 282
  • Operation of the amplifier stage .250 will be described with the Vbias provided by the bias circuit 210 of FIG. 3. In some embodiments of the invention, one or more transistor dimensions of the transistors 260, 262, 272 of the amplifier stage 250 are matched to one or more transistor dimensions of transistor 230 of the bias circuit. For example, the (W/L) ratio of transistors 260, 262, 270, 272 can be matched to that of transistor 230. Additionally, in some embodiments the resistances 280, 282 of the amplifier stage are the same magnitude as resistance 240 of the bias circuit. As a result of the matching of transistors 260, 262, 270, 272 to transistor 230 and matched resistance magnitude of resistances 280, 282 with resistance 240, the loop gain of the amplifier stage and the bias circuit are matched. For embodiments having the transistors of the bias circuit scaled to provide a loop gain of 1, for example, the (W/L) of transistor 232 is equal to four times the (W/L) of transistor 230, the loop gain of the amplifier stage 250 will be 1 as well.
  • With the transistors and resistances matched and Vbias provided to the amplifier stage 250 by a matched bias circuit 210, the loop gain of the amplifier stage 250 will be generally independent of process, voltage, and/or temperature variations. For example, again considering the case where the resistance of the resistance 240 is lower due to variation in the fabrication process, the resistance of the resistances 280, 282 would also be lower since they were subjected to the same variation in the fabrication process. As previously discussed, the Vbias provided by the bias circuit 210 changes as a result of the change in Ibmr due to the lower resistance of the resistance 240. Turning to the amplifier stage, the Vbias voltage from the bias circuit 210 sets the transistors 270, 272 (which are matched to transistor 230 of the bias circuit 210) to the same bias condition of transistor 230. This in turn adjusts the bias current of the amplifier stage 250 in the same manner Hum of the bias circuit 210 was altered by the lower resistance of the resistance 240. As a. result, the gm of the amplifier stage 250 may increase (as it did for the bias circuit 210) due to the increased bias current to compensate for the decreased R of resistances 280, 282 and the loop gain of the amplifier stage 250 may remain substantially constant despite the variation in R. Generally the Vbias voltage can be used to change the bias current of the amplifier stage, which in turn changes the gm of the amplifier stage. As a result, the loop gain (e.g., gm·R) may be controlled by adjusting the Vbias voltage, for example, to be substantially constant. In this manner, the bias circuit may be configured to provide a bias voltage having a magnitude that is configured to maintain a substantially constant loop gain.
  • In some embodiments, the transistors 260, 262, 270, 272 and resistances 280, 282 are not matched to transistors 230, 232 and resistance 240, as previously described. For example, transistors 260, 262 and transistors 270, 272 may be designed (e.g., scaled) to provide transconductances k times the transconductance of transistor 230 of the bias circuit 210, and the magnitude of the resistances 280, 282 are (l/k) times the magnitude of resistance 240 of the bias circuit 210. Although the transistors are not matched, the amplifier stage 250 has a loop gain substantially equal to the loop gain of the bias circuit, that is, 1. In sonic embodiments, the transistors 260, 262, 270, 272 and resistances 280, 282 are designed to provide a amplifier stage having a loop gain other than 1. For example, where the loop gain of the amplifier stage 250 is greater than 1, the amplifier stage exhibits a latch circuit behavior.
  • In the embodiment shown in FIG. 3, the input/output of the amplifier stage 250 (e.g. nodes IO and IOb) may be biased to a particular non-Zero analog voltage level for proper operation. In other words, a particular analog voltage may be needed at nodes IO and IOb such that the current through transistors 270, 272 is substantially equal to IBMR through the transistor 220 for constant loop gain as generally described above. Because the input/output of the amplifier stage 250 may be coupled to relatively long lines for sensing one or more memory cells, there may be capacitive loading at the input/output. Accordingly, placing the input/output at a particular analog voltage level may require a significant amount of time to charge the nodes to the appropriate voltage and/or an analog level generator may be required in some embodiments.
  • Sense amplifiers in accordance with embodiments of the present invention may allow the input/output of an amplifier stage to be precharged to a reference voltage, such as a supply voltage, which may be preferable over an intermediate analog voltage. FIG. 4 is a schematic illustration of a sense amplifier in accordance with an embodiment of the present invention. The sense amplifier 400 includes a bias circuit 402 and an amplifier stage 404. The bias circuit 402 includes two p-FET transistors 405. 406 having their gates coupled together and coupled to a reference voltage, e.g. Vcc. The reference voltage may be a supply voltage generated by a voltage supply. The transistor 405 has its gate and drain coupled together. The bias circuit 402 also includes n- FET transistors 410, 411. The drain of the transistor 410 is coupled to the drain of the transistor 405. The drain of the transistor 411 is coupled to the drain of the transistor 405. The transistors 410 and 411 are coupled at their gates. The transistor 411 has its gate coupled to its drain. A resistance R BMR 412 is coupled between the transistor 410 and a reference voltage, e.g. ground. The resistance 412 is shown as a resistor, but any resistive element may be used.
  • In an analogous manner as described above, a current IBMR may accordingly be provided, in the transistors 405 and 410 and mirrored to the transistors 406 and 411. The bias circuit may be configured to provide a substantially constant loop gain. A bias voltage biasp may be provided to the amplifier stage 404 from the gates of the p- FET transistors 405, 406. This may be in contrast to the circuit described above with reference to FIG. 3, where a bias voltage Vbias was provided by the n-FET transistors of the bias circuit 210. Moreover, the transistor 410 may have an adjustable width which may be manually or dynamically adjustable, as shown, and as will be described further below.
  • In this manner, a bias voltage biasp may be provided, to the amplifier stage 404. The amplifier stage 404 may include p- FET transistors 425, 426. The bias transistors 425 and 426 have their gates coupled together and are coupled to as reference voltage, e.g. VCC. In some embodiments, one p-FET transistor may be used in place of the two bias transistors 425, 426. Resistances 430, 411 are coupled to the drains of bias transistors 425, 426, respectively. Cross-coupled n- FET transistors 435, 436 are coupled to the resistances 430, 431. The gate of the transistor 436 is coupled to the resistance 430, while the gate of the transistor 435 is coupled to the resistance 431. The drain of the transistor 435 is coupled to the resistance 430. The drain of the transistor 436 is coupled to the resistance 431. The source of the transistor 435 is coupled to an input/output of the sense amplifier 404 (node 450). The source of the transistor 436 is coupled to another input/output of the sense amplifier 404 (node 451). As mentioned above, the input/outputs may be coupled to relatively long lines Gio/ Giob 452, 453. In some embodiments, the nodes 450, 451 are coupled to a reference voltage, e.g. ground. In some embodiments, the nodes 450, 451 are coupled to the reference voltage through n- FFT transistors 460, 461 are coupled to the nodes 450, 451. The amplifier stage 404 may also be configured to provide a substantially constant loop gain. As mentioned above, the bias circuit may be configured to provide a bias voltage having a magnitude that is configured to maintain a substantially constant loop gain.
  • Generally, the resistances 430 and 431 may be equal to the resistance 412. Transistor dimensions of the transistors 435 and 436 may be equal to transistor dimensions of the transistor 411. For example, the widths of transistors 435 and 436 may be equal to the width of the transistor 411. The widths of bias transistors 425 and 426 may be equal to the widths of the transistors 405 and 406. Recall that the width of the transistor 410 may be adjustable. The width of the transistor 410 may be an integer multiple, K, of the width of the transistor 411. The current IBMR is generated such that g of transistor 411 multiplied by RBMR may be given as
  • g m 411 R BMR = 2 ( 1 - 1 K ) ;
  • where K is the width ratio of transistor 410 to that of 411. In this manner, the loop gain of the bias circuit (e.g. gm411RBMR product) may depend on K, and not on process, voltage, or temperature variation. Where K=4, gm411RBMR=1. Accordingly, K=4 may be used in some embodiments. In other embodiments K=1, 2, 3, 5, 6, or 7 may be used. Other values of K. may also be used. The biasp voltage is provided to the amplifier stage 404 such that a current based on IBMR is also provided in the legs of the amplifier stage 404 and the loop gain of the amplifier stage (e.g. gm of the transistor 435 or 436 multiplied by the resistance 430 or 431) is also
  • 2 ( 1 - 1 K ) .
  • Provided the voltages at nodes 450, 451 are sufficiently low, the current in the legs of the amplifier stage 404 should also be IBMR due to current mirroring. The gm of 435 or 436 multiplied by the resistance of 430 or 431 may accordingly also be substantially constant, 1 in some embodiments. In some embodiments, different multiples may be used. For example, the transistor 425 may have a width 2 times that of the transistor 411, while the resistances 430, 431 may be ½ RBMR. Then, the g, of 435 or 436 (e.g. 2/RBMR) multiplied, by the resistance of 430 or 431 (e.g. ½RBMR) may still be substantially constant. Other multiples may be used, generally where the width of transistors 425 and 426 are N times a width of the transistor 411, the resistances 430 and 431 are 1/N the resistance of the resistance 412 (RBMR).
  • The bias transistors 425 and 426 may also have their drains connected together. Connecting the drains, such as by including the short 470 may ensure that the load provided to the transistors 435, 436 is simply the resistance of the resistor 430, 431, respectively. If the short 470 is not included, the load resistance would include the resistance of the bias transistors 425, 426, which may be too large for desirable operation. Accordingly, the drains of the bias transistors 425, 426 may be coupled together. In some embodiments, a single transistor may be used in place of the bias transistors 425. 426. The single transistor may be twice as wide as one of the bias transistors 425, 426 in some embodiments. While a bard-wired short 470 is shown in FIG. 4, the connection between the drains of the bias transistors 425, 426 may be controlled, e.g. with switches. In some examples, switches may be provided to implement the short 470 responsive to one or more control signals, an embodiment of which will be described further below.
  • FIG. 5 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention. The sense amplifier 500 includes a bias circuit 502 and an amplifier stage 504. The sense amplifier 500 is analogous to the sense amplifier 400 of FIG. 4, except the sense amplifier 500 is a complementary version using n- FET transistors 525 and 526 to receive a bias voltage from the bias circuit 502 and p-FET cross-coupled transistors 535 and 536 to precharge input/ outputs 550, 551 to a reference voltage. e.g. VCC.
  • The bias circuit 502 includes a resistance 512 RBMR. The transistor 510 may have an adjustable width, and may be K times a width of the transistor 505. The transistors 506 and 511 provide a bias, biasn, at the gates of the transistors 506 and 511 to the amplifier stage 504. n- FET bias transistors 525, 526, which may have a same width as the transistors 506, 511, receive the biasn signal and provide currents in the respective legs of the amplifier stage 504. As was described above, drains of the bias transistors 525, 526 may be shorted together using a short 570 to reduce a resistance seen by the cross-coupled transistors 535, 536. In some embodiments, a single wider transistor may be used in place of the two bias transistors 525, 526. The resistances 530, 531 may each equal the resistance RBMR in some embodiments. As was described above, a gmRBMR product may be substantially constant over process, voltage, and temperature variation,
  • The input/ outputs 550, 551 may accordingly be precharged to a reference voltage, Vcc. The input/ outputs 550, 551 may be coupled to relatively long conductive lines 552, 553. It may be advantageous to charge the relatively long conductive lines 552, 553 to a reference voltage, e.g. VCC rather than an intermediate analog, voltage.
  • FIG. 6 is a schematic illustration of a sense amplifier in accordance with another embodiment of the present invention. The sense amplifier 600 includes the same elements shown in the sense amplifier 500 of FIG. 5, which will not be described further here, however, the bias transistors 525 and 526 are connected at their drains by a pair of switches 580, 581. The switches 580, 581 may be closed responsive to respective complementary control signals short and shortb. In this manner, the connection between the drains of the bias transistors 525 and 526 may be controlled by, e.g. a memory controller that may provide the control signals short and shortb. When closed, the short may reduce the resistance seen by the cross-coupled transistors 535, 536, and the amplifier stage 504 may operate with a substantially constant gmR as described above. When open, the resistance seen by the cross-coupled transistors 535, 536 may be increased by the resistance provided by the bias transistors 525, 526. The increased resistance may allow the amplifier stage 504 to operate as a flip-flop circuit.
  • Any structure or method may be used to provide the adjustable width transistors described above with reference to FIGS. 4-6. For example, a number of transistors may be provided along with switches to couple to the transistors in parallel. By controlling the switches, a number of transistors may be coupled in parallel to make up the effective adjustable width transistor, such as the transistor 410 or 510 described above. The switches may be set dynamically or statically. For example, the switches may be implemented as fuses or other one-time connections. In other examples, the switches may be logic gates that may be operated in accordance with control signals. In this manner, the width of the effective transistor, e.g. transistor 410 or 510, may be changed during operation or between operations of the sense amplifiers described above. Accordingly, the width of adjustable transistors. e.g. ‘K’, may be changed at manufacture or may be changed dynamically.
  • As generally described above, embodiments of sense amplifiers described herein may have substantially constant gmR products, which may be unity in some embodiments. In practice, however, the gmR product associated with a sense amplifier may vary as a reference voltage, e.g. VCC varies, due to circuit non-idealities such as, but not limited to, channel length modulation or short channel effect. For a given K value, the gmR product may increase with increasing VCC. In some embodiments, one K value may be used at a lower VCC value and a different K value used at a higher VCC value. That is, when Vcc is at or below a threshold, a lower K may be used than when VCC is above a threshold. In one example, the threshold may be IV.
  • FIG. 7 is a schematic illustration of a circuit for calibrating a width of a transistor according to an embodiment of the present invention. The circuit 700 includes a dummy amplifier stage 701, a dummy signal driver 703, a comparator 705, and logic 708. The circuit 700 may provide a control signal to a bias circuit 710 to adjust the width (e.g. ‘K’) of a transistor. The bias circuits described above, e.g. bias circuit 402 or 502, may be used as the bias circuit 710 of FIG. 7. Components of the dummy amplifier stage 701 may be selected to match the components of an amplifier stage to be used in a sense amplifier, such as the amplifier stages 404 or 504 of FIGS. 4 and 5. The dummy amplifier stage 702 includes cross-coupled p-FET transistors 715, 716 and resistances 720, 721. n-FET transistors 725, 726 are coupled to the resistances 720, 721, respectively, and receive a bias signal, biasn, from the bias circuit 710. The drains of the n-FET transistors 725, 726 may be shorted together, as also described above.
  • The dummy signal driver 703 is coupled to the transistors 715, 716. The dummy signal driver 703 may provide a differential current to the transistors 715, 716. In this manner, a differential voltage may be generated at nodes 730, 731. The differential voltage may be provided, to the comparator 705 that may provide an output signal indicative of the differential voltage to the logic 708. Based on the output signal, the logic 708 may provide a control signal to the bias circuit 710 to change a width of an adjustable transistor in the bias circuit 710. The control signal may be provided to change the width of the adjustable transistor to reduce the voltage difference generated at the nodes 730 and 731 responsive to the input current difference. The control signal provided by the logic 708 may include, for example, a control signal to open a particular number of switches to connect a number of transistors in parallel to provide an effective transistor of a particular width. In some examples, ideally, no voltage difference may ultimately be generated responsive to an input differential current, corresponding to an effective 0 input resistance to the dummy amplifier stage 702. The bias voltage, e.g. biasn, may be provided to other amplifier stages for use by sense amplifiers, e.g. the amplifier stages 404 or 504 of FIG. 4 or 5. In this manner, the low or 0 input resistance condition may be replicated at the other amplifier stages.
  • FIG. 8 is a schematic illustration of a portion of a memory 800 according to an embodiment of the present invention. The memory 800 includes an array 802 of memory cells, which may be, for example, DRAM memory cells, SRAM memory cells, flash memory cells, or some other types of memory cells. The memory 800 includes a command decoder 806 that receives memory commands through a command bus 808 and generates corresponding control signals within the memory 800 to carry out various operations. For example, the command decoder 806 responds to memory commands applied to the command bus 808 to perform various operations on the memory array 802. In particular, the command decoder 806 is used to generate internal control signals to read data from and write data to the memory array 802. Row and column address signals are applied to the memory 800 through an address bus 820 and provided to an address latch 810. The address latch then outputs a separate column address and a separate row address.
  • The row and column addresses are provided by the address latch 810 to a row address decoder 822 and a column address decoder 828, respectively. The column address decoder 828 selects bit lines extending through the array 802 corresponding to respective column addresses. The row address decoder 822 is connected to word line driver 824 that activates respective rows of memory cells in the array 802 corresponding to received row addresses. The selected data line (e.g. a bit line or bit lines) corresponding to a received column address are coupled to a read/write circuitry 830 to provide read data to a data output buffer 834 via an input-output data bus 840. Write data are applied to the memory array 802 through a data input buffer 844 and the memory array read/write circuitry 830. The read/write circuitry 830 includes at least one sense amplifier 832 according to an embodiment of the invention. Read data and write data provided to the read/write circuitry 830 is transmitted over input-output lines and are amplified by the sense amplifier 832 to be provided to the output buffer 834 and before being written to the memory array 802. The sense amplifier 832 may be implemented by any of the embodiments of sense amplifiers described herein.
  • The portion of the memory device shown in FIG. 8 may be implemented in any of a variety of products employing processors and memory including for example cameras, phones, wireless devices, displays, chip sets, set top boxes, gaming systems, vehicles, and appliances. Resulting devices employing the memory system may benefit from the embodiments of sense amplifiers described herein to perform their ultimate user function.
  • From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention.

Claims (21)

1. A circuit comprising:
an amplifier stage configured to provide a differential voltage;
a bias circuit configured to provide a bias voltage to the amplifier stage, wherein the bias circuit is configured to provide a constant loop gain and the bias circuit includes a transistor having an adjustable dimension; and
logic configured to adjust the adjustable dimension of the transistor based on the differential voltage.
2. The circuit of claim 1, wherein the amplifier stage is configured to sense input current and to amplify the input current based on the sensed input current to provide the differential voltage.
3. The circuit of claim 1, wherein the amplifier stage is configured to control a loop gain based on the bias voltage.
4. The circuit of claim 1, wherein the bias circuit further comprises a resistance coupled between the transistor and a reference voltage, where the resistance matches a resistance of the amplifier.
5. An apparatus, comprising
a bias circuit configured to provide a bias voltage having a magnitude configured to maintain a constant loop gain, wherein the bias circuit comprises a beta multiplier reference circuit; and
an amplifier stage coupled to the bias circuit to receive the bias voltage and configured to bias an input-output node to a reference voltage, the amplifier stage having a loop gain controlled at least in part by the bias voltage.
6. The apparatus of claim 5, wherein the beta multiplier reference circuit is configured to control the loop gain of the bias circuit.
7. The apparatus of claim 5, wherein the beta multiplier reference circuit comprises a plurality of transistors selectively coupled in parallel based on comparison of two input signals to the bias circuit.
8. The apparatus of claim 7, further comprising logic configured to provide a control signal having a value that reduces a voltage difference between the two input signals.
9. An apparatus, comprising
a bias circuit configured to provide a bias voltage having a magnitude configured to maintain a constant loop gain, wherein the bias circuit comprises:
a first pair of transistors including an adjustable transistor having gates coupled together, a transistor of the first pair of transistors other than the adjustable transistor having a gate coupled to its drain;
a second pair of transistors having gates coupled together, a first transistor of the second pair of transistors having a gate coupled to its drain and a bias voltage output node from which the bias voltage is provided; and
a resistance coupled to a second transistor of the first pair of transistors coupled to its drain; and
an amplifier stage coupled to the bias circuit to receive the bias voltage and configured to bias an input-output node to a reference voltage, the amplifier stage having a loop gain controlled at least in part by the bias voltage.
10. The apparatus of claim 9, wherein the transistor of the first pair of transistors is a p-type transistor and the adjustable transistor is an n-type transistor, and wherein a first transistor of the second pair of transistors is a p-type transistor and a second transistor of the second pair of transistors is an n-type transistor.
11. The apparatus of claim 9, wherein the adjustable transistor includes an adjustable dimension that is greater than a corresponding dimension of a transistor of the second pair of transistors.
12. The apparatus of claim 9, wherein a gate of the adjustable transistors is coupled to the bias voltage output node.
13. An apparatus, comprising
a bias circuit configured to provide a bias voltage having a magnitude configured to maintain a constant loop gain; and
an amplifier stage coupled to the bias circuit to receive the bias voltage and configured to bias an input-output node to a reference voltage, the amplifier stage having a loop gain controlled at least in part by the bias voltage, wherein the amplifier stage comprises:
a pair of cross-coupled transistors;
a bias transistor coupled to the pair of cross-coupled transistors and further configured to receive the bias voltage from the bias circuit; and
a pair of resistances, each of the pair of resistances coupled between a respective one of the pair of cross-coupled transistors and the bias transistor, the loop gain of the current amplifier stage matching a loop gain of the bias circuit.
14. The apparatus of claim 13, wherein the bias transistor is a first bias transistor coupled to a first resistance of the pair or resistances, the amplifier stage further comprising a second bias transistor coupled to a second resistance of the pair or resistances, the second bias transistor configured to receive the bias voltage.
15. The apparatus of claim 14, wherein a node between the first bias transistor and the first resistance is coupled to a node between the second bias transistor and the second resistance.
16. The apparatus of claim 13, wherein the amplifier stage further comprises a precharge transistor configured to couple a precharge voltage to the input-output node.
17. An apparatus, comprising
a bias circuit configured to provide a bias voltage having a magnitude configured to maintain a constant loop gain; and
an amplifier stage coupled to the bias circuit to receive the bias voltage and configured to bias an input-output node to a reference voltage, the amplifier stage having a loop gain controlled at least in part by the bias voltage, wherein a loop gain of the amplifier stage is the same as the loop gain of the bias circuit.
18. The apparatus of claim 17, wherein the bias circuit comprises logic configured to control the loop gain of the bias circuit.
19. The apparatus of claim 18, wherein the bias circuit further comprises a dummy amplifier stage configured to match operation of the amplifier stage, the bias circuit further comprising a dummy signal driver configured to provide a differential current to the dummy amplifier stage.
20. The apparatus of claim 19, further comprising a comparator configured to provide a comparison of two input signals provided from the dummy signal driver, wherein the logic is configured to control the loop gain of the bias circuit based on the comparison of the two input signals.
21. The apparatus of claim 20, wherein the logic is configured to reduce a voltage difference between the two input signals.
US14/462,340 2011-07-26 2014-08-18 Sense amplifiers including bias circuits Abandoned US20140354361A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/462,340 US20140354361A1 (en) 2011-07-26 2014-08-18 Sense amplifiers including bias circuits

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13/191,263 US8810281B2 (en) 2011-07-26 2011-07-26 Sense amplifiers including bias circuits
US14/462,340 US20140354361A1 (en) 2011-07-26 2014-08-18 Sense amplifiers including bias circuits

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/191,263 Continuation US8810281B2 (en) 2011-07-26 2011-07-26 Sense amplifiers including bias circuits

Publications (1)

Publication Number Publication Date
US20140354361A1 true US20140354361A1 (en) 2014-12-04

Family

ID=47596737

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/191,263 Active US8810281B2 (en) 2011-07-26 2011-07-26 Sense amplifiers including bias circuits
US14/462,340 Abandoned US20140354361A1 (en) 2011-07-26 2014-08-18 Sense amplifiers including bias circuits

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/191,263 Active US8810281B2 (en) 2011-07-26 2011-07-26 Sense amplifiers including bias circuits

Country Status (1)

Country Link
US (2) US8810281B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9013942B2 (en) 2010-01-26 2015-04-21 Micron Technology, Inc. Sense amplifier having loop gain control
US9484074B2 (en) 2010-03-26 2016-11-01 Micron Technology, Inc. Current mode sense amplifier with load circuit for performance stability
WO2019108298A1 (en) * 2017-11-30 2019-06-06 Sandisk Technologies Llc Sense amplifier with comparison node biasing for non-volatile memory

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8283950B2 (en) 2010-08-11 2012-10-09 Micron Technology, Inc. Delay lines, amplifier systems, transconductance compensating systems and methods of compensating
US9343146B2 (en) * 2012-01-10 2016-05-17 Micron Technology, Inc. Apparatuses and methods for low power current mode sense amplification

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6583665B2 (en) * 2000-07-21 2003-06-24 Ixys Corporation Differential amplifier having active load device scaling

Family Cites Families (70)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4284957A (en) 1979-09-28 1981-08-18 American Microsystems, Inc. CMOS Operational amplifier with reduced power dissipation
US4586166A (en) 1983-08-31 1986-04-29 Texas Instruments Incorporated SRAM with improved sensing circuit
US4502020A (en) 1983-10-26 1985-02-26 Comlinear Corporation Settling time reduction in wide-band direct-coupled transistor amplifiers
US4555673A (en) 1984-04-19 1985-11-26 Signetics Corporation Differential amplifier with rail-to-rail input capability and controlled transconductance
US4792923A (en) 1985-08-30 1988-12-20 Mitsubishi Denki Kabushiki Kaisha Bipolar semiconductor memory device with double word lines structure
US4843343A (en) 1988-01-04 1989-06-27 Motorola, Inc. Enhanced Q current mode active filter
US4837523A (en) 1988-04-04 1989-06-06 Elantec High slew rate linear amplifier
KR100304813B1 (en) 1992-12-28 2001-11-22 사와무라 시코 Negative Resistance Circuit and Schmitt Trigger Circuit Using It
US5377150A (en) 1993-03-31 1994-12-27 Sgs-Thomson Microelectronics, Inc. Disabling sense amplifier
KR970001344B1 (en) 1993-07-12 1997-02-05 삼성전자 주식회사 Semiconductor memory device
EP0700049A1 (en) 1994-08-31 1996-03-06 STMicroelectronics S.r.l. Reading circuit for memory cells
US5493533A (en) 1994-09-28 1996-02-20 Atmel Corporation Dual differential trans-impedance sense amplifier and method
KR0145855B1 (en) 1995-04-28 1998-11-02 김광호 Current sense amp circuit of semiconductor memory device
JP3241280B2 (en) 1996-11-19 2001-12-25 株式会社東芝 Dynamic semiconductor memory device
US5949730A (en) 1997-04-10 1999-09-07 Micron Technology Inc. Method and apparatus for quickly restoring digit I/O lines
US6141246A (en) 1998-04-01 2000-10-31 National Semiconductor Corporation Memory device with sense amplifier that sets the voltage drop across the cells of the device
US6127853A (en) 1998-12-31 2000-10-03 Taiwan Semiconductor Manufacturing Co., Ltd. High speed current-mode sense-amplifier
US6271977B1 (en) 1999-02-16 2001-08-07 International Business Machines Corporation Multi-state preamplifier for disk drives
KR100322539B1 (en) 1999-07-10 2002-03-18 윤종용 Sense amplifying apparatus of semiconductor integrated circuit
US6191989B1 (en) 2000-03-07 2001-02-20 International Business Machines Corporation Current sensing amplifier
US6456161B2 (en) 2000-06-13 2002-09-24 Fairchild Semiconductor Corporation Enhanced slew rate in amplifier circuits
US6466499B1 (en) 2000-07-11 2002-10-15 Micron Technology, Inc. DRAM sense amplifier having pre-charged transistor body nodes
KR100355235B1 (en) 2000-07-18 2002-10-11 삼성전자 주식회사 Semiconductor memory device adjusting sensing gain of data line sense amplifier
US6292417B1 (en) 2000-07-26 2001-09-18 Micron Technology, Inc. Memory device with reduced bit line pre-charge voltage
KR100360405B1 (en) * 2000-08-09 2002-11-13 삼성전자 주식회사 Output data amplifier of semiconductor device for improving output stability and semiconductor device having the same
KR100370240B1 (en) 2000-10-31 2003-02-05 삼성전자 주식회사 Current sense amplifier circuit for improving stability and amplification degree in semiconductor memory device
KR100383267B1 (en) 2001-02-23 2003-05-09 삼성전자주식회사 Semiconductor memory device and data read method thereof
KR100382734B1 (en) 2001-02-26 2003-05-09 삼성전자주식회사 Input-output line sense amplifier having small current consumption and small direct current
FR2834805B1 (en) * 2002-01-17 2004-07-16 St Microelectronics Sa CURRENT OR VOLTAGE GENERATOR HAVING A TEMPERATURE STABLE OPERATING POINT
KR100419015B1 (en) 2002-03-19 2004-02-14 삼성전자주식회사 Current sense amplifier
US20030179842A1 (en) 2002-03-22 2003-09-25 Kane Michael G. Digital pattern sequence generator
CA2425647C (en) 2002-04-16 2006-06-13 Research In Motion Limited System and method of amplifier gain control by variable bias and degeneration
US6798250B1 (en) 2002-09-04 2004-09-28 Pixim, Inc. Current sense amplifier circuit
KR100434515B1 (en) 2002-09-17 2004-06-05 삼성전자주식회사 Semiconductor memory device having active load circuit for current sense amplifier
US6750714B1 (en) 2002-12-16 2004-06-15 Xerox Corporation Opamp with infinite open loop gain
US6738302B1 (en) 2003-02-07 2004-05-18 United Memories, Inc. Optimized read data amplifier and method for operating the same in conjunction with integrated circuit devices incorporating memory arrays
US6894564B1 (en) 2003-07-07 2005-05-17 Analog Devices, Inc. Variable-gain amplifier having error amplifier with constant loop gain
US7075368B2 (en) 2003-09-01 2006-07-11 Realtek Semiconductor Corp. Linear-in-decibel variable gain amplifier
US6879217B2 (en) 2003-09-05 2005-04-12 Gennum Corporation Triode region MOSFET current source to bias a transimpedance amplifier
KR100558571B1 (en) 2004-03-03 2006-03-13 삼성전자주식회사 Current sense amplifier circuit in semiconductor memory device
US6944066B1 (en) 2004-04-29 2005-09-13 Micron Technology, Inc. Low voltage data path and current sense amplifier
US7345512B2 (en) 2004-05-04 2008-03-18 Silicon Storage Technology, Inc. Sense amplifier for low voltage high speed sensing
US7154331B2 (en) 2004-06-29 2006-12-26 Intel Corporation Adapting operational amplifier frequency response respective to closed loop gain
JP2006018663A (en) 2004-07-02 2006-01-19 Fujitsu Ltd Current stabilization circuit, current stabilization method and solid imaging device
US7154923B2 (en) 2004-08-24 2006-12-26 International Business Machines Corporation Method and apparatus for providing a modulation current
US7777568B2 (en) 2004-12-02 2010-08-17 Mandate Chips and Circuits Pvt. Ltd. High frequency receiver preamplifier with CMOS rail-to-rail capability
US7315270B2 (en) 2005-03-04 2008-01-01 The Regents Of The University Of Colorado Differential delay-line analog-to-digital converter
GB2424773A (en) 2005-03-31 2006-10-04 Seiko Epson Corp A sense amplifier with a common-gate input stage
US7956641B1 (en) 2005-04-28 2011-06-07 Cypress Semiconductor Corporation Low voltage interface circuit
US7286011B2 (en) 2005-06-07 2007-10-23 Himax Technologies Limited Operational amplifier circuit having adjustable bias current
US7265620B2 (en) 2005-07-06 2007-09-04 Pericom Semiconductor Corp. Wide-band high-gain limiting amplifier with parallel resistor-transistor source loads
US7342451B2 (en) 2005-08-05 2008-03-11 Siemens Medical Soluitions Usa, Inc. System for logarithmically controlling multiple variable gain amplifiers
US7286425B2 (en) 2005-10-31 2007-10-23 International Business Machines Corporation System and method for capacitive mis-match bit-line sensing
US7368991B2 (en) 2006-01-05 2008-05-06 Texas Instruments Incorporated System and method for clamping a differential amplifier
US7446609B2 (en) 2006-05-11 2008-11-04 Via Technologies, Inc. Variable gain amplifier with gain adjusting circuit
US7477076B2 (en) 2006-12-04 2009-01-13 International Business Machines Corporation Low-voltage, low-power-consumption, and high-speed differential current-sense amplification
US7629817B2 (en) 2007-02-09 2009-12-08 Fujitsu Limited System and apparatus for aperture time improvement
US7616941B2 (en) 2007-02-26 2009-11-10 Broadcom Corporation Method and system for improving efficiency over power control for linear and class AB power amplifiers
US7564295B2 (en) 2007-06-27 2009-07-21 Taiwan Semiconductor Manufacturing Co., Ltd. Automatic bias circuit for sense amplifier
US7813199B2 (en) 2008-04-22 2010-10-12 Micron Technology, Inc. Current mode data sensing and propagation using voltage amplifier
US8219343B2 (en) 2008-04-24 2012-07-10 Realtek Semiconductor Corp. Method and apparatus for calibrating a delay chain
US7764558B2 (en) 2008-05-06 2010-07-27 Micron Technology, Inc. Hybrid sense amplifier and method, and memory device using same
US7521992B1 (en) 2008-07-29 2009-04-21 International Business Machines Corporation Current-integrating amplifier
TWI380153B (en) 2009-01-15 2012-12-21 Nanya Technology Corp Signal receiver and voltage compensation method thereof
US7889006B1 (en) 2009-09-23 2011-02-15 Maxim Integrated Products, Inc. dB-linear process-independent variable gain amplifier
US8344806B1 (en) 2009-09-29 2013-01-01 Amalfi Semiconductor, Inc. Power amplifier with power feedback
US8030972B2 (en) * 2009-11-17 2011-10-04 Zoran Corporation High-speed latched comparator circuit with variable positive feedback
US8289796B2 (en) * 2010-01-26 2012-10-16 Micron Technology, Inc. Sense amplifier having loop gain control
US8705304B2 (en) 2010-03-26 2014-04-22 Micron Technology, Inc. Current mode sense amplifier with passive load
US8283950B2 (en) 2010-08-11 2012-10-09 Micron Technology, Inc. Delay lines, amplifier systems, transconductance compensating systems and methods of compensating

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6583665B2 (en) * 2000-07-21 2003-06-24 Ixys Corporation Differential amplifier having active load device scaling

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9013942B2 (en) 2010-01-26 2015-04-21 Micron Technology, Inc. Sense amplifier having loop gain control
US9484074B2 (en) 2010-03-26 2016-11-01 Micron Technology, Inc. Current mode sense amplifier with load circuit for performance stability
WO2019108298A1 (en) * 2017-11-30 2019-06-06 Sandisk Technologies Llc Sense amplifier with comparison node biasing for non-volatile memory

Also Published As

Publication number Publication date
US8810281B2 (en) 2014-08-19
US20130027133A1 (en) 2013-01-31

Similar Documents

Publication Publication Date Title
US9013942B2 (en) Sense amplifier having loop gain control
US7123531B2 (en) Differential amplifier and bit-line sense amplifier adopting the same
US7038963B2 (en) Current sense amplifier circuits having a bias voltage node for adjusting input resistance
US5638322A (en) Apparatus and method for improving common mode noise rejection in pseudo-differential sense amplifiers
US6104655A (en) Semiconductor storage device
US20140354361A1 (en) Sense amplifiers including bias circuits
US6051999A (en) Low voltage programmable complementary input stage sense amplifier
US7616513B1 (en) Memory device, current sense amplifier, and method of operating the same
US6396310B2 (en) Current sense amplifiers enabling amplification of bit line voltages provided by bit line sense amplifiers
US9484074B2 (en) Current mode sense amplifier with load circuit for performance stability
US7477560B2 (en) Semiconductor integrated circuit device and trimming method of semiconductor integrated circuit device
US6466501B2 (en) Semiconductor memory device having sense amplifier and method for driving sense amplifier
US20100002528A1 (en) Semiconductor device
US8130561B2 (en) Self pre-charging and equalizing bit line sense amplifier
US10216213B2 (en) Methods and apparatuses including a process, voltage, and temperature independent current generator circuit
US6906965B2 (en) Temperature-compensated output buffer circuit
US9419596B2 (en) Sense amplifier with improved margin
JP2760634B2 (en) Integrated memory
US6721218B2 (en) Semiconductor memory device and data read method thereof
US6205072B1 (en) High-speed sense amplifier of a semi-conductor memory device
KR100607168B1 (en) Half supply voltage generator and semiconductor memory device using this circuit
US9343146B2 (en) Apparatuses and methods for low power current mode sense amplification
KR20030056465A (en) Bit line sense amplifier of a semiconductor memory device
JP2003100992A (en) Sense amplifier
US20230014458A1 (en) Local common mode feedback resistor-based amplifier with overshoot mitigation

Legal Events

Date Code Title Description
AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731