US20140322918A1 - Micro-posts having improved uniformity and a method of manufacture thereof - Google Patents
Micro-posts having improved uniformity and a method of manufacture thereof Download PDFInfo
- Publication number
- US20140322918A1 US20140322918A1 US14/325,514 US201414325514A US2014322918A1 US 20140322918 A1 US20140322918 A1 US 20140322918A1 US 201414325514 A US201414325514 A US 201414325514A US 2014322918 A1 US2014322918 A1 US 2014322918A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- etch
- post
- trench
- mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 42
- 238000004519 manufacturing process Methods 0.000 title description 8
- 239000000758 substrate Substances 0.000 claims abstract description 62
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 claims description 19
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 claims description 14
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 11
- 229910052710 silicon Inorganic materials 0.000 claims description 11
- 239000010703 silicon Substances 0.000 claims description 11
- 239000007864 aqueous solution Substances 0.000 claims description 8
- 239000013078 crystal Substances 0.000 claims description 8
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 2
- 238000000151 deposition Methods 0.000 claims description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 2
- 230000001590 oxidative effect Effects 0.000 claims 1
- 239000000243 solution Substances 0.000 claims 1
- 230000008569 process Effects 0.000 description 18
- 239000000463 material Substances 0.000 description 16
- 235000012431 wafers Nutrition 0.000 description 9
- 230000008901 benefit Effects 0.000 description 8
- 238000000280 densification Methods 0.000 description 5
- 239000004065 semiconductor Substances 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 3
- OKKJLVBELUTLKV-UHFFFAOYSA-N Methanol Chemical compound OC OKKJLVBELUTLKV-UHFFFAOYSA-N 0.000 description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- VZGDMQKNWNREIO-UHFFFAOYSA-N tetrachloromethane Chemical compound ClC(Cl)(Cl)Cl VZGDMQKNWNREIO-UHFFFAOYSA-N 0.000 description 2
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- CPELXLSAUQHCOX-UHFFFAOYSA-M Bromide Chemical compound [Br-] CPELXLSAUQHCOX-UHFFFAOYSA-M 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 239000000908 ammonium hydroxide Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 125000001309 chloro group Chemical group Cl* 0.000 description 1
- 230000007123 defense Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 238000003801 milling Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000004513 sizing Methods 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- 238000009279 wet oxidation reaction Methods 0.000 description 1
Images
Classifications
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B7/00—Microstructural systems; Auxiliary parts of microstructural devices or systems
- B81B7/04—Networks or arrays of similar microstructural devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81C—PROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
- B81C1/00—Manufacture or treatment of devices or systems in or on a substrate
- B81C1/00015—Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
- B81C1/00023—Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems without movable or flexible elements
- B81C1/00039—Anchors
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81C—PROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
- B81C1/00—Manufacture or treatment of devices or systems in or on a substrate
- B81C1/00015—Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81C—PROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
- B81C1/00—Manufacture or treatment of devices or systems in or on a substrate
- B81C1/00436—Shaping materials, i.e. techniques for structuring the substrate or the layers on the substrate
- B81C1/00523—Etching material
- B81C1/00531—Dry etching
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81C—PROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
- B81C1/00—Manufacture or treatment of devices or systems in or on a substrate
- B81C1/00436—Shaping materials, i.e. techniques for structuring the substrate or the layers on the substrate
- B81C1/00523—Etching material
- B81C1/00539—Wet etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B2201/00—Specific applications of microelectromechanical systems
- B81B2201/04—Optical MEMS
- B81B2201/047—Optical MEMS not provided for in B81B2201/042 - B81B2201/045
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B2203/00—Basic microelectromechanical structures
- B81B2203/01—Suspended structures, i.e. structures allowing a movement
- B81B2203/0118—Cantilevers
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B2203/00—Basic microelectromechanical structures
- B81B2203/03—Static structures
- B81B2203/0307—Anchors
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B2203/00—Basic microelectromechanical structures
- B81B2203/03—Static structures
- B81B2203/0361—Tips, pillars
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B2203/00—Basic microelectromechanical structures
- B81B2203/03—Static structures
- B81B2203/0369—Static structures characterized by their profile
- B81B2203/0384—Static structures characterized by their profile sloped profile
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81B—MICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
- B81B2207/00—Microstructural systems or auxiliary parts thereof
- B81B2207/05—Arrays
- B81B2207/056—Arrays of static structures
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24479—Structurally defined web or sheet [e.g., overall dimension, etc.] including variation in thickness
Definitions
- the present invention is directed, in general, to an apparatus and methods for fabricating that apparatus method and, more specifically, to micro-posts and a method of fabricating those micro-posts.
- Micromachines which are also referred to as micro electro mechanical system (MEMS) is an emerging technology that uses the tools and techniques, which were developed for the integrated circuit industry, to build microscopic machines. These machines, which are generally considered to be between 100 nanometers to 100 micrometers in size, are typically built on standard silicon wafers. The advantage of this technology is that many machines can be built at the same time across the surface of the wafer, and the processes used to fabricate these devices employ the same type of lithographic processes used to fabricate integrated circuits. These tiny machines are becoming ubiquitous and quickly finding their way into a variety of commercial and defense applications.
- MEMS micro electro mechanical system
- the apparatus comprises a substrate having a planar surface, a plurality of micro-posts located on the planar surface, wherein each micro-post has a base portion on the planar surface and a post portion located on a top surface of the corresponding base portion, and wherein side surfaces of the base portions intersect the planar surface at oblique angles.
- Another embodiment is directed to a method for fabricating the apparatus.
- This embodiment comprises performing a dry etch to form a post portion of a micro-post in a trench on a surface of a substrate, performing a wet etch to remove a layer from said substrate such that the post portion is located on a base portion and the base portion is located on a planar surface of the substrate, wherein the base portion has side surfaces that intercept the top planar surface obliquely.
- FIG. 1 illustrates an apparatus of the disclosure at an early stage of manufacture
- FIG. 2 illustrates the apparatus of FIG. 1 after the formation of a trench in the substrate that defines a post
- FIGS. 3A-3B illustrate the formation and patterning of an etch mask following the formation of the trench
- FIGS. 4A-4D illustrate various stages of an etch process that can be used to form the micropost, which includes a base portion
- FIGS. 5A-5B illustrate examples of different devices into which the apparatus may be configured.
- micro-posts having substantially uniform height across a substantially planar substrate, such as a semiconductor wafer.
- the side surfaces of the base portion intersect the surface at oblique angles and have a reduced lateral profile.
- a micro-post is a post with a height of less than about 100 micrometers and may have a number of geometric shapes, such as a rectangle, a polygon, or a cylinder.
- the height of the micro-posts can be controlled to provide flexibility in tuning, that is, to allow appropriate sizing of cavities to achieve the desired wavelengths for the infrared detector.
- Method embodiments which are also discussed herein, provide methods for achieving the improved apparatus.
- FIG. 1 shows an example apparatus 100 of the present disclosure at an early stage of manufacture.
- This embodiment includes a substrate 110 , which may be obtained from an internal or external source.
- the substrate 110 may include semiconductor substrates comprising materials, such as silicon, silicon-germanium, gallium arsenide, indium phosphide, or combinations of these materials.
- the substrate 110 may further include a material layer (not shown) that overlies the substrate 110 from which the micro-posts may be formed. In such embodiments, an etch stop layer may be present.
- the material when present, may comprise the same materials listed above for the substrate 110 , or it may comprise a different material.
- the substrate 110 is silicon.
- the presenting face i.e., the crystal plane an etch initially encounters
- the presenting face may have a ⁇ 100> crystal orientation, a ⁇ 110> crystal orientation, or a ⁇ 111> crystal orientation.
- Conventional processes may be used to form the substrate 110 .
- the thickness of the substrate 110 will depend on the intended application. For example, in those applications where the apparatus 100 may be a tilting mirror of a MEMS device, the thickness of the substrate 110 may be at least 20 microns or greater. Alternatively, in those applications where the apparatus 100 may be an infrared detector, the substrate 110 may have a thickness of 2 microns or greater. These values are given for illustrative purposes only, and it should be understood that other thickness may also be used and will depend on the intended application of the apparatus.
- thicker substrates can be used while avoiding the problems associated with conventional apparatus and fabrication processes.
- manufacturers used either a dry etch to form stand-alone posts with no base portion from the substrate, or they used a wet etch to form truncated support structures, both had associated problems. If the dry etch was used in conventional processes, significant post height non-uniformity across the wafer often occurred. Dry etched posts have the height non-uniformity issues typically associated with dry etching with variations in height of 10% to 15% across a wafer being normal.
- the amount of material that has to be removed between the posts may account for 99% of the wafer surface, and chemical loading of the etch chemistry may completely change the etching nature.
- Embodiments of the processes, and thus, the resulting apparatus, described herein provide a benefit of being able to use a thicker substrate 110 that produces micro-posts with improved height uniformity and greater component densification when compared to conventional processes.
- the height of the resulting micro-posts may be within 5% of each other and preferably, the height may be within 1% or better, across the substrate 110 when commercially available wet etching tools are used. This provides an advantage of improved overall yield and apparatus quality.
- the embodiments covered by this disclosure also provide a micro-post having a much smaller base, which allows for greater component densification.
- the ratio of the micro-post height to base width may be 2:1 or greater, with other embodiments including micro-posts having a height to base width ratio of 5:2 or greater.
- FIG. 2 illustrates the apparatus 100 following the deposition and patterning of a lithographic mask 205 .
- the lithographic mask 205 may comprise a conventional material, such as an organic photoresist or a hardmask material, such as silicon oxide.
- the lithographic mask 205 may be patterned to define openings 210 through which an etch 215 may be conducted.
- the etch 215 is a dry etch, such as a conventional plasma etch, a sputter etch, ion milling etch, a reactive ion etch, deep reactive ion etch, or focused ion beam milling process, that can readily be conducted for the desired amount of time.
- the etch time will depend on the etching process being used, the material being etched, and the targeted depth of the etch 215 into the substrate 110 and could readily be determined by those of skill in the art. In those instances where the etch 215 uses a plasma process, the etching chemistry and plasma conditions will depend on the tool, the composition of the substrate 110 and the target depth.
- the substrate 110 may comprise silicon.
- the plasma etch may include any known chloro or fluoro-carbon gas, such as CCl 4 , CF 4 , C 4 F 8 , or a sulfur-fluoro gas, such as SF 6 .
- the etch 215 forms a trench 220 in the substrate 110 , which, in turn, defines a post 225 .
- the depth of the trench will vary depending on the application. For instance, the depth of the trench 220 may range from about 2 microns to about 100 microns or greater.
- FIG. 2 shows a cross section of a fabricated post, the shape of the post top surface can be fairly arbitrary and is not restricted to circular cylindrical shape, e.g., the post may have a cross-section that is a regular polygon.
- FIG. 3A illustrates the apparatus 100 of FIG. 2 following the formation of the trench 220 and the micro-post 225 and the removal of the lithographic mask 205 .
- an etch mask layer 305 is formed on the substrate 110 , on the walls of the trench 220 and on the top of the post 225 , as generally illustrated.
- the etch mask layer 305 may be formed a number of ways.
- the etch mask layer 305 may be formed by subjecting the substrate 110 to a wet oxidation process to grow a thin (e.g., about 0.1 microns) silicon oxide layer, e.g., a conformal layer.
- conventional deposition processes may be used to deposit the etch mask layer 305 , which may be comprised of a material, such as silicon nitride.
- FIG. 3B illustrates the apparatus 100 of FIG. 3A after a conventional patterning of the etch mask layer 305 to form an etch mask 310 .
- the etch mask 310 protects the covered surfaces from a subsequent etch process.
- the etch mask 310 may be patterned to leave an overhanging portion of the etch mask 310 on the surface of the substrate 110 , as shown.
- the amount of overhang may range from about 0.25 microns to about 3.0 microns, depending on the type of lithography tool used.
- the etch mask 310 may be patterned such that no overhang is present and the mask 310 terminates as the edge of the trench 220 .
- FIG. 4A illustrates the apparatus 100 of FIG. 3B wherein a presenting face 410 of the substrate 110 is subjected to a wet etch 415 .
- the substrate 110 is silicon
- the wet etch 415 is an anisotropic etch comprising either potassium hydroxide (KOH) or tetra methyl ammonium hydroxide (TMAH). Either of these chemistries may be used to etch various presenting crystalline faces of silicon or silicon germanium. As such, the weight percent of these etching components with water and the temperature at which the etch is conducted will vary.
- the silicon may have a presenting face 410 with a crystal orientation of ⁇ 100>.
- the wet etch 415 is conducted with KOH wherein the KOH comprises from about 20% to about 45% by weight of an aqueous solution, and the etch may be conducted at a temperature that ranges from about 30° C. to about 80° C.
- the silicon may have a presenting face 410 with a crystal orientation of ⁇ 110>.
- the wet etch 415 may be conducted with KOH where the KOH comprises from about 30% to about 45% by weight of an aqueous solution, and the etch may be conducted at a temperature that ranges from about 20° C. to about 120° C.
- the wet etch 415 may comprise tetra methyl ammonium hydroxide (TMAH), wherein TMAH comprises from about 20% to about 25% by weight of the aqueous solution and the etch is conducted at a temperature ranging from about 60° C. to about 90° C.
- TMAH tetra methyl ammonium hydroxide
- the substrate 110 may be one of a number of semiconductor materials, e.g., crystalline semiconductor materials, and may comprise other semiconductor materials such as, silicon-germanium, gallium arsenide, indium phosphide, etc.
- the etch chemistry may comprise bromide in methanol or an aqueous solution of ammonium hydroxide.
- the etch 415 etches the presenting face 410 more quickly that the lateral face.
- the etch 415 begins to undercut the etch mask 310 and form an angled face 418 , as seen in FIG. 4A .
- the etch mask 310 is resistant to the etch 415 , and thus, protects the surfaces of the post 225 .
- FIG. 4B shows the continued progression of the etch 415 and the further undercutting of the etch mask 310 and removal of the substrate 110 from the substrate 115 .
- base 420 is formed, as shown in FIG. 4C .
- the side surfaces 420 a of the base portion 420 intersect the planar surface 110 a at oblique angles.
- the etch mask 310 may then be removed using a conventional etch process, such as an aqueous hydrofluoric etch.
- FIG. 4D illustrates an embodiment of the apparatus 100 of FIG. 4C following the removal of the etch mask 310 .
- the apparatus 100 includes a micro-post 425 .
- one micro-post 425 is shown, it should be understood that the embodiments discussed herein may be used to form a plurality of such micro-posts on the substrate 110 . In one application, for example, there may be 20 or more micro-posts 425 .
- the micro-post 425 is located on the planar surface 110 a of the substrate 110 . It should be noted that a surface may be planar even though minor surface irregularities or surface roughness may be present at the sub-micron scale, but over all the surface 110 a is substantially planar.
- the micro-post 425 includes the base portion 420 formed by the etch 415 , as discussed above, and a post portion 430 located on a top surface 435 of the base portion 420 .
- the lateral width of each of the base portions 420 is at least 2 times as large as the diameter of each of the post portions 430 .
- the top surface 435 of one of the base portions 420 has an area that is less than half of the area of the planar surface 110 a covered by the base portions 420 .
- a ratio of a height of each post portion 430 to the width 440 of each base portion 420 is at least about 2:1.
- the micro-post 425 may be considered to have a post portion even though the diameter along the length of the micro-post 425 may vary due to process variations.
- the post portion 430 may have a diameter that varies by less than 30% along the length of the post portion 430 .
- the apparatus 100 includes a plurality of at least 20 adjacent micro-posts 425 , and the heights 445 of the different micro-posts 420 differ by less than 5 percent over the plurality, and in yet another embodiment, the heights 445 of the different micro-posts 420 differ by less that 1 percent over the plurality.
- FIGS. 5A and 5B illustrate different apparatus 500 and 510 in which the micro-post of FIG. 4D may be used.
- Apparatus 500 of FIG. 5A illustrates a general schematic view of a configuration of an infrared detector.
- the apparatus 500 includes a plurality of micro-posts 515 located across a substrate 520 , such as a wafer.
- the micro-posts 515 support different membranes 525 that form cavities 530 .
- the micro-posts 515 have uniform height and a reduced base footprint that allows for overall improved product yield, product quality, and component densification.
- Apparatus 510 of FIG. 5B illustrates a general schematic view of a configuration of a MEMS device.
- the apparatus 510 includes a plurality of micro-posts 535 located across a substrate 540 , such as a wafer.
- the micro-posts 535 support different titling mirrors 545 .
- the micro-posts 535 can be manufactured to have improved height with an improvement in height uniformity and a reduced base footprint that allows for overall improved device operability, product yield, product quality, and component densification.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Chemical & Material Sciences (AREA)
- General Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Analytical Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Plasma & Fusion (AREA)
- Micromachines (AREA)
- Weting (AREA)
- Cold Cathode And The Manufacture (AREA)
- Drying Of Semiconductors (AREA)
Abstract
Description
- This application claims the benefit of U.S. application Ser. No. 12/165,880, filed by Cristian Bolle, et al., on Jul. 1, 2008, entitled “MICRO-POSTS HAVING UNIFORMITY AND A METHOD OF MANUFACTURE THEREOF,” incorporated herein by reference.
- The present invention is directed, in general, to an apparatus and methods for fabricating that apparatus method and, more specifically, to micro-posts and a method of fabricating those micro-posts.
- Micromachines, which are also referred to as micro electro mechanical system (MEMS) is an emerging technology that uses the tools and techniques, which were developed for the integrated circuit industry, to build microscopic machines. These machines, which are generally considered to be between 100 nanometers to 100 micrometers in size, are typically built on standard silicon wafers. The advantage of this technology is that many machines can be built at the same time across the surface of the wafer, and the processes used to fabricate these devices employ the same type of lithographic processes used to fabricate integrated circuits. These tiny machines are becoming ubiquitous and quickly finding their way into a variety of commercial and defense applications.
- As with any type of manufacturing effort, particularly as the sizes at which these devices are made, overall product quality, uniformity, and yield are important industry goals.
- One embodiment as presented herein is directed to an apparatus. In this embodiment, the apparatus comprises a substrate having a planar surface, a plurality of micro-posts located on the planar surface, wherein each micro-post has a base portion on the planar surface and a post portion located on a top surface of the corresponding base portion, and wherein side surfaces of the base portions intersect the planar surface at oblique angles.
- Another embodiment is directed to a method for fabricating the apparatus. This embodiment comprises performing a dry etch to form a post portion of a micro-post in a trench on a surface of a substrate, performing a wet etch to remove a layer from said substrate such that the post portion is located on a base portion and the base portion is located on a planar surface of the substrate, wherein the base portion has side surfaces that intercept the top planar surface obliquely.
- The various embodiments can be understood from the following detailed description, when read with the accompanying figures. Various features may not be drawn to scale and may be arbitrarily increased or reduced in size for clarity of discussion. Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 illustrates an apparatus of the disclosure at an early stage of manufacture; -
FIG. 2 illustrates the apparatus ofFIG. 1 after the formation of a trench in the substrate that defines a post; -
FIGS. 3A-3B illustrate the formation and patterning of an etch mask following the formation of the trench; -
FIGS. 4A-4D illustrate various stages of an etch process that can be used to form the micropost, which includes a base portion; and -
FIGS. 5A-5B illustrate examples of different devices into which the apparatus may be configured. - The embodiments discussed herein recognize the benefits associated with micro-posts having substantially uniform height across a substantially planar substrate, such as a semiconductor wafer. The side surfaces of the base portion intersect the surface at oblique angles and have a reduced lateral profile. As used herein a micro-post is a post with a height of less than about 100 micrometers and may have a number of geometric shapes, such as a rectangle, a polygon, or a cylinder. These micro-posts are an improvement over previous structures in that the uniform height across the substrate provides overall improved device yield and quality. Further, the reduced base width provides improved component density. Moreover, in other applications, such as those directed to infrared detectors, the height of the micro-posts can be controlled to provide flexibility in tuning, that is, to allow appropriate sizing of cavities to achieve the desired wavelengths for the infrared detector. Method embodiments, which are also discussed herein, provide methods for achieving the improved apparatus.
-
FIG. 1 shows anexample apparatus 100 of the present disclosure at an early stage of manufacture. This embodiment includes asubstrate 110, which may be obtained from an internal or external source. Non-limiting examples of thesubstrate 110 may include semiconductor substrates comprising materials, such as silicon, silicon-germanium, gallium arsenide, indium phosphide, or combinations of these materials. In some embodiments, thesubstrate 110 may further include a material layer (not shown) that overlies thesubstrate 110 from which the micro-posts may be formed. In such embodiments, an etch stop layer may be present. The material, when present, may comprise the same materials listed above for thesubstrate 110, or it may comprise a different material. In one advantageous embodiment, thesubstrate 110 is silicon. As discussed below, in those embodiments where thesubstrate 110 or material layer is silicon, the presenting face (i.e., the crystal plane an etch initially encounters) may have a <100> crystal orientation, a <110> crystal orientation, or a <111> crystal orientation. Conventional processes may be used to form thesubstrate 110. - The thickness of the
substrate 110 will depend on the intended application. For example, in those applications where theapparatus 100 may be a tilting mirror of a MEMS device, the thickness of thesubstrate 110 may be at least 20 microns or greater. Alternatively, in those applications where theapparatus 100 may be an infrared detector, thesubstrate 110 may have a thickness of 2 microns or greater. These values are given for illustrative purposes only, and it should be understood that other thickness may also be used and will depend on the intended application of the apparatus. - Given the advantages of improved height uniformity and higher component densification as provided herein, thicker substrates can be used while avoiding the problems associated with conventional apparatus and fabrication processes. In conventional processes, manufacturers used either a dry etch to form stand-alone posts with no base portion from the substrate, or they used a wet etch to form truncated support structures, both had associated problems. If the dry etch was used in conventional processes, significant post height non-uniformity across the wafer often occurred. Dry etched posts have the height non-uniformity issues typically associated with dry etching with variations in height of 10% to 15% across a wafer being normal. In addition, if isolated posts are desired, the amount of material that has to be removed between the posts may account for 99% of the wafer surface, and chemical loading of the etch chemistry may completely change the etching nature.
- On the other hand, even though an anisotropic wet etch can be highly uniform with below 1% variations in post height being the norm, the wet etch results in a truncated pyramidal-shaped structure, rather than a post, that can consume an unacceptably large amount of surface area on the substrate wafer. Thus, conventional processes left the manufacture with basically one of two options; either use a dry etch process to form stand-alone posts from the material layer while tolerating a significant amount of height non-uniformity across the substrate, or us a wet etch to form truncated bases that consumed an unacceptably large amount of surface area. The embodiments of the present disclosure address both of these problems.
- Embodiments of the processes, and thus, the resulting apparatus, described herein provide a benefit of being able to use a
thicker substrate 110 that produces micro-posts with improved height uniformity and greater component densification when compared to conventional processes. For example, the height of the resulting micro-posts may be within 5% of each other and preferably, the height may be within 1% or better, across thesubstrate 110 when commercially available wet etching tools are used. This provides an advantage of improved overall yield and apparatus quality. - Additionally, the embodiments covered by this disclosure also provide a micro-post having a much smaller base, which allows for greater component densification. For instance, in certain embodiments as disclosed herein, the ratio of the micro-post height to base width may be 2:1 or greater, with other embodiments including micro-posts having a height to base width ratio of 5:2 or greater.
-
FIG. 2 illustrates theapparatus 100 following the deposition and patterning of alithographic mask 205. Thelithographic mask 205 may comprise a conventional material, such as an organic photoresist or a hardmask material, such as silicon oxide. Thelithographic mask 205 may be patterned to defineopenings 210 through which anetch 215 may be conducted. In one advantageous embodiment, theetch 215 is a dry etch, such as a conventional plasma etch, a sputter etch, ion milling etch, a reactive ion etch, deep reactive ion etch, or focused ion beam milling process, that can readily be conducted for the desired amount of time. The etch time will depend on the etching process being used, the material being etched, and the targeted depth of theetch 215 into thesubstrate 110 and could readily be determined by those of skill in the art. In those instances where theetch 215 uses a plasma process, the etching chemistry and plasma conditions will depend on the tool, the composition of thesubstrate 110 and the target depth. - For example, in one embodiment, the
substrate 110 may comprise silicon. In such instances, the plasma etch may include any known chloro or fluoro-carbon gas, such as CCl4, CF4, C4F8, or a sulfur-fluoro gas, such as SF6. As defined by themask 205, theetch 215 forms atrench 220 in thesubstrate 110, which, in turn, defines apost 225. The depth of the trench will vary depending on the application. For instance, the depth of thetrench 220 may range from about 2 microns to about 100 microns or greater. It should be noted that althoughFIG. 2 shows a cross section of a fabricated post, the shape of the post top surface can be fairly arbitrary and is not restricted to circular cylindrical shape, e.g., the post may have a cross-section that is a regular polygon. -
FIG. 3A illustrates theapparatus 100 ofFIG. 2 following the formation of thetrench 220 and the micro-post 225 and the removal of thelithographic mask 205. Thereafter, anetch mask layer 305 is formed on thesubstrate 110, on the walls of thetrench 220 and on the top of thepost 225, as generally illustrated. Theetch mask layer 305 may be formed a number of ways. For example, theetch mask layer 305 may be formed by subjecting thesubstrate 110 to a wet oxidation process to grow a thin (e.g., about 0.1 microns) silicon oxide layer, e.g., a conformal layer. Alternatively, conventional deposition processes may be used to deposit theetch mask layer 305, which may be comprised of a material, such as silicon nitride. -
FIG. 3B illustrates theapparatus 100 ofFIG. 3A after a conventional patterning of theetch mask layer 305 to form anetch mask 310. Theetch mask 310 protects the covered surfaces from a subsequent etch process. In certain embodiments, theetch mask 310 may be patterned to leave an overhanging portion of theetch mask 310 on the surface of thesubstrate 110, as shown. For instance, the amount of overhang may range from about 0.25 microns to about 3.0 microns, depending on the type of lithography tool used. However, in other embodiments, theetch mask 310 may be patterned such that no overhang is present and themask 310 terminates as the edge of thetrench 220. -
FIG. 4A illustrates theapparatus 100 ofFIG. 3B wherein a presentingface 410 of thesubstrate 110 is subjected to awet etch 415. In one advantageous embodiment, thesubstrate 110 is silicon, and thewet etch 415 is an anisotropic etch comprising either potassium hydroxide (KOH) or tetra methyl ammonium hydroxide (TMAH). Either of these chemistries may be used to etch various presenting crystalline faces of silicon or silicon germanium. As such, the weight percent of these etching components with water and the temperature at which the etch is conducted will vary. In one example, the silicon may have a presentingface 410 with a crystal orientation of <100>. In such cases, thewet etch 415 is conducted with KOH wherein the KOH comprises from about 20% to about 45% by weight of an aqueous solution, and the etch may be conducted at a temperature that ranges from about 30° C. to about 80° C. - In another embodiment, the silicon may have a presenting
face 410 with a crystal orientation of <110>. In such embodiments, thewet etch 415 may be conducted with KOH where the KOH comprises from about 30% to about 45% by weight of an aqueous solution, and the etch may be conducted at a temperature that ranges from about 20° C. to about 120° C. In yet other embodiments, thewet etch 415 may comprise tetra methyl ammonium hydroxide (TMAH), wherein TMAH comprises from about 20% to about 25% by weight of the aqueous solution and the etch is conducted at a temperature ranging from about 60° C. to about 90° C. - As mentioned above, the
substrate 110 may be one of a number of semiconductor materials, e.g., crystalline semiconductor materials, and may comprise other semiconductor materials such as, silicon-germanium, gallium arsenide, indium phosphide, etc. In such instances and given the disclosure as set forth herein, those who are skilled in the art would understand how to select the appropriate etch chemistry that would produce an anisotropic etch. For example, if thesubstrate 110 is a crystalline gallium arsenide substrate, the etch chemistry may comprise bromide in methanol or an aqueous solution of ammonium hydroxide. - Due to the crystalline structure of the
substrate 110, theetch 415 etches the presentingface 410 more quickly that the lateral face. Thus, theetch 415 begins to undercut theetch mask 310 and form anangled face 418, as seen inFIG. 4A . Theetch mask 310 is resistant to theetch 415, and thus, protects the surfaces of thepost 225.FIG. 4B shows the continued progression of theetch 415 and the further undercutting of theetch mask 310 and removal of thesubstrate 110 from the substrate 115. - At the conclusion of the
etch 415,base 420 is formed, as shown inFIG. 4C . As seen, in this embodiment, the side surfaces 420 a of thebase portion 420 intersect theplanar surface 110 a at oblique angles. At this point in the process, theetch mask 310 may then be removed using a conventional etch process, such as an aqueous hydrofluoric etch. -
FIG. 4D illustrates an embodiment of theapparatus 100 ofFIG. 4C following the removal of theetch mask 310. In this embodiment, theapparatus 100 includes a micro-post 425. Though onemicro-post 425 is shown, it should be understood that the embodiments discussed herein may be used to form a plurality of such micro-posts on thesubstrate 110. In one application, for example, there may be 20 or more micro-posts 425. The micro-post 425 is located on theplanar surface 110 a of thesubstrate 110. It should be noted that a surface may be planar even though minor surface irregularities or surface roughness may be present at the sub-micron scale, but over all thesurface 110 a is substantially planar. The micro-post 425 includes thebase portion 420 formed by theetch 415, as discussed above, and apost portion 430 located on atop surface 435 of thebase portion 420. - In one aspect where a plurality of
micro-posts 425 are present, the lateral width of each of thebase portions 420 is at least 2 times as large as the diameter of each of thepost portions 430. In yet another embodiment, thetop surface 435 of one of thebase portions 420 has an area that is less than half of the area of theplanar surface 110 a covered by thebase portions 420. In other embodiments, a ratio of a height of eachpost portion 430 to thewidth 440 of eachbase portion 420 is at least about 2:1. It should be noted that the micro-post 425 may be considered to have a post portion even though the diameter along the length of the micro-post 425 may vary due to process variations. For example, in one embodiment, thepost portion 430 may have a diameter that varies by less than 30% along the length of thepost portion 430. - In another embodiment, the
apparatus 100 includes a plurality of at least 20adjacent micro-posts 425, and theheights 445 of thedifferent micro-posts 420 differ by less than 5 percent over the plurality, and in yet another embodiment, theheights 445 of thedifferent micro-posts 420 differ by less that 1 percent over the plurality. -
FIGS. 5A and 5B illustratedifferent apparatus FIG. 4D may be used.Apparatus 500 ofFIG. 5A illustrates a general schematic view of a configuration of an infrared detector. As seen in this embodiment, theapparatus 500 includes a plurality ofmicro-posts 515 located across asubstrate 520, such as a wafer. The micro-posts 515 supportdifferent membranes 525 that formcavities 530. In view of the advantages discussed above, themicro-posts 515 have uniform height and a reduced base footprint that allows for overall improved product yield, product quality, and component densification. -
Apparatus 510 ofFIG. 5B illustrates a general schematic view of a configuration of a MEMS device. As seen in this embodiment, theapparatus 510 includes a plurality ofmicro-posts 535 located across asubstrate 540, such as a wafer. The micro-posts 535 support different titling mirrors 545. In view of the advantages discussed above, themicro-posts 535 can be manufactured to have improved height with an improvement in height uniformity and a reduced base footprint that allows for overall improved device operability, product yield, product quality, and component densification. - Although the present invention has been described in detail, those skilled in the art should understand that they can make various changes, substitutions and alterations herein without departing from the spirit and scope of the invention.
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/325,514 US20140322918A1 (en) | 2008-07-01 | 2014-07-08 | Micro-posts having improved uniformity and a method of manufacture thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/165,880 US8828520B2 (en) | 2008-07-01 | 2008-07-01 | Micro-posts having improved uniformity and a method of manufacture thereof |
US14/325,514 US20140322918A1 (en) | 2008-07-01 | 2014-07-08 | Micro-posts having improved uniformity and a method of manufacture thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/165,880 Division US8828520B2 (en) | 2008-07-01 | 2008-07-01 | Micro-posts having improved uniformity and a method of manufacture thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20140322918A1 true US20140322918A1 (en) | 2014-10-30 |
Family
ID=41464604
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/165,880 Active US8828520B2 (en) | 2008-07-01 | 2008-07-01 | Micro-posts having improved uniformity and a method of manufacture thereof |
US14/325,514 Abandoned US20140322918A1 (en) | 2008-07-01 | 2014-07-08 | Micro-posts having improved uniformity and a method of manufacture thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/165,880 Active US8828520B2 (en) | 2008-07-01 | 2008-07-01 | Micro-posts having improved uniformity and a method of manufacture thereof |
Country Status (7)
Country | Link |
---|---|
US (2) | US8828520B2 (en) |
EP (1) | EP2307307A4 (en) |
JP (1) | JP2011526841A (en) |
KR (1) | KR20110042069A (en) |
CN (1) | CN102119117A (en) |
SG (1) | SG192396A1 (en) |
WO (1) | WO2010002445A2 (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5856759B2 (en) | 2011-06-03 | 2016-02-10 | ピクストロニクス,インコーポレイテッド | Display device |
US10163974B2 (en) * | 2017-05-17 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming absorption enhancement structure for image sensor |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4952272A (en) * | 1988-05-30 | 1990-08-28 | Hitachi, Ltd. | Method of manufacturing probing head for testing equipment of semi-conductor large scale integrated circuits |
US5242541A (en) * | 1989-08-16 | 1993-09-07 | International Business Machines Corporation | Method of producing ultrafine silicon tips for the afm/stm profilometry |
US5399238A (en) * | 1991-11-07 | 1995-03-21 | Microelectronics And Computer Technology Corporation | Method of making field emission tips using physical vapor deposition of random nuclei as etch mask |
US5753130A (en) * | 1992-05-15 | 1998-05-19 | Micron Technology, Inc. | Method for forming a substantially uniform array of sharp tips |
US5897790A (en) * | 1996-04-15 | 1999-04-27 | Matsushita Electric Industrial Co., Ltd. | Field-emission electron source and method of manufacturing the same |
US6406638B1 (en) * | 2000-01-06 | 2002-06-18 | The Regents Of The University Of California | Method of forming vertical, hollow needles within a semiconductor substrate, and needles formed thereby |
US20050252882A1 (en) * | 2002-10-22 | 2005-11-17 | Kibong Song | Cantilever-type near-field probe for optical data storage and method of manufacturing the same |
US20070039170A1 (en) * | 2005-06-02 | 2007-02-22 | The Regents Of The University Of California | Three-dimensional metal microfabrication process and devices produced thereby |
US20070093045A1 (en) * | 2005-10-26 | 2007-04-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20090131887A1 (en) * | 2006-07-04 | 2009-05-21 | Toppan Printing Co., Ltd. | Method of manufacturing microneedle |
US7635437B2 (en) * | 2005-04-26 | 2009-12-22 | Seiko Instruments Inc. | Method of manufacturing near field light generation element |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4190089B2 (en) | 1998-06-30 | 2008-12-03 | シャープ株式会社 | Liquid crystal display device and manufacturing method thereof |
GB2369187A (en) * | 2000-11-18 | 2002-05-22 | Mitel Corp | Inspecting etch in a microstructure |
US6489857B2 (en) | 2000-11-30 | 2002-12-03 | International Business Machines Corporation | Multiposition micro electromechanical switch |
JP2003107444A (en) | 2001-09-28 | 2003-04-09 | Toshiba Corp | Liquid crystal display device |
US6605339B1 (en) * | 2001-12-19 | 2003-08-12 | Sandia Corporation | Micro heat barrier |
JP2004237545A (en) * | 2003-02-05 | 2004-08-26 | Komuratekku:Kk | Layer forming letterpress |
US7030536B2 (en) * | 2003-12-29 | 2006-04-18 | General Electric Company | Micromachined ultrasonic transducer cells having compliant support structure |
CN100417983C (en) | 2004-06-03 | 2008-09-10 | 夏普株式会社 | Liquid crystal display device and substrate to be used for liquid crystal display device, and methods for producing the same |
JP4043482B2 (en) * | 2004-06-03 | 2008-02-06 | シャープ株式会社 | Liquid crystal display device, substrate used for liquid crystal display device, and manufacturing method thereof |
JP2007027361A (en) * | 2005-07-15 | 2007-02-01 | Toppan Printing Co Ltd | Mold for imprint |
WO2008020631A1 (en) * | 2006-08-18 | 2008-02-21 | Toppan Printing Co., Ltd. | Method for producing original plate, method for producing microneedle patch, microneedle patch, and exposure apparatus |
-
2008
- 2008-07-01 US US12/165,880 patent/US8828520B2/en active Active
-
2009
- 2009-06-30 WO PCT/US2009/003874 patent/WO2010002445A2/en active Application Filing
- 2009-06-30 CN CN2009801250321A patent/CN102119117A/en active Pending
- 2009-06-30 KR KR1020117002598A patent/KR20110042069A/en not_active Application Discontinuation
- 2009-06-30 SG SG2013041876A patent/SG192396A1/en unknown
- 2009-06-30 JP JP2011516331A patent/JP2011526841A/en active Pending
- 2009-06-30 EP EP09773898.3A patent/EP2307307A4/en not_active Withdrawn
-
2014
- 2014-07-08 US US14/325,514 patent/US20140322918A1/en not_active Abandoned
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4952272A (en) * | 1988-05-30 | 1990-08-28 | Hitachi, Ltd. | Method of manufacturing probing head for testing equipment of semi-conductor large scale integrated circuits |
US5242541A (en) * | 1989-08-16 | 1993-09-07 | International Business Machines Corporation | Method of producing ultrafine silicon tips for the afm/stm profilometry |
US5399238A (en) * | 1991-11-07 | 1995-03-21 | Microelectronics And Computer Technology Corporation | Method of making field emission tips using physical vapor deposition of random nuclei as etch mask |
US5753130A (en) * | 1992-05-15 | 1998-05-19 | Micron Technology, Inc. | Method for forming a substantially uniform array of sharp tips |
US5897790A (en) * | 1996-04-15 | 1999-04-27 | Matsushita Electric Industrial Co., Ltd. | Field-emission electron source and method of manufacturing the same |
US6406638B1 (en) * | 2000-01-06 | 2002-06-18 | The Regents Of The University Of California | Method of forming vertical, hollow needles within a semiconductor substrate, and needles formed thereby |
US20050252882A1 (en) * | 2002-10-22 | 2005-11-17 | Kibong Song | Cantilever-type near-field probe for optical data storage and method of manufacturing the same |
US7635437B2 (en) * | 2005-04-26 | 2009-12-22 | Seiko Instruments Inc. | Method of manufacturing near field light generation element |
US20070039170A1 (en) * | 2005-06-02 | 2007-02-22 | The Regents Of The University Of California | Three-dimensional metal microfabrication process and devices produced thereby |
US20070093045A1 (en) * | 2005-10-26 | 2007-04-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20090131887A1 (en) * | 2006-07-04 | 2009-05-21 | Toppan Printing Co., Ltd. | Method of manufacturing microneedle |
Also Published As
Publication number | Publication date |
---|---|
US20100003460A1 (en) | 2010-01-07 |
WO2010002445A2 (en) | 2010-01-07 |
KR20110042069A (en) | 2011-04-22 |
JP2011526841A (en) | 2011-10-20 |
WO2010002445A3 (en) | 2010-04-22 |
CN102119117A (en) | 2011-07-06 |
SG192396A1 (en) | 2013-08-30 |
US8828520B2 (en) | 2014-09-09 |
EP2307307A4 (en) | 2014-10-01 |
EP2307307A2 (en) | 2011-04-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5362060B2 (en) | Gap tuning for surface micromachined structures in epitaxial reactors | |
US9466541B2 (en) | Mechanism for MEMS bump side wall angle improvement | |
US9522821B2 (en) | Method of fabricating nano-scale structures and nano-scale structures fabricated using the method | |
US9187320B2 (en) | Method for etching a complex pattern | |
US9153453B2 (en) | Technique for etching monolayer and multilayer materials | |
WO1996008036A1 (en) | Process for producing micromechanical structures by means of reactive ion etching | |
JP5441371B2 (en) | Method of manufacturing a wafer for use in a microelectromechanical system | |
US7745308B2 (en) | Method of fabricating micro-vertical structure | |
US20140322918A1 (en) | Micro-posts having improved uniformity and a method of manufacture thereof | |
US11011601B2 (en) | Narrow gap device with parallel releasing structure | |
TWI452625B (en) | Manufacturing method of semiconductor device | |
CN102120561B (en) | Method for forming wafer through hole | |
JP4714889B2 (en) | Silicon prism and manufacturing method thereof | |
O'Brien et al. | Submicron high-aspect-ratio silicon beam etch | |
EP1241703B1 (en) | Method for masking silicon during anisotropic wet etching | |
CN109429157B (en) | Microphone and method for manufacturing the same | |
US20100224590A1 (en) | Method for producing microneedle structures employing one-sided processing | |
CN118083902A (en) | Etching method of silicon wafer and semiconductor structure | |
KR20210120050A (en) | Methods for forming and etching gate stacks | |
KR101386004B1 (en) | Method of Fabricating Micro-Grid Structure using Wafer Bonding Techniques | |
US7465601B2 (en) | Method of forming suspended structure | |
JPH0645298A (en) | Manufacture of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ALCATEL-LUCENT USA, INC., NEW JERSEY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BOLLE, CRISTIAN A.;PARDO, FLAVIO;REEL/FRAME:033258/0593 Effective date: 20080616 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: OMEGA CREDIT OPPORTUNITIES MASTER FUND, LP, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:WSOU INVESTMENTS, LLC;REEL/FRAME:043966/0574 Effective date: 20170822 Owner name: OMEGA CREDIT OPPORTUNITIES MASTER FUND, LP, NEW YO Free format text: SECURITY INTEREST;ASSIGNOR:WSOU INVESTMENTS, LLC;REEL/FRAME:043966/0574 Effective date: 20170822 |
|
AS | Assignment |
Owner name: WSOU INVESTMENTS, LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:OCO OPPORTUNITIES MASTER FUND, L.P. (F/K/A OMEGA CREDIT OPPORTUNITIES MASTER FUND LP;REEL/FRAME:049246/0405 Effective date: 20190516 |