US20140054705A1 - Silicon germanium channel with silicon buffer regions for fin field effect transistor device - Google Patents

Silicon germanium channel with silicon buffer regions for fin field effect transistor device Download PDF

Info

Publication number
US20140054705A1
US20140054705A1 US13/595,477 US201213595477A US2014054705A1 US 20140054705 A1 US20140054705 A1 US 20140054705A1 US 201213595477 A US201213595477 A US 201213595477A US 2014054705 A1 US2014054705 A1 US 2014054705A1
Authority
US
United States
Prior art keywords
silicon
illustrates
source
regions
fin
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/595,477
Inventor
Veeraraghavan S. Basker
Tenko Yamashita
Chun-Chen Yeh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US13/595,477 priority Critical patent/US20140054705A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BASKER, VEERARAGHAVAN S., YAMASHITA, TENKO, YEH, CHUN-CHEN
Priority to US13/600,625 priority patent/US8513073B1/en
Publication of US20140054705A1 publication Critical patent/US20140054705A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66545Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate

Definitions

  • This disclosure relates generally to semiconductor device fabrication, and more particularly to fabrication of fin field effect transistor (finFET) devices.
  • finFET fin field effect transistor
  • finFET devices are a desired semiconductor device architecture.
  • a finFET device includes a source, a drain, and one or more fin-shaped channels located between the source and drain.
  • a gate electrode over the fin(s) regulates electron flow between the source and the drain.
  • the architecture of a finFET device may present notable fabrication challenges.
  • a fin field effect transistor (finFET) device includes a substrate; first and second source/drain regions located on the substrate; and a fin located on the substrate between the first and second source/drain regions, wherein the silicon fin comprises a silicon germanium channel region; and first and second silicon buffer regions located in the fin adjacent to and on either side of the silicon germanium channel region, wherein the first silicon buffer region is located between the first source/drain region and the silicon germanium channel region, and wherein the second silicon buffer region is located between the second source/drain region and the silicon germanium channel region.
  • FIG. 1 is a flowchart illustrating an embodiment of a method of forming a silicon germanium channel with silicon buffer regions for a finFET device.
  • FIG. 2A illustrates a top view of a device including a patterned hardmask on a substrate.
  • FIG. 2B illustrates a cross sectional view of a device including a patterned hardmask on a substrate.
  • FIG. 3A illustrates a top view of the device of FIG. 2A after formation of blanket oxide over the device.
  • FIG. 3B illustrates a cross sectional view of the device of FIG. 2B after formation of blanket oxide over the device.
  • FIG. 4A illustrates a top view of the device of FIG. 3A after formation of a dummy gate.
  • FIG. 4B illustrates a cross sectional view of the device of FIG. 3B after formation of a dummy gate.
  • FIG. 5A illustrates a top view of the device of FIG. 4A after formation of an oxide fill adjacent to the dummy gate.
  • FIG. 5B illustrates a cross section of the device of FIG. 4B after formation of an oxide fill adjacent to the dummy gate.
  • FIG. 6A illustrates a top view of the device of FIG. 5A after removal of the dummy gate.
  • FIG. 6B illustrates a cross sectional view of the device of FIG. 5B after removal of the dummy gate.
  • FIG. 7A illustrates a top view of the device of FIG. 6A after fin formation.
  • FIG. 7B illustrates a cross sectional view of the device of FIG. 6B after fin formation.
  • FIG. 8A illustrates a top view of the device of FIG. 7A after deposition of spacer material over the device.
  • FIG. 8B illustrates a cross sectional view of the device of FIG. 7B after deposition of spacer material over the device.
  • FIG. 9A illustrates a top view of the device of FIG. 8A after etching of the spacer material to form inner spacers over the fins adjacent to the oxide fill.
  • FIG. 9B illustrates a first cross sectional view of the device of FIG. 8B after etching of the spacer material to form inner spacers over the fins adjacent to the oxide fill.
  • FIG. 9C illustrates a second cross sectional view of the device of FIG. 8B after etching of the spacer material to form inner spacers over the fins adjacent to the oxide fill.
  • FIG. 10A illustrates a top view of the device of FIG. 9A after growth of silicon germanium between the fins.
  • FIG. 10B illustrates a first cross sectional view of the device of FIG. 9B after growth of silicon germanium between the fins.
  • FIG. 10C illustrates a second cross sectional view of the device of FIG. 9C after growth of silicon germanium between the fins.
  • FIG. 11A illustrates a top view of the device of FIG. 10A after oxidation of the silicon germanium and conversion of portions the fins that are not surrounded by the spacers to silicon germanium.
  • FIG. 11B illustrates a first cross sectional view of the device of FIG. 10B after oxidation of the silicon germanium and conversion of portions the fins that are not surrounded by the spacers to silicon germanium.
  • FIG. 11C illustrates a second cross sectional view of the device of FIG. 10C after oxidation of the silicon germanium and conversion of portions the fins that are not surrounded by the spacers to silicon germanium.
  • FIG. 12A illustrates a top view of the device of FIG. 11A after removal of the oxidized silicon germanium and the patterned hardmask.
  • FIG. 12B illustrates a first cross sectional view of the device of FIG. 11B after removal of the oxidized silicon germanium and the patterned hardmask.
  • FIG. 12C illustrates a second cross sectional view of the device of FIG. 11C after removal of the oxidized silicon germanium and the patterned hardmask.
  • FIG. 13A illustrates a top view of the device of FIG. 12A after gate formation.
  • FIG. 13B illustrates a first cross sectional view of the device of FIG. 12B after gate formation.
  • FIG. 13C illustrates a second cross sectional view of the device of FIG. 12C after gate formation.
  • FIG. 14A illustrates a top view of the device of FIG. 13A after removal of the oxide fill to expose the source/drain regions.
  • FIG. 14B illustrates a first cross sectional view of the device of FIG. 13B after removal of the oxide fill to expose the source/drain regions.
  • FIG. 14C illustrates a second cross sectional view of the device of FIG. 13C after removal of the oxide fill to expose the source/drain regions.
  • Embodiments of a method of forming a silicon germanium (SiGe) channel with silicon (Si) buffer regions for a finFET device, and of a finFET device including a SiGe channel with silicon buffer regions, are provided, with exemplary embodiments being discussed below in detail.
  • a SiGe channel provides a workfunction shift in p-type finFET devices.
  • the SiGe channel region of the finFET may be separated from the silicon source/drain regions by silicon buffer regions in the fin; these silicon buffer regions may act to suppress excess leakage current.
  • the silicon buffer regions are formed using an inner spacer that covers portions of the fins that are located adjacent to the source/drain regions during formation of the SiGe channel regions in the fins.
  • FIG. 1 is a flowchart illustrating an embodiment of a method 100 of forming a silicon germanium channel with silicon buffer regions for a finFET device.
  • Method 100 of FIG. 1 comprises a replacement gate finFET fabrication process.
  • a substrate is provided, and a hardmask is patterned on the top surface of the substrate to define the locations of the fins.
  • the substrate may comprise a silicon-on-insulator (SOI) substrate, including a top silicon layer on top of a buried oxide (BOX) layer, in some embodiments. In other embodiments, the substrate may comprise bulk silicon.
  • the top silicon layer may include shallow trench isolation (STI) regions; these STI regions may be located in any appropriate location in the top silicon layer.
  • STI shallow trench isolation
  • the hardmask may comprise oxide, and the hardmask may be formed on the substrate and then patterned to define the fin locations in any appropriate manner.
  • FIG. 2A illustrates a top view of a device 200 including a patterned hardmask on a substrate
  • FIG. 2B illustrates a cross section of the device 200 along line 203 that is shown in FIG. 2A .
  • Device 200 includes patterned hardmask 201 on top of a SOI substrate comprising top silicon layer 202 on top of BOX 204 .
  • Hardmask 201 may comprise oxide.
  • Top silicon layer 202 may include STI regions (not shown); the STI regions may have any appropriate location and configuration in top silicon layer 202 .
  • a blanket oxide layer is formed over the top of device, over the patterned hardmask and the top silicon layer.
  • the blanket oxide layer protects the top silicon layer of the substrate during subsequent processing steps that are performed during method 100 .
  • the blanket oxide may be formed in any appropriate manner.
  • FIG. 3A illustrates a top view of the device 200 of FIG. 2A after formation of blanket oxide 301
  • FIG. 3B illustrates a cross section of the device 300 of FIG. 3A along line 302 that is shown in FIG. 3A .
  • Blanket oxide 301 covers patterned hardmask 201 and top silicon layer 202 .
  • method 100 proceeds to block 103 , in which a dummy gate is formed over the device.
  • the dummy gate may comprise any appropriate material, including but not limited to polysilicon.
  • the location of the dummy gate defines the locations of channel regions.
  • the dummy gate may be formed on top of the blanket oxide in any appropriate manner.
  • FIG. 4A illustrates a top view of the device 300 of FIG. 3A after formation of dummy gate 401
  • FIG. 4B illustrates a cross section of the device 400 of FIG. 4A along line 402 that is shown in FIG. 4A .
  • Dummy gate 401 is located over the areas of top silicon layer 202 that will become channel regions in the finished finFET device.
  • the dummy gate 401 may comprise polysilicon in some embodiments, and is located on top of the blanket oxide 301 .
  • method 100 proceeds to block 104 , in which oxide fill is formed over the device adjacent to the dummy gate.
  • the location if the oxide fill defines the locations of source/drain regions.
  • the oxide fill may be formed on top of the blanket oxide in any appropriate manner.
  • FIG. 5A illustrates a top view of the device 400 of FIG. 4A after formation of oxide fill 501
  • FIG. 5B illustrates a cross section of the device 500 of FIG. 5A along line 502 that is shown in FIG. 5A .
  • Oxide fill 501 is located over the areas of top silicon layer 202 that will become source/drain regions in the finished finFET device.
  • the oxide fill 501 is located on top of the blanket oxide 301 .
  • FIG. 6A illustrates a top view of the device 500 of FIG. 5A after removal of dummy gate 401
  • FIG. 6B illustrates a cross section of the device 600 of FIG. 6A along line 601 that is shown in FIG. 6A .
  • Removal of the dummy gate 401 exposes the blanket oxide 301 , which is located on top of the patterned hardmask 201 and top silicon layer 202 .
  • fins are formed in the top silicon layer of the substrate in the area from which the dummy gate was removed during block 105 of FIG. 1 .
  • the fins are formed by etching the top silicon layer of the substrate using the patterned hardmask as a mask.
  • the fins are located underneath the patterned hardmask after the fin formation etch, while the exposed portions of the top silicon layer that are not located under the patterned hardmask are removed.
  • the fin formation etch may comprise reactive ion etching (RIE), and may include an initial breakthrough step to remove the blanket oxide before etching the top silicon layer to form the fins.
  • the fins that are formed during block 106 of FIG. 1 comprise silicon.
  • FIG. 7A illustrates a top view of the device 600 of FIG. 6A after formation of fins 701 in the top silicon layer 202
  • FIG. 7B illustrates a cross section of the device 700 of FIG. 7A along line 703 that is shown in FIG. 7A
  • the portion of the blanket oxide 301 that exposed by the removal of the dummy gate 401 is removed by the initial breakthrough stage of the fin formation etch, and then the fin formation etch then proceeds to remove the portions of the top silicon layer 202 that were not located underneath patterned hardmask 201 , leaving fins 701 on BOX 204 .
  • Fins 701 comprise silicon, and are located underneath the patterned hardmask 201 .
  • the BOX 204 is exposed in between the fins 701 .
  • the portions of top silicon layer 202 that are located underneath oxide fill 501 are not etched during the fin formation etch that is performed in block 106 , and comprise source/drain regions for the finFET device that are henceforth referred to as source/drain regions 702 .
  • method 100 proceeds to block 107 , in which inner spacers are formed over the fins adjacent to the oxide fill.
  • the inner spacers are formed by depositing a spacer material over the device, and then etching the spacer material to form the inner spacers.
  • the spacer material may comprise nitride.
  • the etch of the spacer material may comprise RIE, and may be performed such that the spacer material is removed from the sides of taller structures more slowly that it is removed from shorter structures. Therefore, the spacer material that is located on the fins and patterned hardmask may be completely removed while the spacer material located on the sides of the oxide fill remains.
  • FIG. 8A illustrates a top view of the device 700 of FIG. 7A after deposition of spacer material 801 over the device 700
  • FIG. 8B illustrates a cross section of the device 800 of FIG. 8A along line 802 that is shown in FIG.
  • FIG. 9A illustrates a top view of the device 800 of FIG. 8A after etching of the spacer material 801 to form inner spacers 901 adjacent to the oxide fill 501 ;
  • FIG. 9B illustrates a cross section of the device 900 of FIG. 9A along line 902 that is shown in FIG. 9A ;
  • FIG. 9C illustrates a cross section of the device 900 of FIG. 9A along line 903 that is shown in FIG. 9A .
  • the inner spacers 901 are located on top of the BOX 204 in between the fins 701 , and extend up the sides of oxide fill 501 from the BOX 204 .
  • the inner spacers 901 are wider at the bottom, adjacent to the BOX 204 , that at the top, as the spacer material 801 is removed from the top down during the spacer formation etch that is performed in block 107 .
  • the inner spacers 901 surround the portions of the fins 701 that are located adjacent to the source/drain regions 702 , protecting the surrounded portions of the fins 701 during subsequent processing.
  • the inner spacers 901 also protect the source/drain regions 702 during subsequent processing.
  • FIG. 10A illustrates a top view of the device 900 of FIG. 9A after formation of SiGe 1001 ;
  • FIG. 10B illustrates a cross section of the device 1000 of FIG. 10A along line 1002 that is shown in FIG. 10A ;
  • FIG. 10C illustrates a cross section of the device 1000 of FIG. 10A along line 1003 that is shown in FIG. 10A .
  • SiGe 1001 is located in between fins 701 and on top of the exposed portions of BOX 204 .
  • the inner spacers 901 are located in between the SiGe 1001 and the portions of the fins 701 adjacent to source/drain regions 702 .
  • the inner spacers 901 are also located in between the SiGe 1001 and the source/drain regions 702 .
  • method 100 proceeds to block 109 , in which the SiGe is oxidized. Because SiGe oxidizes relatively quickly as compared to silicon, the SiGe may be fully converted to oxide. The oxidation of the SiGe causes the germanium in the SiGe to be driven into the portions of the silicon fins that are located adjacent to the SiGe by germanium condensation, forming SiGe channel regions in the fins. The portions of the fins that are protected by the inner spacers are not converted to SiGe during the oxidation that is performed during block 109 , and form silicon buffer regions between the SiGe channel regions and the source/drain regions in the final finFET device.
  • FIG. 11A illustrates a top view of the device 1000 of FIG.
  • FIG. 11B illustrates a cross section of the device 1100 of FIG. 11A along line 1102 that is shown in FIG. 11A
  • FIG. 11C illustrates a cross section of the device 1100 of FIG. 11A along line 1103 that is shown in FIG. 11A .
  • Formation of oxidized SiGe 1101 converts portions of the fins 701 that were located adjacent to SiGe 1001 into SiGe channel regions 1104 , due to germanium condensation. Portions of the fins 701 that are protected on either side by the inner spacers 901 and on the top by the patterned hardmask 201 (as was shown in FIG.
  • oxidized SiGe 1101 undergoes oxidized SiGe 1101 .
  • the shape of the silicon buffer regions 1105 is determined by the shape of the inner spacers 901 .
  • the inner spacers 901 also protect the source/drain regions 702 during formation of oxidized SiGe 1101 and SiGe channel regions 1104 .
  • method 100 proceeds to block 110 , in which the oxidized SiGe and the patterned hardmask are removed from the SiGe channel regions.
  • the oxidized SiGe and the patterned hardmask may be removed in any appropriate manner; as the oxidized SiGe and the patterned hardmask both comprise oxide, such that a single etch may be required during block 110 of FIG. 1 .
  • FIG. 12A illustrates a top view of the device 1100 of FIG. 11A after removal of the oxidized SiGe 1101 and patterned hardmask 201 ;
  • FIG. 12B illustrates a cross section of the device 1200 of FIG. 12A along line 1201 that is shown in FIG. 12A ;
  • FIG. 12C illustrates a cross section of the device 1200 of FIG.
  • Oxidized SiGe 1101 and patterned hardmask 201 have been removed, exposing SiGe channel regions 1104 and silicon buffer regions 1105 . Portions of oxide fill 501 may also be removed during block 110 of FIG. 1 .
  • FIG. 13A illustrates a top view of the device 1200 of FIG. 12A after formation of gate 1301 ;
  • FIG. 13B illustrates a cross section of the device 1300 of FIG. 13A along line 1302 that is shown in FIG. 13A ;
  • FIG. 13C illustrates a cross section of the device 1300 of FIG. 13A along line 1303 that is shown in FIG. 13A .
  • Gate 1301 is formed on top of the exposed SiGe channel regions 1104 and silicon buffer regions 1105 in between the oxide fill 501 .
  • Gate 1301 also covers the inner spacers 901 and the BOX 204 in between the SiGe channel regions 1104 .
  • the oxide fill is removed, exposing the source/drain regions for contact formation.
  • the resulting device comprises a finFET device having SiGe channel regions, with silicon buffer regions located on either side of the SiGe channel regions adjacent to the source/drain regions.
  • the oxide fill may be removed in any appropriate manner.
  • the remaining blanket oxide and patterned hardmask that are located underneath the oxide fill are also removed during removal of the oxide fill.
  • FIG. 14A illustrates a top view of the device 1300 of FIG. 13A after removal of the oxide fill 501 and blanket oxide 301 ;
  • FIG. 14B illustrates a cross section of the device 1400 of FIG. 14A along line 1401 that is shown in FIG. 14A ; and FIG.
  • Device 1400 comprises a finFET device having SiGe channel regions 1104 and silicon buffer regions 1105 . Removal of the oxide fill 501 and blanket oxide 301 exposes source/drain regions 702 for contact formation. The SiGe channel regions 1104 are separated from the source/drain regions 702 by silicon buffer regions 1105 , which reduces the leakage current in the finFET device 1400 .
  • the technical effects and benefits of exemplary embodiments include formation of a finFET device having a reduced leakage current.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Thin Film Transistor (AREA)

Abstract

A fin field effect transistor (finFET) device includes a substrate; first and second source/drain regions located on the substrate; and a fin located on the substrate between the first and second source/drain regions. The fin includes a silicon germanium channel region and first and second silicon buffer regions located in the fin adjacent to and on either side of the silicon germanium channel region. The first silicon buffer region is located between the first source/drain region and the silicon germanium channel region and the second silicon buffer region is located between the second source/drain region and the silicon germanium channel region.

Description

    BACKGROUND
  • This disclosure relates generally to semiconductor device fabrication, and more particularly to fabrication of fin field effect transistor (finFET) devices.
  • Due to their relatively fast switching times and high current densities, finFET devices are a desired semiconductor device architecture. In its basic form, a finFET device includes a source, a drain, and one or more fin-shaped channels located between the source and drain. A gate electrode over the fin(s) regulates electron flow between the source and the drain. The architecture of a finFET device, however, may present notable fabrication challenges.
  • SUMMARY
  • In one aspect, a fin field effect transistor (finFET) device includes a substrate; first and second source/drain regions located on the substrate; and a fin located on the substrate between the first and second source/drain regions, wherein the silicon fin comprises a silicon germanium channel region; and first and second silicon buffer regions located in the fin adjacent to and on either side of the silicon germanium channel region, wherein the first silicon buffer region is located between the first source/drain region and the silicon germanium channel region, and wherein the second silicon buffer region is located between the second source/drain region and the silicon germanium channel region.
  • Additional features are realized through the techniques of the present exemplary embodiment. Other embodiments are described in detail herein and are considered a part of what is claimed. For a better understanding of the features of the exemplary embodiment, refer to the description and to the drawings.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • Referring now to the drawings wherein like elements are numbered alike in the several FIGs:
  • FIG. 1 is a flowchart illustrating an embodiment of a method of forming a silicon germanium channel with silicon buffer regions for a finFET device.
  • FIG. 2A illustrates a top view of a device including a patterned hardmask on a substrate.
  • FIG. 2B illustrates a cross sectional view of a device including a patterned hardmask on a substrate.
  • FIG. 3A illustrates a top view of the device of FIG. 2A after formation of blanket oxide over the device.
  • FIG. 3B illustrates a cross sectional view of the device of FIG. 2B after formation of blanket oxide over the device.
  • FIG. 4A illustrates a top view of the device of FIG. 3A after formation of a dummy gate.
  • FIG. 4B illustrates a cross sectional view of the device of FIG. 3B after formation of a dummy gate.
  • FIG. 5A illustrates a top view of the device of FIG. 4A after formation of an oxide fill adjacent to the dummy gate.
  • FIG. 5B illustrates a cross section of the device of FIG. 4B after formation of an oxide fill adjacent to the dummy gate.
  • FIG. 6A illustrates a top view of the device of FIG. 5A after removal of the dummy gate.
  • FIG. 6B illustrates a cross sectional view of the device of FIG. 5B after removal of the dummy gate.
  • FIG. 7A illustrates a top view of the device of FIG. 6A after fin formation.
  • FIG. 7B illustrates a cross sectional view of the device of FIG. 6B after fin formation.
  • FIG. 8A illustrates a top view of the device of FIG. 7A after deposition of spacer material over the device.
  • FIG. 8B illustrates a cross sectional view of the device of FIG. 7B after deposition of spacer material over the device.
  • FIG. 9A illustrates a top view of the device of FIG. 8A after etching of the spacer material to form inner spacers over the fins adjacent to the oxide fill.
  • FIG. 9B illustrates a first cross sectional view of the device of FIG. 8B after etching of the spacer material to form inner spacers over the fins adjacent to the oxide fill.
  • FIG. 9C illustrates a second cross sectional view of the device of FIG. 8B after etching of the spacer material to form inner spacers over the fins adjacent to the oxide fill.
  • FIG. 10A illustrates a top view of the device of FIG. 9A after growth of silicon germanium between the fins.
  • FIG. 10B illustrates a first cross sectional view of the device of FIG. 9B after growth of silicon germanium between the fins.
  • FIG. 10C illustrates a second cross sectional view of the device of FIG. 9C after growth of silicon germanium between the fins.
  • FIG. 11A illustrates a top view of the device of FIG. 10A after oxidation of the silicon germanium and conversion of portions the fins that are not surrounded by the spacers to silicon germanium.
  • FIG. 11B illustrates a first cross sectional view of the device of FIG. 10B after oxidation of the silicon germanium and conversion of portions the fins that are not surrounded by the spacers to silicon germanium.
  • FIG. 11C illustrates a second cross sectional view of the device of FIG. 10C after oxidation of the silicon germanium and conversion of portions the fins that are not surrounded by the spacers to silicon germanium.
  • FIG. 12A illustrates a top view of the device of FIG. 11A after removal of the oxidized silicon germanium and the patterned hardmask.
  • FIG. 12B illustrates a first cross sectional view of the device of FIG. 11B after removal of the oxidized silicon germanium and the patterned hardmask.
  • FIG. 12C illustrates a second cross sectional view of the device of FIG. 11C after removal of the oxidized silicon germanium and the patterned hardmask.
  • FIG. 13A illustrates a top view of the device of FIG. 12A after gate formation.
  • FIG. 13B illustrates a first cross sectional view of the device of FIG. 12B after gate formation.
  • FIG. 13C illustrates a second cross sectional view of the device of FIG. 12C after gate formation.
  • FIG. 14A illustrates a top view of the device of FIG. 13A after removal of the oxide fill to expose the source/drain regions.
  • FIG. 14B illustrates a first cross sectional view of the device of FIG. 13B after removal of the oxide fill to expose the source/drain regions.
  • FIG. 14C illustrates a second cross sectional view of the device of FIG. 13C after removal of the oxide fill to expose the source/drain regions.
  • DETAILED DESCRIPTION
  • Embodiments of a method of forming a silicon germanium (SiGe) channel with silicon (Si) buffer regions for a finFET device, and of a finFET device including a SiGe channel with silicon buffer regions, are provided, with exemplary embodiments being discussed below in detail. A SiGe channel provides a workfunction shift in p-type finFET devices. However, because there is a relatively small valence band offset for holes, the off-state leakage current may be increased in SiGe channel finFET device, resulting in increased power consumption for the finFET device. Therefore, the SiGe channel region of the finFET may be separated from the silicon source/drain regions by silicon buffer regions in the fin; these silicon buffer regions may act to suppress excess leakage current. The silicon buffer regions are formed using an inner spacer that covers portions of the fins that are located adjacent to the source/drain regions during formation of the SiGe channel regions in the fins.
  • FIG. 1 is a flowchart illustrating an embodiment of a method 100 of forming a silicon germanium channel with silicon buffer regions for a finFET device. Method 100 of FIG. 1 comprises a replacement gate finFET fabrication process. First, in block 101 of FIG. 1, a substrate is provided, and a hardmask is patterned on the top surface of the substrate to define the locations of the fins. The substrate may comprise a silicon-on-insulator (SOI) substrate, including a top silicon layer on top of a buried oxide (BOX) layer, in some embodiments. In other embodiments, the substrate may comprise bulk silicon. The top silicon layer may include shallow trench isolation (STI) regions; these STI regions may be located in any appropriate location in the top silicon layer. The hardmask may comprise oxide, and the hardmask may be formed on the substrate and then patterned to define the fin locations in any appropriate manner. FIG. 2A illustrates a top view of a device 200 including a patterned hardmask on a substrate, and FIG. 2B illustrates a cross section of the device 200 along line 203 that is shown in FIG. 2A. Device 200 includes patterned hardmask 201 on top of a SOI substrate comprising top silicon layer 202 on top of BOX 204. Hardmask 201 may comprise oxide. Top silicon layer 202 may include STI regions (not shown); the STI regions may have any appropriate location and configuration in top silicon layer 202.
  • Returning to method 100, next, in block 102, a blanket oxide layer is formed over the top of device, over the patterned hardmask and the top silicon layer. The blanket oxide layer protects the top silicon layer of the substrate during subsequent processing steps that are performed during method 100. The blanket oxide may be formed in any appropriate manner. FIG. 3A illustrates a top view of the device 200 of FIG. 2A after formation of blanket oxide 301, and FIG. 3B illustrates a cross section of the device 300 of FIG. 3A along line 302 that is shown in FIG. 3A. Blanket oxide 301 covers patterned hardmask 201 and top silicon layer 202.
  • Next, method 100 proceeds to block 103, in which a dummy gate is formed over the device. The dummy gate may comprise any appropriate material, including but not limited to polysilicon. The location of the dummy gate defines the locations of channel regions. The dummy gate may be formed on top of the blanket oxide in any appropriate manner. FIG. 4A illustrates a top view of the device 300 of FIG. 3A after formation of dummy gate 401, and FIG. 4B illustrates a cross section of the device 400 of FIG. 4A along line 402 that is shown in FIG. 4A. Dummy gate 401 is located over the areas of top silicon layer 202 that will become channel regions in the finished finFET device. The dummy gate 401 may comprise polysilicon in some embodiments, and is located on top of the blanket oxide 301.
  • Next, method 100 proceeds to block 104, in which oxide fill is formed over the device adjacent to the dummy gate. The location if the oxide fill defines the locations of source/drain regions. The oxide fill may be formed on top of the blanket oxide in any appropriate manner. FIG. 5A illustrates a top view of the device 400 of FIG. 4A after formation of oxide fill 501, and FIG. 5B illustrates a cross section of the device 500 of FIG. 5A along line 502 that is shown in FIG. 5A. Oxide fill 501 is located over the areas of top silicon layer 202 that will become source/drain regions in the finished finFET device. The oxide fill 501 is located on top of the blanket oxide 301.
  • Then, in block 105 of method 100, the dummy gate is removed. The dummy gate may be removed in any appropriate manner. Removal of the dummy gate is performed to expose the portions of the top silicon layer that will be channel regions for the finFET device for processing. FIG. 6A illustrates a top view of the device 500 of FIG. 5A after removal of dummy gate 401, and FIG. 6B illustrates a cross section of the device 600 of FIG. 6A along line 601 that is shown in FIG. 6A. Removal of the dummy gate 401 exposes the blanket oxide 301, which is located on top of the patterned hardmask 201 and top silicon layer 202.
  • Returning to FIG. 1, next, in block 106, fins are formed in the top silicon layer of the substrate in the area from which the dummy gate was removed during block 105 of FIG. 1. The fins are formed by etching the top silicon layer of the substrate using the patterned hardmask as a mask. The fins are located underneath the patterned hardmask after the fin formation etch, while the exposed portions of the top silicon layer that are not located under the patterned hardmask are removed. The fin formation etch may comprise reactive ion etching (RIE), and may include an initial breakthrough step to remove the blanket oxide before etching the top silicon layer to form the fins. The fins that are formed during block 106 of FIG. 1 comprise silicon. The portions of the top silicon layer that are protected by the oxide fill during the fin formation etch comprise source/drain regions for the finished finFET device. FIG. 7A illustrates a top view of the device 600 of FIG. 6A after formation of fins 701 in the top silicon layer 202, and FIG. 7B illustrates a cross section of the device 700 of FIG. 7A along line 703 that is shown in FIG. 7A. The portion of the blanket oxide 301 that exposed by the removal of the dummy gate 401 is removed by the initial breakthrough stage of the fin formation etch, and then the fin formation etch then proceeds to remove the portions of the top silicon layer 202 that were not located underneath patterned hardmask 201, leaving fins 701 on BOX 204. Fins 701 comprise silicon, and are located underneath the patterned hardmask 201. The BOX 204 is exposed in between the fins 701. The portions of top silicon layer 202 that are located underneath oxide fill 501 are not etched during the fin formation etch that is performed in block 106, and comprise source/drain regions for the finFET device that are henceforth referred to as source/drain regions 702.
  • Next, method 100 proceeds to block 107, in which inner spacers are formed over the fins adjacent to the oxide fill. The inner spacers are formed by depositing a spacer material over the device, and then etching the spacer material to form the inner spacers. The spacer material may comprise nitride. The etch of the spacer material may comprise RIE, and may be performed such that the spacer material is removed from the sides of taller structures more slowly that it is removed from shorter structures. Therefore, the spacer material that is located on the fins and patterned hardmask may be completely removed while the spacer material located on the sides of the oxide fill remains. The etch of the spacer material is timed such that the spacer material that comprises the inner spacers is not removed adjacent to the oxide fill, and over the portions of the fins that are located adjacent to the source/drain regions, after the etch. The inner spacers are located on top of the BOX in between the fins adjacent to the oxide fill, such that the portion of portions of the fins that are located adjacent to the source/drain regions are surrounded by the inner spacers on either side, and covered by the patterned hardmask on top. FIG. 8A illustrates a top view of the device 700 of FIG. 7A after deposition of spacer material 801 over the device 700, and FIG. 8B illustrates a cross section of the device 800 of FIG. 8A along line 802 that is shown in FIG. 8A. Spacer material 801 covers the oxide fill 501, the patterned hardmask 201, the fins 701, and the BOX 204. Spacer material 801 may comprise nitride. FIG. 9A illustrates a top view of the device 800 of FIG. 8A after etching of the spacer material 801 to form inner spacers 901 adjacent to the oxide fill 501; FIG. 9B illustrates a cross section of the device 900 of FIG. 9A along line 902 that is shown in FIG. 9A; and FIG. 9C illustrates a cross section of the device 900 of FIG. 9A along line 903 that is shown in FIG. 9A. The inner spacers 901 are located on top of the BOX 204 in between the fins 701, and extend up the sides of oxide fill 501 from the BOX 204. The inner spacers 901 are wider at the bottom, adjacent to the BOX 204, that at the top, as the spacer material 801 is removed from the top down during the spacer formation etch that is performed in block 107. The inner spacers 901 surround the portions of the fins 701 that are located adjacent to the source/drain regions 702, protecting the surrounded portions of the fins 701 during subsequent processing. The inner spacers 901 also protect the source/drain regions 702 during subsequent processing.
  • Next, method 100 proceeds to block 108, in which SiGe is formed on the exposed BOX regions in between the fins. The SiGe may be formed in any appropriate manner. The SiGe is located adjacent to the portions of the fins that are not protected by the inner spacers. FIG. 10A illustrates a top view of the device 900 of FIG. 9A after formation of SiGe 1001; FIG. 10B illustrates a cross section of the device 1000 of FIG. 10A along line 1002 that is shown in FIG. 10A; and FIG. 10C illustrates a cross section of the device 1000 of FIG. 10A along line 1003 that is shown in FIG. 10A. SiGe 1001 is located in between fins 701 and on top of the exposed portions of BOX 204. The inner spacers 901 are located in between the SiGe 1001 and the portions of the fins 701 adjacent to source/drain regions 702. The inner spacers 901 are also located in between the SiGe 1001 and the source/drain regions 702.
  • Returning to FIG. 1, method 100 proceeds to block 109, in which the SiGe is oxidized. Because SiGe oxidizes relatively quickly as compared to silicon, the SiGe may be fully converted to oxide. The oxidation of the SiGe causes the germanium in the SiGe to be driven into the portions of the silicon fins that are located adjacent to the SiGe by germanium condensation, forming SiGe channel regions in the fins. The portions of the fins that are protected by the inner spacers are not converted to SiGe during the oxidation that is performed during block 109, and form silicon buffer regions between the SiGe channel regions and the source/drain regions in the final finFET device. FIG. 11A illustrates a top view of the device 1000 of FIG. 10A after oxidation of the SiGe 1001 to form oxidized SiGe 1101; FIG. 11B illustrates a cross section of the device 1100 of FIG. 11A along line 1102 that is shown in FIG. 11A; and FIG. 11C illustrates a cross section of the device 1100 of FIG. 11A along line 1103 that is shown in FIG. 11A. Formation of oxidized SiGe 1101 converts portions of the fins 701 that were located adjacent to SiGe 1001 into SiGe channel regions 1104, due to germanium condensation. Portions of the fins 701 that are protected on either side by the inner spacers 901 and on the top by the patterned hardmask 201 (as was shown in FIG. 9B) during the formation of oxidized SiGe 1101 are not converted into SiGe, and become silicon buffer regions 1105, located adjacent to the source/drain regions 702. The shape of the silicon buffer regions 1105 is determined by the shape of the inner spacers 901. The inner spacers 901 also protect the source/drain regions 702 during formation of oxidized SiGe 1101 and SiGe channel regions 1104.
  • Next, method 100 proceeds to block 110, in which the oxidized SiGe and the patterned hardmask are removed from the SiGe channel regions. The oxidized SiGe and the patterned hardmask may be removed in any appropriate manner; as the oxidized SiGe and the patterned hardmask both comprise oxide, such that a single etch may be required during block 110 of FIG. 1. Portions of the oxide fill may also be removed during the removal of the oxidized SiGe and the patterned hardmask; however, because the oxide fill has relatively large height as compared to the oxidized SiGe and the patterned hardmask, a relatively large portion of the oxide fill may remain on the source/drain regions of the device after the removal of the oxidized SiGe and patterned hardmask. FIG. 12A illustrates a top view of the device 1100 of FIG. 11A after removal of the oxidized SiGe 1101 and patterned hardmask 201; FIG. 12B illustrates a cross section of the device 1200 of FIG. 12A along line 1201 that is shown in FIG. 12A; and FIG. 12C illustrates a cross section of the device 1200 of FIG. 12A along line 1202 that is shown in FIG. 12A. Oxidized SiGe 1101 and patterned hardmask 201 have been removed, exposing SiGe channel regions 1104 and silicon buffer regions 1105. Portions of oxide fill 501 may also be removed during block 110 of FIG. 1.
  • Next, in block 111 of method 100 of FIG. 1, the final gate is formed over the fins in between the remaining oxide fill regions. The final gate may comprise any appropriate gate stack, including but not limited to a high-k-metal gate, with a top layer of polysilicon. The final gate may be formed over the fins in any appropriate manner. FIG. 13A illustrates a top view of the device 1200 of FIG. 12A after formation of gate 1301; FIG. 13B illustrates a cross section of the device 1300 of FIG. 13A along line 1302 that is shown in FIG. 13A; and FIG. 13C illustrates a cross section of the device 1300 of FIG. 13A along line 1303 that is shown in FIG. 13A. Gate 1301 is formed on top of the exposed SiGe channel regions 1104 and silicon buffer regions 1105 in between the oxide fill 501. Gate 1301 also covers the inner spacers 901 and the BOX 204 in between the SiGe channel regions 1104.
  • Lastly, in block 112 of method 100 of FIG. 1, the oxide fill is removed, exposing the source/drain regions for contact formation. The resulting device comprises a finFET device having SiGe channel regions, with silicon buffer regions located on either side of the SiGe channel regions adjacent to the source/drain regions. The oxide fill may be removed in any appropriate manner. The remaining blanket oxide and patterned hardmask that are located underneath the oxide fill are also removed during removal of the oxide fill. FIG. 14A illustrates a top view of the device 1300 of FIG. 13A after removal of the oxide fill 501 and blanket oxide 301; FIG. 14B illustrates a cross section of the device 1400 of FIG. 14A along line 1401 that is shown in FIG. 14A; and FIG. 14C illustrates a cross section of the device 1400 of FIG. 14A along line 1402 that is shown in FIG. 14A. Device 1400 comprises a finFET device having SiGe channel regions 1104 and silicon buffer regions 1105. Removal of the oxide fill 501 and blanket oxide 301 exposes source/drain regions 702 for contact formation. The SiGe channel regions 1104 are separated from the source/drain regions 702 by silicon buffer regions 1105, which reduces the leakage current in the finFET device 1400.
  • The technical effects and benefits of exemplary embodiments include formation of a finFET device having a reduced leakage current.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.

Claims (6)

1. A fin field effect transistor (finFET) device, comprising:
a substrate;
first and second source/drain regions located on the substrate; and
a fin located on the substrate between the first and second source/drain regions, wherein the fin comprises:
a silicon germanium channel region; and
first and second silicon buffer regions located in the fin adjacent to and on either side of the silicon germanium channel region, wherein the first silicon buffer region is located between the first source/drain region and the silicon germanium channel region, and wherein the second silicon buffer region is located between the second source/drain region and the silicon germanium channel region.
2. The finFET device of claim 1, further comprising inner spacers located adjacent to the first and second silicon buffer regions.
3. The finFET device of claim 2, wherein the inner spacers comprise nitride.
4. The finFET device of claim 2, further comprising a gate located on top of the fin, wherein the gate is located in between the inner spacers.
5. The finFET device of claim 2, wherein the substrate comprises a silicon-on-insulator substrate comprising a top silicon layer on top of a buried oxide (BOX) layer, wherein the fin is located in a first portion of the top silicon layer on top of the BOX layer, and wherein the first and second source/drain regions are located in a second portion of the top silicon layer on top of the BOX layer.
6. The finFET device of claim 5, wherein the inner spacers are located on the BOX layer on either side of the first and second silicon buffer regions, and adjacent to the first and second source/drain regions.
US13/595,477 2012-08-27 2012-08-27 Silicon germanium channel with silicon buffer regions for fin field effect transistor device Abandoned US20140054705A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/595,477 US20140054705A1 (en) 2012-08-27 2012-08-27 Silicon germanium channel with silicon buffer regions for fin field effect transistor device
US13/600,625 US8513073B1 (en) 2012-08-27 2012-08-31 Silicon germanium channel with silicon buffer regions for fin field effect transistor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/595,477 US20140054705A1 (en) 2012-08-27 2012-08-27 Silicon germanium channel with silicon buffer regions for fin field effect transistor device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/600,625 Continuation US8513073B1 (en) 2012-08-27 2012-08-31 Silicon germanium channel with silicon buffer regions for fin field effect transistor device

Publications (1)

Publication Number Publication Date
US20140054705A1 true US20140054705A1 (en) 2014-02-27

Family

ID=48952125

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/595,477 Abandoned US20140054705A1 (en) 2012-08-27 2012-08-27 Silicon germanium channel with silicon buffer regions for fin field effect transistor device
US13/600,625 Active US8513073B1 (en) 2012-08-27 2012-08-31 Silicon germanium channel with silicon buffer regions for fin field effect transistor device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/600,625 Active US8513073B1 (en) 2012-08-27 2012-08-31 Silicon germanium channel with silicon buffer regions for fin field effect transistor device

Country Status (1)

Country Link
US (2) US20140054705A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140099774A1 (en) * 2012-10-05 2014-04-10 Imec Method for Producing Strained Ge Fin Structures
US10319811B2 (en) * 2015-07-27 2019-06-11 International Business Machines Corporation Semiconductor device including fin having condensed channel region

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9236474B2 (en) 2014-02-21 2016-01-12 Stmicroelectronics, Inc. Method to form strained channel in thin box SOI structures by elastic strain relaxation of the substrate
US9660080B2 (en) 2014-02-28 2017-05-23 Stmicroelectronics, Inc. Multi-layer strained channel FinFET
US9614057B2 (en) 2014-12-30 2017-04-04 International Business Machines Corporation Enriched, high mobility strained fin having bottom dielectric isolation
US9484201B2 (en) 2015-02-23 2016-11-01 International Business Machines Corporation Epitaxial silicon germanium fin formation using sacrificial silicon fin templates
US9406529B1 (en) 2015-03-05 2016-08-02 International Business Machines Corporation Formation of FinFET junction
US10374042B2 (en) 2015-08-31 2019-08-06 International Business Machines Corporation Semiconductor device including epitaxially formed buried channel region
US9496371B1 (en) 2015-10-07 2016-11-15 International Business Machines Corporation Channel protection during fin fabrication
CN107546275B (en) * 2016-06-28 2019-12-31 西安电子科技大学 Direct band gap Ge channel NMOS device and preparation method thereof
US10608012B2 (en) 2017-08-29 2020-03-31 Micron Technology, Inc. Memory devices including memory cells and related methods
US10923493B2 (en) 2018-09-06 2021-02-16 Micron Technology, Inc. Microelectronic devices, electronic systems, and related methods
US10658224B2 (en) 2018-09-10 2020-05-19 International Business Machines Corporation Method of fin oxidation by flowable oxide fill and steam anneal to mitigate local layout effects
US10685866B2 (en) 2018-09-10 2020-06-16 International Business Machines Corporation Fin isolation to mitigate local layout effects
US11024740B2 (en) 2019-05-22 2021-06-01 International Business Machines Corporation Asymmetric channel threshold voltage

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100075471A1 (en) * 2008-09-25 2010-03-25 Innovative Silicon Isi Sa Recessed Gate Silicon-On-Insulator Floating Body Device With Self-Aligned Lateral Isolation
US20120091528A1 (en) * 2010-10-18 2012-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Fin-like field effect transistor (finfet) device and method of manufacturing same
US20120319211A1 (en) * 2011-06-16 2012-12-20 Taiwan Semiconductor Manufacturing Company, Ltd. Strained channel field effect transistor

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6885055B2 (en) 2003-02-04 2005-04-26 Lee Jong-Ho Double-gate FinFET device and fabricating method thereof
US7508031B2 (en) 2005-07-01 2009-03-24 Synopsys, Inc. Enhanced segmented channel MOS transistor with narrowed base regions
US7348225B2 (en) 2005-10-27 2008-03-25 International Business Machines Corporation Structure and method of fabricating FINFET with buried channel
JP4635897B2 (en) * 2006-02-15 2011-02-23 株式会社東芝 Semiconductor device and manufacturing method thereof
JP4271210B2 (en) * 2006-06-30 2009-06-03 株式会社東芝 Field effect transistor, integrated circuit device, and manufacturing method thereof
JP4310399B2 (en) * 2006-12-08 2009-08-05 株式会社東芝 Semiconductor device and manufacturing method thereof
US8048723B2 (en) 2008-12-05 2011-11-01 Taiwan Semiconductor Manufacturing Company, Ltd. Germanium FinFETs having dielectric punch-through stoppers
US8106459B2 (en) 2008-05-06 2012-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. FinFETs having dielectric punch-through stoppers
US8623728B2 (en) * 2009-07-28 2014-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming high germanium concentration SiGe stressor
JP5166458B2 (en) 2010-01-22 2013-03-21 株式会社東芝 Semiconductor device and manufacturing method thereof
US8395195B2 (en) 2010-02-09 2013-03-12 Taiwan Semiconductor Manufacturing Company, Ltd. Bottom-notched SiGe FinFET formation using condensation
US8399314B2 (en) * 2010-03-25 2013-03-19 International Business Machines Corporation p-FET with a strained nanowire channel and embedded SiGe source and drain stressors

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100075471A1 (en) * 2008-09-25 2010-03-25 Innovative Silicon Isi Sa Recessed Gate Silicon-On-Insulator Floating Body Device With Self-Aligned Lateral Isolation
US20120091528A1 (en) * 2010-10-18 2012-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Fin-like field effect transistor (finfet) device and method of manufacturing same
US20120319211A1 (en) * 2011-06-16 2012-12-20 Taiwan Semiconductor Manufacturing Company, Ltd. Strained channel field effect transistor

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140099774A1 (en) * 2012-10-05 2014-04-10 Imec Method for Producing Strained Ge Fin Structures
US9263528B2 (en) * 2012-10-05 2016-02-16 Imec Method for producing strained Ge fin structures
US10319811B2 (en) * 2015-07-27 2019-06-11 International Business Machines Corporation Semiconductor device including fin having condensed channel region

Also Published As

Publication number Publication date
US8513073B1 (en) 2013-08-20

Similar Documents

Publication Publication Date Title
US8513073B1 (en) Silicon germanium channel with silicon buffer regions for fin field effect transistor device
JP6951903B2 (en) Extended area for semiconductor devices
KR101888274B1 (en) Silicon and silicon germanium nanowire formation
US10170623B2 (en) Method of fabricating semiconductor device
KR101633225B1 (en) FIN STRUCTURE FOR A FinFET DEVICE
US9947773B2 (en) Semiconductor arrangement with substrate isolation
CN106340455B (en) Semiconductor element and manufacturing method thereof
US8697523B2 (en) Integration of SMT in replacement gate FINFET process flow
CN106887383B (en) Method for forming fin structure of fin field effect transistor device
US9117875B2 (en) Methods of forming isolated germanium-containing fins for a FinFET semiconductor device
CN102054705A (en) Method of forming an integrated circuit structure
TWI668866B (en) Semiconductor device and method for fabricating the same
US9780092B2 (en) Semiconductor device having a filling conductor comprising a plug portion and a cap portion and manufacturing method thereof
US20160276429A1 (en) Semiconductor device and method for fabricating the same
US9640662B2 (en) Method for fabricating semiconductor device
US9966313B2 (en) FinFET device and method of manufacturing
CN109390386A (en) The condensation of post tensioned unbonded prestressed concrete SiGe channel and its manufacturing method
WO2015149705A1 (en) Fin type semiconductor structure and forming method therefor
US20120261759A1 (en) Semiconductor device and method for manufacturing the same
US9312180B2 (en) Method for forming semiconductor structure
US10043675B2 (en) Semiconductor device and method for fabricating the same
CN105514161B (en) Semiconductor device and its manufacturing method
CN106409748B (en) Semiconductor element and manufacturing method thereof
CN105633152B (en) Semiconductor structure and manufacturing method thereof
US11088264B2 (en) Self-aligned channel-only semiconductor-on-insulator field effect transistor

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BASKER, VEERARAGHAVAN S.;YAMASHITA, TENKO;YEH, CHUN-CHEN;REEL/FRAME:028854/0341

Effective date: 20120822

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910