US20130270703A1 - Electroless filled conductive structures - Google Patents
Electroless filled conductive structures Download PDFInfo
- Publication number
- US20130270703A1 US20130270703A1 US13/976,084 US201113976084A US2013270703A1 US 20130270703 A1 US20130270703 A1 US 20130270703A1 US 201113976084 A US201113976084 A US 201113976084A US 2013270703 A1 US2013270703 A1 US 2013270703A1
- Authority
- US
- United States
- Prior art keywords
- electroless
- recess
- esm
- enm
- metal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76844—Bottomless liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76846—Layer combinations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76861—Post-treatment or after-treatment not introducing additional chemical elements into the layer
- H01L21/76864—Thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76874—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53242—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a noble metal, e.g. gold
- H01L23/53252—Additional layers associated with noble-metal layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53257—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
- H01L23/53266—Additional layers associated with refractory-metal layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- interconnects are generally formed on a semiconductor substrate using a copper dual damascene process.
- a copper dual damascene process typically begins with a trench being etched into a dielectric layer and then filled with a barrier/adhesion layer and a seed layer using a physical vapor deposition (PVD) sputtering process.
- PVD physical vapor deposition
- An electroplating process is then used to fill the via and trench with copper metal to form the interconnect.
- PVD physical vapor deposition
- the line-of-sight PVD process gives rise to issues such as trench overhang of the barrier/adhesion, and seed layers, leading to pinched-off trench and via openings during plating, and inadequate gap fill.
- FIGS. 1 A-G′ illustrate formation of example conductive trench structures in accordance with various embodiments of the present invention.
- FIGS. 2 A-F′ illustrate formation of example conductive dual damascene interconnect structures in accordance with embodiments of the present invention.
- FIGS. 3 A-G′ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention.
- FIGS. 4 A-E′′ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention.
- FIGS. 5A-B each illustrate an example method for forming an interconnect or other conductive structure in accordance with an embodiment of the present invention.
- FIG. 6 illustrates an example computing system having one or more devices implemented with conductive structures formed in accordance with an embodiment of the present invention.
- the figures are not necessarily drawn to scale or intended to limit the claimed invention to the specific configurations shown.
- some figures generally indicate straight lines, right angles, and smooth surfaces, an actual implementation of a structure may have less than perfect straight lines, right angles, and some features may have surface topology or otherwise be non-smooth, given real world limitations of the processing equipment and techniques used.
- the figures are provided merely to show example structures.
- a layer of electroless nucleation material (ENM) and a layer of electroless suppression material (ESM) are used in conjunction to enable bottom-up fill of the feature.
- the ENM is deposited first and then covered by ESM, which is then selectively etched to expose particular areas of ENM.
- the ESM can be deposited first and then be covered by ENM, which is then selectively etched and/or reflowed to expose particular areas of ESM.
- the ENM layer is an underlying or otherwise pre-existing metal layer that can be leveraged to provide desired nucleation sites.
- Electroless filler material can then be deposited to fill the structure, in accordance with some embodiments.
- the EFM nucleates on exposed ENM, but not on exposed ESM (or otherwise nucleates more slowly on the ESM than the ENM).
- a bottom-up electroless fill is enabled, thereby eliminating or otherwise reducing problems associated with line-of-sight trench deposition techniques.
- a method for forming various conductive features uses electroless fill in conjunction with high growth rate selectivity between an electroless nucleation material (ENM) and electroless suppression material (ESM) to generate bottom-up or otherwise desired fill pattern of such features.
- ENM electroless nucleation material
- ESM electroless suppression material
- Suitable ENM may be present in the underlying or otherwise existing structure, or may be provided for the specific purpose of enabling a bottom-up or other desired fill process as described herein.
- An ESM is provisioned so as to prevent or otherwise inhibit nucleation at the ESM covered areas of the feature, which in turn prevents or otherwise slows down the rate of electroless growth on those areas.
- the electroless growth rate on the ENM sites is higher than the electroless growth rate on the ESM sites.
- an electroless fill pattern can be customized by provisioning specific exposed areas of ENM within a conductive feature to be filled.
- the nucleation rate of electroless metal growth on ENM relative to ESM is greater than one.
- ESM deposition can be achieved in a number of ways.
- the ESM can be blanket deposited and then etched using any number of etch techniques, including for instance, wet and/or dry etching, isotropic and/or anisotropic etching, plasma etching, laser ablation, or other suitable etch processes.
- the ESM can be selectively deposited using directional deposition, such that ESM is only provided in areas where electroless growth is undesirable.
- a mask that is naturally selective to the ESM can be deployed using standard lithography, such that the ESM will only deposit on areas not having the mask material (or the inverse situation where the ESM will only deposit on areas having the mask material). Numerous techniques for providing the ESM in the desired areas where nucleation is to be prevented or otherwise inhibited will be apparent in light of this disclosure.
- the areas where nucleation is desired, and hence where exposed ENM is desired will depend on the given application and structure.
- electroless techniques can be used to deposit electroless filler material (EFM), which will nucleate on the ENM, but not on the ESM (or at a slower rate relative to the ENM), thereby generating the desired fill pattern.
- the desired fill pattern is a bottom-up fill wherein the UM nucleates on the bottom surface of the trench or structure being filled, but not on the sidewalls, thereby eliminating or otherwise significantly reducing the occurrence of trench overhang and pinch-off conditions.
- the area of the feature with exposed ENM is the bottom surface of the feature (e.g., trench or via).
- ENM can be selectively provisioned within a feature to be filled in any manner to enable a corresponding desired fill pattern.
- an ESM is layered on a feature (e.g., trench or via structure) to prevent electroless growth.
- Suitable ENM is then selectively deposited onto the feature only in areas where electroless growth is desirable (e.g., using directional deposition techniques).
- a non selectively deposited layer ENM can be reflowed to cause the ENM to flow to a bottom surface of the feature to be filled, to expose underlying ESM on the sidewalls of the feature.
- this reflow can be carried out at a temperature high enough to reflow the ENM but not high enough to reflow the ESM.
- a layer of ENM can be non-selectively deposited and then etched using any number of suitable etch techniques, including for instance, wet and/or dry etching, isotropic and/or anisotropic etching, plasma etching, laser ablation, or other suitable etch processes to expose the underlying ESM in areas where electroless growth is undesirable (e.g., sidewalls of high-aspect ratio vias and/or trenches). Electroless techniques can then be used to deposit an EFM or multiple EFMs, which will nucleate on the ENM at a higher rate than on the ESM, generating the desired fill pattern.
- the desired fill pattern is a bottom-up fill wherein the UM nucleates on the bottom surface of the trench or structure being filled faster.
- multiple EFMs o multiple depositions of the same EFM can be used to fill the same feature.
- the second or otherwise later deposited UM may nucleate on the previous EFM.
- an additional layer of ENM can be deposited on the previous EFM such that the subsequent EFM may nucleate on the additional layer of ENM. Note that additional layers of ESM can be used to facilitate processing in accordance with some such embodiments of the present invention.
- the feature may only be partially filled by the EFM car EFMs and all subsequent fill can be completed, for example, by depositing a cap material directly onto the exposed EFM.
- the cap material can. be deposited, for instance, by atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), electroplating, or electroless processes.
- ALD atomic layer deposition
- CVD chemical vapor deposition
- PVD physical vapor deposition
- electroplating electroless processes.
- a diffusion barrier layer can be interposed between the EFM and the cap material. Such a barrier layer may be desirable, for instance, to prevent the formation of a galvanic couple at the interface of differing EFM depositions.
- conductive feature fabrication processes and structures include, for instance, ENM layers, ESM layers, and electroless metal fill materials, numerous material and fill-pattern schemes will be apparent in light of this disclosure and the claimed invention is not intended to be limited to conductive structures having a particular ENM-ESM-EFM scheme.
- various example processing techniques are provided herein (e.g., ALD, CVD, PVD, electroplating, electroless deposition, etc), but other suitable processing techniques may also be used to provide structures fabricated as described herein.
- FIGS. 2 A- 2 F′, 3 A- 3 G′, and 4 A- 4 E′′ illustrate formation of example conductive structures configured in accordance with various embodiments of the present invention.
- Each of these examples generally include trench or dual damascene recesses that can be used, for example, as conductive pathways, contacts, transistor gates, vias, interconnects, or other such metal features.
- the trenches and dual damascene structures are fabricated. in a dielectric layer deposited on or otherwise formed in a substrate.
- Other conductive structures having any number of profiles, geometries, and functions can benefit from an embodiment of the present invention, as will be appreciated in light of this disclosure.
- any number of suitable substrates can be used to implement the substrate, including bulk substrates (e.g., silicon, germanium, III-V materials, etc), semiconductor-on-insulator substrates (XOI, where X is a semiconductor material such as silicon, germanium or germanium-enriched silicon), and multi-layered structures.
- the substrate is a silicon bulk substrate.
- the substrate may be formed using alternate materials, which may or may not be combined with silicon, that include but are not limited to germanium, silicon germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, or gallium antimonide. Further materials classified as group III-V or group IV materials may also be used to form the substrate.
- any material that may serve as a foundation upon which an integrated circuit having interconnects and/or conductive features may be built falls within the spirit and scope of the claimed invention.
- the dielectric layer may be implemented with any suitable dielectric or insulator materials, including those commonly used in integrated circuit applications, such as oxides (e.g., silicon dioxide, carbon doped oxide), silicon nitride, or organic polymers (e.g., perfluorocyclobutane or polytetrafluoroethylene), fluorosilicate glass, and organosilicates (e.g., silsesquioxane, siloxane, or organosilicate glass).
- the dielectric material may be low-k or high-k depending on the desired isolation, and may include pores or other voids to further reduce its dielectric constant. Although only one trench/via structure is generally shown, the dielectric layer may include multiple such structures (such as shown in the example configuration of FIG.
- dielectric layer thickness can vary greatly, but in some example embodiments is in the range of 50 nm to 5000 nm. Numerous dielectric layer configurations can be used and the claimed invention is not intended to be limited to any particular set of material systems or geometries.
- the via and/or trench can be formed in the dielectric layer, for example, using standard lithography including via and/or trench patterning and subsequent etch processes followed by planarization, polishing, cleans, or other desired processing.
- the patterning and etch processes can be called out, for instance, using wet and/or dry etch techniques.
- the trench and via dimensions can vary, depending on the application. In some example cases, the trench opening is about 10 nm to 100 nm (e.g., 20 to 50 nm) and the via opening is about 5 mu to 50 nm (e.g., 10 to 25 nm), and the entire structure has an aspect ratio in the range of about 10:1 to 1:1 (e.g., 5:1). As will be appreciated, the via and/or trench geometry will vary from one embodiment to the next, and the claimed invention is not intended to be limited to any particular configuration.
- the structure to be filled may or may not interact with other features or structures formed in other layers of the dielectric.
- the trench does not conductively couple with other features above or below the trench, in that particular cross-section as illustrated.
- the trench may simply be, for instance, a narrow conductive trace that runs from one point to another point on a given layer (which may be the only layer of the structure or one layer in a stack of layers), so as to electrically connect two components or other features (e.g., I/O pin, transistor electrode, capacitor electrode, etc) disposed on that layer.
- the conductive feature being filled is a damascene structure that conductively couples with other features above and/or below that structure.
- a stacked via and/or trench configuration can be used, for instance, in a memory array or other multi-layer integrated circuit.
- FIG. 2 A′ which generally shows a dynamic random access memory (DRAM) integrated circuit that includes a plurality of stacked interconnect layers (two shown) on top of the substrate. This DRAM circuit will be discussed in turn.
- DRAM dynamic random access memory
- FIGS. 1 A-G′ illustrate formation of example conductive trench structures in accordance with various embodiments of the present invention.
- the demonstrated process enables a bottom-up fill of electroless metal for trenches using diffusion barrier removal from feature bottom.
- FIG. 1A shows formation of the trench in the dielectric layer. This can trench formation be carded out as previously explained.
- the trench may serve any number of functions, such as a conductive run, a gate of a field effect transistor (FET), or a contact.
- FET field effect transistor
- FIG. 1B illustrates deposition of an ENM layer on the trench recess, in accordance with an embodiment of the present invention.
- the ENM may be a pure metal in some example embodiments, while in other example embodiments may be a doped alloy to make it amorphous in nature and thereby improve its diffusion barrier properties and adhesion to the dielectric layer. In some specific cases, the ENM layer is implemented.
- any other suitable nucleation material is deposited using PVD, CVD, ALD, or other suitable deposition technique (e.g., electroless, electroplating), to provide a selectively located and/or continuous and conformal ENM layer.
- the thickness of the ENM layer can vary, and in some such embodiments is in the range of one-to-several monolayers to several hundred nanometers. In a more general sense, any ENM layer thickness sufficient for nucleation of the desired fill metal and to promote electroless growth at a desired rate can be used, and the claimed invention is not intended to be limited by any particular range of ENM layer thicknesses or other dimensions.
- the ESM can be a metal or dielectric or diffusion barrier material, such as tantalum, titanium, tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, silicon nitride, silicon dioxide, aluminum oxide, or other suitable material that will suppress or otherwise inhibit electroless metal growth on feature sidewalls or other feature areas.
- the thickness of the ESM layer can vary, and any ESM layer thickness sufficient to suppress or otherwise sufficiently inhibit ENM growth to enable a desired fill pattern can be used.
- ESM layer thickness is one-to-several monolayers to several hundred nanometers.
- the ESM can be deposited or formed in a number of ways.
- a nitrogen (N 2 ), oxygen (O 2 ) or carbon based gas in a plasma, CVD, ALD, or thermal process is used to modify the surface of the ENM layer to effectively provide an ESM layer.
- the modification of the ENM surface should be tunable so the bulk of the ENM is intact and conductive, while the modified ENM surface can suppress or otherwise sufficiently electroless growth.
- an ultra-thin (e.g., one-to-several monolayers thick) layer of dielectric material such as an oxide or nitride (e.g., silicon nitride, silicon dioxide, aluminum oxide, etc) is deposited or otherwise formed on the ENM layer to provide the ESM layer.
- dielectric material such as an oxide or nitride (e.g., silicon nitride, silicon dioxide, aluminum oxide, etc) is deposited or otherwise formed on the ENM layer to provide the ESM layer.
- an ultra-thin (e.g., one-to-several monolayers thick) layer of conductive diffusion barrier material e.g., tantalum, titanium, tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, etc
- conductive diffusion barrier material e.g., tantalum, titanium, tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, etc
- the ESM can be chosen or otherwise configured to provide acceptable diffusion barrier properties.
- the ESM layer After the ESM layer is provided, it can then be etched, as best shown in FIG. 1D .
- the ESM can be selectively deposited (e.g., directional deposition), such that no or only minimal etching would be necessary.
- the ESM can be etched using any number of etch techniques as previously explained, including for instance, wet and/or dry etching, isotropic and/or anisotropic etching, plasma etching, laser ablation, or other suitable etch processes.
- a tuned argon ion (Ar+) etch is used to remove the ESM from the field and bottom of the trench, leaving ESM only on the trench sidewalls.
- the ESM is left in areas where electroless growth is undesirable.
- An example resulting structure after the etch for selective deposition of the ESM layer) is shown in FIG. 1E , which shows the remaining ESM only on the trench sidewalls.
- ESM may be left in other locations as well, such as on the surfaces to the left and/or right of the trench, if so desired.
- EFM can be deposited to at least partially fill the trench using, for example, electroless techniques.
- conventional selective electroless techniques are used to deposit at least one metal such as, for example, copper, nickel, silver, gold, platinum, cobalt, tungsten, or alloys thereof such as copper-cobalt, copper-tin, cobalt phosphorous tungsten, nickel-phosphorous-tungsten, or any other suitable EFM that will nucleate on the ENM but not on the ESM (or otherwise at a slower rate than on the ENM). In the example shown in FIG. 1F , this will yield a bottom-up fill of the trench.
- the growth rate selectivity (GRS) of this UM deposition can generally be defined as the electroless growth rate on the ENM divided by the electroless growth rate on ESM. In general, the higher the GRS, the greater the rate of bottom-up fill for the EFM. As will he appreciated, while the EFM will not nucleate and grow on the ESM layer as fast as it does on the ENM layer, there may be some marginal or otherwise negligible nucleation and growth of EFM on the ESM layer, but a bottom-up fill is still enabled. The electroless chemistry and ENM/ESM can be selected to maximize selectivity.
- CMP chemical-mechanical planarization
- ESM electroless deposition
- EFM electroless deposition
- passivation layers any necessary planarization and/or polishing, so that another layer can be formed thereon.
- FIG. 1 G′ shows an alternative embodiment of a trench structure that is filled without depositing an ENM layer into the trench.
- the previously described trench etch process not only forms the trench structure in the dielectric layer, but also exposes an underlying metal at the bottom of the trench.
- the underlying metal may be, for example, formed earlier in the fabrication process for the specific purpose of providing a landing pad and nucleation site for the subsequent trench etch and EFM deposition process, or alternatively an existing metal structure that serves some other purpose but can also be leveraged as a nucleation site
- the underlying metal layer is a conductive cap (e.g., copper) from the previous metal layer, suitable for electroless metal growth.
- the ESM layer deposition is selective (e.g., directional deposition), such that the deposition is only on the trench sidewalls, but not on the underlying metal or field surfaces.
- the deposition is non-selective and then etched accordingly, to expose the underlying metal.
- the ESM layer could be, for example, a diffusion barrier (e.g., tantalum) that is selectively removed from bottom of trench to facilitate an electroless bottom-up metal fill as described herein. After the EFM is provided, the resulting integrated circuit structure can then be planarized and/or otherwise further processed as desired.
- FIGS. 2 A-F′ illustrate formation of example conductive dual damascene interconnect structures in accordance with embodiments of the present invention.
- the demonstrated process enables a bottom-up fill of electroless metal for dual damascene features using diffusion barrier removal from the feature bottom.
- FIG. 2A shows the etched dual damascene recess in the dielectric layer. This etch process can be carried out as previously explained.
- the dual damascene feature in this example includes a trench portion and a via portion. Note that previous discussion with respect to various details and aspects of the techniques provided herein is not always repeated but is equally applicable to related aspects of other embodiments provided herein, as will be appreciated in light of this disclosure.
- the etch lands on an underlying metal, which as previously explained can be, for example, a conductive cap of a lower metal layer or feature, or other previously provided metal suitable for electroless metal growth.
- FIG. 2 A′ shows a specific example embodiment where the underlying metal landing pad is a metal line of a lower layer in a DRAM integrated circuit structure.
- the substrate is configured with various DRAM cell components integrated therein, such as access transistor T and word line WL.
- DRAM devices typically include a plurality of hit cells, with each cell generally including a storage capacitor communicatively coupled to a bitline by way of an access transistor that is gated by a word line.
- Each layer includes various metal lines (M 1 , M 1 ′, M 2 , and M 2 ′) and corresponding vias (V 0 , V 0 ′, V 1 , and V 1 ′) formed within an interlayer dielectric (ILD) material.
- ILD interlayer dielectric
- each layer in this example structure is generally isolated or otherwise demarcated from neighboring layers by an etch stop layer.
- each metal line and via of this example embodiment is configured with a barrier layer, at least some of which are formed with ENM and/or ESM layers implemented as described herein to enable electroless bottom-up fill.
- Other embodiments may include fewer or more such layers.
- FIGS. 2 A and 2 A′ show how via V 1 electrically connects metal line M 2 to the underlying metal line M 1 .
- the metal line M 2 shown in FIG. 2 A′ is the underlying metal shown in FIG. 2A .
- a layer of ESM is deposited or otherwise formed on the dual damascene trench.
- the previous discussion with reference to the ESM layer in FIG. 1C is equally applicable here, except that the ESM layer in this example configuration is deposited directly onto the dielectric layer.
- a continuous doped ENM layer may allow for better diffusion barrier properties and better adhesion to the dielectric layer.
- the ESM layer can also be deposited or otherwise formed directly on the dielectric layer, and then etched (if necessary) to expose the underlying metal, as best shown in FIG. 2C .
- the previous discussion with respect to etching of the ESM layer e.g., Ar ion etch or some other plasma/chemical etch technique
- EFM can then be deposited to at least partially fill the via portion.
- the same or a different EFM can then be deposited to fill the trench portion using the same or different deposition technique (e.g., electroless, etc), as best shown in FIG. 2E .
- the previous discussion with reference to provisioning the EFM as well as the GRS is equally applicable here. However, in such cases where there is exposed trench surface (dielectric layer), dopants can be used in the EFM to assist in forming a strong metal-dielectric interface.
- the EFM e.g., copper alloy
- the resulting structure can be planarized/polished, as previously described with reference to FIG. 1G (e.g., using CMP), and as best shown in FIG. 2F .
- the subsequent EFM deposition can be made using the same EFM used in the first deposition or an additional suitable UM material can be used, as previously indicated in such embodiments the subsequent EFM or EFMs may nucleate directly on the previous layer of EFM as shown in FIGS. 2E and 2F , or a layer of EFM can be interposed between two EFM layers as shown in FIGS. 2 E′ and 2 F′. As further shown in FIGS. 2 F′ and 2 F′, an additional layer of ESM can also be used to facilitate processing. In cases where these additional ENM and ESM layers are used such as, for example, ESM Layer 1 and ESM Layer 2, depicted in FIGS.
- the materials chosen for each layer may be independently selected for each layer. Accordingly, materials used for ENM and ESM layers may, for example, be the same throughout the structure or each may be comprised of a different material.
- the structure shown in FIG. 2 F′ is the planarized version of the structure shown in FIG. 2 E′.
- FIGS. 3 A-G′ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention. As will be appreciated, these example structures are similar to those of FIGS. 2 A- 2 F′, except that an ENM layer is provided on the trench/via recess and flats. Other various distinctions will now be discussed in turn.
- FIG. 3A shows formation of the etched dual damascene recess in the dielectric layer, which can be carried out as previously explained. As can be further seen, the etch lands on an underlying metal cap layer in this example embodiment, which is in turn disposed on an underlying EFM layer. In addition, underlying ENM and ESM layers are shown. Such air integrated circuit structure may be, for example, similar to the memory circuit shown in FIG. 2 A′.
- FIG. 3B illustrates deposition of an ENM layer on the dual damascene recess, in accordance with an embodiment of the present invention.
- the previous discussion with respect to the ENM layer of FIG. 1B and the various ENM deposition processes is equally applicable here.
- a layer of ESM is deposited or otherwise formed on the ENM layer, and then etched so that the ESM is removed from the via bottom and trench flats.
- the previous discussion with reference to provisioning and etching the ESM layer (such as with reference to FIGS. 1C-D and 2 B-C) is equally applicable here.
- EFM can then be deposited to fill the via portion and at least part of the trench portion of the dual damascene recess.
- the previous discussion with reference to provisioning the EFM (such as that discussion with reference to FIGS. 1 F and 2 E-E′) is equally applicable here, but in this example embodiment, the electroless fill process is stopped before it completely finishes filling the trench.
- a layer of cap material can then he deposited on the EFM using, for example, PVD, CVD, ALD, electroplating, electroless deposition, or other suitable deposition technique.
- a capping layer can be used, for instance, to improve conductivity, process integration and/or to minimize the possibility of galvanic corrosion.
- the cap material can be, for instance, copper, cobalt, nickel, titanium, tantalum, ruthenium, palladium, silver, tungsten, alloys and combinations thereof, or any other suitable cap material that will provide the desired performance (e.g., conductivity, tune resistance, corrosion resistance, reliability, ease of polish, etc). Any cap material layer thickness can be used with various embodiments of the present invention and the thickness may vary widely.
- FIG. 3G illustrates the resulting integrated circuit structure after planarization, which can be implemented as previously explained, to remove excess cap material, etc.
- a diffusion barrier layer may be disposed between the EFM and the cap material as best illustrated in FIG. 3F .
- the diffusion barrier can be, for example, tantalum, tantalum nitride, titanium, titanium nitride, ruthenium, cobalt, nickel, any alloy or combination thereof, or any other suitable material for forming a diffusion barrier capable of reducing a risk of galvanic corrosion.
- an ultra-thin ALD (or CVD/PVD) diffusion barrier could be used, having a thickness of, for instance, one-to-several monolayers.
- the thickness of the capping material layer can be optimized to, for example, reduce process and consumables costs and defect performance, and improve reliability.
- the structure shown in FIG. 3 G′ is the planarized version of the structure shown in FIG. 3F .
- FIGS. 4 A-E′′ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention.
- bottom-up fill of EFM for the conductive structure is enabled by an ENM layer formed on the bottom of the feature using a reflow process. Similar principles and techniques previously described herein equally apply, with certain distinctions specific to this embodiment noted in turn.
- FIG. 4A shows formation of the etched dual damascene recess in the dielectric layer, which can be carried out as previously explained. As can be further seen, the etch lands on an underlying metal cap layer in this example embodiment, and as discussed with reference to FIG. 3A .
- FIG. 4B illustrates conformal deposition of an ESM layer on the dual damascene recess, in accordance with an embodiment of the present invention.
- the previous discussion with reference to provisioning ESM layer (such as with reference to FIGS. 1C , 2 B, and 3 C) is equally applicable here. Note in this specific example case that the ESM layer is formed directly on the recess in the dielectric layer, and is not etched to expose any underlying ENM layer.
- FIG. 4C illustrates deposition of an ENM layer on the ESM layer, in accordance with an embodiment of the present invention.
- a thin layer e.g., one-to-several monolayers to 100 nm
- ENM having a low melting point e.g., gold, nickel, copper, cobalt, aluminum, palladium, tin, or other suitably low melting point nucleation material
- ALD, CND or PVD deposition other deposition techniques, such as electroless or electroplating can used if so desired, as will be appreciated.
- this deposition can be done with low bias to maximize the amount of material at the feature bottom and minimize the amount of material on the feature sidewall.
- the melting point of the ENM must be lower than the melting point of the ESM layer.
- FIG. 4D illustrates the resulting structure after heating the structure to reflow the ENM, thereby causing any ENM on the feature sidewalls to move or otherwise flow to the feature bottom.
- the goal is to maximize the amount of ENM at the feature bottom and eliminate the ENM on the feature sidewalls, so as to expose the underlying ESM (which can be any provisioned barrier layer) on the feature sidewall.
- the ENM layer is implemented with PVD copper ENM, but any number of materials and deposition systems can be used.
- the copper ENM layer reflow temperatures are in the range of about 75° C. to 450° C., in some such cases. As will be appreciated, other ENM layer materials may have different reflow temperature ranges.
- the reflow can be done, for example, during the ENM layer deposition or after the ENM layer deposition. If residual ENM resides on the field post-reflow, and such residual ENM is undesired, note that subsequent processing can remove that residual material.
- the feature can be filled with a dielectric, for instance. Subsequent processing can then be used to remove the dielectric and residual ENM in the field, such as a CMP process. The dielectric could then be removed from the feature, during subsequent processing steps.
- FIG. 4E An alternative embodiment shown in FIG. 4 E′ uses a similar formation process, but is configured with a cap material layer (such as discussed with reference to FIGS. 3F-3G ).
- FIG. 4 E′′ uses a similar formation process, but is configured with a diffusion barrier between the cap material layer and the EFM (such as discussed with reference to FIGS. 3 F- 3 G′).
- the cap material layer can be configured with a low aspect ratio to fill, thereby allowing for an all PVD cap deposition (no electroplating needed).
- the techniques provided are not limited to dual damascene structures.
- the techniques can also be used for high aspect ratio through-semiconductor vias as well.
- FIG. 5A x-ray diffraction (XRD) micrograph of electroless metal growth on an example substrate having a high electroless growth rate (ENM layer) compared to an example substrate having a low electroless growth rate electroless (ESM layer).
- the graph shows electroless copper (Cu) growth on 50 A PVD copper substrate and on a tantalum nitride (TaN) substrate.
- Cu (111) peak is observed even for 1 minute deposition, and becomes progressively greater as time goes on, showing a significant electroless copper growth rate on the copper substrate.
- no or negligible Cu (200) peak was observed on the tantalum nitride substrate up to 8 minutes as shown (and continuing up to 20 minutes) of electroless copper deposition.
- 5B further illustrates the comparison of the electroless growth rates of the example EFM (Cu) on the example ENM (Cu) and ESM (TaN) layers.
- the electroless copper thickness as a function of deposition time on 50 A PVD Cu and TaN substrates is substantially different, as early in the electroless deposition as around 60 seconds, and reaches a difference of about 240 angstroms (A) after 480 seconds. This growth rate trend continues with further deposition time.
- FIG. 6 illustrates a computing system 1000 implemented with one or more interconnect or other conductive structures configured in accordance with an example embodiment of the present invention.
- the computing system 1000 houses a motherboard 1002 .
- the motherboard 1002 may include a number of components, including but not limited to a processor 1004 and at least one communication chip 1006 , each of which can be physically and electrically coupled to the motherboard 1002 , or otherwise integrated therein.
- the motherboard 1002 may be, for example, any printed circuit board, whether a main board or a daughterboard mounted on a main board or the only board of device 1000 , etc.
- computing system 1000 may include one or more other components that may or may not be physically and electrically coupled to the motherboard 1002 .
- volatile memory e.g., DRAM
- non-volatile memory e.g., ROM
- graphics processor e.g., a digital signal processor, a crypto processor, a chipset, an antenna, a display, a touchscreen display, a touchscreen controller, a battery, an audio codec, a video codec, a power amplifier, a global positioning system (GPS) device, a compass, an accelerometer, a gyroscope, a speaker, a camera, and a mass storage device (such as hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth).
- any of the components included in computing system 1000 may include one or more conductive structures as described herein (e.g., having a metal gate, conductive run, trench, via, dual damascene, and/or other structure or feature implemented with ENM and ESM having different electroless growth rates). These conductive structures can be used, for instance, to implement an on-board processor cache or memory array or a transistor circuit. In some embodiments, multiple functions can be integrated into one or more chips having one or more interconnect structures (e.g., for instance, note that the communication chip 1006 can he part of or otherwise integrated into the processor 1004 ).
- the communication chip 1006 enables wireless communications for the transfer of data to and from the computing system 1000 .
- the term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels. etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not.
- the communication chip 1006 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX, (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond.
- the computing system 1000 may include a plurality of communication chips 1006 . For instance, a first communication chip 1006 may be dedicated. to shorter range wireless communications such as Wi-Fi and Bluetooth and a second communication chip 1006 may be dedicated to longer range wireless communications such as GPS EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.
- the processor 1004 of the computing system 1000 includes an integrated circuit die packaged within the processor 1004 .
- the integrated circuit die of the processor includes onboard memory circuitry that is implemented with one or more conductive structures having a trench, via, dual damascene, and/or other structure, as variously described herein.
- the term “processor” may refer to any device or portion of a device that processes, for instance, electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
- the communication chip 1006 may also include an integrated circuit die packaged within the communication chip 1006 .
- the integrated circuit die of the communication chip includes one or more conductive structures as described herein (e.g., metal gates or conductive runs, trenches, dual damascene interconnects, etc).
- conductive structures as described herein (e.g., metal gates or conductive runs, trenches, dual damascene interconnects, etc).
- multi-standard wireless capability may be integrated directly into the processor 1004 (e.g., where functionality of any chips 1006 is integrated into processor 1004 , rather than having separate communication chips).
- processor 1004 may be a chip set having such wireless capability.
- any number of processor 1004 and/or communication chips 1006 can be used.
- any one chip or chip set can have multiple functions integrated therein.
- the computing system 1000 may be a laptop, a netbook, a notebook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra-mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder.
- the device 1000 may be any other electronic device that processes data or employs one or more integrated circuits having conductive structures as described herein.
- One example embodiment of the present invention provides a semiconductor device.
- the device comprises a dielectric layer configured with a recess having sidewalk and a bottom area.
- the device farther includes electroless nucleation material at the bottom area of the recess, and electroless suppression material on the sidewalk of the recess but not covering the bottom area of the recess.
- the device further includes an electroless fill metal disposed in the recess on the electroless nucleation material and the electroless suppression material.
- the device includes a metal cap over the electroless fill metal. In one such case, the device further includes a diffusion barrier between the metal cap and the electroless fill metal.
- the electroless nucleation material is deposited into the recess. In one such case, the electroless nucleation material is reflowed to the trench bottom area after deposition. In some other cases, the electroless nucleation material is underneath the trench. In some cases, each of the electroless nucleation material (ENM) and electroless suppression material (ESM) has an electroless growth rate, and the ratio of ENM growth rate/ESM growth rate is greater than 1. In some cases, the electroless nucleation material comprises a pure metal or a doped alloy, and the electroless suppression material comprises a diffusion barrier material. In some cases, the electroless nucleation material comprises copper, and the electroless suppression material comprises tantalum.
- the electroless fill metal comprises a plurality of electroless fill metals. Numerous other suitable materials will be apparent in light of this disclosure.
- the trench is configured as at least one of an interconnect, trench, dual damascene feature, via, conductive run, and/or metal gate. Numerous variations and configurations will be apparent in light of this disclosure.
- another embodiment of the present invention provides an electronic system comprising to printed circuit board having one or more semiconductor devices as defined in any of the preceding claims.
- the one or more semiconductor devices comprise at least one of a communication chip and/or a processor.
- the system is a computing system.
- the device includes a dielectric layer configured with a plurality of recesses each having sidewalls and a bottom area.
- the device further includes electroless nucleation material at the bottom area of each recess. and electroless suppression material on the sidewalls of each recess but not covering the bottom area of each recess.
- the device further includes electroless fill metal disposed in each recess on the electroless nucleation material and the electroless suppression material.
- Each of the electroless nucleation material (ENM) and electroless suppression material (ESM) has an electroless growth rate, and the ratio of ENM growth rate/ESM growth rate is greater than 1.
- the device further includes a metal cap over the electroless fill metal of each recess.
- the device may further include a diffusion barrier between each metal cap and the electroless fill metal.
- the electroless nucleation material is underneath at least one of the recesses (as opposed to being formed in the recess).
- Another embodiment of the present invention provides a method for forming a semiconductor device.
- the method includes providing a dielectric layer configured with a recess having sidewalls and a bottom area.
- the method further includes providing electroless nucleation material at the bottom area of the recess, and providing electroless suppression material on the sidewalls of the recess but not covering the bottom area of the recess.
- the method further includes providing, by electroless deposition, electroless fill metal disposed in the recess on the electroless nucleation material and the electroless suppression material.
- the method further includes providing a metal cap over the electroless fill metal.
- the method further includes providing a diffusion barrier between the metal cap and the electroless fill metal.
- providing the electroless nucleation material at the bottom area of the recess is a deposition process. In one such case, providing the electroless nucleation material at the bottom area of the recess the electroless nucleation material comprises reflowing the electroless nucleation material to the recess bottom area after deposition, In some cases, providing the electroless nucleation material at the bottom area of the recess includes etching the recess to expose electroless nucleation material underneath the recess (such as when the recess itself it being etched). In some cases, each of the electroless nucleation material (ENM) and electroless suppression material (ESM) has an electroless growth rate, and the ratio of ENM growth rate/ESM growth rate is greater than 1. In some cases, the electroless nucleation material comprises a pure metal or a doped alloy, and the electroless suppression material comprises a diffusion barrier material.
- EFM electroless deposition process
- other layers including the ESM, ENM, diffusion barrier, and/or cap layers may be provided by any suitable deposition technique (e.g., PVD, CVD, ALD, electroplating, electroless deposition, or other suitable deposition technique).
- PVD e.g., PVD, CVD, ALD, electroplating, electroless deposition, or other suitable deposition technique.
- EMD electroless nucleation material
- ESM electroless suppression material
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- In the manufacture of integrated circuits, interconnects are generally formed on a semiconductor substrate using a copper dual damascene process. Such a process typically begins with a trench being etched into a dielectric layer and then filled with a barrier/adhesion layer and a seed layer using a physical vapor deposition (PVD) sputtering process. An electroplating process is then used to fill the via and trench with copper metal to form the interconnect. However, as device dimensions scale down and the features become narrower, the aspect ratio of the features becomes more aggressive. The line-of-sight PVD process gives rise to issues such as trench overhang of the barrier/adhesion, and seed layers, leading to pinched-off trench and via openings during plating, and inadequate gap fill.
- FIGS. 1A-G′ illustrate formation of example conductive trench structures in accordance with various embodiments of the present invention.
- FIGS. 2A-F′ illustrate formation of example conductive dual damascene interconnect structures in accordance with embodiments of the present invention.
- FIGS. 3A-G′ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention.
- FIGS. 4A-E″ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention.
-
FIGS. 5A-B each illustrate an example method for forming an interconnect or other conductive structure in accordance with an embodiment of the present invention. -
FIG. 6 illustrates an example computing system having one or more devices implemented with conductive structures formed in accordance with an embodiment of the present invention. - As will be appreciated, the figures are not necessarily drawn to scale or intended to limit the claimed invention to the specific configurations shown. For instance, while some figures generally indicate straight lines, right angles, and smooth surfaces, an actual implementation of a structure may have less than perfect straight lines, right angles, and some features may have surface topology or otherwise be non-smooth, given real world limitations of the processing equipment and techniques used. In short, the figures are provided merely to show example structures.
- Techniques are disclosed that enable interconnects, vias, metal gates, and other conductive features that can be formed through electroless material deposition techniques. In some embodiments, a layer of electroless nucleation material (ENM) and a layer of electroless suppression material (ESM) are used in conjunction to enable bottom-up fill of the feature. In some cases, the ENM is deposited first and then covered by ESM, which is then selectively etched to expose particular areas of ENM. Alternatively, the ESM can be deposited first and then be covered by ENM, which is then selectively etched and/or reflowed to expose particular areas of ESM. In still other cases, the ENM layer is an underlying or otherwise pre-existing metal layer that can be leveraged to provide desired nucleation sites. Electroless filler material (EFM) can then be deposited to fill the structure, in accordance with some embodiments. In general, the EFM nucleates on exposed ENM, but not on exposed ESM (or otherwise nucleates more slowly on the ESM than the ENM). Thus, a bottom-up electroless fill is enabled, thereby eliminating or otherwise reducing problems associated with line-of-sight trench deposition techniques.
- As previously explained, conventional interconnect processing involves barrier and copper seed layer deposition, followed by an electroplated gapfill process. The scaling of such conventional processes can be difficult because of, for instance, available real-estate and line-of-sight problems such as trench overhang of the barrier, adhesion, and seed layers, which in turn lead to pinched-off trench and via openings during plating, and inadequate gap fill.
- Thus, and in accordance with one embodiment, a method for forming various conductive features, such as interconnects, trenches, dual damascene features (trench/vias), and through-vias, uses electroless fill in conjunction with high growth rate selectivity between an electroless nucleation material (ENM) and electroless suppression material (ESM) to generate bottom-up or otherwise desired fill pattern of such features. Suitable ENM may be present in the underlying or otherwise existing structure, or may be provided for the specific purpose of enabling a bottom-up or other desired fill process as described herein. An ESM is provisioned so as to prevent or otherwise inhibit nucleation at the ESM covered areas of the feature, which in turn prevents or otherwise slows down the rate of electroless growth on those areas. As such, the electroless growth rate on the ENM sites is higher than the electroless growth rate on the ESM sites. Thus, an electroless fill pattern can be customized by provisioning specific exposed areas of ENM within a conductive feature to be filled. To generate a bottom-up fill in accordance with some embodiments of the present invention, the nucleation rate of electroless metal growth on ENM relative to ESM is greater than one.
- Selectivity of ESM deposition can be achieved in a number of ways. For instance, the ESM can be blanket deposited and then etched using any number of etch techniques, including for instance, wet and/or dry etching, isotropic and/or anisotropic etching, plasma etching, laser ablation, or other suitable etch processes. Alternatively, the ESM can be selectively deposited using directional deposition, such that ESM is only provided in areas where electroless growth is undesirable. Alternatively, a mask that is naturally selective to the ESM can be deployed using standard lithography, such that the ESM will only deposit on areas not having the mask material (or the inverse situation where the ESM will only deposit on areas having the mask material). Numerous techniques for providing the ESM in the desired areas where nucleation is to be prevented or otherwise inhibited will be apparent in light of this disclosure.
- The areas where nucleation is desired, and hence where exposed ENM is desired, will depend on the given application and structure. In any such cases, electroless techniques can be used to deposit electroless filler material (EFM), which will nucleate on the ENM, but not on the ESM (or at a slower rate relative to the ENM), thereby generating the desired fill pattern. In some such example embodiments, the desired fill pattern is a bottom-up fill wherein the UM nucleates on the bottom surface of the trench or structure being filled, but not on the sidewalls, thereby eliminating or otherwise significantly reducing the occurrence of trench overhang and pinch-off conditions. In such a case, the area of the feature with exposed ENM is the bottom surface of the feature (e.g., trench or via). In a more general sense, ENM can be selectively provisioned within a feature to be filled in any manner to enable a corresponding desired fill pattern.
- Consistent with another embodiment, an ESM is layered on a feature (e.g., trench or via structure) to prevent electroless growth. Suitable ENM is then selectively deposited onto the feature only in areas where electroless growth is desirable (e.g., using directional deposition techniques). Alternatively, a non selectively deposited layer ENM can be reflowed to cause the ENM to flow to a bottom surface of the feature to be filled, to expose underlying ESM on the sidewalls of the feature. As will be appreciated, this reflow can be carried out at a temperature high enough to reflow the ENM but not high enough to reflow the ESM. In another alternative, a layer of ENM can be non-selectively deposited and then etched using any number of suitable etch techniques, including for instance, wet and/or dry etching, isotropic and/or anisotropic etching, plasma etching, laser ablation, or other suitable etch processes to expose the underlying ESM in areas where electroless growth is undesirable (e.g., sidewalls of high-aspect ratio vias and/or trenches). Electroless techniques can then be used to deposit an EFM or multiple EFMs, which will nucleate on the ENM at a higher rate than on the ESM, generating the desired fill pattern. In some such embodiments, the desired fill pattern is a bottom-up fill wherein the UM nucleates on the bottom surface of the trench or structure being filled faster.
- Consistent with a further embodiment, multiple EFMs o multiple depositions of the same EFM can be used to fill the same feature. In some such embodiments, the second or otherwise later deposited UM may nucleate on the previous EFM. In other such embodiments, an additional layer of ENM can be deposited on the previous EFM such that the subsequent EFM may nucleate on the additional layer of ENM. Note that additional layers of ESM can be used to facilitate processing in accordance with some such embodiments of the present invention.
- Consistent with still another embodiment, the feature may only be partially filled by the EFM car EFMs and all subsequent fill can be completed, for example, by depositing a cap material directly onto the exposed EFM. The cap material can. be deposited, for instance, by atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), electroplating, or electroless processes. In some such cases, a diffusion barrier layer can be interposed between the EFM and the cap material. Such a barrier layer may be desirable, for instance, to prevent the formation of a galvanic couple at the interface of differing EFM depositions.
- While specific embodiments of conductive feature fabrication processes and structures provided herein include, for instance, ENM layers, ESM layers, and electroless metal fill materials, numerous material and fill-pattern schemes will be apparent in light of this disclosure and the claimed invention is not intended to be limited to conductive structures having a particular ENM-ESM-EFM scheme. In addition, various example processing techniques are provided herein (e.g., ALD, CVD, PVD, electroplating, electroless deposition, etc), but other suitable processing techniques may also be used to provide structures fabricated as described herein.
- Conductive Structures
- FIGS. 2A-2F′, 3A-3G′, and 4A-4E″ illustrate formation of example conductive structures configured in accordance with various embodiments of the present invention. Each of these examples generally include trench or dual damascene recesses that can be used, for example, as conductive pathways, contacts, transistor gates, vias, interconnects, or other such metal features. As can be seen in these cross-section side-views, the trenches and dual damascene structures are fabricated. in a dielectric layer deposited on or otherwise formed in a substrate. Other conductive structures having any number of profiles, geometries, and functions can benefit from an embodiment of the present invention, as will be appreciated in light of this disclosure.
- Any number of suitable substrates can be used to implement the substrate, including bulk substrates (e.g., silicon, germanium, III-V materials, etc), semiconductor-on-insulator substrates (XOI, where X is a semiconductor material such as silicon, germanium or germanium-enriched silicon), and multi-layered structures. In one specific example case, the substrate is a silicon bulk substrate. In other implementations, the substrate may be formed using alternate materials, which may or may not be combined with silicon, that include but are not limited to germanium, silicon germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, or gallium antimonide. Further materials classified as group III-V or group IV materials may also be used to form the substrate. Although a few examples of materials from which the substrate may be formed are described here, any material that may serve as a foundation upon which an integrated circuit having interconnects and/or conductive features may be built falls within the spirit and scope of the claimed invention.
- The dielectric layer may be implemented with any suitable dielectric or insulator materials, including those commonly used in integrated circuit applications, such as oxides (e.g., silicon dioxide, carbon doped oxide), silicon nitride, or organic polymers (e.g., perfluorocyclobutane or polytetrafluoroethylene), fluorosilicate glass, and organosilicates (e.g., silsesquioxane, siloxane, or organosilicate glass). The dielectric material may be low-k or high-k depending on the desired isolation, and may include pores or other voids to further reduce its dielectric constant. Although only one trench/via structure is generally shown, the dielectric layer may include multiple such structures (such as shown in the example configuration of FIG. 2A′), and some embodiments may include multiple dielectric layers. The dielectric layer thickness can vary greatly, but in some example embodiments is in the range of 50 nm to 5000 nm. Numerous dielectric layer configurations can be used and the claimed invention is not intended to be limited to any particular set of material systems or geometries.
- The via and/or trench can be formed in the dielectric layer, for example, using standard lithography including via and/or trench patterning and subsequent etch processes followed by planarization, polishing, cleans, or other desired processing. The patterning and etch processes can be called out, for instance, using wet and/or dry etch techniques. The trench and via dimensions can vary, depending on the application. In some example cases, the trench opening is about 10 nm to 100 nm (e.g., 20 to 50 nm) and the via opening is about 5 mu to 50 nm (e.g., 10 to 25 nm), and the entire structure has an aspect ratio in the range of about 10:1 to 1:1 (e.g., 5:1). As will be appreciated, the via and/or trench geometry will vary from one embodiment to the next, and the claimed invention is not intended to be limited to any particular configuration.
- As will be further appreciated in light of this disclosure, the structure to be filled may or may not interact with other features or structures formed in other layers of the dielectric. For instance, in the cross-section of the example integrated circuit shown in
FIGS. 1A-1G , the trench does not conductively couple with other features above or below the trench, in that particular cross-section as illustrated. In such cases, the trench may simply be, for instance, a narrow conductive trace that runs from one point to another point on a given layer (which may be the only layer of the structure or one layer in a stack of layers), so as to electrically connect two components or other features (e.g., I/O pin, transistor electrode, capacitor electrode, etc) disposed on that layer. In contrast, in the cross-sections of the example integrated circuits shown in FIGS. 1G′, 2A-2F′, 3A-3G′, and 4A-4E″, the conductive feature being filled is a damascene structure that conductively couples with other features above and/or below that structure. Such a stacked via and/or trench configuration can be used, for instance, in a memory array or other multi-layer integrated circuit. One such example structure is further illustrated in FIG. 2A′, which generally shows a dynamic random access memory (DRAM) integrated circuit that includes a plurality of stacked interconnect layers (two shown) on top of the substrate. This DRAM circuit will be discussed in turn. - FIGS. 1A-G′ illustrate formation of example conductive trench structures in accordance with various embodiments of the present invention. In general, the demonstrated process enables a bottom-up fill of electroless metal for trenches using diffusion barrier removal from feature bottom.
FIG. 1A shows formation of the trench in the dielectric layer. This can trench formation be carded out as previously explained. The trench may serve any number of functions, such as a conductive run, a gate of a field effect transistor (FET), or a contact. -
FIG. 1B illustrates deposition of an ENM layer on the trench recess, in accordance with an embodiment of the present invention. The ENM may be a pure metal in some example embodiments, while in other example embodiments may be a doped alloy to make it amorphous in nature and thereby improve its diffusion barrier properties and adhesion to the dielectric layer. In some specific cases, the ENM layer is implemented. with gold, nickel, copper, cobalt, ruthenium, tungsten, aluminum, palladium, tin, silver, cobalt boride, cobalt phosphide, nickel boride, nickel phosphide, palladium boride, palladium phosphide, ruthenium boride, ruthenium phosphide, tungsten boride, tungsten phosphide, combinations thereof, or any other suitable nucleation material is deposited using PVD, CVD, ALD, or other suitable deposition technique (e.g., electroless, electroplating), to provide a selectively located and/or continuous and conformal ENM layer. The thickness of the ENM layer can vary, and in some such embodiments is in the range of one-to-several monolayers to several hundred nanometers. In a more general sense, any ENM layer thickness sufficient for nucleation of the desired fill metal and to promote electroless growth at a desired rate can be used, and the claimed invention is not intended to be limited by any particular range of ENM layer thicknesses or other dimensions. - As shown in
FIG. 1C , a layer of ESM is deposited or otherwise formed on the ENM layer. In some embodiments the ESM can be a metal or dielectric or diffusion barrier material, such as tantalum, titanium, tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, silicon nitride, silicon dioxide, aluminum oxide, or other suitable material that will suppress or otherwise inhibit electroless metal growth on feature sidewalls or other feature areas. Just as with the ENM layer thickness, the thickness of the ESM layer can vary, and any ESM layer thickness sufficient to suppress or otherwise sufficiently inhibit ENM growth to enable a desired fill pattern can be used. An example range of ESM layer thickness is one-to-several monolayers to several hundred nanometers. The ESM can be deposited or formed in a number of ways. In some example embodiments, for example, a nitrogen (N2), oxygen (O2) or carbon based gas in a plasma, CVD, ALD, or thermal process is used to modify the surface of the ENM layer to effectively provide an ESM layer. In some such example cases, the modification of the ENM surface should be tunable so the bulk of the ENM is intact and conductive, while the modified ENM surface can suppress or otherwise sufficiently electroless growth. In other embodiments, an ultra-thin (e.g., one-to-several monolayers thick) layer of dielectric material such as an oxide or nitride (e.g., silicon nitride, silicon dioxide, aluminum oxide, etc) is deposited or otherwise formed on the ENM layer to provide the ESM layer. In still other embodiments, an ultra-thin (e.g., one-to-several monolayers thick) layer of conductive diffusion barrier material (e.g., tantalum, titanium, tantalum nitride, titanium nitride, tungsten nitride, molybdenum nitride, etc) is deposited by, for example, PVD, CVD or ALD on the ENM layer to provide the ESM layer. Just as with the ENM, the ESM can be chosen or otherwise configured to provide acceptable diffusion barrier properties. - After the ESM layer is provided, it can then be etched, as best shown in
FIG. 1D . Recall, however, that in some embodiments, the ESM can be selectively deposited (e.g., directional deposition), such that no or only minimal etching would be necessary. When appropriate, the ESM can be etched using any number of etch techniques as previously explained, including for instance, wet and/or dry etching, isotropic and/or anisotropic etching, plasma etching, laser ablation, or other suitable etch processes. In one specific example embodiment, a tuned argon ion (Ar+) etch is used to remove the ESM from the field and bottom of the trench, leaving ESM only on the trench sidewalls. In a more general sense, the ESM is left in areas where electroless growth is undesirable. An example resulting structure after the etch for selective deposition of the ESM layer) is shown inFIG. 1E , which shows the remaining ESM only on the trench sidewalls. In other embodiments, ESM may be left in other locations as well, such as on the surfaces to the left and/or right of the trench, if so desired. - As shown in the example embodiment of
FIG. 1F , EFM can be deposited to at least partially fill the trench using, for example, electroless techniques. In some example embodiments, conventional selective electroless techniques are used to deposit at least one metal such as, for example, copper, nickel, silver, gold, platinum, cobalt, tungsten, or alloys thereof such as copper-cobalt, copper-tin, cobalt phosphorous tungsten, nickel-phosphorous-tungsten, or any other suitable EFM that will nucleate on the ENM but not on the ESM (or otherwise at a slower rate than on the ENM). In the example shown inFIG. 1F , this will yield a bottom-up fill of the trench. The growth rate selectivity (GRS) of this UM deposition can generally be defined as the electroless growth rate on the ENM divided by the electroless growth rate on ESM. In general, the higher the GRS, the greater the rate of bottom-up fill for the EFM. As will he appreciated, while the EFM will not nucleate and grow on the ESM layer as fast as it does on the ENM layer, there may be some marginal or otherwise negligible nucleation and growth of EFM on the ESM layer, but a bottom-up fill is still enabled. The electroless chemistry and ENM/ESM can be selected to maximize selectivity. - As will he apparent in light of this disclosure, other processes and/or alternate process sequencing may be executed in accordance with various embodiments of the present invention. One example such process is chemical-mechanical planarization (CMP) which, in some embodiments, can be used to remove excess ENM, ESM, EFM, and/or other excess materials, as shown in the example resulting structure of
FIG. 1G . Examples of other such additional processing include, for instance, various clean processes (e.g., to prepare exposed ENM layer for subsequent electroless deposition of EFM), and deposition of passivation layers and any necessary planarization and/or polishing, so that another layer can be formed thereon. - FIG. 1G′ shows an alternative embodiment of a trench structure that is filled without depositing an ENM layer into the trench. Rather, in this example case, the previously described trench etch process not only forms the trench structure in the dielectric layer, but also exposes an underlying metal at the bottom of the trench. The underlying metal may be, for example, formed earlier in the fabrication process for the specific purpose of providing a landing pad and nucleation site for the subsequent trench etch and EFM deposition process, or alternatively an existing metal structure that serves some other purpose but can also be leveraged as a nucleation site In one specific example case, the underlying metal layer is a conductive cap (e.g., copper) from the previous metal layer, suitable for electroless metal growth. In some cases, the ESM layer deposition is selective (e.g., directional deposition), such that the deposition is only on the trench sidewalls, but not on the underlying metal or field surfaces. In other embodiments, the deposition is non-selective and then etched accordingly, to expose the underlying metal. Note that the ESM layer could be, for example, a diffusion barrier (e.g., tantalum) that is selectively removed from bottom of trench to facilitate an electroless bottom-up metal fill as described herein. After the EFM is provided, the resulting integrated circuit structure can then be planarized and/or otherwise further processed as desired.
- FIGS. 2A-F′ illustrate formation of example conductive dual damascene interconnect structures in accordance with embodiments of the present invention. In general, the demonstrated process enables a bottom-up fill of electroless metal for dual damascene features using diffusion barrier removal from the feature bottom.
FIG. 2A shows the etched dual damascene recess in the dielectric layer. This etch process can be carried out as previously explained. The dual damascene feature in this example includes a trench portion and a via portion. Note that previous discussion with respect to various details and aspects of the techniques provided herein is not always repeated but is equally applicable to related aspects of other embodiments provided herein, as will be appreciated in light of this disclosure. - As can be farther seen, the etch lands on an underlying metal, which as previously explained can be, for example, a conductive cap of a lower metal layer or feature, or other previously provided metal suitable for electroless metal growth. FIG. 2A′ shows a specific example embodiment where the underlying metal landing pad is a metal line of a lower layer in a DRAM integrated circuit structure. As can be further seen, the substrate is configured with various DRAM cell components integrated therein, such as access transistor T and word line WL. Such DRAM devices typically include a plurality of hit cells, with each cell generally including a storage capacitor communicatively coupled to a bitline by way of an access transistor that is gated by a word line. Other typical DRAM components and features not shown can also be included (e.g., row and column select circuitry, sense circuitry, power select circuitry, etc). Each layer includes various metal lines (M1, M1′, M2, and M2′) and corresponding vias (V0, V0′, V1, and V1′) formed within an interlayer dielectric (ILD) material. Note that the layout shown is not intended to implicate any particular feature spacing or density. Rather, this layout is simply an arbitrary example, and any number of layout designs can benefit from an embodiment of the present invention, where trenches, vias, and other interconnect or conductive features are formed as described herein. Each layer in this example structure is generally isolated or otherwise demarcated from neighboring layers by an etch stop layer. In addition, each metal line and via of this example embodiment is configured with a barrier layer, at least some of which are formed with ENM and/or ESM layers implemented as described herein to enable electroless bottom-up fill. Other embodiments may include fewer or more such layers. In this particular example case, FIGS. 2A and 2A′ show how via V1 electrically connects metal line M2 to the underlying metal line M1. Thus, the metal line M2 shown in FIG. 2A′ is the underlying metal shown in
FIG. 2A . - As shown in
FIG. 2B , a layer of ESM is deposited or otherwise formed on the dual damascene trench. The previous discussion with reference to the ESM layer inFIG. 1C is equally applicable here, except that the ESM layer in this example configuration is deposited directly onto the dielectric layer. As will be appreciated in light of this disclosure, a continuous doped ENM layer may allow for better diffusion barrier properties and better adhesion to the dielectric layer. However, the ESM layer can also be deposited or otherwise formed directly on the dielectric layer, and then etched (if necessary) to expose the underlying metal, as best shown inFIG. 2C . The previous discussion with respect to etching of the ESM layer (e.g., Ar ion etch or some other plasma/chemical etch technique) is equally applicable here. Note that not only is the underlying metal exposed at the feature via bottom, but also the flats of the trench portion, thereby exposing the dielectric layer in those areas. - As shown in the example embodiment of
FIG. 2D , EFM can then be deposited to at least partially fill the via portion. In addition, the same or a different EFM can then be deposited to fill the trench portion using the same or different deposition technique (e.g., electroless, etc), as best shown inFIG. 2E . The previous discussion with reference to provisioning the EFM as well as the GRS is equally applicable here. However, in such cases where there is exposed trench surface (dielectric layer), dopants can be used in the EFM to assist in forming a strong metal-dielectric interface. For example, assuming the dielectric layer is an oxide such as silicon dioxide, the EFM (e.g., copper alloy) deposited in the trench portion can be doped with, for example, antimony, silver, or other dopant that will react with the exposed oxide dielectric in the flat to form a strong metal-oxide interface. Other dopant and adhesion promotion techniques can be used as well, as will be appreciated in light of this disclosure. After the EFM is provisioned, the resulting structure can be planarized/polished, as previously described with reference toFIG. 1G (e.g., using CMP), and as best shown inFIG. 2F . - In some example embodiments where a subsequent EFM is deposited on a first layer of EFM, the subsequent EFM deposition can be made using the same EFM used in the first deposition or an additional suitable UM material can be used, as previously indicated in such embodiments the subsequent EFM or EFMs may nucleate directly on the previous layer of EFM as shown in
FIGS. 2E and 2F , or a layer of EFM can be interposed between two EFM layers as shown in FIGS. 2E′ and 2F′. As further shown in FIGS. 2F′ and 2F′, an additional layer of ESM can also be used to facilitate processing. In cases where these additional ENM and ESM layers are used such as, for example,ESM Layer 1 andESM Layer 2, depicted in FIGS. 2E′ and 2F′, the materials chosen for each layer may be independently selected for each layer. Accordingly, materials used for ENM and ESM layers may, for example, be the same throughout the structure or each may be comprised of a different material. The structure shown in FIG. 2F′ is the planarized version of the structure shown in FIG. 2E′. - FIGS. 3A-G′ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention. As will be appreciated, these example structures are similar to those of FIGS. 2A-2F′, except that an ENM layer is provided on the trench/via recess and flats. Other various distinctions will now be discussed in turn.
- Metal Cap
-
FIG. 3A shows formation of the etched dual damascene recess in the dielectric layer, which can be carried out as previously explained. As can be further seen, the etch lands on an underlying metal cap layer in this example embodiment, which is in turn disposed on an underlying EFM layer. In addition, underlying ENM and ESM layers are shown. Such air integrated circuit structure may be, for example, similar to the memory circuit shown in FIG. 2A′. -
FIG. 3B illustrates deposition of an ENM layer on the dual damascene recess, in accordance with an embodiment of the present invention. The previous discussion with respect to the ENM layer ofFIG. 1B and the various ENM deposition processes is equally applicable here. As best shown inFIGS. 3C and 3D , a layer of ESM is deposited or otherwise formed on the ENM layer, and then etched so that the ESM is removed from the via bottom and trench flats. The previous discussion with reference to provisioning and etching the ESM layer (such as with reference toFIGS. 1C-D and 2B-C) is equally applicable here. - As shown in the example embodiment of
FIG. 3E , EFM can then be deposited to fill the via portion and at least part of the trench portion of the dual damascene recess. The previous discussion with reference to provisioning the EFM (such as that discussion with reference to FIGS. 1F and 2E-E′) is equally applicable here, but in this example embodiment, the electroless fill process is stopped before it completely finishes filling the trench. - As shown in
FIG. 3F , a layer of cap material can then he deposited on the EFM using, for example, PVD, CVD, ALD, electroplating, electroless deposition, or other suitable deposition technique. Such a capping layer can be used, for instance, to improve conductivity, process integration and/or to minimize the possibility of galvanic corrosion. In some example embodiments, the cap material can be, for instance, copper, cobalt, nickel, titanium, tantalum, ruthenium, palladium, silver, tungsten, alloys and combinations thereof, or any other suitable cap material that will provide the desired performance (e.g., conductivity, tune resistance, corrosion resistance, reliability, ease of polish, etc). Any cap material layer thickness can be used with various embodiments of the present invention and the thickness may vary widely.FIG. 3G illustrates the resulting integrated circuit structure after planarization, which can be implemented as previously explained, to remove excess cap material, etc. - To further reduce the risk of galvanic corrosion, a diffusion barrier layer may be disposed between the EFM and the cap material as best illustrated in
FIG. 3F . In some such embodiments, the diffusion barrier can be, for example, tantalum, tantalum nitride, titanium, titanium nitride, ruthenium, cobalt, nickel, any alloy or combination thereof, or any other suitable material for forming a diffusion barrier capable of reducing a risk of galvanic corrosion. In one specific example case, where copper is used for the cap material and galvanic corrosion becomes a concern due to electroless metal/cap, an ultra-thin ALD (or CVD/PVD) diffusion barrier could be used, having a thickness of, for instance, one-to-several monolayers. In a more general sense, the thickness of the capping material layer can be optimized to, for example, reduce process and consumables costs and defect performance, and improve reliability. The structure shown in FIG. 3G′ is the planarized version of the structure shown inFIG. 3F . - ENM Reflow Process
- FIGS. 4A-E″ illustrate formation of example conductive dual damascene interconnect structures in accordance with other embodiments of the present invention. In this example case, bottom-up fill of EFM for the conductive structure is enabled by an ENM layer formed on the bottom of the feature using a reflow process. Similar principles and techniques previously described herein equally apply, with certain distinctions specific to this embodiment noted in turn.
-
FIG. 4A shows formation of the etched dual damascene recess in the dielectric layer, which can be carried out as previously explained. As can be further seen, the etch lands on an underlying metal cap layer in this example embodiment, and as discussed with reference toFIG. 3A . -
FIG. 4B illustrates conformal deposition of an ESM layer on the dual damascene recess, in accordance with an embodiment of the present invention. The previous discussion with reference to provisioning ESM layer (such as with reference toFIGS. 1C , 2B, and 3C) is equally applicable here. Note in this specific example case that the ESM layer is formed directly on the recess in the dielectric layer, and is not etched to expose any underlying ENM layer. -
FIG. 4C illustrates deposition of an ENM layer on the ESM layer, in accordance with an embodiment of the present invention. The previous discussion with respect to provisioning the ENM layer (such as with reference toFIGS. 1B and 3B ) is equally applicable here. In one specific such example case, a thin layer (e.g., one-to-several monolayers to 100 nm) of ENM having a low melting point (e.g., gold, nickel, copper, cobalt, aluminum, palladium, tin, or other suitably low melting point nucleation material) is provisioned through ALD, CND or PVD deposition (other deposition techniques, such as electroless or electroplating can used if so desired, as will be appreciated). In some such cases, this deposition can be done with low bias to maximize the amount of material at the feature bottom and minimize the amount of material on the feature sidewall. As will be appreciated in light of this disclosure, the melting point of the ENM must be lower than the melting point of the ESM layer. -
FIG. 4D illustrates the resulting structure after heating the structure to reflow the ENM, thereby causing any ENM on the feature sidewalls to move or otherwise flow to the feature bottom. In one such embodiment, the goal is to maximize the amount of ENM at the feature bottom and eliminate the ENM on the feature sidewalls, so as to expose the underlying ESM (which can be any provisioned barrier layer) on the feature sidewall. In one specific example case, the ENM layer is implemented with PVD copper ENM, but any number of materials and deposition systems can be used. The copper ENM layer reflow temperatures are in the range of about 75° C. to 450° C., in some such cases. As will be appreciated, other ENM layer materials may have different reflow temperature ranges. Note that the reflow can be done, for example, during the ENM layer deposition or after the ENM layer deposition. If residual ENM resides on the field post-reflow, and such residual ENM is undesired, note that subsequent processing can remove that residual material. For example, after reflow, the feature can be filled with a dielectric, for instance. Subsequent processing can then be used to remove the dielectric and residual ENM in the field, such as a CMP process. The dielectric could then be removed from the feature, during subsequent processing steps. - The rest of the fabrication process can proceed as previously described, with REM deposition and planarization, as best shown in
FIG. 4E . An alternative embodiment shown in FIG. 4E′ uses a similar formation process, but is configured with a cap material layer (such as discussed with reference toFIGS. 3F-3G ). Another alternative embodiment shown in FIG. 4E″ uses a similar formation process, but is configured with a diffusion barrier between the cap material layer and the EFM (such as discussed with reference to FIGS. 3F-3G′). - A number of observations will be apparent in light of this disclosure. For instance, and in accordance with some specific embodiments of the present invention, the cap material layer can be configured with a low aspect ratio to fill, thereby allowing for an all PVD cap deposition (no electroplating needed). In addition, the techniques provided are not limited to dual damascene structures. For instance, the techniques can also be used for high aspect ratio through-semiconductor vias as well.
- Electroless Grow Rate Selectivity
-
FIG. 5A x-ray diffraction (XRD) micrograph of electroless metal growth on an example substrate having a high electroless growth rate (ENM layer) compared to an example substrate having a low electroless growth rate electroless (ESM layer). In particular, the graph shows electroless copper (Cu) growth on 50 A PVD copper substrate and on a tantalum nitride (TaN) substrate. As can be seen, Cu (111) peak is observed even for 1 minute deposition, and becomes progressively greater as time goes on, showing a significant electroless copper growth rate on the copper substrate. In contrast, no or negligible Cu (200) peak was observed on the tantalum nitride substrate up to 8 minutes as shown (and continuing up to 20 minutes) of electroless copper deposition.FIG. 5B further illustrates the comparison of the electroless growth rates of the example EFM (Cu) on the example ENM (Cu) and ESM (TaN) layers. As can be seen, the electroless copper thickness as a function of deposition time on 50 A PVD Cu and TaN substrates is substantially different, as early in the electroless deposition as around 60 seconds, and reaches a difference of about 240 angstroms (A) after 480 seconds. This growth rate trend continues with further deposition time. - Example System
-
FIG. 6 illustrates acomputing system 1000 implemented with one or more interconnect or other conductive structures configured in accordance with an example embodiment of the present invention. As can be seen, thecomputing system 1000 houses amotherboard 1002. Themotherboard 1002 may include a number of components, including but not limited to aprocessor 1004 and at least onecommunication chip 1006, each of which can be physically and electrically coupled to themotherboard 1002, or otherwise integrated therein. As will be appreciated, themotherboard 1002 may be, for example, any printed circuit board, whether a main board or a daughterboard mounted on a main board or the only board ofdevice 1000, etc. Depending on its applications,computing system 1000 may include one or more other components that may or may not be physically and electrically coupled to themotherboard 1002. These other components may include, but are not limited to, volatile memory (e.g., DRAM), non-volatile memory (e.g., ROM), a graphics processor, a digital signal processor, a crypto processor, a chipset, an antenna, a display, a touchscreen display, a touchscreen controller, a battery, an audio codec, a video codec, a power amplifier, a global positioning system (GPS) device, a compass, an accelerometer, a gyroscope, a speaker, a camera, and a mass storage device (such as hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth). Any of the components included incomputing system 1000 may include one or more conductive structures as described herein (e.g., having a metal gate, conductive run, trench, via, dual damascene, and/or other structure or feature implemented with ENM and ESM having different electroless growth rates). These conductive structures can be used, for instance, to implement an on-board processor cache or memory array or a transistor circuit. In some embodiments, multiple functions can be integrated into one or more chips having one or more interconnect structures (e.g., for instance, note that thecommunication chip 1006 can he part of or otherwise integrated into the processor 1004). - The
communication chip 1006 enables wireless communications for the transfer of data to and from thecomputing system 1000. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels. etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. Thecommunication chip 1006 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX, (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. Thecomputing system 1000 may include a plurality ofcommunication chips 1006. For instance, afirst communication chip 1006 may be dedicated. to shorter range wireless communications such as Wi-Fi and Bluetooth and asecond communication chip 1006 may be dedicated to longer range wireless communications such as GPS EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others. - The
processor 1004 of thecomputing system 1000 includes an integrated circuit die packaged within theprocessor 1004. In some embodiments of the present invention, the integrated circuit die of the processor includes onboard memory circuitry that is implemented with one or more conductive structures having a trench, via, dual damascene, and/or other structure, as variously described herein. The term “processor” may refer to any device or portion of a device that processes, for instance, electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory. - The
communication chip 1006 may also include an integrated circuit die packaged within thecommunication chip 1006. In accordance with some such example embodiments, the integrated circuit die of the communication chip includes one or more conductive structures as described herein (e.g., metal gates or conductive runs, trenches, dual damascene interconnects, etc). As will be appreciated in light of this disclosure, note that multi-standard wireless capability may be integrated directly into the processor 1004 (e.g., where functionality of anychips 1006 is integrated intoprocessor 1004, rather than having separate communication chips). Further note thatprocessor 1004 may be a chip set having such wireless capability. In short, any number ofprocessor 1004 and/orcommunication chips 1006 can be used. Likewise, any one chip or chip set can have multiple functions integrated therein. - In various implementations, the
computing system 1000 may be a laptop, a netbook, a notebook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra-mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, thedevice 1000 may be any other electronic device that processes data or employs one or more integrated circuits having conductive structures as described herein. - Numerous embodiments will be apparent, and features described herein can be combined in any number of configurations. One example embodiment of the present invention provides a semiconductor device. The device comprises a dielectric layer configured with a recess having sidewalk and a bottom area. The device farther includes electroless nucleation material at the bottom area of the recess, and electroless suppression material on the sidewalk of the recess but not covering the bottom area of the recess. The device further includes an electroless fill metal disposed in the recess on the electroless nucleation material and the electroless suppression material. in some cases, the device includes a metal cap over the electroless fill metal. In one such case, the device further includes a diffusion barrier between the metal cap and the electroless fill metal. In some cases, the electroless nucleation material is deposited into the recess. In one such case, the electroless nucleation material is reflowed to the trench bottom area after deposition. In some other cases, the electroless nucleation material is underneath the trench. In some cases, each of the electroless nucleation material (ENM) and electroless suppression material (ESM) has an electroless growth rate, and the ratio of ENM growth rate/ESM growth rate is greater than 1. In some cases, the electroless nucleation material comprises a pure metal or a doped alloy, and the electroless suppression material comprises a diffusion barrier material. In some cases, the electroless nucleation material comprises copper, and the electroless suppression material comprises tantalum. In some cases, the electroless fill metal comprises a plurality of electroless fill metals. Numerous other suitable materials will be apparent in light of this disclosure. In some cases, the trench is configured as at least one of an interconnect, trench, dual damascene feature, via, conductive run, and/or metal gate. Numerous variations and configurations will be apparent in light of this disclosure. For instance, another embodiment of the present invention provides an electronic system comprising to printed circuit board having one or more semiconductor devices as defined in any of the preceding claims. In some cases, the one or more semiconductor devices comprise at least one of a communication chip and/or a processor. In some cases, the system is a computing system.
- Another embodiment of the present invention provides a semiconductor device. The device includes a dielectric layer configured with a plurality of recesses each having sidewalls and a bottom area. The device further includes electroless nucleation material at the bottom area of each recess. and electroless suppression material on the sidewalls of each recess but not covering the bottom area of each recess. The device further includes electroless fill metal disposed in each recess on the electroless nucleation material and the electroless suppression material. Each of the electroless nucleation material (ENM) and electroless suppression material (ESM) has an electroless growth rate, and the ratio of ENM growth rate/ESM growth rate is greater than 1. In some cases, the device further includes a metal cap over the electroless fill metal of each recess. In some such cases, the device may further include a diffusion barrier between each metal cap and the electroless fill metal. In some cases, the electroless nucleation material is underneath at least one of the recesses (as opposed to being formed in the recess).
- Another embodiment of the present invention provides a method for forming a semiconductor device. The method includes providing a dielectric layer configured with a recess having sidewalls and a bottom area. The method further includes providing electroless nucleation material at the bottom area of the recess, and providing electroless suppression material on the sidewalls of the recess but not covering the bottom area of the recess. The method further includes providing, by electroless deposition, electroless fill metal disposed in the recess on the electroless nucleation material and the electroless suppression material. In some cases, the method further includes providing a metal cap over the electroless fill metal. In some such cases, the method further includes providing a diffusion barrier between the metal cap and the electroless fill metal. In some cases, providing the electroless nucleation material at the bottom area of the recess is a deposition process. In one such case, providing the electroless nucleation material at the bottom area of the recess the electroless nucleation material comprises reflowing the electroless nucleation material to the recess bottom area after deposition, In some cases, providing the electroless nucleation material at the bottom area of the recess includes etching the recess to expose electroless nucleation material underneath the recess (such as when the recess itself it being etched). In some cases, each of the electroless nucleation material (ENM) and electroless suppression material (ESM) has an electroless growth rate, and the ratio of ENM growth rate/ESM growth rate is greater than 1. In some cases, the electroless nucleation material comprises a pure metal or a doped alloy, and the electroless suppression material comprises a diffusion barrier material.
- The foregoing description of example embodiments of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise terms disclosed. Many modifications and variations are possible in light of this disclosure. For instance, while an electroless deposition process is used to provide the EFM, other layers including the ESM, ENM, diffusion barrier, and/or cap layers may be provided by any suitable deposition technique (e.g., PVD, CVD, ALD, electroplating, electroless deposition, or other suitable deposition technique). In this sense, the terms ‘electroless nucleation material’ (or ‘ENM’) and ‘electroless suppression material’ (or ‘ESM’) are not intended to be limited electroless deposition techniques. It is intended that the scope of the invention be limited not by this detailed description, but rather by the claims appended hereto.
Claims (26)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2011/066477 WO2013095433A1 (en) | 2011-12-21 | 2011-12-21 | Electroless filled conductive structures |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2011/066477 A-371-Of-International WO2013095433A1 (en) | 2011-12-21 | 2011-12-21 | Electroless filled conductive structures |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/841,018 Continuation US20150371949A1 (en) | 2011-12-21 | 2015-08-31 | Electroless filled conductive structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130270703A1 true US20130270703A1 (en) | 2013-10-17 |
US9123706B2 US9123706B2 (en) | 2015-09-01 |
Family
ID=48669086
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/976,084 Expired - Fee Related US9123706B2 (en) | 2011-12-21 | 2011-12-21 | Electroless filled conductive structures |
US14/841,018 Abandoned US20150371949A1 (en) | 2011-12-21 | 2015-08-31 | Electroless filled conductive structures |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/841,018 Abandoned US20150371949A1 (en) | 2011-12-21 | 2015-08-31 | Electroless filled conductive structures |
Country Status (3)
Country | Link |
---|---|
US (2) | US9123706B2 (en) |
TW (1) | TWI578438B (en) |
WO (1) | WO2013095433A1 (en) |
Cited By (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130341794A1 (en) * | 2012-06-21 | 2013-12-26 | Applied Materials, Inc. | Ultra-thin copper seed layer for electroplating into small features |
US20140027909A1 (en) * | 2012-07-27 | 2014-01-30 | Florian Gstrein | Metallization of fluorocarbon-based dielectric for interconnects |
US20150179517A1 (en) * | 2013-12-24 | 2015-06-25 | Siliconware Precision Industries Co., Ltd. | Semiconductor substrate and fabrication method thereof |
US20150221596A1 (en) * | 2014-02-05 | 2015-08-06 | Applied Materials, Inc. | Dielectric/metal barrier integration to prevent copper diffusion |
US9142456B2 (en) * | 2013-07-30 | 2015-09-22 | Lam Research Corporation | Method for capping copper interconnect lines |
US20150357235A1 (en) * | 2014-05-28 | 2015-12-10 | International Business Machines Corporation | Substrate including selectively formed barrier layer |
US20160013118A1 (en) * | 2014-07-14 | 2016-01-14 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacuting method of the same |
US20160035675A1 (en) * | 2014-07-29 | 2016-02-04 | Samsung Electronics Co., Ltd. | Low resistivity damascene interconnect |
US20160225665A1 (en) * | 2013-09-26 | 2016-08-04 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
WO2016190996A1 (en) * | 2015-04-23 | 2016-12-01 | Ttm Technologies, Inc. | Method for anchoring a conductive cap on a filled via in a printed circuit board and printed circuit board with an anchored conductive cap |
US20170002457A1 (en) * | 2013-11-27 | 2017-01-05 | Uab Research Foundation | Composites comprising nanostructured diamond and metal boride films and methods for producing same |
US20170025377A1 (en) * | 2014-02-27 | 2017-01-26 | Commissariat à l'énergie atomique et aux énergies alternatives | Process for producing a structure by assembling at least two elements by direct adhesive bonding |
US9589836B1 (en) * | 2016-03-11 | 2017-03-07 | Globalfoundries Inc. | Methods of forming ruthenium conductive structures in a metallization layer |
US20170110398A1 (en) * | 2015-10-20 | 2017-04-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnection structure and method of forming the same |
US20170125354A1 (en) * | 2015-11-03 | 2017-05-04 | Semiconductor Manufacturing International Shanghai) Corp | Conductive plug structure and fabrication method thereof |
KR101756544B1 (en) | 2015-06-15 | 2017-07-10 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Fin field effect transistor (finfet) device structure with interconnect structure and method for forming the same |
CN106952892A (en) * | 2015-11-05 | 2017-07-14 | 三星电子株式会社 | Semiconductor devices and its manufacture method |
US9853123B2 (en) * | 2015-10-28 | 2017-12-26 | United Microelectronics Corp. | Semiconductor structure and fabrication method thereof |
US20180040507A1 (en) * | 2016-08-05 | 2018-02-08 | International Business Machines Corporation | Structure and method to reduce copper loss during metal cap formation |
US10026649B2 (en) | 2014-12-23 | 2018-07-17 | Intel Corporation | Decoupled via fill |
US10109521B1 (en) * | 2017-05-26 | 2018-10-23 | Globalfoundries Inc. | Method to prevent cobalt recess |
CN108735741A (en) * | 2017-04-13 | 2018-11-02 | 联华电子股份有限公司 | Storage point contact structure in memory component and its production method |
CN109065497A (en) * | 2018-07-13 | 2018-12-21 | 上海华力集成电路制造有限公司 | The method of tungsten filling groove structure |
US20190006234A1 (en) * | 2017-07-03 | 2019-01-03 | Globalfoundries Inc. | Interconnects with hybrid metallization |
CN109256325A (en) * | 2017-07-14 | 2019-01-22 | 美光科技公司 | The method and semiconductor construction of forming material in opening in semiconductor construction |
US20190140167A1 (en) * | 2017-11-07 | 2019-05-09 | Everspin Technologies, Inc. | Angled surface removal process and structure relating thereto |
KR20190100975A (en) * | 2017-01-20 | 2019-08-29 | 도쿄엘렉트론가부시키가이샤 | Interconnect structure and its formation method |
US20190341293A1 (en) * | 2018-05-01 | 2019-11-07 | Hutchinson Technology Incorporated | Gold Plating On Metal Layer For Backside Connection Access |
US10566519B2 (en) | 2017-08-18 | 2020-02-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a flat bottom electrode via (BEVA) top surface for memory |
KR20200037091A (en) * | 2018-09-28 | 2020-04-08 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Vias with metal caps for underlying conductive lines |
US20200135549A1 (en) * | 2018-10-25 | 2020-04-30 | Samsung Electronics Co., Ltd. | Semiconductor device and method for making the same |
US20200144111A1 (en) * | 2018-11-05 | 2020-05-07 | Wuhan Xinxin Semiconductor Manufacturing Co., Ltd. | Metal interconnection structure and method for fabricating same |
US20200251386A1 (en) * | 2018-06-21 | 2020-08-06 | International Business Machines Corporation | Rework for metal interconnects using etch and thermal anneal |
CN112151496A (en) * | 2020-09-10 | 2020-12-29 | 复旦大学 | TSV structure with embedded inductor and preparation method thereof |
US10991645B2 (en) * | 2018-07-03 | 2021-04-27 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
CN112805818A (en) * | 2018-10-10 | 2021-05-14 | 东京毅力科创株式会社 | Method for filling recessed features in a semiconductor device with a low resistivity metal |
US11164779B2 (en) * | 2019-04-12 | 2021-11-02 | International Business Machines Corporation | Bamboo tall via interconnect structures |
US20220059467A1 (en) * | 2014-07-25 | 2022-02-24 | Intel Corporation | Tungsten alloys in semiconductor devices |
US11664271B2 (en) * | 2019-05-02 | 2023-05-30 | International Business Machines Corporation | Dual damascene with short liner |
WO2024065253A1 (en) * | 2022-09-28 | 2024-04-04 | 华为技术有限公司 | Chip and manufacturing method therefor, and electronic device |
US12020979B2 (en) | 2021-04-06 | 2024-06-25 | Micron Technology, Inc. | Methods of forming material within openings extending into a semiconductor construction, and semiconductor constructions having fluorocarbon material |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2013095433A1 (en) | 2011-12-21 | 2013-06-27 | Intel Corporation | Electroless filled conductive structures |
US9564359B2 (en) * | 2014-07-17 | 2017-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Conductive structure and method of forming the same |
US9263325B1 (en) * | 2014-08-20 | 2016-02-16 | Globalfoundries Inc. | Precut metal lines |
US9466494B2 (en) * | 2014-11-18 | 2016-10-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective growth for high-aspect ration metal fill |
CN107004598B (en) * | 2014-12-23 | 2021-03-19 | 英特尔公司 | Via barrier layer |
US9935004B2 (en) | 2016-01-21 | 2018-04-03 | Applied Materials, Inc. | Process and chemistry of plating of through silicon vias |
KR102578789B1 (en) | 2016-11-07 | 2023-09-18 | 삼성전자주식회사 | Method of fabricating a semiconductor device |
US11315829B2 (en) | 2019-08-26 | 2022-04-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Amorphous layers for reducing copper diffusion and method forming same |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5529956A (en) * | 1991-07-23 | 1996-06-25 | Nec Corporation | Multi-layer wiring structure in semiconductor device and method for manufacturing the same |
US6706629B1 (en) * | 2003-01-07 | 2004-03-16 | Taiwan Semiconductor Manufacturing Company | Barrier-free copper interconnect |
US6803304B2 (en) * | 2000-09-11 | 2004-10-12 | Sony Corporation | Methods for producing electrode and semiconductor device |
US7413991B2 (en) * | 2003-08-14 | 2008-08-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Damascene process at semiconductor substrate level |
US20100109161A1 (en) * | 2008-10-31 | 2010-05-06 | Holger Schuehrer | Reducing metal voids in a metallization layer stack of a semiconductor device by providing a dielectric barrier layer |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5098860A (en) * | 1990-05-07 | 1992-03-24 | The Boeing Company | Method of fabricating high-density interconnect structures having tantalum/tantalum oxide layers |
JP3074841B2 (en) * | 1991-09-27 | 2000-08-07 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US6281121B1 (en) | 1998-03-06 | 2001-08-28 | Advanced Micro Devices, Inc. | Damascene metal interconnects using highly directional deposition of barrier and/or seed layers including (III) filling metal |
JPH11317446A (en) * | 1998-05-01 | 1999-11-16 | Mitsubishi Electric Corp | Semiconductor device and manufacture thereof |
US6372636B1 (en) * | 2000-06-05 | 2002-04-16 | Chartered Semiconductor Manufacturing Ltd. | Composite silicon-metal nitride barrier to prevent formation of metal fluorides in copper damascene |
KR20020090439A (en) | 2001-05-25 | 2002-12-05 | 주식회사 하이닉스반도체 | Method for Forming Copper Line of Semiconductor Device |
KR100455382B1 (en) * | 2002-03-12 | 2004-11-06 | 삼성전자주식회사 | Method for forming metal interconnections of semiconductor device having dual damascene structure |
US20040188265A1 (en) | 2003-03-25 | 2004-09-30 | Yang Cao | Methods for reducing protrusions and within die thickness variations on plated thin film |
US20040245107A1 (en) | 2003-06-03 | 2004-12-09 | Guangli Che | Method for improving electroplating in sub-0.1um interconnects by adjusting immersion conditions |
US7371311B2 (en) | 2003-10-08 | 2008-05-13 | Intel Corporation | Modified electroplating solution components in a low-acid electrolyte solution |
US20050077180A1 (en) | 2003-10-08 | 2005-04-14 | Zierath Daniel J. | Modified electroplating solution components in a high-acid electrolyte solution |
US7279084B2 (en) | 2004-02-06 | 2007-10-09 | Intel Corporation | Apparatus having plating solution container with current applying anodes |
US7071564B1 (en) * | 2004-03-04 | 2006-07-04 | Advanced Micro Devices, Inc. | Composite tantalum capped inlaid copper with reduced electromigration and reduced stress migration |
US7449409B2 (en) * | 2005-03-14 | 2008-11-11 | Infineon Technologies Ag | Barrier layer for conductive features |
US7651934B2 (en) | 2005-03-18 | 2010-01-26 | Applied Materials, Inc. | Process for electroless copper deposition |
US20080113508A1 (en) | 2006-11-13 | 2008-05-15 | Akolkar Rohan N | Method of fabricating metal interconnects using a sacrificial layer to protect seed layer prior to gap fill |
KR20080062563A (en) | 2006-12-29 | 2008-07-03 | 주식회사 하이닉스반도체 | Method for forming metal interconnection layer of semiconductor device |
US20100081274A1 (en) | 2008-09-29 | 2010-04-01 | Tokyo Electron Limited | Method for forming ruthenium metal cap layers |
US20100244252A1 (en) | 2009-03-31 | 2010-09-30 | Jezewski Christopher J | Self Forming Metal Fluoride Barriers for Fluorinated Low-K Dielectrics |
WO2013095433A1 (en) | 2011-12-21 | 2013-06-27 | Intel Corporation | Electroless filled conductive structures |
-
2011
- 2011-12-21 WO PCT/US2011/066477 patent/WO2013095433A1/en active Application Filing
- 2011-12-21 US US13/976,084 patent/US9123706B2/en not_active Expired - Fee Related
-
2012
- 2012-12-20 TW TW101148683A patent/TWI578438B/en active
-
2015
- 2015-08-31 US US14/841,018 patent/US20150371949A1/en not_active Abandoned
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5529956A (en) * | 1991-07-23 | 1996-06-25 | Nec Corporation | Multi-layer wiring structure in semiconductor device and method for manufacturing the same |
US6803304B2 (en) * | 2000-09-11 | 2004-10-12 | Sony Corporation | Methods for producing electrode and semiconductor device |
US6706629B1 (en) * | 2003-01-07 | 2004-03-16 | Taiwan Semiconductor Manufacturing Company | Barrier-free copper interconnect |
US7413991B2 (en) * | 2003-08-14 | 2008-08-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Damascene process at semiconductor substrate level |
US20100109161A1 (en) * | 2008-10-31 | 2010-05-06 | Holger Schuehrer | Reducing metal voids in a metallization layer stack of a semiconductor device by providing a dielectric barrier layer |
Non-Patent Citations (1)
Title |
---|
English Machine Translation of JP 2010-080525, Mashima Shiro, published 08/04/2010 * |
Cited By (85)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130341794A1 (en) * | 2012-06-21 | 2013-12-26 | Applied Materials, Inc. | Ultra-thin copper seed layer for electroplating into small features |
US20140027909A1 (en) * | 2012-07-27 | 2014-01-30 | Florian Gstrein | Metallization of fluorocarbon-based dielectric for interconnects |
US9754778B2 (en) | 2012-07-27 | 2017-09-05 | Intel Corporation | Metallization of fluorocarbon-based dielectric for interconnects |
US9111939B2 (en) * | 2012-07-27 | 2015-08-18 | Intel Corporation | Metallization of fluorocarbon-based dielectric for interconnects |
US9142456B2 (en) * | 2013-07-30 | 2015-09-22 | Lam Research Corporation | Method for capping copper interconnect lines |
US10832951B2 (en) | 2013-09-26 | 2020-11-10 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
US9691657B2 (en) * | 2013-09-26 | 2017-06-27 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
US11881432B2 (en) | 2013-09-26 | 2024-01-23 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
US20160225665A1 (en) * | 2013-09-26 | 2016-08-04 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
US11569126B2 (en) | 2013-09-26 | 2023-01-31 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
US20170002457A1 (en) * | 2013-11-27 | 2017-01-05 | Uab Research Foundation | Composites comprising nanostructured diamond and metal boride films and methods for producing same |
US20150179517A1 (en) * | 2013-12-24 | 2015-06-25 | Siliconware Precision Industries Co., Ltd. | Semiconductor substrate and fabrication method thereof |
US10403573B2 (en) | 2013-12-24 | 2019-09-03 | Siliconware Precision Industries Co., Ltd. | Fabrication method of semiconductor substrate |
US9899314B2 (en) * | 2013-12-24 | 2018-02-20 | Siliconware Precision Industries Co., Ltd. | Semiconductor substrate and fabrication method thereof |
US9601431B2 (en) * | 2014-02-05 | 2017-03-21 | Applied Materials, Inc. | Dielectric/metal barrier integration to prevent copper diffusion |
US20150221596A1 (en) * | 2014-02-05 | 2015-08-06 | Applied Materials, Inc. | Dielectric/metal barrier integration to prevent copper diffusion |
US10008448B2 (en) | 2014-02-05 | 2018-06-26 | Applied Materials, Inc. | Dielectric/metal barrier integration to prevent copper diffusion |
US20170025377A1 (en) * | 2014-02-27 | 2017-01-26 | Commissariat à l'énergie atomique et aux énergies alternatives | Process for producing a structure by assembling at least two elements by direct adhesive bonding |
US9922953B2 (en) * | 2014-02-27 | 2018-03-20 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Process for producing a structure by assembling at least two elements by direct adhesive bonding |
US20150357235A1 (en) * | 2014-05-28 | 2015-12-10 | International Business Machines Corporation | Substrate including selectively formed barrier layer |
US9754823B2 (en) * | 2014-05-28 | 2017-09-05 | International Business Machines Corporation | Substrate including selectively formed barrier layer |
US9748135B2 (en) * | 2014-05-28 | 2017-08-29 | International Business Machines Corporation | Substrate including selectively formed barrier layer |
US9831154B2 (en) * | 2014-07-14 | 2017-11-28 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacuting method of the same |
US20160013118A1 (en) * | 2014-07-14 | 2016-01-14 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacuting method of the same |
US20220059467A1 (en) * | 2014-07-25 | 2022-02-24 | Intel Corporation | Tungsten alloys in semiconductor devices |
US20160035675A1 (en) * | 2014-07-29 | 2016-02-04 | Samsung Electronics Co., Ltd. | Low resistivity damascene interconnect |
US9613907B2 (en) * | 2014-07-29 | 2017-04-04 | Samsung Electronics Co., Ltd. | Low resistivity damascene interconnect |
US10903114B2 (en) | 2014-12-23 | 2021-01-26 | Intel Corporation | Decoupled via fill |
US10211098B2 (en) | 2014-12-23 | 2019-02-19 | Intel Corporation | Decoupled via fill |
US10468298B2 (en) | 2014-12-23 | 2019-11-05 | Intel Corporation | Decoupled via fill |
US10026649B2 (en) | 2014-12-23 | 2018-07-17 | Intel Corporation | Decoupled via fill |
WO2016190996A1 (en) * | 2015-04-23 | 2016-12-01 | Ttm Technologies, Inc. | Method for anchoring a conductive cap on a filled via in a printed circuit board and printed circuit board with an anchored conductive cap |
US9913382B2 (en) | 2015-04-23 | 2018-03-06 | Viasystems Technologies Corp. L.L.C. | Method for anchoring a conductive cap on a filled via in a printed circuit board and printed circuit board with an anchored conductive cap |
KR101756544B1 (en) | 2015-06-15 | 2017-07-10 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Fin field effect transistor (finfet) device structure with interconnect structure and method for forming the same |
US10796955B2 (en) | 2015-06-15 | 2020-10-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with interconnect structure |
US11532512B2 (en) | 2015-06-15 | 2022-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with interconnect structure |
US10332790B2 (en) | 2015-06-15 | 2019-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with interconnect structure |
US20170110398A1 (en) * | 2015-10-20 | 2017-04-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnection structure and method of forming the same |
US10541204B2 (en) * | 2015-10-20 | 2020-01-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnection structure and method of forming the same |
US10535603B2 (en) | 2015-10-20 | 2020-01-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming interconnection structure |
US9853123B2 (en) * | 2015-10-28 | 2017-12-26 | United Microelectronics Corp. | Semiconductor structure and fabrication method thereof |
US20170125354A1 (en) * | 2015-11-03 | 2017-05-04 | Semiconductor Manufacturing International Shanghai) Corp | Conductive plug structure and fabrication method thereof |
CN106952892B (en) * | 2015-11-05 | 2022-01-11 | 三星电子株式会社 | Semiconductor device and method for manufacturing the same |
CN106952892A (en) * | 2015-11-05 | 2017-07-14 | 三星电子株式会社 | Semiconductor devices and its manufacture method |
US9589836B1 (en) * | 2016-03-11 | 2017-03-07 | Globalfoundries Inc. | Methods of forming ruthenium conductive structures in a metallization layer |
US10090151B2 (en) | 2016-08-05 | 2018-10-02 | International Business Machines Corporation | Structure and method to reduce copper loss during metal cap formation |
US9947621B2 (en) * | 2016-08-05 | 2018-04-17 | International Business Machines Corporation | Structure and method to reduce copper loss during metal cap formation |
US20180040507A1 (en) * | 2016-08-05 | 2018-02-08 | International Business Machines Corporation | Structure and method to reduce copper loss during metal cap formation |
KR20190100975A (en) * | 2017-01-20 | 2019-08-29 | 도쿄엘렉트론가부시키가이샤 | Interconnect structure and its formation method |
KR102489216B1 (en) * | 2017-01-20 | 2023-01-16 | 도쿄엘렉트론가부시키가이샤 | Interconnection structure and method of forming the same |
US10923392B2 (en) * | 2017-01-20 | 2021-02-16 | Tokyo Electron Limited | Interconnect structure and method of forming the same |
JP2020505770A (en) * | 2017-01-20 | 2020-02-20 | 東京エレクトロン株式会社 | Interconnect structure and method of forming same |
US20200006129A1 (en) * | 2017-01-20 | 2020-01-02 | Tokyo Electron Limited | Interconnect structure and method of forming the same |
JP7027432B2 (en) | 2017-01-20 | 2022-03-01 | 東京エレクトロン株式会社 | Interconnection structure and its formation method |
US11877433B2 (en) | 2017-04-13 | 2024-01-16 | United Microelectronics Corp. | Storage node contact structure of a memory device |
CN108735741A (en) * | 2017-04-13 | 2018-11-02 | 联华电子股份有限公司 | Storage point contact structure in memory component and its production method |
US10756090B2 (en) | 2017-04-13 | 2020-08-25 | United Microelectronics Corp. | Storage node contact structure of a memory device and manufacturing methods thereof |
US10109521B1 (en) * | 2017-05-26 | 2018-10-23 | Globalfoundries Inc. | Method to prevent cobalt recess |
TWI697969B (en) * | 2017-07-03 | 2020-07-01 | 美商格芯(美國)集成電路科技有限公司 | Interconnects with hybrid metallization |
US10236206B2 (en) * | 2017-07-03 | 2019-03-19 | Globalfoundries Inc. | Interconnects with hybrid metallization |
US20190006234A1 (en) * | 2017-07-03 | 2019-01-03 | Globalfoundries Inc. | Interconnects with hybrid metallization |
CN109256325A (en) * | 2017-07-14 | 2019-01-22 | 美光科技公司 | The method and semiconductor construction of forming material in opening in semiconductor construction |
US10763426B2 (en) | 2017-08-18 | 2020-09-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a flat bottom electrode via (BEVA) top surface for memory |
US11751485B2 (en) | 2017-08-18 | 2023-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Flat bottom electrode via (BEVA) top surface for memory |
US10566519B2 (en) | 2017-08-18 | 2020-02-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a flat bottom electrode via (BEVA) top surface for memory |
US11844286B2 (en) | 2017-08-18 | 2023-12-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Flat bottom electrode via (BEVA) top surface for memory |
US11201281B2 (en) | 2017-08-18 | 2021-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming a flat bottom electrode via (BEVA) top surface for memory |
US20190140167A1 (en) * | 2017-11-07 | 2019-05-09 | Everspin Technologies, Inc. | Angled surface removal process and structure relating thereto |
US11404310B2 (en) * | 2018-05-01 | 2022-08-02 | Hutchinson Technology Incorporated | Gold plating on metal layer for backside connection access |
US20190341293A1 (en) * | 2018-05-01 | 2019-11-07 | Hutchinson Technology Incorporated | Gold Plating On Metal Layer For Backside Connection Access |
US20200251386A1 (en) * | 2018-06-21 | 2020-08-06 | International Business Machines Corporation | Rework for metal interconnects using etch and thermal anneal |
US11901224B2 (en) * | 2018-06-21 | 2024-02-13 | International Business Machines Corporation | Rework for metal interconnects using etch and thermal anneal |
US10991645B2 (en) * | 2018-07-03 | 2021-04-27 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
CN109065497A (en) * | 2018-07-13 | 2018-12-21 | 上海华力集成电路制造有限公司 | The method of tungsten filling groove structure |
KR102356838B1 (en) | 2018-09-28 | 2022-01-28 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Vias with metal caps for underlying conductive lines |
KR20200037091A (en) * | 2018-09-28 | 2020-04-08 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Vias with metal caps for underlying conductive lines |
CN112805818A (en) * | 2018-10-10 | 2021-05-14 | 东京毅力科创株式会社 | Method for filling recessed features in a semiconductor device with a low resistivity metal |
US20200135549A1 (en) * | 2018-10-25 | 2020-04-30 | Samsung Electronics Co., Ltd. | Semiconductor device and method for making the same |
US10825723B2 (en) * | 2018-10-25 | 2020-11-03 | Samsung Electronics Co., Ltd. | Semiconductor device and method for making the same |
US20200144111A1 (en) * | 2018-11-05 | 2020-05-07 | Wuhan Xinxin Semiconductor Manufacturing Co., Ltd. | Metal interconnection structure and method for fabricating same |
US11164779B2 (en) * | 2019-04-12 | 2021-11-02 | International Business Machines Corporation | Bamboo tall via interconnect structures |
US11664271B2 (en) * | 2019-05-02 | 2023-05-30 | International Business Machines Corporation | Dual damascene with short liner |
CN112151496A (en) * | 2020-09-10 | 2020-12-29 | 复旦大学 | TSV structure with embedded inductor and preparation method thereof |
US12020979B2 (en) | 2021-04-06 | 2024-06-25 | Micron Technology, Inc. | Methods of forming material within openings extending into a semiconductor construction, and semiconductor constructions having fluorocarbon material |
WO2024065253A1 (en) * | 2022-09-28 | 2024-04-04 | 华为技术有限公司 | Chip and manufacturing method therefor, and electronic device |
Also Published As
Publication number | Publication date |
---|---|
TW201342529A (en) | 2013-10-16 |
TWI578438B (en) | 2017-04-11 |
US9123706B2 (en) | 2015-09-01 |
US20150371949A1 (en) | 2015-12-24 |
WO2013095433A1 (en) | 2013-06-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9123706B2 (en) | Electroless filled conductive structures | |
US10903114B2 (en) | Decoupled via fill | |
US9754886B2 (en) | Semiconductor interconnect structures | |
US9565766B2 (en) | Formation of DRAM capacitor among metal interconnect | |
US10483160B2 (en) | Ultra thin helmet dielectric layer for maskless air gap and replacement ILD processes | |
US10811595B2 (en) | Techniques for forming logic including integrated spin-transfer torque magnetoresistive random-access memory | |
EP2356674B1 (en) | Dual metal interconnects | |
US20140061918A1 (en) | METHOD OF FORMING LOW RESISTIVITY TaNx/Ta DIFFUSION BARRIERS FOR BACKEND INTERCONNECTS | |
US20140019716A1 (en) | Plateable diffusion barrier techniques | |
US11749560B2 (en) | Cladded metal interconnects | |
US20220415818A1 (en) | Integrated circuit interconnect structures with graphene cap | |
US20210167019A1 (en) | Metal interconnects, devices, and methods |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZIERATH, DANIEL J.;CHOWDHURY, SHAESTAGIR;TSANG, CHI-HWA;REEL/FRAME:028873/0824 Effective date: 20120615 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230901 |