US20130196485A1 - Methods of epitaxial finfet - Google Patents
Methods of epitaxial finfet Download PDFInfo
- Publication number
- US20130196485A1 US20130196485A1 US13/362,398 US201213362398A US2013196485A1 US 20130196485 A1 US20130196485 A1 US 20130196485A1 US 201213362398 A US201213362398 A US 201213362398A US 2013196485 A1 US2013196485 A1 US 2013196485A1
- Authority
- US
- United States
- Prior art keywords
- channel
- patterned
- masking
- channel material
- trenches
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 76
- 239000000463 material Substances 0.000 claims abstract description 305
- 239000000758 substrate Substances 0.000 claims abstract description 39
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 33
- 239000000377 silicon dioxide Substances 0.000 claims abstract description 16
- 230000000873 masking effect Effects 0.000 claims description 81
- 239000004065 semiconductor Substances 0.000 claims description 24
- 238000012545 processing Methods 0.000 claims description 15
- 238000000059 patterning Methods 0.000 claims description 14
- 229910052681 coesite Inorganic materials 0.000 claims description 13
- 229910052906 cristobalite Inorganic materials 0.000 claims description 13
- 229910052682 stishovite Inorganic materials 0.000 claims description 13
- 229910052905 tridymite Inorganic materials 0.000 claims description 13
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 11
- 229910052710 silicon Inorganic materials 0.000 claims description 11
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 10
- 229910052718 tin Inorganic materials 0.000 claims description 10
- 238000000859 sublimation Methods 0.000 claims description 6
- 230000008022 sublimation Effects 0.000 claims description 6
- 238000004518 low pressure chemical vapour deposition Methods 0.000 claims description 3
- 238000003631 wet chemical etching Methods 0.000 claims 2
- 238000000151 deposition Methods 0.000 abstract description 17
- 235000012239 silicon dioxide Nutrition 0.000 abstract description 3
- -1 for example Substances 0.000 abstract description 2
- 238000004519 manufacturing process Methods 0.000 description 19
- 238000005530 etching Methods 0.000 description 15
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 9
- 239000010703 silicon Substances 0.000 description 9
- 239000000126 substance Substances 0.000 description 9
- 239000012212 insulator Substances 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 5
- 238000009413 insulation Methods 0.000 description 4
- 229910010271 silicon carbide Inorganic materials 0.000 description 4
- 238000003486 chemical etching Methods 0.000 description 3
- 229910052732 germanium Inorganic materials 0.000 description 3
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 3
- 229910018540 Si C Inorganic materials 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000001900 extreme ultraviolet lithography Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 238000000231 atomic layer deposition Methods 0.000 description 1
- 238000012993 chemical processing Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000008676 import Effects 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
- H01L27/0924—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
Definitions
- the present invention relates to the manufacturing of sophisticated semiconductor devices, and, more specifically, to various methods of improved fabrication and height control of structures used in integrated circuit devices.
- a field effect transistor typically comprises doped source and drain regions that are formed in a semiconducting substrate that are separated by a channel region.
- a gate insulation layer is positioned above the channel region and a conductive gate electrode is positioned above the gate insulation layer.
- processing operations are performed in a very detailed sequence, or process flow, to form such integrated circuit devices, e.g., deposition processes, etching processes, heating processes, masking operations, etc.
- the formation of integrated circuit devices involves, among other things, the formation of various layers of material and patterning or removing portions of those layers of material to define a desired structure, such as a gate electrode, a sidewall spacer, etc.
- Device designers have been very successful in improving the electrical performance capabilities of transistor devices, primarily by reducing the size of or “scaling” various components of the transistor, such as the gate length of the transistors. As size is reduced, the control of the height of fin structures on bulk substrates is difficult.
- CMOS flow difficult when attempting to use alternative channel materials for nFET and pFET.
- Conventional finFET fin formation utilizes a hard-mask and etching to etch away surrounding area, creating the fin. The trenches on each side of the fin are then filled with oxide, and excess oxide is removed with chemical mechanical planarization (CMP) and/or oxide etching. This can lead to non-uniform fin height.
- the fins are sometimes clad with epitaxially grown silicon/germanium (SiGe) or germanium (Ge) to enhance nFET and pFET performance, respectively.
- Critical dimension (CD) and profile matching is difficult for differing nFET and pFET channel materials with separate etching. Common etching may not be possible for potential channel materials of silicon (Si) or group III-V semiconductor materials for nFET, and SiGE or Ge for pFET.
- the present disclosure is directed to various methods of fabricating features in an integrated circuit structure, using an improved fin height control technique. These techniques can be used in CMOS circuits with alternative channel materials or traditional materials.
- the present disclosure is directed to various methods for better height control of the finFET patterned fins.
- the method includes forming a layer on a substrate, patterning that layer to create trenches, then depositing or growing a common stack material in the trenches.
- a pFET masking material is formed over a portion of the structure, and then an nFET channel material is formed in the unmasked trenches.
- the pFET masking material is then removed and an nFET masking material is formed over the portion of the structure that includes the nFET channel material.
- a pFET channel material is formed in the unmasked trenches.
- the nFET masking material is removed and the patterned layer is recessed to expose pFET channel material and nFET channel material fin structures.
- the common stack material is formed on the substrate prior to forming the layer used to create trenches.
- the method includes the additional step of providing a planarization method to create a flush surface prior to the last recessing step.
- One embodiment of this invention begins by depositing or growing an oxide material, for example, silicon dioxide. This oxide material is then patterned and etched to open windows or trenches to the substrate where fins will be grown. If a common channel material (for example Si:2% C) is desired, it is epitaxially grown in the windows. Then, some windows are covered and one pole of fins (for example nFET) are epitaxially grown in the exposed windows (with Si as an example). The previously masked windows are opened and the newly formed fins are masked. The alternate channel material is then grown (i.e., Ge for pFETs). The masked fins are then un-masked and the silicon dioxide is recessed to allow the fins to protrude from the oxide.
- the existing fin formation flow requires approximately 17 steps. This flow could require less than 14 steps. It also offers a solution for improved fin height control and improved sidewall profile control. This invention also allows for different channel materials for NMOS and PMOS.
- CMOS flow with epitaxially grown finFETs for height control and channel enhancement.
- This invention can be performed without using CMP and with common channel material in the fin (using 10 steps), without using CMP and with common channel material throughout (using 10 steps), using CMP and with common channel material in the fin (using 11 steps), and using CMP and with common channel material throughout (using 11 steps).
- This invention also allows the finFET channels to be produced using different channel material (for example, Ge for pFET and Si for nFET).
- This invention is extendable to group III-V semiconductor materials.
- an InP buffer could be used as the “substrate.” This flow does not need a hard-mask to etch the fins and makes removal of the hard-mask unnecessary.
- Initial oxide patterning can be done using various methods, such as conventional lithography, extreme ultraviolet lithography (EUV), or sidewall image transfer (SIT). Use of the tight pitch trenches allows for the incorporation of either strained or relaxed channels.
- FIGS. 1-46 show cross-section views of a structure going through various illustrative examples of fabrication steps of an improved process used in forming integrated circuit device structures, in accordance with embodiments of the present invention.
- the present disclosure is directed to various methods of controlling the height of a structure used in forming integrated circuit devices or in a semiconducting substrate.
- the present method is applicable to a variety of devices, including, but not limited to, ASICs, logic devices, memory devices, etc.
- the present invention may be employed in forming any of a variety of different types of features formed on an integrated circuit product, such as lines, trenches, gate electrode structures, fins for finFET devices, contact structures, back-end-of-line (BEOL) structures, etc.
- Portions of the finFET device structure are formed using well-known techniques and process steps (e.g., techniques and steps related to doping, photolithography and patterning, etching, material growth, material deposition, surface planarization, and the like) that will not be described in detail here.
- process steps e.g., techniques and steps related to doping, photolithography and patterning, etching, material growth, material deposition, surface planarization, and the like
- the various tasks and process steps described herein may be incorporated into a more comprehensive procedure or process having additional steps or functionality not described in detail herein.
- various steps in the manufacture of semiconductor based transistors are well known and so, in the interest of brevity, many conventional steps will only be mentioned briefly herein or will be omitted entirely without providing the well-known process details.
- MOS transistor devices including NMOS transistor devices, PMOS transistor devices, and CMOS transistor devices.
- process steps described herein can be utilized in conjunction with any semiconductor device fabrication process that forms gate structures for transistors.
- MOS device properly refers to a device having a metal gate electrode and an oxide gate insulator, that term may be used to refer to any semiconductor device that includes a conductive gate electrode (whether metal or other conductive material) that is positioned over a gate insulator (whether oxide or other insulator) which, in turn, is positioned over a semiconductor substrate.
- the figures illustrate versions using CMP and not using CMP. They also depict the use of a continuous common channel material and isolated common channel material.
- the present disclosure is directed to various methods of finFET fabrication and to finFET devices. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and is readily applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc. With reference to FIGS. 1-46 , various illustrative embodiments of the methods disclosed herein will now be described in more detail.
- substrate as used herein is intended to be very broad in nature and cover any type or structure or form of a channel region of a transistor that is commonly in contact with or positioned below a gate insulation layer, such as a layer of silicon-germanium that is commonly found in PMOS devices.
- the term “substrate” should also be understood to cover any of a variety of different semiconductor materials, such as silicon, silicon germanium, gallium arsenide, etc.
- an InP buffer could be used as the substrate.
- FIGS. 1-11 show cross-section views of a structure 100 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically, FIG. 1 , in one embodiment, shows a cross-sectional view of a semiconductor device 100 in an early manufacturing stage.
- the improved finFET process may start out with providing a semiconductor substrate 106 .
- the substrate 106 may have a variety of configurations, such as the depicted bulk silicon configuration.
- the substrate may also have a silicon-on-insulator (SOI) configuration that includes a bulk silicon layer, a buried insulation layer and an active layer, wherein semiconductor devices are formed in and above the active layer.
- SOI silicon-on-insulator
- the substrate may also be made of materials other than silicon.
- the substrate material 106 is preferably a silicon material as typically used in the semiconductor industry, e.g., relatively pure silicon as well as silicon admixed with other elements such as germanium, carbon, and the like.
- a material layer 108 is formed over the top of the substrate 106 .
- the material layer 108 is an insulator.
- the material layer 108 may be an oxide, such as SiO 2 , and may be formed by plasma enhanced atomic layer deposition (PEALD), low pressure chemical vapor deposition (LPCVD), chemical vapor deposition (CVD), thermally grown or deposited with other methods.
- PEALD plasma enhanced atomic layer deposition
- LPCVD low pressure chemical vapor deposition
- CVD chemical vapor deposition
- the material layer 108 is patterned into at least one patterned material structure 110 .
- the material layer 108 may be patterned by etching material layer 108 to define a trench 114 and a substrate top surface 112 .
- the material layer 108 etching may be performed by plasma-based etching, leaving the at least one patterned material structure 110 , defining a trench width from 5-25 nm.
- the common stack material 118 is formed over the substrate top surface 112 .
- the common stack material 118 may be formed by epitaxially growing the common stack material 118 .
- the common stack material 118 may be Si—C, in the case of Si or SiGe channels, or could be InP in the case of group III-V semiconductor material channels.
- the common stack material 118 may be 5-20 nm thick.
- a pFET masking material 120 is masked on a first portion of the common stack material 118 and a first portion of the at least one patterned material structure 110 proximate to the first portion of the common stack 118 .
- the masking of the pFET masking material 120 may include depositing and patterning the pFET masking material 120 .
- the pFET masking material 120 may be Si 3 N 4 , TiN, SiO 2 , etc.
- an nFET channel material 122 is formed on a second portion of the common stack material 118 .
- the nFET channel material 122 may be formed by epitaxially growing the nFET channel material 122 .
- the nFET channel material 122 may be Si or group III-V semiconductor material. In one embodiment, the nFET channel material 122 may be 20-100 nm thick.
- the pFET masking material 120 is removed.
- the pFET masking material 120 removal may be performed by plasma-based processing or “wet” chemical methods.
- an nFET masking material 124 is masked on the nFET channel material 122 and a portion of the at least one patterned material structure 110 proximate to the nFET channel material 122 .
- the masking may be performed by depositing and patterning the nFET masking material 124 .
- the nFET masking material 124 may be Si 3 N 4 , TiN, SiO 2 , etc.
- a pFET channel material 126 is formed on the first portion of the common stack material 118 .
- the pFET channel material 126 may be epitaxially grown.
- the pFET channel material 126 may have a Ge content, ranging from 25-100%, and may be from 20-100 nm thick.
- the nFET masking material 124 is removed.
- the nFET masking material 124 removal may be performed by plasma-based processing or “wet” chemical methods.
- the at least one patterned material structure 110 is recessed to recessed structure 130 .
- the recessing may be performed by plasma-based processing, sublimation-based processing, or “wet” chemical processing.
- the patterned material 110 may be recessed to a depth range of 15-30 nm.
- FIGS. 12-22 show cross-section views of a structure 200 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically, FIG. 12 , in one embodiment, shows a cross-sectional view of a semiconductor device 200 in an early manufacturing stage. With reference to FIG. 12 , the improved finFET process may start out with providing a semiconductor substrate 206 .
- a common stack layer 204 is formed over the substrate 206 .
- the common stack layer 204 may be SiC in the case of Si or SiGe channels or could be InP in the case of group III-V material channels and may be formed by epitaxial growth or other deposition methods.
- the common stack layer 204 may be 5-20 nm thick.
- a material layer 208 is formed over the common stack layer 204 .
- the material layer 208 may be silicon oxide or silicon nitride and may be formed by various depositing or growth methods.
- the material layer 208 is patterned into at least one patterned material structure 210 .
- the material layer 208 may be patterned by etching material layer 208 to define a trench 214 and a channel layer top surface 212 .
- the material layer 208 etching may be performed by plasma-based processing, leaving the patterned material 210 .
- a pFET masking material 220 is masked on a first portion of the channel layer 204 and a first portion of the at least one patterned material structure 210 .
- the masking of the pFET masking material 220 may include depositing and patterning the pFET masking material 220 .
- the pFET masking material 220 can be Si 3 N 4 , TiN, SiO 2 , etc.
- an nFET channel material 222 is formed on a second portion of the common stack layer 204 .
- the nFET channel material 222 may be formed by epitaxially growing the nFET channel material 222 .
- the nFET channel material 222 may be Si or group III-V semiconductor material. In one embodiment, the nFET channel material 222 may be 20-100 nm thick.
- the pFET masking material 220 is removed.
- removal of the pFET masking material 220 may be performed by “wet” chemical removal.
- an nFET masking material 224 is masked on the nFET channel material 222 and a second portion of the at least one patterned material structure 210 proximate to the nFET channel material 222 .
- the masking may be performed by depositing and patterning the nFET masking material 224 .
- the nFET masking material 224 may be Si 3 N 4 , TiN, SiO 2 , etc.
- a pFET channel material 226 is formed on the first portion of the common stack layer 204 .
- the pFET channel material 226 may be epitaxially grown.
- the pFET channel material 226 may have a Ge content ranging between 25-100%.
- the pFET channel material 226 may be 20-100 nm thick.
- the nFET masking material 224 is removed.
- the nFET masking material 224 removal may be performed by “wet” chemical removal.
- At least one patterned material structure 210 is recessed to recessed structure 230 .
- the recessing may be performed by plasma-based processing, sublimation techniques or “wet” chemical based methods.
- the at least one patterned material structure 210 may be recessed to a depth range of 15-35 nm.
- FIGS. 23-34 show cross-section views of a structure 300 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically, FIG. 23 , in one embodiment, shows a cross-sectional view of a semiconductor device 300 in an early manufacturing stage. With reference to FIG. 23 , the improved finFET process may start out with providing a semiconductor substrate 306 .
- a material layer 308 is formed over the substrate 306 .
- the material layer 308 is an insulator.
- the material layer 308 may be oxide, such as SiO 2 , and may be formed by deposition or thermal oxidation methods.
- the material layer 308 is patterned into at least one patterned material structure 310 .
- the material layer 308 may be patterned by etching material layer 308 to define a trench 314 and a substrate top surface 312 .
- the material layer 308 etching may be performed by plasma-based processing, leaving the at least one patterned material structure 310 .
- the common stack material 318 is formed over the substrate top surface 312 .
- the common stack material 318 may be formed by epitaxially growing the common stack material 318 .
- the common stack material 318 may be Si-C, uniquely doped Si, etc.
- the common stack material 318 may be 5-15 nm thick.
- a pFET masking material 320 is masked on a first portion of the common stack material 318 and the at least one patterned material structure 310 proximate to the first portion of the common stack 318 .
- the masking of the pFET masking material 320 may include depositing and patterning the pFET masking material 320 .
- the pFET masking material 320 may be Si 3 N 4 , Tin, SiO 2 , etc.
- an nFET channel material 322 is formed on a second portion of the common stack 318 and may be formed to a height above a height of a proximate patterned material structure 310 .
- the nFET channel material 322 may be formed by epitaxially growing the nFET channel material 322 .
- the nFET channel material 322 may be Si, uniquely doped Si, etc.
- the nFET channel material 322 may be 40-60 nm thick.
- the pFET masking material 320 is removed.
- the pFET masking material removal 320 may be performed by “wet” chemical etching.
- an nFET masking material 324 is masked on the nFET channel material 322 and a portion of the at least one patterned material structure 310 proximate to the nFET channel material 322 .
- the masking may be performed by depositing and patterning the nFET masking material 324 .
- the nFET masking material 324 may be Si 3 N 4 , TiN, SiO 2 , etc.
- a pFET channel material 326 is formed on the first portion of the common stack material 318 and may be formed to a height above a height of a proximate patterned material structure 310 .
- the pFET channel material 326 may be epitaxially grown.
- the pFET channel material 326 may have a Ge content ranging between 25-100%. In one embodiment, the pFET channel material 326 has a range of 40-60 nm thick.
- the nFET masking material 324 is removed.
- the nFET masking material 324 removal may be performed by “wet” chemical removal.
- the pFET channel material 326 and the nFET channel material 322 are made flush with the at least one patterned material structure 310 . In one embodiment, this may be performed by CMP.
- the at least one patterned material structure 310 is recessed to recessed structure 330 .
- the recessing may be performed by “wet” chemical removal, sublimation-based methods or plasma-based processing.
- the patterned material 310 may be recessed to a depth range of 25-35 nm.
- FIGS. 35-46 show cross-section views of a structure 400 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically, FIG. 35 , in one embodiment, shows a cross-sectional view of a semiconductor device 400 in an early manufacturing stage. With reference to FIG. 35 , the improved finFET process may start out with providing a semiconductor substrate 406 .
- a common stack layer 404 is formed over the substrate 406 .
- the common stack layer 404 may be SiC, uniquely doped Si, etc, and may be formed by deposition techniques or epitaxially grown.
- the common stack layer 404 may be 5-20 nm thick.
- a material layer 408 is formed over the common stack layer 404 .
- the material layer 408 may be oxide, nitride, etc., and may be formed by typical deposition methods.
- the material layer 408 is patterned into at least one patterned material structure 410 .
- the material layer 408 may be patterned by etching material layer 408 to define a trench 414 and a channel layer top surface 412 .
- the material layer 408 etching may be performed by plasma-based processing, leaving the at least one patterned material structure 410 .
- a pFET masking material 420 is masked on a first portion of the channel layer 404 and a first portion of the at least one patterned material structure 410 .
- the masking of the pFET masking material 420 may include depositing and patterning the pFET masking material 420 .
- the pFET masking material 420 can be Si 3 N 4 , TiN, SiO 2 , etc.
- an nFET channel material 422 is formed on a second portion of the common stack layer 404 and may be formed to a height above a height of a proximate patterned material structure 410 .
- the nFET channel material 422 may be formed by epitaxially growing the nFET channel material 422 .
- the nFET channel material 422 may be Si, uniquely doped Si, etc.
- the nFET channel material 422 may be 40-60 nm thick.
- the pFET masking material 420 is removed.
- removal of the pFET masking material 420 may be performed by “wet” chemical removal.
- an nFET masking material 424 is masked on the nFET channel material 422 and a second portion of the at least one patterned material structure 410 proximate to the nFET channel material 422 .
- the masking may be performed by depositing and patterning the nFET masking material 424 .
- the nFET masking material 424 may be Si 3 N 4 , TiN, SiO 2 , etc.
- a pFET channel material 426 is formed on the first portion of the common stack layer 404 and may be formed to a height above a height of a proximate patterned material structure 410 .
- the pFET channel material 426 may be epitaxially grown.
- the pFET channel material 426 may have a Ge content in the range of 25-100%.
- the pFET channel material 426 may be 40-60 nm thick.
- the nFET masking material 424 is removed.
- the nFET masking material 424 removal may be performed by “wet” chemical etching.
- the pFET channel material 426 and the nFET channel material 422 are made flush with the at least one patterned material structure 410 . In one embodiment, this may be performed by CMP.
- the at least one patterned material structure 410 is recessed to recessed structure 430 .
- the recessing may be performed by plasma-based processing, sublimation-based methods or “wet” chemical etching.
- the at least one patterned material structure 410 may be recessed to a depth range of 25-40 nm.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- Generally, the present invention relates to the manufacturing of sophisticated semiconductor devices, and, more specifically, to various methods of improved fabrication and height control of structures used in integrated circuit devices.
- 2. Description of the Related Art
- The fabrication of advanced integrated circuits, such as CPU's, storage devices, ASIC's (application specific integrated circuits) and the like, requires the formation of a large number of circuit elements in a given chip area according to a specified circuit layout, wherein field effect transistors (NMOS and PMOS transistors) represent one important type of circuit element used in manufacturing such integrated circuit devices. A field effect transistor, irrespective of whether an NMOS transistor or a PMOS transistor is considered, typically comprises doped source and drain regions that are formed in a semiconducting substrate that are separated by a channel region. A gate insulation layer is positioned above the channel region and a conductive gate electrode is positioned above the gate insulation layer. By applying an appropriate voltage to the gate electrode, the channel region becomes conductive and current is allowed to flow from the source region to the drain region.
- Numerous processing operations are performed in a very detailed sequence, or process flow, to form such integrated circuit devices, e.g., deposition processes, etching processes, heating processes, masking operations, etc. In general, the formation of integrated circuit devices involves, among other things, the formation of various layers of material and patterning or removing portions of those layers of material to define a desired structure, such as a gate electrode, a sidewall spacer, etc. Device designers have been very successful in improving the electrical performance capabilities of transistor devices, primarily by reducing the size of or “scaling” various components of the transistor, such as the gate length of the transistors. As size is reduced, the control of the height of fin structures on bulk substrates is difficult. Furthermore, existing methods make a CMOS flow difficult when attempting to use alternative channel materials for nFET and pFET. Conventional finFET fin formation utilizes a hard-mask and etching to etch away surrounding area, creating the fin. The trenches on each side of the fin are then filled with oxide, and excess oxide is removed with chemical mechanical planarization (CMP) and/or oxide etching. This can lead to non-uniform fin height. Also, the fins are sometimes clad with epitaxially grown silicon/germanium (SiGe) or germanium (Ge) to enhance nFET and pFET performance, respectively. Critical dimension (CD) and profile matching is difficult for differing nFET and pFET channel materials with separate etching. Common etching may not be possible for potential channel materials of silicon (Si) or group III-V semiconductor materials for nFET, and SiGE or Ge for pFET.
- The present disclosure is directed to various methods of fabricating features in an integrated circuit structure, using an improved fin height control technique. These techniques can be used in CMOS circuits with alternative channel materials or traditional materials.
- The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
- Generally, the present disclosure is directed to various methods for better height control of the finFET patterned fins. In one example, the method includes forming a layer on a substrate, patterning that layer to create trenches, then depositing or growing a common stack material in the trenches. Next, a pFET masking material is formed over a portion of the structure, and then an nFET channel material is formed in the unmasked trenches. The pFET masking material is then removed and an nFET masking material is formed over the portion of the structure that includes the nFET channel material. Next a pFET channel material is formed in the unmasked trenches. Finally the nFET masking material is removed and the patterned layer is recessed to expose pFET channel material and nFET channel material fin structures.
- In other illustrative examples, the common stack material is formed on the substrate prior to forming the layer used to create trenches. In other embodiments, the method includes the additional step of providing a planarization method to create a flush surface prior to the last recessing step.
- One embodiment of this invention begins by depositing or growing an oxide material, for example, silicon dioxide. This oxide material is then patterned and etched to open windows or trenches to the substrate where fins will be grown. If a common channel material (for example Si:2% C) is desired, it is epitaxially grown in the windows. Then, some windows are covered and one pole of fins (for example nFET) are epitaxially grown in the exposed windows (with Si as an example). The previously masked windows are opened and the newly formed fins are masked. The alternate channel material is then grown (i.e., Ge for pFETs). The masked fins are then un-masked and the silicon dioxide is recessed to allow the fins to protrude from the oxide. The existing fin formation flow requires approximately 17 steps. This flow could require less than 14 steps. It also offers a solution for improved fin height control and improved sidewall profile control. This invention also allows for different channel materials for NMOS and PMOS.
- Various embodiments of this invention allow for CMOS flow with epitaxially grown finFETs for height control and channel enhancement. This invention can be performed without using CMP and with common channel material in the fin (using 10 steps), without using CMP and with common channel material throughout (using 10 steps), using CMP and with common channel material in the fin (using 11 steps), and using CMP and with common channel material throughout (using 11 steps).
- This invention also allows the finFET channels to be produced using different channel material (for example, Ge for pFET and Si for nFET). This invention is extendable to group III-V semiconductor materials. Instead of a Si substrate, an InP buffer could be used as the “substrate.” This flow does not need a hard-mask to etch the fins and makes removal of the hard-mask unnecessary. Initial oxide patterning can be done using various methods, such as conventional lithography, extreme ultraviolet lithography (EUV), or sidewall image transfer (SIT). Use of the tight pitch trenches allows for the incorporation of either strained or relaxed channels.
- The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
- In general,
FIGS. 1-46 show cross-section views of a structure going through various illustrative examples of fabrication steps of an improved process used in forming integrated circuit device structures, in accordance with embodiments of the present invention. - While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
- The present subject matter will be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
- The present disclosure is directed to various methods of controlling the height of a structure used in forming integrated circuit devices or in a semiconducting substrate. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of devices, including, but not limited to, ASICs, logic devices, memory devices, etc. Moreover, the present invention may be employed in forming any of a variety of different types of features formed on an integrated circuit product, such as lines, trenches, gate electrode structures, fins for finFET devices, contact structures, back-end-of-line (BEOL) structures, etc.
- Portions of the finFET device structure are formed using well-known techniques and process steps (e.g., techniques and steps related to doping, photolithography and patterning, etching, material growth, material deposition, surface planarization, and the like) that will not be described in detail here. Moreover, the various tasks and process steps described herein may be incorporated into a more comprehensive procedure or process having additional steps or functionality not described in detail herein. In particular, various steps in the manufacture of semiconductor based transistors are well known and so, in the interest of brevity, many conventional steps will only be mentioned briefly herein or will be omitted entirely without providing the well-known process details.
- The techniques and technologies described herein may be utilized to fabricate MOS transistor devices, including NMOS transistor devices, PMOS transistor devices, and CMOS transistor devices. In particular, the process steps described herein can be utilized in conjunction with any semiconductor device fabrication process that forms gate structures for transistors. Although the term “MOS device” properly refers to a device having a metal gate electrode and an oxide gate insulator, that term may be used to refer to any semiconductor device that includes a conductive gate electrode (whether metal or other conductive material) that is positioned over a gate insulator (whether oxide or other insulator) which, in turn, is positioned over a semiconductor substrate.
- Certain terminology may also be used in the following description for the purpose of reference only, and thus are not intended to be limiting. For example, terms such as “upper,” “lower,” “above” and “below” refer to directions in the drawings to which reference is made. Terms such as “front,” “back,” “rear,” “side,” “outboard” and “inboard” describe the orientation and/or location of portions of a feature or element within a consistent but arbitrary frame of reference which is made clear by reference to the text and the associated drawings describing the item under discussion. Such terminology may include the words specifically mentioned above, derivatives thereof, and words of similar import. Similarly, the terms “first,” “second” and other such numerical terms referring to structures do not imply a sequence or order unless clearly indicated by the context. With reference to the attached drawings, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
- The figures illustrate versions using CMP and not using CMP. They also depict the use of a continuous common channel material and isolated common channel material. The present disclosure is directed to various methods of finFET fabrication and to finFET devices. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and is readily applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc. With reference to
FIGS. 1-46 , various illustrative embodiments of the methods disclosed herein will now be described in more detail. Additionally, the term “substrate” as used herein is intended to be very broad in nature and cover any type or structure or form of a channel region of a transistor that is commonly in contact with or positioned below a gate insulation layer, such as a layer of silicon-germanium that is commonly found in PMOS devices. The term “substrate” should also be understood to cover any of a variety of different semiconductor materials, such as silicon, silicon germanium, gallium arsenide, etc. Instead of a silicon substrate, an InP buffer could be used as the substrate. -
FIGS. 1-11 show cross-section views of astructure 100 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically,FIG. 1 , in one embodiment, shows a cross-sectional view of asemiconductor device 100 in an early manufacturing stage. With reference toFIG. 1 , the improved finFET process may start out with providing asemiconductor substrate 106. Thesubstrate 106 may have a variety of configurations, such as the depicted bulk silicon configuration. The substrate may also have a silicon-on-insulator (SOI) configuration that includes a bulk silicon layer, a buried insulation layer and an active layer, wherein semiconductor devices are formed in and above the active layer. Thus, the terms substrate or semiconductor substrate should be understood to cover all forms of semiconductor structures. The substrate may also be made of materials other than silicon. Thesubstrate material 106 is preferably a silicon material as typically used in the semiconductor industry, e.g., relatively pure silicon as well as silicon admixed with other elements such as germanium, carbon, and the like. - Next with reference to
FIG. 2 , amaterial layer 108 is formed over the top of thesubstrate 106. In one embodiment, thematerial layer 108 is an insulator. Thematerial layer 108 may be an oxide, such as SiO2, and may be formed by plasma enhanced atomic layer deposition (PEALD), low pressure chemical vapor deposition (LPCVD), chemical vapor deposition (CVD), thermally grown or deposited with other methods. - Next with reference to
FIG. 3 , thematerial layer 108 is patterned into at least onepatterned material structure 110. Thematerial layer 108 may be patterned by etchingmaterial layer 108 to define atrench 114 and asubstrate top surface 112. In one embodiment, thematerial layer 108 etching may be performed by plasma-based etching, leaving the at least onepatterned material structure 110, defining a trench width from 5-25 nm. - Next with reference to
FIG. 4 , thecommon stack material 118 is formed over thesubstrate top surface 112. In one embodiment, thecommon stack material 118 may be formed by epitaxially growing thecommon stack material 118. Thecommon stack material 118 may be Si—C, in the case of Si or SiGe channels, or could be InP in the case of group III-V semiconductor material channels. In one embodiment, thecommon stack material 118 may be 5-20 nm thick. - Next with reference to
FIG. 5 , apFET masking material 120 is masked on a first portion of thecommon stack material 118 and a first portion of the at least onepatterned material structure 110 proximate to the first portion of thecommon stack 118. In one embodiment, the masking of thepFET masking material 120 may include depositing and patterning thepFET masking material 120. ThepFET masking material 120 may be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 6 , annFET channel material 122 is formed on a second portion of thecommon stack material 118. In one embodiment, thenFET channel material 122 may be formed by epitaxially growing thenFET channel material 122. ThenFET channel material 122 may be Si or group III-V semiconductor material. In one embodiment, thenFET channel material 122 may be 20-100 nm thick. - Next with reference to
FIG. 7 , thepFET masking material 120 is removed. In one embodiment, thepFET masking material 120 removal may be performed by plasma-based processing or “wet” chemical methods. - Next with reference to
FIG. 8 , annFET masking material 124 is masked on thenFET channel material 122 and a portion of the at least onepatterned material structure 110 proximate to thenFET channel material 122. In one embodiment, the masking may be performed by depositing and patterning thenFET masking material 124. In one embodiment, thenFET masking material 124 may be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 9 , apFET channel material 126 is formed on the first portion of thecommon stack material 118. In one embodiment, thepFET channel material 126 may be epitaxially grown. ThepFET channel material 126 may have a Ge content, ranging from 25-100%, and may be from 20-100 nm thick. - Next with reference to
FIG. 10 , thenFET masking material 124 is removed. In one embodiment, thenFET masking material 124 removal may be performed by plasma-based processing or “wet” chemical methods. - Next with reference to
FIG. 11 , the at least onepatterned material structure 110 is recessed to recessedstructure 130. In one embodiment, the recessing may be performed by plasma-based processing, sublimation-based processing, or “wet” chemical processing. In one embodiment, the patternedmaterial 110 may be recessed to a depth range of 15-30 nm. -
FIGS. 12-22 show cross-section views of astructure 200 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically,FIG. 12 , in one embodiment, shows a cross-sectional view of asemiconductor device 200 in an early manufacturing stage. With reference toFIG. 12 , the improved finFET process may start out with providing asemiconductor substrate 206. - Next with reference to
FIG. 13 , acommon stack layer 204 is formed over thesubstrate 206. In one embodiment, thecommon stack layer 204 may be SiC in the case of Si or SiGe channels or could be InP in the case of group III-V material channels and may be formed by epitaxial growth or other deposition methods. In one embodiment, thecommon stack layer 204 may be 5-20 nm thick. - Next with reference to
FIG. 14 , amaterial layer 208 is formed over thecommon stack layer 204. In one embodiment, thematerial layer 208 may be silicon oxide or silicon nitride and may be formed by various depositing or growth methods. - Next with reference to
FIG. 15 , thematerial layer 208 is patterned into at least onepatterned material structure 210. Thematerial layer 208 may be patterned by etchingmaterial layer 208 to define atrench 214 and a channel layertop surface 212. In one embodiment, thematerial layer 208 etching may be performed by plasma-based processing, leaving the patternedmaterial 210. - Next with reference to
FIG. 16 , apFET masking material 220 is masked on a first portion of thechannel layer 204 and a first portion of the at least onepatterned material structure 210. In one embodiment, the masking of thepFET masking material 220 may include depositing and patterning thepFET masking material 220. ThepFET masking material 220 can be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 17 , annFET channel material 222 is formed on a second portion of thecommon stack layer 204. In one embodiment, thenFET channel material 222 may be formed by epitaxially growing thenFET channel material 222. ThenFET channel material 222 may be Si or group III-V semiconductor material. In one embodiment, thenFET channel material 222 may be 20-100 nm thick. - Next with reference to
FIG. 18 , thepFET masking material 220 is removed. In one embodiment, removal of thepFET masking material 220 may be performed by “wet” chemical removal. - Next with reference to
FIG. 19 , annFET masking material 224 is masked on thenFET channel material 222 and a second portion of the at least onepatterned material structure 210 proximate to thenFET channel material 222. In one embodiment, the masking may be performed by depositing and patterning thenFET masking material 224. In one embodiment, thenFET masking material 224 may be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 20 , apFET channel material 226 is formed on the first portion of thecommon stack layer 204. In one embodiment, thepFET channel material 226 may be epitaxially grown. ThepFET channel material 226 may have a Ge content ranging between 25-100%. In one embodiment, thepFET channel material 226 may be 20-100 nm thick. - Next with reference to
FIG. 21 , thenFET masking material 224 is removed. In one embodiment, thenFET masking material 224 removal may be performed by “wet” chemical removal. - Next with reference to
FIG. 22 , at least onepatterned material structure 210 is recessed to recessedstructure 230. In one embodiment, the recessing may be performed by plasma-based processing, sublimation techniques or “wet” chemical based methods. In one embodiment, the at least onepatterned material structure 210 may be recessed to a depth range of 15-35 nm. -
FIGS. 23-34 show cross-section views of astructure 300 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically,FIG. 23 , in one embodiment, shows a cross-sectional view of asemiconductor device 300 in an early manufacturing stage. With reference toFIG. 23 , the improved finFET process may start out with providing asemiconductor substrate 306. - Next with reference to
FIG. 24 , amaterial layer 308 is formed over thesubstrate 306. In one embodiment, thematerial layer 308 is an insulator. Thematerial layer 308 may be oxide, such as SiO2, and may be formed by deposition or thermal oxidation methods. - Next with reference to
FIG. 25 , thematerial layer 308 is patterned into at least onepatterned material structure 310. Thematerial layer 308 may be patterned by etchingmaterial layer 308 to define atrench 314 and asubstrate top surface 312. In one embodiment, thematerial layer 308 etching may be performed by plasma-based processing, leaving the at least onepatterned material structure 310. - Next with reference to
FIG. 26 , thecommon stack material 318 is formed over thesubstrate top surface 312. In one embodiment, thecommon stack material 318 may be formed by epitaxially growing thecommon stack material 318. Thecommon stack material 318 may be Si-C, uniquely doped Si, etc. In one embodiment, thecommon stack material 318 may be 5-15 nm thick. - Next with reference to
FIG. 27 , apFET masking material 320 is masked on a first portion of thecommon stack material 318 and the at least onepatterned material structure 310 proximate to the first portion of thecommon stack 318. In one embodiment, the masking of thepFET masking material 320 may include depositing and patterning thepFET masking material 320. ThepFET masking material 320 may be Si3N4, Tin, SiO2, etc. - Next with reference to
FIG. 28 , annFET channel material 322 is formed on a second portion of thecommon stack 318 and may be formed to a height above a height of a proximatepatterned material structure 310. In one embodiment, thenFET channel material 322 may be formed by epitaxially growing thenFET channel material 322. ThenFET channel material 322 may be Si, uniquely doped Si, etc. In one embodiment, thenFET channel material 322 may be 40-60 nm thick. - Next with reference to
FIG. 29 , thepFET masking material 320 is removed. In one embodiment, the pFETmasking material removal 320 may be performed by “wet” chemical etching. - Next with reference to
FIG. 30 , annFET masking material 324 is masked on thenFET channel material 322 and a portion of the at least onepatterned material structure 310 proximate to thenFET channel material 322. In one embodiment, the masking may be performed by depositing and patterning thenFET masking material 324. In one embodiment, thenFET masking material 324 may be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 31 , apFET channel material 326 is formed on the first portion of thecommon stack material 318 and may be formed to a height above a height of a proximatepatterned material structure 310. In one embodiment, thepFET channel material 326 may be epitaxially grown. ThepFET channel material 326 may have a Ge content ranging between 25-100%. In one embodiment, thepFET channel material 326 has a range of 40-60 nm thick. - Next with reference to
FIG. 32 , thenFET masking material 324 is removed. In one embodiment, thenFET masking material 324 removal may be performed by “wet” chemical removal. - Next with reference to
FIG. 33 , thepFET channel material 326 and thenFET channel material 322 are made flush with the at least onepatterned material structure 310. In one embodiment, this may be performed by CMP. - Next with reference to
FIG. 34 , the at least onepatterned material structure 310 is recessed to recessedstructure 330. In one embodiment, the recessing may be performed by “wet” chemical removal, sublimation-based methods or plasma-based processing. In one embodiment, the patternedmaterial 310 may be recessed to a depth range of 25-35 nm. -
FIGS. 35-46 show cross-section views of astructure 400 going through fabrication steps of an improved finFET fabrication process, in accordance with embodiments of the present invention. More specifically,FIG. 35 , in one embodiment, shows a cross-sectional view of asemiconductor device 400 in an early manufacturing stage. With reference toFIG. 35 , the improved finFET process may start out with providing asemiconductor substrate 406. - Next with reference to
FIG. 36 , acommon stack layer 404 is formed over thesubstrate 406. In one embodiment, thecommon stack layer 404 may be SiC, uniquely doped Si, etc, and may be formed by deposition techniques or epitaxially grown. In one embodiment, thecommon stack layer 404 may be 5-20 nm thick. - Next with reference to
FIG. 37 , amaterial layer 408 is formed over thecommon stack layer 404. In one embodiment, thematerial layer 408 may be oxide, nitride, etc., and may be formed by typical deposition methods. - Next with reference to
FIG. 38 , thematerial layer 408 is patterned into at least onepatterned material structure 410. Thematerial layer 408 may be patterned by etchingmaterial layer 408 to define atrench 414 and a channel layertop surface 412. In one embodiment, thematerial layer 408 etching may be performed by plasma-based processing, leaving the at least onepatterned material structure 410. - Next with reference to
FIG. 39 , apFET masking material 420 is masked on a first portion of thechannel layer 404 and a first portion of the at least onepatterned material structure 410. In one embodiment, the masking of thepFET masking material 420 may include depositing and patterning thepFET masking material 420. ThepFET masking material 420 can be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 40 , annFET channel material 422 is formed on a second portion of thecommon stack layer 404 and may be formed to a height above a height of a proximatepatterned material structure 410. In one embodiment, thenFET channel material 422 may be formed by epitaxially growing thenFET channel material 422. ThenFET channel material 422 may be Si, uniquely doped Si, etc. In one embodiment, thenFET channel material 422 may be 40-60 nm thick. - Next with reference to
FIG. 41 , thepFET masking material 420 is removed. In one embodiment, removal of thepFET masking material 420 may be performed by “wet” chemical removal. - Next with reference to
FIG. 42 , annFET masking material 424 is masked on thenFET channel material 422 and a second portion of the at least onepatterned material structure 410 proximate to thenFET channel material 422. In one embodiment, the masking may be performed by depositing and patterning thenFET masking material 424. In one embodiment, thenFET masking material 424 may be Si3N4, TiN, SiO2, etc. - Next with reference to
FIG. 43 , apFET channel material 426 is formed on the first portion of thecommon stack layer 404 and may be formed to a height above a height of a proximatepatterned material structure 410. In one embodiment, thepFET channel material 426 may be epitaxially grown. ThepFET channel material 426 may have a Ge content in the range of 25-100%. In one embodiment, thepFET channel material 426 may be 40-60 nm thick. - Next with reference to
FIG. 44 , thenFET masking material 424 is removed. In one embodiment, thenFET masking material 424 removal may be performed by “wet” chemical etching. - Next with reference to
FIG. 45 , thepFET channel material 426 and thenFET channel material 422 are made flush with the at least onepatterned material structure 410. In one embodiment, this may be performed by CMP. - Next with reference to
FIG. 46 , the at least onepatterned material structure 410 is recessed to recessedstructure 430. In one embodiment, the recessing may be performed by plasma-based processing, sublimation-based methods or “wet” chemical etching. In one embodiment, the at least onepatterned material structure 410 may be recessed to a depth range of 25-40 nm. - The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is, therefore, evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention.
- While at least one exemplary embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or embodiments described herein are not intended to limit the scope, applicability or configuration of the claimed subject matter in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing the described embodiment or embodiments. It should be understood that various changes can be made in the function and arrangement of elements without departing from the scope defined by the claims, which includes known equivalents and foreseeable equivalents at the time of filing this patent application. Accordingly, the protection sought herein is as set forth in the claims below.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/362,398 US8481410B1 (en) | 2012-01-31 | 2012-01-31 | Methods of epitaxial FinFET |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/362,398 US8481410B1 (en) | 2012-01-31 | 2012-01-31 | Methods of epitaxial FinFET |
Publications (2)
Publication Number | Publication Date |
---|---|
US8481410B1 US8481410B1 (en) | 2013-07-09 |
US20130196485A1 true US20130196485A1 (en) | 2013-08-01 |
Family
ID=48701376
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/362,398 Active 2032-02-08 US8481410B1 (en) | 2012-01-31 | 2012-01-31 | Methods of epitaxial FinFET |
Country Status (1)
Country | Link |
---|---|
US (1) | US8481410B1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140209976A1 (en) * | 2013-01-25 | 2014-07-31 | Samsung Electronics Co., Ltd. | Transistors and methods of manufacturing the same |
US9524969B1 (en) * | 2015-07-29 | 2016-12-20 | International Business Machines Corporation | Integrated circuit having strained fins on bulk substrate |
CN106910713A (en) * | 2015-12-22 | 2017-06-30 | 中芯国际集成电路制造(北京)有限公司 | Semiconductor device and its manufacture method |
WO2018063403A1 (en) * | 2016-09-30 | 2018-04-05 | Intel Corporation | Art trench spacers to enable fin release for non-lattice matched channels |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9564367B2 (en) * | 2012-09-13 | 2017-02-07 | Globalfoundries Inc. | Methods of forming different FinFET devices with different threshold voltages and integrated circuit products containing such devices |
US9054212B2 (en) * | 2012-10-30 | 2015-06-09 | Globalfoundries Inc. | Fin etch and Fin replacement for FinFET integration |
US9530654B2 (en) * | 2013-04-15 | 2016-12-27 | Globalfoundaries Inc. | FINFET fin height control |
CN104658908A (en) * | 2013-11-18 | 2015-05-27 | 中芯国际集成电路制造(上海)有限公司 | Method for manufacturing FinFET |
US9356046B2 (en) | 2013-11-22 | 2016-05-31 | Globalfoundries Inc. | Structure and method for forming CMOS with NFET and PFET having different channel materials |
US9496262B2 (en) * | 2013-12-28 | 2016-11-15 | Texas Instruments Incorporated | High mobility transistors |
US9123569B1 (en) | 2014-03-06 | 2015-09-01 | International Business Machines Corporation | Complementary metal-oxide-semiconductor structure with III-V and silicon germanium transistors on insulator |
US20150380258A1 (en) * | 2014-06-25 | 2015-12-31 | Stmicroelectronics, Inc. | Method for controlling height of a fin structure |
EP2978016B1 (en) * | 2014-07-25 | 2018-06-13 | IMEC vzw | A method for providing an nMOS device and a pMOS device on a silicon substrate and silicon substrate comprising an nMOS device and a pMOS device |
US9455274B2 (en) * | 2015-01-30 | 2016-09-27 | International Business Machines Corporation | Replacement fin process in SSOI wafer |
US9899268B2 (en) | 2015-03-11 | 2018-02-20 | Globalfoundries Inc. | Cap layer for spacer-constrained epitaxially grown material on fins of a FinFET device |
US9520394B1 (en) | 2015-05-21 | 2016-12-13 | International Business Machines Corporation | Contact structure and extension formation for III-V nFET |
US9685507B2 (en) | 2015-06-25 | 2017-06-20 | International Business Machines Corporation | FinFET devices |
US9728640B2 (en) * | 2015-08-11 | 2017-08-08 | International Business Machines Corporation | Hybrid substrate engineering in CMOS finFET integration for mobility improvement |
US10134642B2 (en) | 2016-09-28 | 2018-11-20 | International Business Machines Corporation | Semiconductor device and method of forming the semiconductor device |
US10147651B1 (en) | 2017-05-12 | 2018-12-04 | International Business Machines Corporation | Fabrication of fin field effect transistor complementary metal-oxide-semiconductor devices with uniform hybrid channels |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001313259A (en) * | 2000-04-28 | 2001-11-09 | Toyoda Gosei Co Ltd | Method for producing iii nitride based compound semiconductor substrate and semiconductor element |
-
2012
- 2012-01-31 US US13/362,398 patent/US8481410B1/en active Active
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140209976A1 (en) * | 2013-01-25 | 2014-07-31 | Samsung Electronics Co., Ltd. | Transistors and methods of manufacturing the same |
US9524969B1 (en) * | 2015-07-29 | 2016-12-20 | International Business Machines Corporation | Integrated circuit having strained fins on bulk substrate |
CN106910713A (en) * | 2015-12-22 | 2017-06-30 | 中芯国际集成电路制造(北京)有限公司 | Semiconductor device and its manufacture method |
WO2018063403A1 (en) * | 2016-09-30 | 2018-04-05 | Intel Corporation | Art trench spacers to enable fin release for non-lattice matched channels |
US11049773B2 (en) | 2016-09-30 | 2021-06-29 | Intel Corporation | Art trench spacers to enable fin release for non-lattice matched channels |
Also Published As
Publication number | Publication date |
---|---|
US8481410B1 (en) | 2013-07-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8481410B1 (en) | Methods of epitaxial FinFET | |
US8476137B1 (en) | Methods of FinFET height control | |
US10217672B2 (en) | Vertical transistor devices with different effective gate lengths | |
US10170375B2 (en) | FinFET devices with unique fin shape and the fabrication thereof | |
US9023705B1 (en) | Methods of forming stressed multilayer FinFET devices with alternative channel materials | |
US9799748B1 (en) | Method of forming inner spacers on a nano-sheet/wire device | |
DE112018001814B4 (en) | VERTICAL TRANSPORT FIN FIELD EFFECT TRANSISTORS WITH DIFFERENT CHANNEL LENGTHS AND METHODS OF FABRICATION | |
US7947589B2 (en) | FinFET formation with a thermal oxide spacer hard mask formed from crystalline silicon layer | |
US9276013B1 (en) | Integrated formation of Si and SiGe fins | |
US9954104B2 (en) | Multiwidth finFET with channel cladding | |
US20140011341A1 (en) | Methods of forming finfet devices with alternative channel materials | |
US9620506B2 (en) | Silicon-on-nothing transistor semiconductor structure with channel epitaxial silicon region | |
US11929286B2 (en) | Two dimension material fin sidewall | |
US9461168B1 (en) | Channel strain and controlling lateral epitaxial growth of the source and drain in FinFET devices | |
US9985030B2 (en) | FinFET semiconductor device having integrated SiGe fin | |
US9536795B2 (en) | Multiple threshold voltage trigate devices using 3D condensation | |
CN104241134A (en) | Non-Planar Transistors with Replacement Fins and Methods of Forming the Same | |
US10622357B2 (en) | FinFET including tunable fin height and tunable fin width ratio | |
US10229999B2 (en) | Methods of forming upper source/drain regions on a vertical transistor device | |
US8957464B2 (en) | Transistors with uniaxial stress channels | |
US20120146152A1 (en) | Method of fabricating an integrated circuit having a strain inducing hollow trench isolation region | |
US9425196B1 (en) | Multiple threshold voltage FinFETs | |
US9627263B1 (en) | Stop layer through ion implantation for etch stop | |
US8987110B2 (en) | Semiconductor device fabrication method for improved isolation regions and defect-free active semiconductor material | |
US20190206864A1 (en) | Stoplayer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LICAUSI, NICHOLAS;WAHL, JEREMY;REEL/FRAME:027625/0263 Effective date: 20120124 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |