US20130171817A1 - Structure and method for reducing vertical crack propagation - Google Patents
Structure and method for reducing vertical crack propagation Download PDFInfo
- Publication number
- US20130171817A1 US20130171817A1 US13/778,263 US201313778263A US2013171817A1 US 20130171817 A1 US20130171817 A1 US 20130171817A1 US 201313778263 A US201313778263 A US 201313778263A US 2013171817 A1 US2013171817 A1 US 2013171817A1
- Authority
- US
- United States
- Prior art keywords
- metal
- vertically stacked
- layers
- air gap
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the embodiments herein relate to a structure and a method to reduce vertical dielectric film crack propagation in semiconductor devices, and more specifically, to an internal crack stop design that utilizes an air gap, a series of air gaps and/or metal dummy fill shapes positioned between conductive metal wire stacks to prevent crack propagation in dielectric film between adjacent metal wire stacks.
- a semiconductor device includes an insulator and vertically stacked layers positioned on the insulator.
- Each of the vertically stacked layers includes a first dielectric insulator portion, a first metal conductor embedded within the first dielectric insulator portion, a first nitride cap covering the first metal conductor, a second dielectric insulator portion, a second metal conductor embedded within the second dielectric insulator portion and a second nitride cap covering the second metal conductor.
- the first vertically stacked conductor portion of the layers are proximate, or adjacent, the second vertically stacked conductor portion of the layers.
- An inter-stack material is positioned between the first vertically stacked conductor layers and the second vertically stacked conductor layers, and the inter-stack material includes at least one air gap.
- a semiconductor device includes an insulator and layers on the insulator. Each of the layers includes a first metal conductor and a second metal conductor positioned proximate the first metal conductor.
- the first metal conductors include a first vertically stacked structure, and the second metal conductors include a second vertically stacked structure. At least one air gap is positioned between the first vertically stacked structure and the second vertically stacked structure.
- a method of fabricating a semiconductor device includes forming an insulator, and potentially simultaneously forming a plurality of first vertically stacked metal layers and a plurality of second vertically stacked metal layers proximate (next to) each other.
- An inter-stack material is also formed between the first vertically stacked metal layers and the second vertically stacked metal layers.
- the inter-stack material is formed to include at least one air gap.
- a method of fabricating a semiconductor device includes forming an insulator, forming layers on the insulator. Each of the layers comprising a dielectric insulator portion, a first metal conductor, a second metal conductor proximate the first metal conductor and a nitride cap.
- a first vertically stacked metal structure is provided by vertically aligning each of the first metal conductors of each of the layers with each other, and a second vertically stacked metal structure is provided by vertically aligning each of the second metal conductors of each of the layers with each other. At least one air gap is etched between the first vertically stacked metal structure and the second vertically stacked metal structure.
- FIG. 1A is a schematic diagram of a semiconductor device
- FIG. 1B is a schematic diagram of a semiconductor device
- FIG. 1C is a schematic diagram of a semiconductor device
- FIG. 2 is a schematic diagram of a semiconductor device
- FIG. 3 is a schematic diagram of a semiconductor device according to one embodiment
- FIG. 4 is a schematic diagram of a semiconductor device according to another embodiment
- FIG. 5 is a schematic diagram of a semiconductor device according to another embodiment
- FIG. 6 is a schematic diagram of a semiconductor device according to another embodiment
- FIG. 7 is a schematic diagram of a semiconductor device according to another embodiment.
- FIG. 8 is a logic flowchart of a method of fabrication according to one embodiment
- FIG. 9 is another logic flowchart of a method according to another embodiment.
- FIG. 10 is a schematic diagram of a semiconductor device according to another embodiment.
- Dielectric film cracking poses significant reliability risks for advanced semiconductor fabrication technologies. Film cracking leads to chip reliability failures such as metal wire lifting and corrosion. For example, dielectric film cracking has been observed when very thick metal wires are stacked up on top of each other and vertical crack propagation results in lower level metal wiring lifting during thermal cycle stressing. This problem is particularly serious when intra-wiring spacing is narrow because of the tremendous amount of stress related to disparate coefficient of thermal expansion in materials. The known previous solution is to increase spacing between wires, which reduces stress. Unfortunately, wide metal spacing can lead to significantly large chip size, which is not acceptable to clients.
- FIG. 1A illustrates a silicon substrate 100 having a layer E 1 directly deposited upon the substrate 100 that includes a layer of dielectric 102 .
- FIG. 1B illustrates two metal conductors 104 A and 104 B that have been potentially simultaneously deposited into the upper surface of the dielectric 102 by means of chemically etching the upper surface of the dielectric layer 102 to form two trenches and then filling the trenches with a metal conductor ( 104 A/B).
- the metal conductor may be Cu or any other conductive metal or metal alloy suitable for a metal stack damascene build-up.
- metal conductors 104 A and 104 B may be mechanically or chemically polished level to the upper surface of the dielectric 102 .
- FIG. 1C illustrates the final processing of metal layer E 1 where a nitride cap 106 seals over the metal conductor's 104 A/B and the upper surface of the dielectric 102 .
- a typical semiconductor device 200 is shown having a metal damascene structure section 202 and an upper semiconductor layer 204 including a metal “VV” layer 206 , a dielectric layer 206 b , a metal bonding “LD” layer 208 , (where layers 206 and 208 may be formed from aluminum), a dielectric 210 and a protective polyamine cap 212 .
- the metal damascene structure section 202 includes a plurality of similar metal layers to E 1 of FIG. 1C stacked in a vertical successive pattern as illustrated by layers E 2 , En, (representing any number of layers E 3 to EZ ⁇ 1), to EZ, the topmost and last layer of the damascene metal layer adjacent the upper semiconductor device 204 .
- layers E 2 , En (representing any number of layers E 3 to EZ ⁇ 1), to EZ, the topmost and last layer of the damascene metal layer adjacent the upper semiconductor device 204 .
- all metal conductors on the left side of the FIG. 2 i.e., 104 A, 104 A′ to 104 A′′ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile A of any metal conductors below and/or above it.
- 104 B, 104 B′ to 104 B′′ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile B of any metal conductors below and/or above it.
- a width W separates the metal conductor stacks.
- the width W can be filled primarily with dielectric material ( 102 , 102 ′, 102 ′′) of each layer and of thin layers of the nitride cap of each respective layer ( 106 , 106 ′, 106 ′′). It is this area W between the metal conductor stacks A and B that can accumulate a tremendous amount of stress due to disparate coefficient of thermal expansion in the metal conductors versus the dielectric layers.
- the semiconductor device 300 illustrates one embodiment of the formation of an air gap 302 in the area W between the metal conductor stacks A and B.
- the topmost portion of the upper metal wire layer EZ is masked and the air gap 302 is formed by removing material down to the lowest metal wire layer E 1 (using any material removal process such as, for example, etching, chemical removal processes, etc.).
- the width of the air gap 302 is formed such that the distance between the edges of each respective adjacent metal wire stack and the interior edge of the air gap, denoted by D, is less than a certain measure, such as 50 ⁇ m, 25 ⁇ m, 10 ⁇ m, etc.
- air-gap 302 a may be “pinched-off” by deposition of a non-conformal dielectric, such as SiO 2 deposited by plasma-enhanced chemical vapor deposition (PECVD).
- PECVD plasma-enhanced chemical vapor deposition
- it may be desirable to use a series of narrow air-gaps 302 a , (width 0.1 to 5 ⁇ m), as shown in FIG. 4 , rather than one wide air-gap 302 as shown in FIG. 3 .
- FIG. 10 is an alternative embodiment of FIG. 4 , where all alternative metal conductors on the left side of FIG. 10 , i.e., 105 A, 105 A′ to 105 A′′ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile A of any metal conductors below and/or above it.
- all the alternative metal conductors on the right side of FIG. 10 i.e., 105 B, 105 B′ to 105 B′′ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile B of any metal conductors below and/or above it.
- the metal conductors are touching each other, or are in electrical connection with each other through the thin layers of the nitride cap of each respective layer ( 106 , 106 ′, 106 ′′). Additionally, the metal conductors 105 A, 105 A′ to 105 A′′ and likewise 105 B, 105 B′ to 105 B′′ may have a vertical thickness of greater than 1 ⁇ m.
- the semiconductor device 400 illustrates an alternative embodiment that has multiple air gaps in the area W between the metal conductor stacks A and B.
- the upper surface of layer E 1 is masked and an air gap 402 is formed to substantially penetrate into layer E 1 (using any material removal process).
- additional layers, (E 1 , En, EZ) are added on top of layer E 1 , and the upper surface of layer EZ is masked to similarly form the second air gap 404 to substantially penetrate that layer. While only two air gaps are shown, those ordinarily skilled in the art would understand that any number of air gaps could be formed.
- the upper semiconductor layer 204 is fabricated over the air gap 402 / 404 combination.
- a series of narrow openings 404 b in the cap layer 106 ′′ facilitate “pinching-off” of the air-gap.
- narrow openings 404 b are formed using lithography and reactive ion etching. Then an isotropic etch, (such as dilute HF wet etch), is used to form a large air gap 404 in the dielectric layer.
- the small openings 404 b can be easily pinched-off by subsequent deposition of a non-conformal dielectric 206 b.
- any other layer from E 2 to EZ may be etched after formation to form any other air gap in a similar manner that may penetrate only that newly formed layer, or to penetrate any number of layers beneath it depending on the design requirements of the semiconductor device to reduce the amount of stress in area W.
- the semiconductor device 500 illustrates an additional alternative embodiment of the formation of a metal fill 502 in one layer, (in this case layer E 1 ).
- Metal fill 502 may be fabricated at the same time with metal wires 104 A and 104 B, and have similar dimensional properties to that of the width of the air gap with respect to the side edges of adjacent metal wire stacks (at A and B), to be less than 10 ⁇ m, as denoted by D.
- Metal fill 502 will relieve stress in the width W area between metal stacks A and B in a similar manner to the air gap since the metal fill 502 has the same thermal coefficient of expansion as the metal conductors 104 A and 104 B.
- an air gap 504 may be etched above the metal fill 502 through substantially all off the layers without the metal fill, (i.e., E 2 , En and EZ), or an air gap may be formed in single layers or multiple layers throughout the metal wire stack layers as shown in FIG. 4 and discussed above.
- the upper semiconductor layer 204 is fabricated over the metal fill 502 /air gap 504 combination. As would be understood by those ordinarily skilled in the art, any number of such metal fill structures and such air gaps could be formed (potentially alternating air gaps and metal fills) up the structure, layer-by-layer.
- a method of fabricating a semiconductor device is shown in a logic flowchart that provides an insulator 600 and provides a first plurality of vertically stacked metal layers 602 and a second plurality of vertically stacked metal layers proximate the first plurality of vertically stacked layers 604 . Steps 602 and 604 can be performed simultaneously. At least one air gap is then etched between the first plurality of vertically stacked metal layers and the second plurality of vertically stacked metal layers 606 .
- the air gap(s) and metal fill(s) are positioned less than a certain measure, such as 50 ⁇ m, 25 ⁇ m, 10 ⁇ m, etc. between the first side edge of the first plurality of vertically stacked metal layers and a second side edge of the second plurality of vertically stacked metal layers.
- at least one second air gap may be etched between the first vertically stacked metal layers and the second vertically stacked metal layers.
- the portion between the first air gap and the second air gap comprises dielectric insulation material.
- At least one metal fill may be deposited between the first vertically stacked metal layers and the second vertically stacked metal layers.
- the dielectric insulation material portion between the metal stacks can include at least one metal fill and the at least one air gap.
- each of the first vertically stacked metal layers may be fabricated by forming a first dielectric insulator, embedding a first metal conductor within the first dielectric insulator, and covering the first metal conductor with a first nitride cap.
- This process can simultaneously form each of the second plurality of vertically stacked metal layers by simultaneously forming a second dielectric insulator, embedding a second metal conductor within the second dielectric insulator, and covering the second metal conductor with a second nitride cap.
- a method of fabricating a semiconductor device is shown in a logic flowchart that forms an insulator 700 .
- a plurality of layers are formed on the insulator.
- Each of the plurality of layers comprises a dielectric insulator, a first metal conductor and a second metal conductor proximate the first metal conductor, and a nitride cap 702 .
- a first vertically stacked metal structure is formed by repeating step 702 many times to vertically align each of the first metal conductors of each of the plurality of layers with each other, and vertically align each of the second metal conductors of each of the plurality of layers with each other (to form a second vertically stacked metal structure) 704 .
- At least one air gap is formed between the first vertically stacked metal structure and the second vertically stacked metal structure 706 .
- the air gap is positioned less than a certain measure, such as 50 ⁇ m, 25 ⁇ m, 10 ⁇ m, etc. between a first side edge of the first vertically stacked metal structure and a second side edge the second vertically stacked metal structure. Additional air gaps may be etched between the first vertically stacked metal structure and the second vertically stacked metal structure. The portion between the first air gap and the second air gap comprises dielectric insulation material. At least one metal fill can also be deposited to be positioned between the first vertically stacked metal structure and the second vertically stacked metal structure. The portion between the at least one metal fill and the at least one air gap comprising dielectric insulation material.
- the method can also embed within the dielectric insulator, the first metal conductor and the second metal conductor, and cover the first metal conductor and the second metal conductor with the first nitride cap.
- the method as described above is used in the fabrication of integrated circuit chips.
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
- the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- an “insulator” is a relative term that means a material or structure that allows substantially less ( ⁇ 95%) electrical current to flow than does a “conductor.”
- the dielectrics (insulators) mentioned herein can, for example, be grown from either a dry oxygen ambient or steam and then patterned.
- the dielectrics herein may be formed from any of the many candidate high dielectric constant (high-k) materials, including but not limited to silicon nitride, silicon oxynitride, a gate dielectric stack of SiO2 and Si3N4, and metal oxides like tantalum oxide.
- the thickness of dielectrics herein may vary contingent upon the required device performance.
- the conductors mentioned herein can be formed of any conductive material, such as polycrystalline silicon (polysilicon), amorphous silicon, a combination of amorphous silicon and polysilicon, and polysilicon-germanium, rendered conductive by the presence of a suitable dopant.
- the conductors herein may be one or more metals, such as tungsten, hafnium, tantalum, molybdenum, titanium, or nickel, or a metal silicide, any alloys of such metals, and may be deposited using physical vapor deposition, chemical vapor deposition, or any other technique known in the art.
- the material to be patterned can be grown or deposited in any known manner and a patterning layer (such as an organic photoresist) can be formed over the material.
- the patterning layer (resist) can be exposed to some form of light radiation (e.g., patterned exposure, laser exposure, etc.) provided in a light exposure pattern, and then the resist is developed using a chemical agent. This process changes the characteristic of the portion of the resist that was exposed to the light. Then one portion of the resist can be rinsed off, leaving the other portion of the resist to protect the material to be patterned.
- a material removal process is then performed (e.g., plasma etching, etc.) to remove the unprotected portions of the material to be patterned.
- the resist is subsequently removed to leave the underlying material patterned according to the light exposure pattern.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is a divisional of U.S. patent application Ser. No. 13/239,533, filed Sep. 22, 2011, the complete disclosure of which is incorporated herein by reference.
- The embodiments herein relate to a structure and a method to reduce vertical dielectric film crack propagation in semiconductor devices, and more specifically, to an internal crack stop design that utilizes an air gap, a series of air gaps and/or metal dummy fill shapes positioned between conductive metal wire stacks to prevent crack propagation in dielectric film between adjacent metal wire stacks.
- According to one embodiment, a semiconductor device includes an insulator and vertically stacked layers positioned on the insulator. Each of the vertically stacked layers includes a first dielectric insulator portion, a first metal conductor embedded within the first dielectric insulator portion, a first nitride cap covering the first metal conductor, a second dielectric insulator portion, a second metal conductor embedded within the second dielectric insulator portion and a second nitride cap covering the second metal conductor. The first vertically stacked conductor portion of the layers are proximate, or adjacent, the second vertically stacked conductor portion of the layers. An inter-stack material is positioned between the first vertically stacked conductor layers and the second vertically stacked conductor layers, and the inter-stack material includes at least one air gap.
- According to another embodiment, a semiconductor device includes an insulator and layers on the insulator. Each of the layers includes a first metal conductor and a second metal conductor positioned proximate the first metal conductor. The first metal conductors include a first vertically stacked structure, and the second metal conductors include a second vertically stacked structure. At least one air gap is positioned between the first vertically stacked structure and the second vertically stacked structure.
- According to another embodiment, a method of fabricating a semiconductor device includes forming an insulator, and potentially simultaneously forming a plurality of first vertically stacked metal layers and a plurality of second vertically stacked metal layers proximate (next to) each other. An inter-stack material is also formed between the first vertically stacked metal layers and the second vertically stacked metal layers. The inter-stack material is formed to include at least one air gap.
- According to another embodiment a method of fabricating a semiconductor device includes forming an insulator, forming layers on the insulator. Each of the layers comprising a dielectric insulator portion, a first metal conductor, a second metal conductor proximate the first metal conductor and a nitride cap. A first vertically stacked metal structure is provided by vertically aligning each of the first metal conductors of each of the layers with each other, and a second vertically stacked metal structure is provided by vertically aligning each of the second metal conductors of each of the layers with each other. At least one air gap is etched between the first vertically stacked metal structure and the second vertically stacked metal structure.
- The embodiments herein will be better understood from the following detailed description with reference to the drawings, which are not necessarily drawing to scale and in which:
-
FIG. 1A is a schematic diagram of a semiconductor device; -
FIG. 1B is a schematic diagram of a semiconductor device; -
FIG. 1C is a schematic diagram of a semiconductor device; -
FIG. 2 is a schematic diagram of a semiconductor device; -
FIG. 3 is a schematic diagram of a semiconductor device according to one embodiment; -
FIG. 4 is a schematic diagram of a semiconductor device according to another embodiment; -
FIG. 5 is a schematic diagram of a semiconductor device according to another embodiment; -
FIG. 6 is a schematic diagram of a semiconductor device according to another embodiment; -
FIG. 7 is a schematic diagram of a semiconductor device according to another embodiment; -
FIG. 8 is a logic flowchart of a method of fabrication according to one embodiment; -
FIG. 9 is another logic flowchart of a method according to another embodiment; and -
FIG. 10 is a schematic diagram of a semiconductor device according to another embodiment. - Dielectric film cracking poses significant reliability risks for advanced semiconductor fabrication technologies. Film cracking leads to chip reliability failures such as metal wire lifting and corrosion. For example, dielectric film cracking has been observed when very thick metal wires are stacked up on top of each other and vertical crack propagation results in lower level metal wiring lifting during thermal cycle stressing. This problem is particularly serious when intra-wiring spacing is narrow because of the tremendous amount of stress related to disparate coefficient of thermal expansion in materials. The known previous solution is to increase spacing between wires, which reduces stress. Unfortunately, wide metal spacing can lead to significantly large chip size, which is not acceptable to clients.
- With reference to
FIG. 1A-1C , a basic metal containing layer used to construct a metal damascene structure is shown.FIG. 1A illustrates asilicon substrate 100 having a layer E1 directly deposited upon thesubstrate 100 that includes a layer of dielectric 102.FIG. 1B illustrates twometal conductors dielectric layer 102 to form two trenches and then filling the trenches with a metal conductor (104A/B). The metal conductor may be Cu or any other conductive metal or metal alloy suitable for a metal stack damascene build-up. Additionally,metal conductors FIG. 1C illustrates the final processing of metal layer E1 where anitride cap 106 seals over the metal conductor's 104A/B and the upper surface of the dielectric 102. - With reference to
FIG. 2 , atypical semiconductor device 200 is shown having a metaldamascene structure section 202 and anupper semiconductor layer 204 including a metal “VV”layer 206, adielectric layer 206 b, a metal bonding “LD”layer 208, (wherelayers protective polyamine cap 212. - The metal
damascene structure section 202 includes a plurality of similar metal layers to E1 ofFIG. 1C stacked in a vertical successive pattern as illustrated by layers E2, En, (representing any number of layers E3 to EZ−1), to EZ, the topmost and last layer of the damascene metal layer adjacent theupper semiconductor device 204. Thus, all metal conductors on the left side of theFIG. 2 , i.e., 104A, 104A′ to 104A″ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile A of any metal conductors below and/or above it. Likewise, all metal conductors on the right side of theFIG. 2 , i.e., 104B, 104B′ to 104B″ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile B of any metal conductors below and/or above it. Additionally, a width W separates the metal conductor stacks. The width W can be filled primarily with dielectric material (102, 102′, 102″) of each layer and of thin layers of the nitride cap of each respective layer (106, 106′, 106″). It is this area W between the metal conductor stacks A and B that can accumulate a tremendous amount of stress due to disparate coefficient of thermal expansion in the metal conductors versus the dielectric layers. - With reference to
FIG. 3 , thesemiconductor device 300 illustrates one embodiment of the formation of anair gap 302 in the area W between the metal conductor stacks A and B. In this embodiment, before theupper semiconductor layer 204 is formed, the topmost portion of the upper metal wire layer EZ is masked and theair gap 302 is formed by removing material down to the lowest metal wire layer E1 (using any material removal process such as, for example, etching, chemical removal processes, etc.). The width of theair gap 302 is formed such that the distance between the edges of each respective adjacent metal wire stack and the interior edge of the air gap, denoted by D, is less than a certain measure, such as 50 μm, 25 μm, 10 μm, etc. - With reference to
FIG. 4 , an alternative embodiment to the embodiment shown inFIG. 3 , air-gap 302 a may be “pinched-off” by deposition of a non-conformal dielectric, such as SiO2 deposited by plasma-enhanced chemical vapor deposition (PECVD). To enhance the pinch-off at the top of the air-gap, it may be desirable to use a series of narrow air-gaps 302 a, (width=0.1 to 5 μm), as shown inFIG. 4 , rather than one wide air-gap 302 as shown inFIG. 3 . -
FIG. 10 is an alternative embodiment ofFIG. 4 , where all alternative metal conductors on the left side ofFIG. 10 , i.e., 105A, 105A′ to 105A″ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile A of any metal conductors below and/or above it. Likewise, all the alternative metal conductors on the right side ofFIG. 10 , i.e., 105B, 105B′ to 105B″ are all fabricated in a relative vertically stacked formation, with one metal conductor oriented within the vertical profile B of any metal conductors below and/or above it. The difference from this embodiment is that the metal conductors are touching each other, or are in electrical connection with each other through the thin layers of the nitride cap of each respective layer (106, 106′, 106″). Additionally, themetal conductors - With reference to
FIG. 5 , thesemiconductor device 400 illustrates an alternative embodiment that has multiple air gaps in the area W between the metal conductor stacks A and B. In this embodiment, at the end of the formation of the metal wire layer E1, the upper surface of layer E1 is masked and anair gap 402 is formed to substantially penetrate into layer E1 (using any material removal process). Subsequently, additional layers, (E1, En, EZ) are added on top of layer E1, and the upper surface of layer EZ is masked to similarly form thesecond air gap 404 to substantially penetrate that layer. While only two air gaps are shown, those ordinarily skilled in the art would understand that any number of air gaps could be formed. Theupper semiconductor layer 204 is fabricated over theair gap 402/404 combination. - With reference to
FIG. 6 , an alternative embodiment toFIG. 5 , a series ofnarrow openings 404 b in thecap layer 106″ facilitate “pinching-off” of the air-gap. In this case,narrow openings 404 b are formed using lithography and reactive ion etching. Then an isotropic etch, (such as dilute HF wet etch), is used to form alarge air gap 404 in the dielectric layer. Thesmall openings 404 b can be easily pinched-off by subsequent deposition of anon-conformal dielectric 206 b. - Alternatively, any other layer from E2 to EZ may be etched after formation to form any other air gap in a similar manner that may penetrate only that newly formed layer, or to penetrate any number of layers beneath it depending on the design requirements of the semiconductor device to reduce the amount of stress in area W.
- With reference to
FIG. 7 , thesemiconductor device 500 illustrates an additional alternative embodiment of the formation of ametal fill 502 in one layer, (in this case layer E1). Metal fill 502 may be fabricated at the same time withmetal wires metal conductors - Additionally, an
air gap 504 may be etched above the metal fill 502 through substantially all off the layers without the metal fill, (i.e., E2, En and EZ), or an air gap may be formed in single layers or multiple layers throughout the metal wire stack layers as shown inFIG. 4 and discussed above. Finally, theupper semiconductor layer 204 is fabricated over the metal fill 502/air gap 504 combination. As would be understood by those ordinarily skilled in the art, any number of such metal fill structures and such air gaps could be formed (potentially alternating air gaps and metal fills) up the structure, layer-by-layer. - With reference to
FIG. 8 , a method of fabricating a semiconductor device according to one embodiment is shown in a logic flowchart that provides aninsulator 600 and provides a first plurality of vertically stackedmetal layers 602 and a second plurality of vertically stacked metal layers proximate the first plurality of vertically stacked layers 604.Steps - The air gap(s) and metal fill(s) are positioned less than a certain measure, such as 50 μm, 25 μm, 10 μm, etc. between the first side edge of the first plurality of vertically stacked metal layers and a second side edge of the second plurality of vertically stacked metal layers. As shown above, at least one second air gap may be etched between the first vertically stacked metal layers and the second vertically stacked metal layers. Again, the portion between the first air gap and the second air gap comprises dielectric insulation material. At least one metal fill may be deposited between the first vertically stacked metal layers and the second vertically stacked metal layers. Again, the dielectric insulation material portion between the metal stacks can include at least one metal fill and the at least one air gap.
- Additionally, each of the first vertically stacked metal layers may be fabricated by forming a first dielectric insulator, embedding a first metal conductor within the first dielectric insulator, and covering the first metal conductor with a first nitride cap. This process can simultaneously form each of the second plurality of vertically stacked metal layers by simultaneously forming a second dielectric insulator, embedding a second metal conductor within the second dielectric insulator, and covering the second metal conductor with a second nitride cap.
- With reference now to
FIG. 9 a method of fabricating a semiconductor device according to one embodiment is shown in a logic flowchart that forms aninsulator 700. A plurality of layers are formed on the insulator. Each of the plurality of layers comprises a dielectric insulator, a first metal conductor and a second metal conductor proximate the first metal conductor, and anitride cap 702. A first vertically stacked metal structure is formed by repeatingstep 702 many times to vertically align each of the first metal conductors of each of the plurality of layers with each other, and vertically align each of the second metal conductors of each of the plurality of layers with each other (to form a second vertically stacked metal structure) 704. At least one air gap is formed between the first vertically stacked metal structure and the second vertically stackedmetal structure 706. - The air gap is positioned less than a certain measure, such as 50 μm, 25 μm, 10 μm, etc. between a first side edge of the first vertically stacked metal structure and a second side edge the second vertically stacked metal structure. Additional air gaps may be etched between the first vertically stacked metal structure and the second vertically stacked metal structure. The portion between the first air gap and the second air gap comprises dielectric insulation material. At least one metal fill can also be deposited to be positioned between the first vertically stacked metal structure and the second vertically stacked metal structure. The portion between the at least one metal fill and the at least one air gap comprising dielectric insulation material.
- The method can also embed within the dielectric insulator, the first metal conductor and the second metal conductor, and cover the first metal conductor and the second metal conductor with the first nitride cap.
- The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
- For purposes herein, an “insulator” is a relative term that means a material or structure that allows substantially less (<95%) electrical current to flow than does a “conductor.” The dielectrics (insulators) mentioned herein can, for example, be grown from either a dry oxygen ambient or steam and then patterned. Alternatively, the dielectrics herein may be formed from any of the many candidate high dielectric constant (high-k) materials, including but not limited to silicon nitride, silicon oxynitride, a gate dielectric stack of SiO2 and Si3N4, and metal oxides like tantalum oxide. The thickness of dielectrics herein may vary contingent upon the required device performance. The conductors mentioned herein can be formed of any conductive material, such as polycrystalline silicon (polysilicon), amorphous silicon, a combination of amorphous silicon and polysilicon, and polysilicon-germanium, rendered conductive by the presence of a suitable dopant. Alternatively, the conductors herein may be one or more metals, such as tungsten, hafnium, tantalum, molybdenum, titanium, or nickel, or a metal silicide, any alloys of such metals, and may be deposited using physical vapor deposition, chemical vapor deposition, or any other technique known in the art.
- When patterning any material herein, the material to be patterned can be grown or deposited in any known manner and a patterning layer (such as an organic photoresist) can be formed over the material. The patterning layer (resist) can be exposed to some form of light radiation (e.g., patterned exposure, laser exposure, etc.) provided in a light exposure pattern, and then the resist is developed using a chemical agent. This process changes the characteristic of the portion of the resist that was exposed to the light. Then one portion of the resist can be rinsed off, leaving the other portion of the resist to protect the material to be patterned. A material removal process is then performed (e.g., plasma etching, etc.) to remove the unprotected portions of the material to be patterned. The resist is subsequently removed to leave the underlying material patterned according to the light exposure pattern.
- While only one or a limited number of transistors are illustrated in the drawings, those ordinarily skilled in the art would understand that many different types transistor could be simultaneously formed with the embodiment herein and the drawings are intended to show simultaneous formation of multiple different types of transistors; however, the drawings have been simplified to only show a limited number of transistors for clarity and to allow the reader to more easily recognize the different features illustrated. This is not intended to limit the embodiments herein because, as would be understood by those ordinarily skilled in the art, the embodiments are applicable to structures that include many of each type of transistor shown in the drawings.
- In addition, terms such as “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, “upper”, “lower”, “under”, “below”, “underlying”, “over”, “overlying”, “parallel”, “perpendicular”, etc., used herein are understood to be relative locations as they are oriented and illustrated in the drawings (unless otherwise indicated). Terms such as “touching”, “on”, “in direct contact”, “abutting”, “directly adjacent to”, etc., mean that at least one element physically contacts another element (without other elements separating the described elements).
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprising” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
- The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the embodiments herein have been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the embodiments herein. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
Claims (15)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/778,263 US20130171817A1 (en) | 2011-09-22 | 2013-02-27 | Structure and method for reducing vertical crack propagation |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/239,533 US8604618B2 (en) | 2011-09-22 | 2011-09-22 | Structure and method for reducing vertical crack propagation |
US13/778,263 US20130171817A1 (en) | 2011-09-22 | 2013-02-27 | Structure and method for reducing vertical crack propagation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/239,533 Division US8604618B2 (en) | 2011-09-22 | 2011-09-22 | Structure and method for reducing vertical crack propagation |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130171817A1 true US20130171817A1 (en) | 2013-07-04 |
Family
ID=47910380
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/239,533 Active US8604618B2 (en) | 2011-09-22 | 2011-09-22 | Structure and method for reducing vertical crack propagation |
US13/778,263 Abandoned US20130171817A1 (en) | 2011-09-22 | 2013-02-27 | Structure and method for reducing vertical crack propagation |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/239,533 Active US8604618B2 (en) | 2011-09-22 | 2011-09-22 | Structure and method for reducing vertical crack propagation |
Country Status (4)
Country | Link |
---|---|
US (2) | US8604618B2 (en) |
CN (1) | CN103843121B (en) |
DE (1) | DE112012003959B4 (en) |
WO (1) | WO2013043407A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130075913A1 (en) * | 2011-09-22 | 2013-03-28 | International Business Machines Corporation | Structure and method for reducing vertical crack propagation |
US9824982B1 (en) | 2016-08-09 | 2017-11-21 | International Business Machines Corporation | Structure and fabrication method for enhanced mechanical strength crack stop |
US9892961B1 (en) | 2016-08-09 | 2018-02-13 | International Business Machines Corporation | Air gap spacer formation for nano-scale semiconductor devices |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9425096B2 (en) * | 2014-07-14 | 2016-08-23 | Qualcomm Incorporated | Air gap between tungsten metal lines for interconnects with reduced RC delay |
US9536842B2 (en) * | 2014-12-18 | 2017-01-03 | GlobalFoundries, Inc. | Structure with air gap crack stop |
CN106033754B (en) * | 2015-03-11 | 2019-04-12 | 联华电子股份有限公司 | Semiconductor element and its manufacturing method with nanoaperture |
US10126260B2 (en) | 2015-05-07 | 2018-11-13 | International Business Machines Corporation | Moisture detection and ingression monitoring systems and methods of manufacture |
US9589912B1 (en) * | 2015-08-27 | 2017-03-07 | Globalfoundries Inc. | Integrated circuit structure with crack stop and method of forming same |
US9589911B1 (en) | 2015-08-27 | 2017-03-07 | Globalfoundries Inc. | Integrated circuit structure with metal crack stop and methods of forming same |
US11120884B2 (en) | 2015-09-30 | 2021-09-14 | Sunrise Memory Corporation | Implementing logic function and generating analog signals using NOR memory strings |
US9842651B2 (en) | 2015-11-25 | 2017-12-12 | Sunrise Memory Corporation | Three-dimensional vertical NOR flash thin film transistor strings |
US10199461B2 (en) * | 2015-10-27 | 2019-02-05 | Texas Instruments Incorporated | Isolation of circuit elements using front side deep trench etch |
US10475812B2 (en) | 2018-02-02 | 2019-11-12 | Sunrise Memory Corporation | Three-dimensional vertical NOR flash thin-film transistor strings |
CN113169041B (en) | 2018-12-07 | 2024-04-09 | 日升存储公司 | Method for forming multi-layer vertical NOR memory string array |
WO2021127218A1 (en) | 2019-12-19 | 2021-06-24 | Sunrise Memory Corporation | Process for preparing a channel region of a thin-film transistor |
WO2021159028A1 (en) | 2020-02-07 | 2021-08-12 | Sunrise Memory Corporation | High capacity memory circuit with low effective latency |
US11842777B2 (en) | 2020-11-17 | 2023-12-12 | Sunrise Memory Corporation | Methods for reducing disturb errors by refreshing data alongside programming or erase operations |
TW202310429A (en) | 2021-07-16 | 2023-03-01 | 美商日升存儲公司 | 3-dimensional memory string array of thin-film ferroelectric transistors |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7138329B2 (en) * | 2002-11-15 | 2006-11-21 | United Microelectronics Corporation | Air gap for tungsten/aluminum plug applications |
Family Cites Families (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5789302A (en) | 1997-03-24 | 1998-08-04 | Siemens Aktiengesellschaft | Crack stops |
US6492732B2 (en) * | 1997-07-28 | 2002-12-10 | United Microelectronics Corp. | Interconnect structure with air gap compatible with unlanded vias |
US6022791A (en) | 1997-10-15 | 2000-02-08 | International Business Machines Corporation | Chip crack stop |
KR100278010B1 (en) | 1998-01-07 | 2001-01-15 | 윤종용 | Semiconductor device and method for preventing crack on insulating layers |
US6214719B1 (en) | 1999-09-30 | 2001-04-10 | Novellus Systems, Inc. | Method of implementing air-gap technology for low capacitance ILD in the damascene scheme |
US6252290B1 (en) * | 1999-10-25 | 2001-06-26 | Chartered Semiconductor Manufacturing Ltd. | Method to form, and structure of, a dual damascene interconnect device |
US6815329B2 (en) | 2000-02-08 | 2004-11-09 | International Business Machines Corporation | Multilayer interconnect structure containing air gaps and method for making |
US6261945B1 (en) * | 2000-02-10 | 2001-07-17 | International Business Machines Corporation | Crackstop and oxygen barrier for low-K dielectric integrated circuits |
US6495918B1 (en) | 2000-09-05 | 2002-12-17 | Infineon Technologies Ag | Chip crack stop design for semiconductor chips |
US6465895B1 (en) * | 2001-04-05 | 2002-10-15 | Samsung Electronics Co., Ltd. | Bonding pad structures for semiconductor devices and fabrication methods thereof |
US7042095B2 (en) * | 2002-03-29 | 2006-05-09 | Renesas Technology Corp. | Semiconductor device including an interconnect having copper as a main component |
US6815813B1 (en) | 2003-07-01 | 2004-11-09 | International Business Machines Corporation | Self-contained heat sink and a method for fabricating same |
US20050026397A1 (en) | 2003-07-28 | 2005-02-03 | International Business Machines Corporation | Crack stop for low k dielectrics |
US6838355B1 (en) * | 2003-08-04 | 2005-01-04 | International Business Machines Corporation | Damascene interconnect structures including etchback for low-k dielectric materials |
US7361991B2 (en) * | 2003-09-19 | 2008-04-22 | International Business Machines Corporation | Closed air gap interconnect structure |
JP4417202B2 (en) | 2004-08-19 | 2010-02-17 | Necエレクトロニクス株式会社 | Semiconductor device |
US7479447B2 (en) | 2005-04-04 | 2009-01-20 | International Business Machines Corporation | Method of forming a crack stop void in a low-k dielectric layer between adjacent fuses |
US7572738B2 (en) | 2005-05-23 | 2009-08-11 | Sony Corporation | Crack stop trenches in multi-layered low-k semiconductor devices |
US20070102792A1 (en) | 2005-11-07 | 2007-05-10 | Ping-Chang Wu | Multi-layer crack stop structure |
US7544602B2 (en) * | 2007-03-29 | 2009-06-09 | International Business Machines Corporation | Method and structure for ultra narrow crack stop for multilevel semiconductor device |
US7876547B2 (en) * | 2007-05-30 | 2011-01-25 | International Business Machines Corporation | Vertical parallel plate capacitor structures |
US7704804B2 (en) | 2007-12-10 | 2010-04-27 | International Business Machines Corporation | Method of forming a crack stop laser fuse with fixed passivation layer coverage |
US7871902B2 (en) * | 2008-02-13 | 2011-01-18 | Infineon Technologies Ag | Crack stop trenches |
US7790577B2 (en) | 2008-07-17 | 2010-09-07 | International Business Machines Corporation | Crackstop structures and methods of making same |
US7955952B2 (en) * | 2008-07-17 | 2011-06-07 | International Business Machines Corporation | Crackstop structures and methods of making same |
US8253175B2 (en) * | 2009-01-19 | 2012-08-28 | Pan Zhong | Sealed semiconductor device |
US8237246B2 (en) | 2009-02-12 | 2012-08-07 | International Business Machines Corporation | Deep trench crackstops under contacts |
US7892926B2 (en) * | 2009-07-24 | 2011-02-22 | International Business Machines Corporation | Fuse link structures using film stress for programming and methods of manufacture |
US8456009B2 (en) * | 2010-02-18 | 2013-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure having an air-gap region and a method of manufacturing the same |
US8304906B2 (en) * | 2010-05-28 | 2012-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Partial air gap formation for providing interconnect isolation in integrated circuits |
US8604618B2 (en) * | 2011-09-22 | 2013-12-10 | International Business Machines Corporation | Structure and method for reducing vertical crack propagation |
-
2011
- 2011-09-22 US US13/239,533 patent/US8604618B2/en active Active
-
2012
- 2012-09-11 WO PCT/US2012/054548 patent/WO2013043407A1/en active Application Filing
- 2012-09-11 DE DE112012003959.9T patent/DE112012003959B4/en active Active
- 2012-09-11 CN CN201280045981.0A patent/CN103843121B/en active Active
-
2013
- 2013-02-27 US US13/778,263 patent/US20130171817A1/en not_active Abandoned
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7138329B2 (en) * | 2002-11-15 | 2006-11-21 | United Microelectronics Corporation | Air gap for tungsten/aluminum plug applications |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130075913A1 (en) * | 2011-09-22 | 2013-03-28 | International Business Machines Corporation | Structure and method for reducing vertical crack propagation |
US8604618B2 (en) * | 2011-09-22 | 2013-12-10 | International Business Machines Corporation | Structure and method for reducing vertical crack propagation |
US9824982B1 (en) | 2016-08-09 | 2017-11-21 | International Business Machines Corporation | Structure and fabrication method for enhanced mechanical strength crack stop |
US9892961B1 (en) | 2016-08-09 | 2018-02-13 | International Business Machines Corporation | Air gap spacer formation for nano-scale semiconductor devices |
US9899338B1 (en) | 2016-08-09 | 2018-02-20 | International Business Machines Corporation | Structure and fabrication method for enhanced mechanical strength crack stop |
US10115629B2 (en) | 2016-08-09 | 2018-10-30 | International Business Machines Corporation | Air gap spacer formation for nano-scale semiconductor devices |
US10418277B2 (en) | 2016-08-09 | 2019-09-17 | International Business Machines Corporation | Air gap spacer formation for nano-scale semiconductor devices |
US11658062B2 (en) | 2016-08-09 | 2023-05-23 | Tessera Llc | Air gap spacer formation for nano-scale semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
US20130075913A1 (en) | 2013-03-28 |
WO2013043407A1 (en) | 2013-03-28 |
CN103843121A (en) | 2014-06-04 |
DE112012003959T5 (en) | 2014-07-03 |
CN103843121B (en) | 2016-11-02 |
US8604618B2 (en) | 2013-12-10 |
DE112012003959B4 (en) | 2020-12-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8604618B2 (en) | Structure and method for reducing vertical crack propagation | |
US8048761B2 (en) | Fabricating method for crack stop structure enhancement of integrated circuit seal ring | |
US10485111B2 (en) | Via and skip via structures | |
US20100001409A1 (en) | Semiconductor device and method of manufacturing thereof | |
CN110858562B (en) | Method for manufacturing semiconductor element and semiconductor element manufactured by same | |
US10262892B2 (en) | Skip via structures | |
US10153232B2 (en) | Crack stop with overlapping vias | |
US8030202B1 (en) | Temporary etchable liner for forming air gap | |
CN109545735B (en) | Metal internal connection structure and its making method | |
US10833149B2 (en) | Capacitors | |
US9059110B2 (en) | Reduction of fluorine contamination of bond pads of semiconductor devices | |
US9224797B2 (en) | Metal-insulator-metal (MIM) capacitor with deep trench (DT) structure and method in a silicon-on-insulator (SOI) | |
US20190311948A1 (en) | Fully aligned via in ground rule region | |
TWI223380B (en) | Semiconductor device and method of fabricating the same | |
CN108630651A (en) | On-chip capacitance device with chinampa | |
US11127683B2 (en) | Semiconductor structure with substantially straight contact profile | |
CN112838048A (en) | Interconnection structure and manufacturing method thereof | |
US9761529B2 (en) | Advanced metallization for damage repair | |
Underhill et al. | Cooney, III et a | |
KR100979245B1 (en) | Method of manufacturing semiconductor device | |
KR20090070442A (en) | Method of manufacturing a semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COONEY, EDWARD C., III;GAMBINO, JEFFREY P.;HE, ZHONG-XIANG;AND OTHERS;SIGNING DATES FROM 20130205 TO 20130207;REEL/FRAME:031607/0605 |
|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HUANG, YU-LIEN;LIU, CHI-KANG;LIU, CHI-WEN;REEL/FRAME:034808/0676 Effective date: 20130225 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |